From: lkcl Date: Wed, 15 Sep 2021 12:12:17 +0000 (+0100) Subject: (no commit message) X-Git-Tag: DRAFT_SVP64_0_1~131 X-Git-Url: https://git.libre-soc.org/?a=commitdiff_plain;h=e15f96e77fe3d54bd5e2fa00b92f2a63ab2e34be;p=libreriscv.git --- diff --git a/openpower/sv/cr_ops.mdwn b/openpower/sv/cr_ops.mdwn index e2b202ea1..fddef9352 100644 --- a/openpower/sv/cr_ops.mdwn +++ b/openpower/sv/cr_ops.mdwn @@ -72,7 +72,7 @@ SVP64 RM `MODE` (includes `ELWIDTH` bits) for CR-based operations: | / | / | 00 | 1 | 0 RG | scalar reduce mode (mapreduce), SUBVL=1 | | / | / | 00 | 1 | 1 CRM | parallel reduce mode (mapreduce), SUBVL=1 | | / | / | 00 | 1 | SVM RG | subvector reduce mode, SUBVL>1 | -|dz |SNZ| 01/10 | inv | CR-bit | Ffirst 3-bit mode | +|sz |SNZ| 01/10 | inv | CR-bit | Ffirst 3-bit mode | |sz |SNZ| 01/10 | inv | dz / | Ffirst 5-bit mode | |sz |SNZ| 11 | inv | CR-bit | 3-bit pred-result CR sel | |sz |SNZ| 11 | inv | dz / | 5-bit pred-result z/nonz |