Andrew Waterman [Fri, 8 Apr 2011 23:34:35 +0000 (16:34 -0700)]
[sim] fixed multiply-high in rv32
Andrew Waterman [Thu, 7 Apr 2011 22:41:00 +0000 (15:41 -0700)]
[pk,sim] fixed parse-opcodes bug
was causing spurious illegal instruction traps
Yunsup Lee [Thu, 7 Apr 2011 05:44:57 +0000 (22:44 -0700)]
[opcodes,pk,sim,xcc] fix utidx - add rd
Yunsup Lee [Tue, 5 Apr 2011 07:50:52 +0000 (00:50 -0700)]
[opcodes,pk,sim,xcc] fix vector mem instruction format, add vector seg mem instructions
Yunsup Lee [Mon, 4 Apr 2011 08:50:56 +0000 (01:50 -0700)]
[opcodes,pk,sim,xcc] add leftover vector instructions (vf, etc.)
Yunsup Lee [Mon, 4 Apr 2011 08:16:10 +0000 (01:16 -0700)]
[opcodes,pk,sim,xcc] add vector mem instructions
Yunsup Lee [Mon, 4 Apr 2011 07:08:18 +0000 (00:08 -0700)]
[opcodes,pk,sim,xcc] add stop,utidx instructions
Yunsup Lee [Mon, 4 Apr 2011 06:54:56 +0000 (23:54 -0700)]
[opcodes,pk,sim,xcc] add fence instructions for vector unit
Andrew Waterman [Wed, 30 Mar 2011 10:37:32 +0000 (03:37 -0700)]
[xcc] fixed bug in amo{maxu,minu}.w
Andrew Waterman [Sat, 26 Mar 2011 02:02:37 +0000 (19:02 -0700)]
[opcodes] minor opcode changes
Andrew Waterman [Sat, 26 Mar 2011 00:44:06 +0000 (17:44 -0700)]
[sim,pk,xcc,opcodes] removed fminmag/fmaxmag
Andrew Waterman [Fri, 25 Mar 2011 23:43:38 +0000 (16:43 -0700)]
[xcc,pk,opcodes,sim] updated encoding/insn names
Andrew Waterman [Fri, 18 Mar 2011 00:19:31 +0000 (17:19 -0700)]
[sim] LWU now illegal in RV32
Andrew Waterman [Tue, 1 Mar 2011 21:12:31 +0000 (13:12 -0800)]
[xcc,sim] branches are pc-relative (not pc+4) again
Andrew Waterman [Tue, 15 Feb 2011 07:44:13 +0000 (23:44 -0800)]
[xcc,opcodes,pk,sim] krste's re-renaming spree
Andrew Waterman [Tue, 15 Feb 2011 05:17:49 +0000 (21:17 -0800)]
[xcc,sim,opcodes] removed mtflh/mffl/mffh
in rv32 these will be replaced with loads and stores.
Andrew Waterman [Sat, 5 Feb 2011 00:09:47 +0000 (16:09 -0800)]
[sim,pk] added interrupt-pending field to cause reg
Andrew Waterman [Wed, 2 Feb 2011 09:52:36 +0000 (01:52 -0800)]
[sim,xcc,opcodes] added back mtflh.d
Andrew Waterman [Wed, 2 Feb 2011 09:31:07 +0000 (01:31 -0800)]
[opcodes,pk,sim,xcc] synci now bombs whole icache
Andrew Waterman [Wed, 2 Feb 2011 07:22:54 +0000 (23:22 -0800)]
[xcc,opcodes,pk,sim] cleanup to FP ISA
- Added 5th rounding mode
- Removed MFCR/MTCR in favor of MFFSR/MTFSR (it was the only CR...)
- merged MTF.D with MTFLH.D; operation depends on RV32/RV64 mode
- made MFFL.D and MFFH.D illegal in RV64
Andrew Waterman [Wed, 2 Feb 2011 02:57:37 +0000 (18:57 -0800)]
[sim] added nearest/ties to max magnitude rounding mode
Andrew Waterman [Thu, 27 Jan 2011 02:05:11 +0000 (18:05 -0800)]
[sim] changed divide-by-0 semantics
now it always gives -1, no matter the signedness.
Andrew Waterman [Wed, 26 Jan 2011 06:56:38 +0000 (22:56 -0800)]
[sim,opcodes] add mulhsu instruction
Andrew Waterman [Wed, 26 Jan 2011 06:51:24 +0000 (22:51 -0800)]
[opcodes,pk,sim,xcc] great renumbering of 2011, part deux
Andrew Waterman [Fri, 21 Jan 2011 04:37:22 +0000 (20:37 -0800)]
[sim, pk, xcc, opcodes] great instruction renaming of 2011
Andrew Waterman [Wed, 19 Jan 2011 01:51:52 +0000 (17:51 -0800)]
[opcodes, sim, xcc] made *w insns illegal in RV32
now generic variants behave differently in RV32 and RV64.
Andrew Waterman [Mon, 17 Jan 2011 09:13:50 +0000 (01:13 -0800)]
[opcodes, pk, sim, xcc] removed nor, normalized macros to addi
Andrew Waterman [Wed, 12 Jan 2011 03:02:20 +0000 (19:02 -0800)]
[sim] fix jalr bug
Yunsup Lee [Tue, 4 Jan 2011 03:12:24 +0000 (19:12 -0800)]
[opcodes,pk,sim,xcc] flip fields to favor little endian
Andrew Waterman [Mon, 27 Dec 2010 23:34:05 +0000 (15:34 -0800)]
[sim] fixed some compiler warnings
Andrew Waterman [Mon, 27 Dec 2010 22:28:45 +0000 (14:28 -0800)]
[sim] cleaned up handling of link register
Andrew Waterman [Thu, 11 Nov 2010 23:49:21 +0000 (15:49 -0800)]
[sim] handle integer division overflow
Behavior is now same as GCC's optimizer. Previously, we just crashed :)
Andrew Waterman [Tue, 9 Nov 2010 23:31:00 +0000 (15:31 -0800)]
[opcodes, pk, sim, xcc] Tweaked FP encoding
Andrew Waterman [Sun, 7 Nov 2010 00:44:56 +0000 (17:44 -0700)]
[opcodes] generate latex and verilog correctly
Andrew Waterman [Fri, 5 Nov 2010 23:46:36 +0000 (16:46 -0700)]
[pk] various PK cleanups/speedups
Andrew Waterman [Fri, 5 Nov 2010 21:06:12 +0000 (14:06 -0700)]
[xcc, sim, pk, opcodes] new instruction encoding!
Andrew Waterman [Tue, 2 Nov 2010 23:00:37 +0000 (16:00 -0700)]
[xcc, sim, pk] link register is now x1
Andrew Waterman [Tue, 2 Nov 2010 19:19:52 +0000 (12:19 -0700)]
[opcodes, pk, sim, xcc] made jumps shorter and PC-relative
Andrew Waterman [Tue, 26 Oct 2010 22:04:05 +0000 (15:04 -0700)]
[sim] removed unnecessary trap in mfcr instruction
Andrew Waterman [Tue, 26 Oct 2010 20:46:15 +0000 (13:46 -0700)]
[sim,xcc] fixed minor bugs related to tp/cr29
Yunsup Lee [Tue, 26 Oct 2010 09:20:44 +0000 (02:20 -0700)]
[pk,sim,xcc] get rid of at register, introduce tp register
Andrew Waterman [Tue, 26 Oct 2010 02:41:39 +0000 (19:41 -0700)]
[sim,xcc,pk,opcodes] static rounding modes for FP insns
Now, you can either use the RM in the FSR or specify it in the insn.
(Except for FP->int; no dynamic for that.)
Andrew Waterman [Sat, 16 Oct 2010 00:51:37 +0000 (17:51 -0700)]
[pk, sim] added FPU emulation support to proxy kernel
Andrew Waterman [Fri, 15 Oct 2010 23:17:53 +0000 (16:17 -0700)]
[sim] made softfloat files C instead of C++
Andrew Waterman [Tue, 12 Oct 2010 00:16:00 +0000 (17:16 -0700)]
[sim] added writeback tracing
Andrew Waterman [Thu, 7 Oct 2010 07:55:14 +0000 (00:55 -0700)]
[xcc] modified opcodes for better FP decode mapping
Andrew Waterman [Wed, 6 Oct 2010 02:21:55 +0000 (19:21 -0700)]
[opcodes] added code field back to syscall/break
Andrew Waterman [Wed, 6 Oct 2010 00:35:22 +0000 (17:35 -0700)]
[xcc] removed CEXC field from FSR
Andrew Waterman [Tue, 5 Oct 2010 22:08:18 +0000 (15:08 -0700)]
[xcc,sim] eliminated vectored traps
now, the evec register holds the address that all traps vector to,
and the cause register is set with the trap number.
Andrew Waterman [Sun, 3 Oct 2010 00:45:29 +0000 (17:45 -0700)]
[sim, xcc] changed cvt/trunc to use GPRs for int args
this way, we don't have to futz with storing integers in recoded
floating-point registers. too bad we lose some decoupling.
Andrew Waterman [Sun, 3 Oct 2010 00:19:42 +0000 (17:19 -0700)]
[xcc, sim] mff now uses rs2 for data
this is symmetric with fp stores, so we only need one decoding pipe
Andrew Waterman [Wed, 29 Sep 2010 00:17:04 +0000 (17:17 -0700)]
[opcodes, sim, xcc] added mffl.d instruction
...to be used instead of mff.s when doing int -> DP FP moves on a 32-bit cpu
Andrew Waterman [Thu, 23 Sep 2010 20:00:01 +0000 (13:00 -0700)]
[xcc, sim] eliminated zero-extended immediates
This is a big commit because it involved rewriting gcc's algorithm for
generating constants.
Andrew Waterman [Wed, 22 Sep 2010 21:02:28 +0000 (14:02 -0700)]
[sim] fixed bug in which shift operands were reversed
Andrew Waterman [Tue, 21 Sep 2010 02:01:40 +0000 (19:01 -0700)]
[xcc, sim] changed instruction format so imm12 subs for rs2
Andrew Waterman [Tue, 14 Sep 2010 01:00:08 +0000 (18:00 -0700)]
[xcc, sim] replaced ble/bleu with bge/bgeu
This will simplify control logic (since every branch has a logical inverse)
Andrew Waterman [Mon, 13 Sep 2010 02:13:48 +0000 (19:13 -0700)]
[sim] renamed sllv to sll (same for other shifts)
Andrew Waterman [Mon, 13 Sep 2010 01:23:36 +0000 (18:23 -0700)]
[xcc, sim] moved shamt field and renamed shifts
Andrew Waterman [Mon, 13 Sep 2010 00:03:47 +0000 (17:03 -0700)]
[xcc, sim] branches now are next-PC-based, not PC-based
Andrew Waterman [Sat, 11 Sep 2010 22:56:12 +0000 (15:56 -0700)]
[xcc] fixed broken 32-bit FP ABI
Andrew Waterman [Sat, 11 Sep 2010 04:13:55 +0000 (21:13 -0700)]
[sim, xcc] Added mffh.d/mtflh.d; fixed FP ABI for 32-bit
Andrew Waterman [Sat, 11 Sep 2010 04:02:38 +0000 (21:02 -0700)]
[sim, pk] cleaned up exception vectors and FP exc flags
Yunsup Lee [Sat, 11 Sep 2010 01:08:52 +0000 (18:08 -0700)]
[opcodes,xcc,sim] mffh.d,mtfh.d added (broken commit)
Yunsup Lee [Fri, 10 Sep 2010 06:21:11 +0000 (23:21 -0700)]
[opcodes,sim,xcc] move opcodes for 3 source instructions
Andrew Waterman [Fri, 10 Sep 2010 00:50:10 +0000 (17:50 -0700)]
Revert "[xcc, sim] added slei/sleui in lieu of slti/sltiu"
This reverts commit
bf5406d4df625678bc6ec20ce1d48541541dba54.
We found a clever way to efficiently implement slti/sltiu despite the
reversed operands. The trick is because of the following fact:
(a < b) === !(b <= a) === !(b-1 < a)
So just turn off the carry-in when doing the subtraction for the comparison.
Andrew Waterman [Thu, 9 Sep 2010 22:41:59 +0000 (15:41 -0700)]
Merge branch 'master' of /project/eecs/parlab/git/projects/riscv
Conflicts:
sim/riscv/insns/mtpcr.h
sim/riscv/processor.cc
Andrew Waterman [Thu, 9 Sep 2010 22:39:40 +0000 (15:39 -0700)]
[pk, sim] added interrupt support to sim; added timer interrupt
Yunsup Lee [Wed, 8 Sep 2010 22:58:39 +0000 (15:58 -0700)]
[sim] add while to interactive_until
Yunsup Lee [Wed, 8 Sep 2010 21:17:12 +0000 (14:17 -0700)]
[sim] change applink for tohost/fromhost (forgot one file)
Yunsup Lee [Wed, 8 Sep 2010 21:16:13 +0000 (14:16 -0700)]
[sim] change applink for tohost/fromhost
Andrew Waterman [Tue, 7 Sep 2010 23:04:57 +0000 (16:04 -0700)]
[xcc, sim] added slei/sleui in lieu of slti/sltiu
Rationale was that since we have the datapath for rc = (ra < rb),
it's straightforward to also add rc = !(imm < rb) = (rb <= imm).
Yunsup Lee [Tue, 7 Sep 2010 07:30:20 +0000 (00:30 -0700)]
[sim] yet another fix stdint.h __STDC_LIMIT_MACROS problem
Yunsup Lee [Tue, 7 Sep 2010 07:28:19 +0000 (00:28 -0700)]
[sim] fix stdint.h __STDC_LIMIT_MACROS problem
Andrew Waterman [Tue, 7 Sep 2010 07:19:19 +0000 (00:19 -0700)]
[sim, xcc] branches now have 2-byte-aligned displacements
This will facilitate 16-bit instructions later on
Andrew Waterman [Tue, 7 Sep 2010 05:48:37 +0000 (22:48 -0700)]
[sim, xcc] added PCRs to replace k0 and k1
Andrew Waterman [Tue, 7 Sep 2010 05:22:09 +0000 (22:22 -0700)]
[sim, xcc] bthread threading model exposed; insn encoding cleaned up
Andrew Waterman [Tue, 7 Sep 2010 00:06:50 +0000 (17:06 -0700)]
[sim] fixed bug in msub.d; added ability to print FPRs in debug mode
Andrew Waterman [Mon, 6 Sep 2010 23:04:52 +0000 (16:04 -0700)]
[sim] added atomic memory operations
Andrew Waterman [Tue, 24 Aug 2010 10:13:02 +0000 (03:13 -0700)]
[xcc] argc/argv work for 32b programs
Some patch-up code runs as soon as the 32b version of crt1 begins running
that massages the pointers accordingly.
Andrew Waterman [Tue, 24 Aug 2010 09:18:23 +0000 (02:18 -0700)]
[sim] privileged mode support for 32-bit operation
Andrew Waterman [Mon, 23 Aug 2010 05:13:51 +0000 (22:13 -0700)]
[xcc,sim] added fused multiply-add and its cousins
Andrew Waterman [Mon, 23 Aug 2010 04:25:59 +0000 (21:25 -0700)]
[xcc,sim] Eliminated slori instruction
the "li" macro in RISC-V assembly isn't as efficient anymore for 64b
constants, and "la" doesn't work for 64b addresses with ".set noat".
But it's worth it to remove an ugly instruction.
Andrew Waterman [Thu, 19 Aug 2010 01:24:55 +0000 (18:24 -0700)]
[pk,fesvr] improved proxykernel build system
Now uses a modified MCPPBS. Add --host=riscv to configure path.
Front-end server now just searches PATH for riscv-pk, so just install the pk
to somewhere in your path.
Andrew Waterman [Wed, 18 Aug 2010 21:34:42 +0000 (14:34 -0700)]
[sim] integrated SoftFloat-3 with ISA sim; removed SoftFloat-2b
Andrew Waterman [Wed, 18 Aug 2010 00:46:52 +0000 (17:46 -0700)]
[sim] specialized softfloat for riscv
Andrew Waterman [Wed, 18 Aug 2010 00:34:14 +0000 (17:34 -0700)]
[sim] added riscv folder to softfloat
Andrew Waterman [Wed, 18 Aug 2010 00:10:28 +0000 (17:10 -0700)]
[sim] added SoftFloat-3 source
Andrew Waterman [Tue, 10 Aug 2010 03:51:44 +0000 (20:51 -0700)]
[xcc,sim] implement FP using softfloat
The intersection of the Hauser FP and MIPS FP is implemented.
Andrew Waterman [Tue, 10 Aug 2010 00:04:30 +0000 (17:04 -0700)]
[sim] removed unused elf loader
Andrew Waterman [Mon, 9 Aug 2010 23:59:14 +0000 (16:59 -0700)]
[sim] added softfloat
Andrew Waterman [Fri, 6 Aug 2010 00:59:34 +0000 (17:59 -0700)]
[sim,xcc] Added first few Hauser FP insns (sign-injection)
Also updated FPmove test case to test negation and moving between FP regs
Andrew Waterman [Thu, 5 Aug 2010 03:28:47 +0000 (20:28 -0700)]
[sim] Bug fixes in shifts, plus a new test case
Andrew Waterman [Thu, 5 Aug 2010 01:31:04 +0000 (18:31 -0700)]
[xcc] Removed ctc1, cfc1 instructions; added fp move test case
Andrew Waterman [Thu, 5 Aug 2010 00:04:24 +0000 (17:04 -0700)]
[xcc,pk,sim] Added first part of FP support
In particular, FP loads, stores, and moves now work.
Andrew Waterman [Wed, 4 Aug 2010 04:09:14 +0000 (21:09 -0700)]
[sim,xcc] removed sll32/srl32/sra32 opcodes
These instructions handled static shift amounts >= 32. Since we have
a 6-bit shift amount field, these opcodes are no longer necessary.
Andrew Waterman [Wed, 4 Aug 2010 03:48:02 +0000 (20:48 -0700)]
[pk,sim,xcc] Renamed instructions to RISC-V spec
All word-sized arithmetic operations are now postfixed with 'w',
and all double-word-sized arithmetic operations are no longer
prefixed with 'd'. mtc0/mfc0 are removed and replaced with
mfpcr/mtpcr/mwfpcr/mwtpcr.
Andrew Waterman [Thu, 29 Jul 2010 05:36:04 +0000 (22:36 -0700)]
[gcc] generate code for complex branches
Andrew Waterman [Thu, 29 Jul 2010 02:08:04 +0000 (19:08 -0700)]
[sim,xcc] Changed instruction format to RISC-V
Massive changes to gcc, binutils to support new instruction encoding.
Simulator reflects these changes.
Yunsup Lee [Fri, 23 Jul 2010 01:38:01 +0000 (18:38 -0700)]
[sim] various fixes to get the sim work with the fesvr
Andrew Waterman [Thu, 22 Jul 2010 06:30:28 +0000 (23:30 -0700)]
[pk,sim] removed cop0 console i/o support