1 /**************************************************************************
3 * Copyright 2006 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 **************************************************************************/
28 /* Provide additional functionality on top of bufmgr buffers:
29 * - 2d semantics and blit operations
30 * - refcounting of buffers for multiple images in a buffer.
31 * - refcounting of buffer mappings.
32 * - some logic for moving the buffers to the best memory pools for
35 * Most of this is to make it easier to implement the fixed-layout
36 * mipmap tree required by intel hardware in the face of GL's
37 * programming interface where each image can be specifed in random
38 * order and it isn't clear what layout the tree should have until the
42 #include <sys/ioctl.h>
45 #include "main/hash.h"
46 #include "intel_context.h"
47 #include "intel_regions.h"
48 #include "intel_blit.h"
49 #include "intel_buffer_objects.h"
50 #include "intel_bufmgr.h"
51 #include "intel_batchbuffer.h"
53 #define FILE_DEBUG_FLAG DEBUG_REGION
55 /* This should be set to the maximum backtrace size desired.
56 * Set it to 0 to disable backtrace debugging.
58 #define DEBUG_BACKTRACE_SIZE 0
60 #if DEBUG_BACKTRACE_SIZE == 0
61 /* Use the standard debug output */
62 #define _DBG(...) DBG(__VA_ARGS__)
64 /* Use backtracing debug output */
65 #define _DBG(...) {debug_backtrace(); DBG(__VA_ARGS__);}
67 /* Backtracing debug support */
73 void *trace
[DEBUG_BACKTRACE_SIZE
];
74 char **strings
= NULL
;
78 traceSize
= backtrace(trace
, DEBUG_BACKTRACE_SIZE
);
79 strings
= backtrace_symbols(trace
, traceSize
);
80 if (strings
== NULL
) {
85 /* Spit out all the strings with a colon separator. Ignore
86 * the first, since we don't really care about the call
87 * to debug_backtrace() itself. Skip until the final "/" in
88 * the trace to avoid really long lines.
90 for (i
= 1; i
< traceSize
; i
++) {
91 char *p
= strings
[i
], *slash
= strings
[i
];
101 /* Free up the memory, and we're done */
109 /* XXX: Thread safety?
112 intel_region_map(struct intel_context
*intel
, struct intel_region
*region
,
115 /* We have the region->map_refcount controlling mapping of the BO because
116 * in software fallbacks we may end up mapping the same buffer multiple
117 * times on Mesa's behalf, so we refcount our mappings to make sure that
118 * the pointer stays valid until the end of the unmap chain. However, we
119 * must not emit any batchbuffers between the start of mapping and the end
120 * of unmapping, or further use of the map will be incoherent with the GPU
121 * rendering done by that batchbuffer. Hence we assert in
122 * intel_batchbuffer_flush() that that doesn't happen, which means that the
123 * flush is only needed on first map of the buffer.
126 _DBG("%s %p\n", __FUNCTION__
, region
);
127 if (!region
->map_refcount
++) {
128 intel_flush(&intel
->ctx
);
130 if (region
->tiling
!= I915_TILING_NONE
)
131 drm_intel_gem_bo_map_gtt(region
->bo
);
133 drm_intel_bo_map(region
->bo
, true);
135 region
->map
= region
->bo
->virtual;
136 ++intel
->num_mapped_regions
;
143 intel_region_unmap(struct intel_context
*intel
, struct intel_region
*region
)
145 _DBG("%s %p\n", __FUNCTION__
, region
);
146 if (!--region
->map_refcount
) {
147 if (region
->tiling
!= I915_TILING_NONE
)
148 drm_intel_gem_bo_unmap_gtt(region
->bo
);
150 drm_intel_bo_unmap(region
->bo
);
153 --intel
->num_mapped_regions
;
154 assert(intel
->num_mapped_regions
>= 0);
158 static struct intel_region
*
159 intel_region_alloc_internal(struct intel_screen
*screen
,
161 GLuint width
, GLuint height
, GLuint pitch
,
162 uint32_t tiling
, drm_intel_bo
*buffer
)
164 struct intel_region
*region
;
166 region
= calloc(sizeof(*region
), 1);
171 region
->width
= width
;
172 region
->height
= height
;
173 region
->pitch
= pitch
;
174 region
->refcount
= 1;
176 region
->tiling
= tiling
;
177 region
->screen
= screen
;
179 _DBG("%s <-- %p\n", __FUNCTION__
, region
);
183 struct intel_region
*
184 intel_region_alloc(struct intel_screen
*screen
,
186 GLuint cpp
, GLuint width
, GLuint height
,
187 bool expect_accelerated_upload
)
189 drm_intel_bo
*buffer
;
190 unsigned long flags
= 0;
191 unsigned long aligned_pitch
;
192 struct intel_region
*region
;
194 if (expect_accelerated_upload
)
195 flags
|= BO_ALLOC_FOR_RENDER
;
197 buffer
= drm_intel_bo_alloc_tiled(screen
->bufmgr
, "region",
199 &tiling
, &aligned_pitch
, flags
);
203 region
= intel_region_alloc_internal(screen
, cpp
, width
, height
,
204 aligned_pitch
/ cpp
, tiling
, buffer
);
205 if (region
== NULL
) {
206 drm_intel_bo_unreference(buffer
);
214 intel_region_flink(struct intel_region
*region
, uint32_t *name
)
216 if (region
->name
== 0) {
217 if (drm_intel_bo_flink(region
->bo
, ®ion
->name
))
220 _mesa_HashInsert(region
->screen
->named_regions
,
221 region
->name
, region
);
224 *name
= region
->name
;
229 struct intel_region
*
230 intel_region_alloc_for_handle(struct intel_screen
*screen
,
232 GLuint width
, GLuint height
, GLuint pitch
,
233 GLuint handle
, const char *name
)
235 struct intel_region
*region
, *dummy
;
236 drm_intel_bo
*buffer
;
238 uint32_t bit_6_swizzle
, tiling
;
240 region
= _mesa_HashLookup(screen
->named_regions
, handle
);
241 if (region
!= NULL
) {
243 if (region
->width
!= width
|| region
->height
!= height
||
244 region
->cpp
!= cpp
|| region
->pitch
!= pitch
) {
246 "Region for name %d already exists but is not compatible\n",
250 intel_region_reference(&dummy
, region
);
254 buffer
= intel_bo_gem_create_from_name(screen
->bufmgr
, name
, handle
);
257 ret
= drm_intel_bo_get_tiling(buffer
, &tiling
, &bit_6_swizzle
);
259 fprintf(stderr
, "Couldn't get tiling of buffer %d (%s): %s\n",
260 handle
, name
, strerror(-ret
));
261 drm_intel_bo_unreference(buffer
);
265 region
= intel_region_alloc_internal(screen
, cpp
,
266 width
, height
, pitch
, tiling
, buffer
);
267 if (region
== NULL
) {
268 drm_intel_bo_unreference(buffer
);
272 region
->name
= handle
;
273 _mesa_HashInsert(screen
->named_regions
, handle
, region
);
279 intel_region_reference(struct intel_region
**dst
, struct intel_region
*src
)
281 _DBG("%s: %p(%d) -> %p(%d)\n", __FUNCTION__
,
282 *dst
, *dst
? (*dst
)->refcount
: 0, src
, src
? src
->refcount
: 0);
286 intel_region_release(dst
);
295 intel_region_release(struct intel_region
**region_handle
)
297 struct intel_region
*region
= *region_handle
;
299 if (region
== NULL
) {
300 _DBG("%s NULL\n", __FUNCTION__
);
304 _DBG("%s %p %d\n", __FUNCTION__
, region
, region
->refcount
- 1);
306 ASSERT(region
->refcount
> 0);
309 if (region
->refcount
== 0) {
310 assert(region
->map_refcount
== 0);
312 drm_intel_bo_unreference(region
->bo
);
314 if (region
->name
> 0)
315 _mesa_HashRemove(region
->screen
->named_regions
, region
->name
);
319 *region_handle
= NULL
;
323 * XXX Move this into core Mesa?
326 _mesa_copy_rect(GLubyte
* dst
,
334 GLuint src_pitch
, GLuint src_x
, GLuint src_y
)
342 dst
+= dst_y
* dst_pitch
;
343 src
+= src_y
* src_pitch
;
346 if (width
== dst_pitch
&& width
== src_pitch
)
347 memcpy(dst
, src
, height
* width
);
349 for (i
= 0; i
< height
; i
++) {
350 memcpy(dst
, src
, width
);
357 /* Copy rectangular sub-regions. Need better logic about when to
358 * push buffers into AGP - will currently do so whenever possible.
361 intel_region_copy(struct intel_context
*intel
,
362 struct intel_region
*dst
,
364 GLuint dstx
, GLuint dsty
,
365 struct intel_region
*src
,
367 GLuint srcx
, GLuint srcy
, GLuint width
, GLuint height
,
371 uint32_t src_pitch
= src
->pitch
;
373 _DBG("%s\n", __FUNCTION__
);
378 assert(src
->cpp
== dst
->cpp
);
381 src_pitch
= -src_pitch
;
383 return intelEmitCopyBlit(intel
,
385 src_pitch
, src
->bo
, src_offset
, src
->tiling
,
386 dst
->pitch
, dst
->bo
, dst_offset
, dst
->tiling
,
387 srcx
, srcy
, dstx
, dsty
, width
, height
,