From 05d91c7104721c0dc475514cf10aaa7066d5d53b Mon Sep 17 00:00:00 2001 From: Sebastien Bourdeauducq Date: Sun, 11 Dec 2011 15:04:34 +0100 Subject: [PATCH] bus: Wishbone to CSR bridge --- migen/bus/wishbone2csr.py | 21 +++++++++++++++++++++ 1 file changed, 21 insertions(+) create mode 100644 migen/bus/wishbone2csr.py diff --git a/migen/bus/wishbone2csr.py b/migen/bus/wishbone2csr.py new file mode 100644 index 00000000..6d009904 --- /dev/null +++ b/migen/bus/wishbone2csr.py @@ -0,0 +1,21 @@ +from migen.fhdl import structure as f +from migen.corelogic import timeline +from . import wishbone +from . import csr + +class Inst(): + def __init__(self): + self.wishbone = wishbone.Slave("to_csr") + self.csr = csr.Master("from_wishbone") + self.timeline = timeline.Inst(self.wishbone.cyc_i & self.wishbone.stb_i, + [(2, [f.Assign(self.wishbone.ack_o, 1)])]) + + def GetFragment(self): + sync = [ + f.Assign(self.csr.we_o, self.wishbone.we_i), + f.Assign(self.csr.d_o, self.wishbone.dat_i), + f.Assign(self.csr.a_o, self.wishbone.adr_i[:16]), + f.Assign(self.wishbone.ack_o, 0), + f.Assign(self.wishbone.dat_o, self.csr.d_i) + ] + return f.Fragment(sync=sync) + self.timeline.GetFragment() -- 2.30.2