From 68e225fb45d3162b4c97e2a5fa5835ace827a5cd Mon Sep 17 00:00:00 2001 From: Florent Kermarrec Date: Wed, 15 Jan 2020 13:09:03 +0100 Subject: [PATCH] test/test_targets: update --- test/test_targets.py | 23 ++++++++++++----------- 1 file changed, 12 insertions(+), 11 deletions(-) diff --git a/test/test_targets.py b/test/test_targets.py index fc5604ac..198aabf0 100644 --- a/test/test_targets.py +++ b/test/test_targets.py @@ -24,69 +24,70 @@ def build_test(socs): os.system("rm -rf build") return errors +test_kwargs = {"integrated_rom_size": 0x8000} class TestTargets(unittest.TestCase): # Altera boards def test_de0nano(self): from litex.boards.targets.de0nano import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Xilinx boards # Spartan-6 def test_minispartan6(self): from litex.boards.targets.minispartan6 import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Artix-7 def test_arty(self): from litex.boards.targets.arty import BaseSoC, EthernetSoC - errors = build_test([BaseSoC(), EthernetSoC()]) + errors = build_test([BaseSoC(**test_kwargs), EthernetSoC(**test_kwargs)]) self.assertEqual(errors, 0) def test_netv2(self): from litex.boards.targets.netv2 import BaseSoC, EthernetSoC - errors = build_test([BaseSoC(), EthernetSoC()]) + errors = build_test([BaseSoC(**test_kwargs), EthernetSoC(**test_kwargs)]) self.assertEqual(errors, 0) def test_nexys4ddr(self): from litex.boards.targets.nexys4ddr import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) def test_nexys_video(self): from litex.boards.targets.nexys_video import BaseSoC, EthernetSoC - errors = build_test([BaseSoC(), EthernetSoC()]) + errors = build_test([BaseSoC(**test_kwargs), EthernetSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Kintex-7 def test_genesys2(self): from litex.boards.targets.genesys2 import BaseSoC, EthernetSoC - errors = build_test([BaseSoC(), EthernetSoC()]) + errors = build_test([BaseSoC(**test_kwargs), EthernetSoC(**test_kwargs)]) self.assertEqual(errors, 0) def test_kc705(self): from litex.boards.targets.kc705 import BaseSoC, EthernetSoC - errors = build_test([BaseSoC(), EthernetSoC()]) + errors = build_test([BaseSoC(**test_kwargs), EthernetSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Kintex-Ultrascale def test_kcu105(self): from litex.boards.targets.kcu105 import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Lattice boards # ECP5 def test_versa_ecp5(self): from litex.boards.targets.versa_ecp5 import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) def test_ulx3s(self): from litex.boards.targets.ulx3s import BaseSoC - errors = build_test([BaseSoC()]) + errors = build_test([BaseSoC(**test_kwargs)]) self.assertEqual(errors, 0) # Build simple design for all platforms -- 2.30.2