From 93c0307d418e08db609818f19f5d2b02d45e7465 Mon Sep 17 00:00:00 2001 From: Ali Saidi Date: Wed, 29 Oct 2014 23:18:29 -0500 Subject: [PATCH] tests: Update regressions for the new kernels and various preceeding fixes. --- .../ref/alpha/linux/tsunami-minor/config.ini | 15 +- .../ref/alpha/linux/tsunami-minor/simerr | 1 + .../ref/alpha/linux/tsunami-minor/simout | 14 +- .../ref/alpha/linux/tsunami-minor/stats.txt | 18 +- .../alpha/linux/tsunami-o3-dual/config.ini | 15 +- .../ref/alpha/linux/tsunami-o3-dual/simerr | 2 +- .../ref/alpha/linux/tsunami-o3-dual/simout | 16 +- .../ref/alpha/linux/tsunami-o3-dual/stats.txt | 18 +- .../ref/alpha/linux/tsunami-o3/config.ini | 15 +- .../ref/alpha/linux/tsunami-o3/simerr | 1 + .../ref/alpha/linux/tsunami-o3/simout | 14 +- .../ref/alpha/linux/tsunami-o3/stats.txt | 18 +- .../linux/tsunami-switcheroo-full/config.ini | 15 +- .../linux/tsunami-switcheroo-full/simerr | 5 +- .../linux/tsunami-switcheroo-full/simout | 10 +- .../linux/tsunami-switcheroo-full/stats.txt | 18 +- .../arm/linux/realview-minor-dual/config.ini | 535 +- .../ref/arm/linux/realview-minor-dual/simerr | 39 +- .../ref/arm/linux/realview-minor-dual/simout | 39 +- .../arm/linux/realview-minor-dual/stats.txt | 4157 ++++++------ .../linux/realview-minor-dual/system.terminal | Bin 5956 -> 11469 bytes .../ref/arm/linux/realview-minor/config.ini | 534 +- .../ref/arm/linux/realview-minor/simerr | 33 +- .../ref/arm/linux/realview-minor/simout | 37 +- .../ref/arm/linux/realview-minor/stats.txt | 1902 +++--- .../arm/linux/realview-minor/system.terminal | Bin 5895 -> 11060 bytes .../arm/linux/realview-o3-checker/config.ini | 535 +- .../ref/arm/linux/realview-o3-checker/simerr | 61 +- .../ref/arm/linux/realview-o3-checker/simout | 52 +- .../arm/linux/realview-o3-checker/stats.txt | 2662 ++++---- .../ref/arm/linux/realview-o3-dual/config.ini | 535 +- .../ref/arm/linux/realview-o3-dual/simerr | 39 +- .../ref/arm/linux/realview-o3-dual/simout | 37 +- .../ref/arm/linux/realview-o3-dual/stats.txt | 5688 +++++++++-------- .../linux/realview-o3-dual/system.terminal | Bin 6053 -> 11469 bytes .../ref/arm/linux/realview-o3/config.ini | 534 +- .../ref/arm/linux/realview-o3/simerr | 33 +- .../ref/arm/linux/realview-o3/simout | 35 +- .../ref/arm/linux/realview-o3/stats.txt | 2606 ++++---- .../ref/arm/linux/realview-o3/system.terminal | Bin 5895 -> 11060 bytes .../linux/realview-switcheroo-full/config.ini | 536 +- .../arm/linux/realview-switcheroo-full/simerr | 67 +- .../arm/linux/realview-switcheroo-full/simout | 14 +- .../linux/realview-switcheroo-full/stats.txt | 3577 ++++++----- .../realview-switcheroo-full/system.terminal | Bin 5895 -> 11060 bytes .../linux/realview-switcheroo-o3/config.ini | 535 +- .../arm/linux/realview-switcheroo-o3/simerr | 54 +- .../arm/linux/realview-switcheroo-o3/simout | 12 +- .../linux/realview-switcheroo-o3/stats.txt | 3802 +++++------ .../realview-switcheroo-o3/system.terminal | Bin 5895 -> 11060 bytes .../realview-switcheroo-timing/config.ini | 535 +- .../linux/realview-switcheroo-timing/simerr | 32 +- .../linux/realview-switcheroo-timing/simout | 10 +- .../realview-switcheroo-timing/stats.txt | 2744 ++++---- .../system.terminal | Bin 5878 -> 11060 bytes .../ref/x86/linux/pc-o3-timing/config.ini | 9 +- .../ref/x86/linux/pc-o3-timing/simerr | 4 +- .../ref/x86/linux/pc-o3-timing/simout | 12 +- .../ref/x86/linux/pc-o3-timing/stats.txt | 18 +- .../x86/linux/pc-switcheroo-full/config.ini | 9 +- .../ref/x86/linux/pc-switcheroo-full/simerr | 5 +- .../ref/x86/linux/pc-switcheroo-full/simout | 8 +- .../x86/linux/pc-switcheroo-full/stats.txt | 18 +- .../ref/arm/linux/o3-timing/stats.txt | 12 +- .../tsunami-simple-timing-dual/config.ini | 15 +- .../linux/tsunami-simple-timing-dual/simerr | 1 + .../linux/tsunami-simple-timing-dual/simout | 10 +- .../tsunami-simple-timing-dual/stats.txt | 18 +- .../linux/tsunami-simple-timing/config.ini | 15 +- .../alpha/linux/tsunami-simple-timing/simerr | 1 + .../alpha/linux/tsunami-simple-timing/simout | 8 +- .../linux/tsunami-simple-timing/stats.txt | 18 +- .../realview-simple-atomic-dual/config.ini | 534 +- .../linux/realview-simple-atomic-dual/simerr | 34 +- .../linux/realview-simple-atomic-dual/simout | 35 +- .../realview-simple-atomic-dual/stats.txt | 2129 +++--- .../system.terminal | Bin 5940 -> 11469 bytes .../linux/realview-simple-atomic/config.ini | 533 +- .../arm/linux/realview-simple-atomic/simerr | 27 +- .../arm/linux/realview-simple-atomic/simout | 33 +- .../linux/realview-simple-atomic/stats.txt | 997 +-- .../realview-simple-atomic/system.terminal | Bin 5878 -> 11060 bytes .../realview-simple-timing-dual/config.ini | 535 +- .../linux/realview-simple-timing-dual/simerr | 35 +- .../linux/realview-simple-timing-dual/simout | 35 +- .../realview-simple-timing-dual/stats.txt | 4700 +++++++------- .../system.terminal | Bin 5939 -> 11469 bytes .../linux/realview-simple-timing/config.ini | 534 +- .../arm/linux/realview-simple-timing/simerr | 28 +- .../arm/linux/realview-simple-timing/simout | 33 +- .../linux/realview-simple-timing/stats.txt | 2041 +++--- .../realview-simple-timing/system.terminal | Bin 5878 -> 11060 bytes .../realview-switcheroo-atomic/config.ini | 534 +- .../linux/realview-switcheroo-atomic/simerr | 27 +- .../linux/realview-switcheroo-atomic/simout | 10 +- .../realview-switcheroo-atomic/stats.txt | 1391 ++-- .../system.terminal | Bin 5878 -> 11060 bytes .../ref/x86/linux/pc-simple-timing/config.ini | 9 +- .../ref/x86/linux/pc-simple-timing/simerr | 1 + .../ref/x86/linux/pc-simple-timing/simout | 8 +- .../ref/x86/linux/pc-simple-timing/stats.txt | 18 +- 101 files changed, 25479 insertions(+), 21169 deletions(-) diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/config.ini b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/config.ini index 20e3fa665..330249aa1 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/config.ini +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -691,7 +691,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -714,7 +714,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -844,6 +844,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -894,7 +895,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simerr b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simerr index 20fe2d682..518507880 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simerr +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simerr @@ -1,3 +1,4 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simout b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simout index 089dd6b05..cc37eeb13 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simout +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/simout @@ -1,14 +1,12 @@ -Redirecting stdout to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor/simout -Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor/simerr gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled May 7 2014 10:41:53 -gem5 started May 7 2014 10:52:34 -gem5 executing on cz3212c2d7 -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor -re tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:20:31 +gem5 executing on u200540-lin +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-minor Global frequency set at 1000000000000 ticks per second -info: kernel located at: /arm/projectscratch/pd/sysrandd/dist/binaries/vmlinux +info: kernel located at: /dist/binaries/vmlinux 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 1885187323500 because m5_exit instruction encountered +Exiting @ tick 1883224346500 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/stats.txt index 498e99dcf..85db7b5af 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-minor/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.883224 # Nu sim_ticks 1883224346500 # Number of ticks simulated final_tick 1883224346500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 293967 # Simulator instruction rate (inst/s) -host_op_rate 293967 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 9864607727 # Simulator tick rate (ticks/s) -host_mem_usage 317632 # Number of bytes of host memory used -host_seconds 190.91 # Real time elapsed on the host +host_inst_rate 279379 # Simulator instruction rate (inst/s) +host_op_rate 279379 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 9375076807 # Simulator tick rate (ticks/s) +host_mem_usage 311380 # Number of bytes of host memory used +host_seconds 200.88 # Real time elapsed on the host sim_insts 56120453 # Number of instructions simulated sim_ops 56120453 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -409,8 +409,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses @@ -425,16 +423,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 1 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60470.207379 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60470.207379 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/config.ini b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/config.ini index f8b77d3d8..9efbaffcd 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/config.ini +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -1099,7 +1099,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -1122,7 +1122,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -1287,6 +1287,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -1337,7 +1338,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr index c0d08bdf9..518507880 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simerr @@ -1,5 +1,5 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything warn: Prefetch instructions in Alpha do not do anything -warn: Obsolete M5 ivlb instruction encountered. diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout index d865b26f6..c80d76784 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/simout @@ -1,15 +1,13 @@ -Redirecting stdout to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual/simout -Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual/simerr gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 10:36:29 -gem5 started Jun 21 2014 13:05:58 -gem5 executing on phenom -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:21:02 +gem5 executing on u200540-lin +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3-dual Global frequency set at 1000000000000 ticks per second -info: kernel located at: /home/stever/m5/m5_system_2.0b3/binaries/vmlinux +info: kernel located at: /dist/binaries/vmlinux 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 info: Entering event queue @ 0. Starting simulation... -info: Launching CPU 1 @ 121062000 -Exiting @ tick 1906207240000 because m5_exit instruction encountered +info: Launching CPU 1 @ 119596000 +Exiting @ tick 1905067807000 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt index 6b49ba8d7..7598617b8 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.905068 # Nu sim_ticks 1905067807000 # Number of ticks simulated final_tick 1905067807000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 133407 # Simulator instruction rate (inst/s) -host_op_rate 133407 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 4441980470 # Simulator tick rate (ticks/s) -host_mem_usage 322876 # Number of bytes of host memory used -host_seconds 428.88 # Real time elapsed on the host +host_inst_rate 163944 # Simulator instruction rate (inst/s) +host_op_rate 163944 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 5458738398 # Simulator tick rate (ticks/s) +host_mem_usage 318552 # Number of bytes of host memory used +host_seconds 348.99 # Real time elapsed on the host sim_insts 57215334 # Number of instructions simulated sim_ops 57215334 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -739,8 +739,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 177 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 177 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 177 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 177 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 177 # number of overall MSHR misses @@ -755,16 +753,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 12381383 system.iocache.overall_mshr_miss_latency::total 12381383 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.999952 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.999952 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 69951.316384 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 69951.316384 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60474.936465 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60474.936465 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 69951.316384 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 69951.316384 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 69951.316384 # average overall mshr miss latency diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/config.ini b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/config.ini index 30c3fd76c..bce635119 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/config.ini +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -640,7 +640,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -663,7 +663,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -793,6 +793,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -843,7 +844,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simerr b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simerr index 20fe2d682..518507880 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simerr +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simerr @@ -1,3 +1,4 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simout b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simout index e834a5489..2666e2b50 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simout +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/simout @@ -1,14 +1,12 @@ -Redirecting stdout to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3/simout -Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3/simerr gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 10:36:29 -gem5 started Jun 21 2014 13:05:52 -gem5 executing on phenom -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:20:51 +gem5 executing on u200540-lin +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-o3 Global frequency set at 1000000000000 ticks per second -info: kernel located at: /home/stever/m5/m5_system_2.0b3/binaries/vmlinux +info: kernel located at: /dist/binaries/vmlinux 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 1860172195000 because m5_exit instruction encountered +Exiting @ tick 1859038679000 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt index 9bbc0f37f..987719302 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.859039 # Nu sim_ticks 1859038679000 # Number of ticks simulated final_tick 1859038679000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 145866 # Simulator instruction rate (inst/s) -host_op_rate 145866 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 5123409698 # Simulator tick rate (ticks/s) -host_mem_usage 320704 # Number of bytes of host memory used -host_seconds 362.85 # Real time elapsed on the host +host_inst_rate 164458 # Simulator instruction rate (inst/s) +host_op_rate 164458 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 5776457310 # Simulator tick rate (ticks/s) +host_mem_usage 314484 # Number of bytes of host memory used +host_seconds 321.83 # Real time elapsed on the host sim_insts 52927600 # Number of instructions simulated sim_ops 52927600 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -420,8 +420,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses @@ -436,16 +434,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 12136383 system.iocache.overall_mshr_miss_latency::total 12136383 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.997935 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.997935 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 70152.502890 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60880.680280 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60880.680280 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 70152.502890 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70152.502890 # average overall mshr miss latency diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/config.ini b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/config.ini index 7ff9bd533..3940f534b 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/config.ini +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=atomic mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -697,7 +697,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -720,7 +720,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -885,6 +885,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -935,7 +936,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simerr b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simerr index b501a6b40..518507880 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simerr +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simerr @@ -1,8 +1,5 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything warn: Prefetch instructions in Alpha do not do anything -warn: Prefetch instructions in Alpha do not do anything -warn: Prefetch instructions in Alpha do not do anything -warn: Prefetch instructions in Alpha do not do anything -warn: Prefetch instructions in Alpha do not do anything diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simout b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simout index f92b070f8..9fb7b2d24 100755 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simout +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/simout @@ -1,11 +1,9 @@ -Redirecting stdout to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full/simout -Redirecting stderr to build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full/simerr gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 10:36:29 -gem5 started Jun 21 2014 13:11:51 -gem5 executing on phenom -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:24:03 +gem5 executing on u200540-lin +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/long/fs/10.linux-boot/alpha/linux/tsunami-switcheroo-full Global frequency set at 1000000000000 ticks per second 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/stats.txt index d190e77d2..def1f96ac 100644 --- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-switcheroo-full/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.841612 # Nu sim_ticks 1841612450000 # Number of ticks simulated final_tick 1841612450000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 216403 # Simulator instruction rate (inst/s) -host_op_rate 216403 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 6103470891 # Simulator tick rate (ticks/s) -host_mem_usage 319676 # Number of bytes of host memory used -host_seconds 301.73 # Real time elapsed on the host +host_inst_rate 223623 # Simulator instruction rate (inst/s) +host_op_rate 223623 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 6307109470 # Simulator tick rate (ticks/s) +host_mem_usage 313464 # Number of bytes of host memory used +host_seconds 291.99 # Real time elapsed on the host sim_insts 65295558 # Number of instructions simulated sim_ops 65295558 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -737,8 +737,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 70 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 70 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 17280 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 17280 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 70 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 70 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 70 # number of overall MSHR misses @@ -753,16 +751,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 5776462 system.iocache.overall_mshr_miss_latency::total 5776462 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 0.404624 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 0.404624 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.415864 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.415864 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 0.404624 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 0.404624 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 0.404624 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 0.404624 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 82520.885714 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 82520.885714 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60157.282465 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60157.282465 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 82520.885714 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 82520.885714 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 82520.885714 # average overall mshr miss latency diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/config.ini b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/config.ini index a0c959df8..d98200efd 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/config.ini +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=timing -mem_ranges=0:134217727 -memories=system.physmem system.realview.nvmem +mem_ranges=2147483648:2415919103 +memories=system.realview.vram system.physmem system.realview.nvmem multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -705,6 +705,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu0.istage2_mmu] @@ -1424,6 +1425,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu1.istage2_mmu] @@ -1561,15 +1563,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -1588,8 +1591,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -1624,7 +1627,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.l2c.tags] type=LRU @@ -1647,8 +1650,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.l2c.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -1704,6 +1707,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -1713,7 +1717,7 @@ mem_sched_policy=frfcfs min_writes_per_switch=16 null=false page_policy=open_adaptive -range=0:134217727 +range=2147483648:2415919103 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -1742,46 +1746,37 @@ tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 write_low_thresh_perc=50 -port=system.membus.master[6] +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -1851,18 +1846,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -1871,8 +1866,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -1880,51 +1875,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -1934,38 +2007,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -1974,13 +2120,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -1989,20 +2135,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -2013,7 +2159,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -2022,10 +2186,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -2033,10 +2197,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -2048,18 +2212,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -2070,34 +2246,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -2105,21 +2259,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -2129,9 +2272,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -2144,9 +2287,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -2158,8 +2301,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -2172,10 +2315,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -2183,10 +2326,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -2194,10 +2337,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -2205,10 +2392,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr index 9dee17aa2..99334c62c 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simerr @@ -1,13 +1,44 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] +warn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR +warn: instruction 'mcr bpiall' unimplemented +warn: CP14 unimplemented crn[1], opc1[0], crm[1], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout index a85df4ce3..f49caea0a 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/simout @@ -1,17 +1,32 @@ -Redirecting stdout to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual/simout -Redirecting stderr to build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual/simerr gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled May 7 2014 10:57:46 -gem5 started May 7 2014 12:48:24 -gem5 executing on cz3211bhr8 -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual +gem5 compiled Oct 29 2014 09:18:22 +gem5 started Oct 29 2014 10:01:45 +gem5 executing on u200540-lin +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-minor-dual Global frequency set at 1000000000000 ticks per second -info: kernel located at: /arm/projectscratch/pd/sysrandd/dist/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu0.isa: ISA system set to: 0x15f94710 0x15f94710 - 0: system.cpu1.isa: ISA system set to: 0x15f94710 0x15f94710 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu0.isa: ISA system set to: 0x40cab00 0x40cab00 + 0: system.cpu1.isa: ISA system set to: 0x40cab00 0x40cab00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 1146870140500 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2843718094000 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/stats.txt b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/stats.txt index 37ec7ce19..ffa50b552 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/stats.txt @@ -1,163 +1,166 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.658488 # Number of seconds simulated -sim_ticks 2658488068000 # Number of ticks simulated -final_tick 2658488068000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.843718 # Number of seconds simulated +sim_ticks 2843718094000 # Number of ticks simulated +final_tick 2843718094000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 70694 # Simulator instruction rate (inst/s) -host_op_rate 85127 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 2981704600 # Simulator tick rate (ticks/s) -host_mem_usage 438480 # Number of bytes of host memory used -host_seconds 891.60 # Real time elapsed on the host -sim_insts 63030433 # Number of instructions simulated -sim_ops 75898814 # Number of ops (including micro ops) simulated +host_inst_rate 161241 # Simulator instruction rate (inst/s) +host_op_rate 195251 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 3650642703 # Simulator tick rate (ticks/s) +host_mem_usage 606904 # Number of bytes of host memory used +host_seconds 778.96 # Real time elapsed on the host +sim_insts 125601128 # Number of instructions simulated +sim_ops 152093417 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::realview.clcd 122683392 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.dtb.walker 256 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.itb.walker 128 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.inst 674300 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.l2cache.prefetcher 5028416 # Number of bytes read from this memory +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.dtb.walker 10240 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.itb.walker 64 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.inst 1341052 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.l2cache.prefetcher 10709120 # Number of bytes read from this memory system.physmem.bytes_read::cpu1.dtb.walker 896 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.inst 495096 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.l2cache.prefetcher 5148352 # Number of bytes read from this memory -system.physmem.bytes_read::total 134030836 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu0.inst 219456 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::cpu1.inst 61376 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 280832 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 4344000 # Number of bytes written to this memory -system.physmem.bytes_written::cpu0.inst 17000 # Number of bytes written to this memory -system.physmem.bytes_written::cpu1.inst 3012136 # Number of bytes written to this memory -system.physmem.bytes_written::total 7373136 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 15335424 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.dtb.walker 4 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.itb.walker 2 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.inst 10595 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.l2cache.prefetcher 78569 # Number of read requests responded to by this memory +system.physmem.bytes_read::cpu1.inst 541088 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.l2cache.prefetcher 1237760 # Number of bytes read from this memory +system.physmem.bytes_read::total 13841180 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu0.inst 411264 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::cpu1.inst 31936 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 443200 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 7176832 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu0.inst 17704 # Number of bytes written to this memory +system.physmem.bytes_written::cpu1.inst 40 # Number of bytes written to this memory +system.physmem.bytes_written::total 9512912 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.dtb.walker 160 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.itb.walker 1 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.inst 21479 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.l2cache.prefetcher 167330 # Number of read requests responded to by this memory system.physmem.num_reads::cpu1.dtb.walker 14 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.inst 7754 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.l2cache.prefetcher 80443 # Number of read requests responded to by this memory -system.physmem.num_reads::total 15512805 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 67875 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu0.inst 4250 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu1.inst 753034 # Number of write requests responded to by this memory -system.physmem.num_writes::total 825159 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 46147806 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.dtb.walker 96 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.itb.walker 48 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.inst 253640 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.l2cache.prefetcher 1891457 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.dtb.walker 337 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.inst 186232 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.l2cache.prefetcher 1936571 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 50416189 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu0.inst 82549 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu1.inst 23087 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 105636 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1634011 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu0.inst 6395 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu1.inst 1133026 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2773432 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1634011 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 46147806 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.dtb.walker 96 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.itb.walker 48 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.inst 260035 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.l2cache.prefetcher 1891457 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.dtb.walker 337 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.inst 1319258 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.l2cache.prefetcher 1936571 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 53189621 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 15512805 # Number of read requests accepted -system.physmem.writeReqs 825159 # Number of write requests accepted -system.physmem.readBursts 15512805 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 825159 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 992712960 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 106560 # Total number of bytes read from write queue -system.physmem.bytesWritten 7389248 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 134030836 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 7373136 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1665 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 709677 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 15674 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 969393 # Per bank write bursts -system.physmem.perBankRdBursts::1 969270 # Per bank write bursts -system.physmem.perBankRdBursts::2 969024 # Per bank write bursts -system.physmem.perBankRdBursts::3 969581 # Per bank write bursts -system.physmem.perBankRdBursts::4 971912 # Per bank write bursts -system.physmem.perBankRdBursts::5 969565 # Per bank write bursts -system.physmem.perBankRdBursts::6 969152 # Per bank write bursts -system.physmem.perBankRdBursts::7 969036 # Per bank write bursts -system.physmem.perBankRdBursts::8 969555 # Per bank write bursts -system.physmem.perBankRdBursts::9 969606 # Per bank write bursts -system.physmem.perBankRdBursts::10 969469 # Per bank write bursts -system.physmem.perBankRdBursts::11 968910 # Per bank write bursts -system.physmem.perBankRdBursts::12 969137 # Per bank write bursts -system.physmem.perBankRdBursts::13 969414 # Per bank write bursts -system.physmem.perBankRdBursts::14 969294 # Per bank write bursts -system.physmem.perBankRdBursts::15 968822 # Per bank write bursts -system.physmem.perBankWrBursts::0 7303 # Per bank write bursts -system.physmem.perBankWrBursts::1 7359 # Per bank write bursts -system.physmem.perBankWrBursts::2 6981 # Per bank write bursts -system.physmem.perBankWrBursts::3 7260 # Per bank write bursts -system.physmem.perBankWrBursts::4 7486 # Per bank write bursts -system.physmem.perBankWrBursts::5 7442 # Per bank write bursts -system.physmem.perBankWrBursts::6 7374 # Per bank write bursts -system.physmem.perBankWrBursts::7 7195 # Per bank write bursts -system.physmem.perBankWrBursts::8 7413 # Per bank write bursts -system.physmem.perBankWrBursts::9 7378 # Per bank write bursts -system.physmem.perBankWrBursts::10 7327 # Per bank write bursts -system.physmem.perBankWrBursts::11 7067 # Per bank write bursts -system.physmem.perBankWrBursts::12 6951 # Per bank write bursts -system.physmem.perBankWrBursts::13 7051 # Per bank write bursts -system.physmem.perBankWrBursts::14 7072 # Per bank write bursts -system.physmem.perBankWrBursts::15 6798 # Per bank write bursts +system.physmem.num_reads::cpu1.inst 8478 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.l2cache.prefetcher 19340 # Number of read requests responded to by this memory +system.physmem.num_reads::total 216817 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 112138 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu0.inst 4426 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu1.inst 10 # Number of write requests responded to by this memory +system.physmem.num_writes::total 152798 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 338 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.dtb.walker 3601 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.itb.walker 23 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.inst 471584 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.l2cache.prefetcher 3765887 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.dtb.walker 315 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.inst 190275 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.l2cache.prefetcher 435261 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 4867283 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu0.inst 144622 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu1.inst 11230 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 155852 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2523749 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 815248 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu0.inst 6226 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu1.inst 14 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 3345237 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2523749 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 815586 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.dtb.walker 3601 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.itb.walker 23 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.inst 477810 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.l2cache.prefetcher 3765887 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.dtb.walker 315 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.inst 190289 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.l2cache.prefetcher 435261 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 8212520 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 216817 # Number of read requests accepted +system.physmem.writeReqs 152798 # Number of write requests accepted +system.physmem.readBursts 216817 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 152798 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 13860672 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 15616 # Total number of bytes read from write queue +system.physmem.bytesWritten 9527424 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 13841180 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 9512912 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 244 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 3916 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 13461 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 14081 # Per bank write bursts +system.physmem.perBankRdBursts::1 13907 # Per bank write bursts +system.physmem.perBankRdBursts::2 14464 # Per bank write bursts +system.physmem.perBankRdBursts::3 13988 # Per bank write bursts +system.physmem.perBankRdBursts::4 16210 # Per bank write bursts +system.physmem.perBankRdBursts::5 13087 # Per bank write bursts +system.physmem.perBankRdBursts::6 13697 # Per bank write bursts +system.physmem.perBankRdBursts::7 13930 # Per bank write bursts +system.physmem.perBankRdBursts::8 13098 # Per bank write bursts +system.physmem.perBankRdBursts::9 13410 # Per bank write bursts +system.physmem.perBankRdBursts::10 13015 # Per bank write bursts +system.physmem.perBankRdBursts::11 11706 # Per bank write bursts +system.physmem.perBankRdBursts::12 12947 # Per bank write bursts +system.physmem.perBankRdBursts::13 13659 # Per bank write bursts +system.physmem.perBankRdBursts::14 12722 # Per bank write bursts +system.physmem.perBankRdBursts::15 12652 # Per bank write bursts +system.physmem.perBankWrBursts::0 9756 # Per bank write bursts +system.physmem.perBankWrBursts::1 10039 # Per bank write bursts +system.physmem.perBankWrBursts::2 10215 # Per bank write bursts +system.physmem.perBankWrBursts::3 9785 # Per bank write bursts +system.physmem.perBankWrBursts::4 9214 # Per bank write bursts +system.physmem.perBankWrBursts::5 9161 # Per bank write bursts +system.physmem.perBankWrBursts::6 9492 # Per bank write bursts +system.physmem.perBankWrBursts::7 9434 # Per bank write bursts +system.physmem.perBankWrBursts::8 9026 # Per bank write bursts +system.physmem.perBankWrBursts::9 9356 # Per bank write bursts +system.physmem.perBankWrBursts::10 9095 # Per bank write bursts +system.physmem.perBankWrBursts::11 8550 # Per bank write bursts +system.physmem.perBankWrBursts::12 9129 # Per bank write bursts +system.physmem.perBankWrBursts::13 9225 # Per bank write bursts +system.physmem.perBankWrBursts::14 8893 # Per bank write bursts +system.physmem.perBankWrBursts::15 8496 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 2658486560500 # Total gap between requests +system.physmem.numWrRetry 3 # Number of times write queue was full causing retry +system.physmem.totGap 2843715756500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) -system.physmem.readPktSize::2 59 # Read request sizes (log2) -system.physmem.readPktSize::3 15335449 # Read request sizes (log2) +system.physmem.readPktSize::2 559 # Read request sizes (log2) +system.physmem.readPktSize::3 28 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 177297 # Read request sizes (log2) +system.physmem.readPktSize::6 216230 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) -system.physmem.writePktSize::2 757284 # Write request sizes (log2) +system.physmem.writePktSize::2 4436 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 67875 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1046149 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 1019751 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 986849 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 1098941 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 993476 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 1059379 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 2733951 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 2632980 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3427107 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 133098 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 114256 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 105608 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 102115 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 19625 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 18867 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 18633 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 143 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::17 86 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::18 34 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::19 28 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::20 20 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::21 12 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::22 10 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::23 7 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::24 8 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::25 4 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::26 1 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::27 1 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::28 1 # What read queue length does an incoming req see +system.physmem.writePktSize::6 148362 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 79662 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 62454 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 17878 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 12202 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 10651 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 9329 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 8314 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 7470 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 6044 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 1174 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 438 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 316 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 218 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 169 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 140 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 109 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 4 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::17 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see @@ -176,630 +179,633 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 4048 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 4083 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 4691 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 5205 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 5817 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 6304 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 6519 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 6639 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 6785 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 6904 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 7081 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 7290 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 7348 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 7580 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 7259 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 7270 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 7345 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 7006 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 166 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 74 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 31 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 9 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 6 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1037609 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 963.852673 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 885.641044 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 219.370096 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 32112 3.09% 3.09% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 21277 2.05% 5.15% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 9254 0.89% 6.04% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 2543 0.25% 6.28% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 3048 0.29% 6.58% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 2181 0.21% 6.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 8654 0.83% 7.62% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 1069 0.10% 7.72% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 957471 92.28% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1037609 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 6645 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 2334.257336 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 73724.534105 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-262143 6636 99.86% 99.86% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::262144-524287 2 0.03% 99.89% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::524288-786431 2 0.03% 99.92% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::786432-1.04858e+06 2 0.03% 99.95% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.04858e+06-1.31072e+06 1 0.02% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2.62144e+06-2.88358e+06 1 0.02% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::4.71859e+06-4.98074e+06 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 6645 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 6645 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.375019 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.329909 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.281758 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 2539 38.21% 38.21% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 27 0.41% 38.62% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 3660 55.08% 93.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 195 2.93% 96.63% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 85 1.28% 97.91% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 57 0.86% 98.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 40 0.60% 99.37% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 18 0.27% 99.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 11 0.17% 99.80% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 9 0.14% 99.94% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 2 0.03% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::27 1 0.02% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::30 1 0.02% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 6645 # Writes before turning the bus around for reads -system.physmem.totQLat 404032545000 # Total ticks spent queuing -system.physmem.totMemAccLat 694866420000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 77555700000 # Total ticks spent in databus transfers -system.physmem.avgQLat 26047.89 # Average queueing delay per DRAM burst +system.physmem.wrQLenPdf::15 2965 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 3559 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 4302 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 5372 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 6291 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 7531 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 8122 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 8991 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 9788 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 10919 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 10684 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 10534 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 10395 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 10863 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 9042 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 8791 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 8805 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 8230 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 564 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 399 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 299 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 247 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 197 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 163 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 157 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 134 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 106 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 107 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 100 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 113 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 123 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 113 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 108 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 101 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 97 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 99 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 75 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 74 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 57 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 51 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 44 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 42 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 29 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 30 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 21 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 10 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 9 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 6 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 8 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 92355 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 253.241254 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 143.538036 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 308.020470 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 46699 50.56% 50.56% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 18860 20.42% 70.99% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 6817 7.38% 78.37% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 3583 3.88% 82.25% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 3053 3.31% 85.55% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 2112 2.29% 87.84% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1277 1.38% 89.22% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1140 1.23% 90.46% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 8814 9.54% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 92355 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 7471 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 28.988355 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 530.902810 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 7470 99.99% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::45056-47103 1 0.01% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 7471 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 7471 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 19.925847 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.607688 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 10.837629 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 6200 82.99% 82.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 464 6.21% 89.20% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 76 1.02% 90.22% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 210 2.81% 93.03% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 192 2.57% 95.60% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 15 0.20% 95.80% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 27 0.36% 96.16% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 15 0.20% 96.36% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 29 0.39% 96.75% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 10 0.13% 96.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 9 0.12% 97.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 6 0.08% 97.08% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 163 2.18% 99.26% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 4 0.05% 99.32% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 5 0.07% 99.38% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 4 0.05% 99.44% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 14 0.19% 99.63% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::84-87 1 0.01% 99.64% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::92-95 2 0.03% 99.67% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 2 0.03% 99.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::100-103 4 0.05% 99.75% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-107 1 0.01% 99.76% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::108-111 3 0.04% 99.80% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 2 0.03% 99.83% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::116-119 2 0.03% 99.85% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::120-123 2 0.03% 99.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 8 0.11% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::136-139 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 7471 # Writes before turning the bus around for reads +system.physmem.totQLat 7621074500 # Total ticks spent queuing +system.physmem.totMemAccLat 11681818250 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 1082865000 # Total ticks spent in databus transfers +system.physmem.avgQLat 35189.40 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 44797.89 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 373.41 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.78 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 50.42 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.77 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 53939.40 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 4.87 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 3.35 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 4.87 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 3.35 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 2.94 # Data bus utilization in percentage -system.physmem.busUtilRead 2.92 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 6.34 # Average read queue length when enqueuing -system.physmem.avgWrQLen 24.52 # Average write queue length when enqueuing -system.physmem.readRowHits 14503540 # Number of row buffer hits during reads -system.physmem.writeRowHits 85448 # Number of row buffer hits during writes -system.physmem.readRowHitRate 93.50 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 73.99 # Row buffer hit rate for writes -system.physmem.avgGap 162718.35 # Average gap between requests -system.physmem.pageHitRate 93.36 # Row buffer hit rate, read and write combined -system.physmem.memoryStateTime::IDLE 2316452257000 # Time in different power states -system.physmem.memoryStateTime::REF 88772580000 # Time in different power states +system.physmem.busUtil 0.06 # Data bus utilization in percentage +system.physmem.busUtilRead 0.04 # Data bus utilization in percentage for reads +system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes +system.physmem.avgRdQLen 1.99 # Average read queue length when enqueuing +system.physmem.avgWrQLen 23.13 # Average write queue length when enqueuing +system.physmem.readRowHits 183248 # Number of row buffer hits during reads +system.physmem.writeRowHits 89836 # Number of row buffer hits during writes +system.physmem.readRowHitRate 84.61 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 60.34 # Row buffer hit rate for writes +system.physmem.avgGap 7693723.89 # Average gap between requests +system.physmem.pageHitRate 74.72 # Row buffer hit rate, read and write combined +system.physmem.memoryStateTime::IDLE 2710028687250 # Time in different power states +system.physmem.memoryStateTime::REF 94957980000 # Time in different power states system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem.memoryStateTime::ACT 253258119250 # Time in different power states +system.physmem.memoryStateTime::ACT 38731176500 # Time in different power states system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem.actEnergy::0 3923753400 # Energy for activate commands per rank (pJ) -system.physmem.actEnergy::1 3920570640 # Energy for activate commands per rank (pJ) -system.physmem.preEnergy::0 2140936875 # Energy for precharge commands per rank (pJ) -system.physmem.preEnergy::1 2139200250 # Energy for precharge commands per rank (pJ) -system.physmem.readEnergy::0 60504077400 # Energy for read commands per rank (pJ) -system.physmem.readEnergy::1 60482814600 # Energy for read commands per rank (pJ) -system.physmem.writeEnergy::0 378432000 # Energy for write commands per rank (pJ) -system.physmem.writeEnergy::1 369729360 # Energy for write commands per rank (pJ) -system.physmem.refreshEnergy::0 173639166480 # Energy for refresh commands per rank (pJ) -system.physmem.refreshEnergy::1 173639166480 # Energy for refresh commands per rank (pJ) -system.physmem.actBackEnergy::0 146077789680 # Energy for active background per rank (pJ) -system.physmem.actBackEnergy::1 145345956705 # Energy for active background per rank (pJ) -system.physmem.preBackEnergy::0 1466951353500 # Energy for precharge background per rank (pJ) -system.physmem.preBackEnergy::1 1467593312250 # Energy for precharge background per rank (pJ) -system.physmem.totalEnergy::0 1853615509335 # Total energy per rank (pJ) -system.physmem.totalEnergy::1 1853490750285 # Total energy per rank (pJ) -system.physmem.averagePower::0 697.245591 # Core power per rank (mW) -system.physmem.averagePower::1 697.198662 # Core power per rank (mW) -system.realview.nvmem.bytes_read::cpu0.inst 256 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::cpu1.inst 448 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 704 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu0.inst 256 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu1.inst 448 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 704 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu0.inst 4 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::cpu1.inst 7 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 11 # Number of read requests responded to by this memory -system.realview.nvmem.bw_read::cpu0.inst 96 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::cpu1.inst 169 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::total 265 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu0.inst 96 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu1.inst 169 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::total 265 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu0.inst 96 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu1.inst 169 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::total 265 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 16692376 # Transaction distribution -system.membus.trans_dist::ReadResp 16692376 # Transaction distribution -system.membus.trans_dist::WriteReq 768869 # Transaction distribution -system.membus.trans_dist::WriteResp 768869 # Transaction distribution -system.membus.trans_dist::Writeback 67875 # Transaction distribution -system.membus.trans_dist::UpgradeReq 55188 # Transaction distribution -system.membus.trans_dist::SCUpgradeReq 22300 # Transaction distribution -system.membus.trans_dist::UpgradeResp 15674 # Transaction distribution -system.membus.trans_dist::ReadExReq 15293 # Transaction distribution -system.membus.trans_dist::ReadExResp 8420 # Transaction distribution -system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 2384484 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 22 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 12552 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.a9scu.pio 4 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.local_cpu_timer.pio 2090 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 2037240 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::total 4436392 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 30670848 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 30670848 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 35107240 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 2392912 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 704 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 25104 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.a9scu.pio 8 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.local_cpu_timer.pio 4180 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 18720580 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::total 21143488 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 122683392 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 122683392 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 143826880 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 68687 # Total snoops (count) -system.membus.snoop_fanout::samples 327086 # Request fanout histogram +system.physmem.actEnergy::0 365654520 # Energy for activate commands per rank (pJ) +system.physmem.actEnergy::1 332549280 # Energy for activate commands per rank (pJ) +system.physmem.preEnergy::0 199513875 # Energy for precharge commands per rank (pJ) +system.physmem.preEnergy::1 181450500 # Energy for precharge commands per rank (pJ) +system.physmem.readEnergy::0 884239200 # Energy for read commands per rank (pJ) +system.physmem.readEnergy::1 805030200 # Energy for read commands per rank (pJ) +system.physmem.writeEnergy::0 499582080 # Energy for write commands per rank (pJ) +system.physmem.writeEnergy::1 465069600 # Energy for write commands per rank (pJ) +system.physmem.refreshEnergy::0 185737808880 # Energy for refresh commands per rank (pJ) +system.physmem.refreshEnergy::1 185737808880 # Energy for refresh commands per rank (pJ) +system.physmem.actBackEnergy::0 82126203345 # Energy for active background per rank (pJ) +system.physmem.actBackEnergy::1 81336736530 # Energy for active background per rank (pJ) +system.physmem.preBackEnergy::0 1634190168750 # Energy for precharge background per rank (pJ) +system.physmem.preBackEnergy::1 1634882683500 # Energy for precharge background per rank (pJ) +system.physmem.totalEnergy::0 1904003170650 # Total energy per rank (pJ) +system.physmem.totalEnergy::1 1903741328490 # Total energy per rank (pJ) +system.physmem.averagePower::0 669.547151 # Core power per rank (mW) +system.physmem.averagePower::1 669.455073 # Core power per rank (mW) +system.realview.nvmem.bytes_read::cpu0.inst 512 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::cpu1.inst 768 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 1280 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu0.inst 512 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu1.inst 768 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 1280 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu0.inst 8 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::cpu1.inst 12 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 20 # Number of read requests responded to by this memory +system.realview.nvmem.bw_read::cpu0.inst 180 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::cpu1.inst 270 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::total 450 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu0.inst 180 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu1.inst 270 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::total 450 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu0.inst 180 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu1.inst 270 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::total 450 # Total bandwidth to/from this memory (bytes/s) +system.membus.trans_dist::ReadReq 238282 # Transaction distribution +system.membus.trans_dist::ReadResp 238282 # Transaction distribution +system.membus.trans_dist::WriteReq 31054 # Transaction distribution +system.membus.trans_dist::WriteResp 31054 # Transaction distribution +system.membus.trans_dist::Writeback 112138 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 80328 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 40430 # Transaction distribution +system.membus.trans_dist::UpgradeResp 13461 # Transaction distribution +system.membus.trans_dist::ReadExReq 30145 # Transaction distribution +system.membus.trans_dist::ReadExResp 13182 # Transaction distribution +system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 107970 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 40 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 14040 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 705796 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::total 827846 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72718 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72718 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 900564 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 162850 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 1280 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 28080 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 21034796 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::total 21227006 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 23546302 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 124500 # Total snoops (count) +system.membus.snoop_fanout::samples 499399 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 327086 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 499399 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 327086 # Request fanout histogram -system.membus.reqLayer0.occupancy 1769125500 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.membus.reqLayer1.occupancy 11500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 499399 # Request fanout histogram +system.membus.reqLayer0.occupancy 87896996 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.membus.reqLayer1.occupancy 23828 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 11055000 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 12141500 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 3000 # Layer occupancy (ticks) -system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer5.occupancy 1598500 # Layer occupancy (ticks) -system.membus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer6.occupancy 17877285000 # Layer occupancy (ticks) -system.membus.reqLayer6.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 5004493562 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.respLayer2.occupancy 37922455685 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 1.4 # Layer utilization (%) +system.membus.reqLayer5.occupancy 1620346498 # Layer occupancy (ticks) +system.membus.reqLayer5.utilization 0.1 # Layer utilization (%) +system.membus.respLayer2.occupancy 2120331885 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.1 # Layer utilization (%) +system.membus.respLayer3.occupancy 38636884 # Layer occupancy (ticks) +system.membus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu_clk_domain.clock 500 # Clock period in ticks -system.l2c.tags.replacements 92119 # number of replacements -system.l2c.tags.tagsinuse 55174.117162 # Cycle average of tags in use -system.l2c.tags.total_refs 396231 # Total number of references to valid blocks. -system.l2c.tags.sampled_refs 156723 # Sample count of references to valid blocks. -system.l2c.tags.avg_refs 2.528225 # Average number of references to valid blocks. +system.l2c.tags.replacements 151104 # number of replacements +system.l2c.tags.tagsinuse 64343.342453 # Cycle average of tags in use +system.l2c.tags.total_refs 537709 # Total number of references to valid blocks. +system.l2c.tags.sampled_refs 215892 # Sample count of references to valid blocks. +system.l2c.tags.avg_refs 2.490639 # Average number of references to valid blocks. system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.l2c.tags.occ_blocks::writebacks 8029.027858 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.dtb.walker 2.830738 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.itb.walker 1.029129 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.inst 2503.920237 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 29498.221526 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.dtb.walker 8.298488 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.inst 2007.480710 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 13123.308478 # Average occupied blocks per requestor -system.l2c.tags.occ_percent::writebacks 0.122513 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000043 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.itb.walker 0.000016 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.inst 0.038207 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.450107 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000127 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.inst 0.030632 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.200246 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::total 0.841890 # Average percentage of cache occupancy -system.l2c.tags.occ_task_id_blocks::1022 53228 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1023 14 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1024 11362 # Occupied blocks per task id +system.l2c.tags.occ_blocks::writebacks 13312.566907 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.dtb.walker 81.661228 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.itb.walker 0.033237 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.inst 3627.484276 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 40388.691608 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.dtb.walker 10.364745 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.inst 878.502916 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 6044.037536 # Average occupied blocks per requestor +system.l2c.tags.occ_percent::writebacks 0.203134 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.dtb.walker 0.001246 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.itb.walker 0.000001 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.inst 0.055351 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.616283 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000158 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.inst 0.013405 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.092225 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::total 0.981801 # Average percentage of cache occupancy +system.l2c.tags.occ_task_id_blocks::1022 46495 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1023 34 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1024 18259 # Occupied blocks per task id system.l2c.tags.age_task_id_blocks_1022::1 1 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::2 137 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::3 4763 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::4 48327 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::3 2 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::4 12 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::0 1 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::1 6 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::2 290 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::3 1719 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::4 9346 # Occupied blocks per task id -system.l2c.tags.occ_task_id_percent::1022 0.812195 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1023 0.000214 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1024 0.173370 # Percentage of cache occupancy per task id -system.l2c.tags.tag_accesses 5120698 # Number of tag accesses -system.l2c.tags.data_accesses 5120698 # Number of data accesses -system.l2c.ReadReq_hits::cpu0.dtb.walker 193 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.itb.walker 42 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.inst 14931 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 88016 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.dtb.walker 237 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.itb.walker 59 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.inst 19686 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 76288 # number of ReadReq hits -system.l2c.ReadReq_hits::total 199452 # number of ReadReq hits -system.l2c.Writeback_hits::writebacks 215010 # number of Writeback hits -system.l2c.Writeback_hits::total 215010 # number of Writeback hits -system.l2c.UpgradeReq_hits::cpu0.inst 3051 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::cpu1.inst 2025 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::total 5076 # number of UpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu0.inst 100 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu1.inst 213 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::total 313 # number of SCUpgradeReq hits -system.l2c.ReadExReq_hits::cpu0.inst 2211 # number of ReadExReq hits -system.l2c.ReadExReq_hits::cpu1.inst 2397 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 4608 # number of ReadExReq hits -system.l2c.demand_hits::cpu0.dtb.walker 193 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.itb.walker 42 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.inst 17142 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.l2cache.prefetcher 88016 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.dtb.walker 237 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.itb.walker 59 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.inst 22083 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.l2cache.prefetcher 76288 # number of demand (read+write) hits -system.l2c.demand_hits::total 204060 # number of demand (read+write) hits -system.l2c.overall_hits::cpu0.dtb.walker 193 # number of overall hits -system.l2c.overall_hits::cpu0.itb.walker 42 # number of overall hits -system.l2c.overall_hits::cpu0.inst 17142 # number of overall hits -system.l2c.overall_hits::cpu0.l2cache.prefetcher 88016 # number of overall hits -system.l2c.overall_hits::cpu1.dtb.walker 237 # number of overall hits -system.l2c.overall_hits::cpu1.itb.walker 59 # number of overall hits -system.l2c.overall_hits::cpu1.inst 22083 # number of overall hits -system.l2c.overall_hits::cpu1.l2cache.prefetcher 76288 # number of overall hits -system.l2c.overall_hits::total 204060 # number of overall hits -system.l2c.ReadReq_misses::cpu0.dtb.walker 4 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.itb.walker 2 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.inst 4222 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 78569 # number of ReadReq misses +system.l2c.tags.age_task_id_blocks_1022::2 432 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1022::3 6889 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1022::4 39173 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1023::4 34 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::0 2 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::1 16 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::2 282 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::3 2341 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::4 15618 # Occupied blocks per task id +system.l2c.tags.occ_task_id_percent::1022 0.709457 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1023 0.000519 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1024 0.278610 # Percentage of cache occupancy per task id +system.l2c.tags.tag_accesses 6702696 # Number of tag accesses +system.l2c.tags.data_accesses 6702696 # Number of data accesses +system.l2c.ReadReq_hits::cpu0.dtb.walker 575 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.itb.walker 122 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.inst 36632 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 209337 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.dtb.walker 139 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.itb.walker 45 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.inst 12148 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 48809 # number of ReadReq hits +system.l2c.ReadReq_hits::total 307807 # number of ReadReq hits +system.l2c.Writeback_hits::writebacks 253703 # number of Writeback hits +system.l2c.Writeback_hits::total 253703 # number of Writeback hits +system.l2c.UpgradeReq_hits::cpu0.inst 11935 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::cpu1.inst 1029 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::total 12964 # number of UpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu0.inst 208 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu1.inst 174 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::total 382 # number of SCUpgradeReq hits +system.l2c.ReadExReq_hits::cpu0.inst 3683 # number of ReadExReq hits +system.l2c.ReadExReq_hits::cpu1.inst 1200 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 4883 # number of ReadExReq hits +system.l2c.demand_hits::cpu0.dtb.walker 575 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.itb.walker 122 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.inst 40315 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.l2cache.prefetcher 209337 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.dtb.walker 139 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.itb.walker 45 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.inst 13348 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.l2cache.prefetcher 48809 # number of demand (read+write) hits +system.l2c.demand_hits::total 312690 # number of demand (read+write) hits +system.l2c.overall_hits::cpu0.dtb.walker 575 # number of overall hits +system.l2c.overall_hits::cpu0.itb.walker 122 # number of overall hits +system.l2c.overall_hits::cpu0.inst 40315 # number of overall hits +system.l2c.overall_hits::cpu0.l2cache.prefetcher 209337 # number of overall hits +system.l2c.overall_hits::cpu1.dtb.walker 139 # number of overall hits +system.l2c.overall_hits::cpu1.itb.walker 45 # number of overall hits +system.l2c.overall_hits::cpu1.inst 13348 # number of overall hits +system.l2c.overall_hits::cpu1.l2cache.prefetcher 48809 # number of overall hits +system.l2c.overall_hits::total 312690 # number of overall hits +system.l2c.ReadReq_misses::cpu0.dtb.walker 160 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.itb.walker 1 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.inst 11021 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 167331 # number of ReadReq misses system.l2c.ReadReq_misses::cpu1.dtb.walker 14 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.inst 3178 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 80451 # number of ReadReq misses -system.l2c.ReadReq_misses::total 166440 # number of ReadReq misses -system.l2c.UpgradeReq_misses::cpu0.inst 7948 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::cpu1.inst 5460 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 13408 # number of UpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu0.inst 1046 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu1.inst 1101 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::total 2147 # number of SCUpgradeReq misses -system.l2c.ReadExReq_misses::cpu0.inst 4019 # number of ReadExReq misses -system.l2c.ReadExReq_misses::cpu1.inst 4520 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 8539 # number of ReadExReq misses -system.l2c.demand_misses::cpu0.dtb.walker 4 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.itb.walker 2 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.inst 8241 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.l2cache.prefetcher 78569 # number of demand (read+write) misses +system.l2c.ReadReq_misses::cpu1.inst 2011 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 19340 # number of ReadReq misses +system.l2c.ReadReq_misses::total 199878 # number of ReadReq misses +system.l2c.UpgradeReq_misses::cpu0.inst 8877 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::cpu1.inst 2752 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 11629 # number of UpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu0.inst 464 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu1.inst 1248 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::total 1712 # number of SCUpgradeReq misses +system.l2c.ReadExReq_misses::cpu0.inst 6943 # number of ReadExReq misses +system.l2c.ReadExReq_misses::cpu1.inst 6359 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 13302 # number of ReadExReq misses +system.l2c.demand_misses::cpu0.dtb.walker 160 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.itb.walker 1 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.inst 17964 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.l2cache.prefetcher 167331 # number of demand (read+write) misses system.l2c.demand_misses::cpu1.dtb.walker 14 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.inst 7698 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.l2cache.prefetcher 80451 # number of demand (read+write) misses -system.l2c.demand_misses::total 174979 # number of demand (read+write) misses -system.l2c.overall_misses::cpu0.dtb.walker 4 # number of overall misses -system.l2c.overall_misses::cpu0.itb.walker 2 # number of overall misses -system.l2c.overall_misses::cpu0.inst 8241 # number of overall misses -system.l2c.overall_misses::cpu0.l2cache.prefetcher 78569 # number of overall misses +system.l2c.demand_misses::cpu1.inst 8370 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.l2cache.prefetcher 19340 # number of demand (read+write) misses +system.l2c.demand_misses::total 213180 # number of demand (read+write) misses +system.l2c.overall_misses::cpu0.dtb.walker 160 # number of overall misses +system.l2c.overall_misses::cpu0.itb.walker 1 # number of overall misses +system.l2c.overall_misses::cpu0.inst 17964 # number of overall misses +system.l2c.overall_misses::cpu0.l2cache.prefetcher 167331 # number of overall misses system.l2c.overall_misses::cpu1.dtb.walker 14 # number of overall misses -system.l2c.overall_misses::cpu1.inst 7698 # number of overall misses -system.l2c.overall_misses::cpu1.l2cache.prefetcher 80451 # number of overall misses -system.l2c.overall_misses::total 174979 # number of overall misses -system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 256500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.itb.walker 150000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.inst 326360000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 7141877944 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 1107250 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.inst 255357749 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 8752102880 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::total 16477212323 # number of ReadReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu0.inst 13294932 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu1.inst 6165736 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::total 19460668 # number of UpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::cpu0.inst 621976 # number of SCUpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::cpu1.inst 4504808 # number of SCUpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::total 5126784 # number of SCUpgradeReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu0.inst 291276419 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu1.inst 332394712 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::total 623671131 # number of ReadExReq miss cycles -system.l2c.demand_miss_latency::cpu0.dtb.walker 256500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.itb.walker 150000 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.inst 617636419 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 7141877944 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.dtb.walker 1107250 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.inst 587752461 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 8752102880 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::total 17100883454 # number of demand (read+write) miss cycles -system.l2c.overall_miss_latency::cpu0.dtb.walker 256500 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.itb.walker 150000 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.inst 617636419 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 7141877944 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.dtb.walker 1107250 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.inst 587752461 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 8752102880 # number of overall miss cycles -system.l2c.overall_miss_latency::total 17100883454 # number of overall miss cycles -system.l2c.ReadReq_accesses::cpu0.dtb.walker 197 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.itb.walker 44 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.inst 19153 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 166585 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.dtb.walker 251 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.itb.walker 59 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.inst 22864 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 156739 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 365892 # number of ReadReq accesses(hits+misses) -system.l2c.Writeback_accesses::writebacks 215010 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 215010 # number of Writeback accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu0.inst 10999 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu1.inst 7485 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 18484 # number of UpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu0.inst 1146 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu1.inst 1314 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::total 2460 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu0.inst 6230 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu1.inst 6917 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 13147 # number of ReadExReq accesses(hits+misses) -system.l2c.demand_accesses::cpu0.dtb.walker 197 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.itb.walker 44 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.inst 25383 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.l2cache.prefetcher 166585 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.dtb.walker 251 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.itb.walker 59 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.inst 29781 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.l2cache.prefetcher 156739 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 379039 # number of demand (read+write) accesses -system.l2c.overall_accesses::cpu0.dtb.walker 197 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.itb.walker 44 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.inst 25383 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.l2cache.prefetcher 166585 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.dtb.walker 251 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.itb.walker 59 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.inst 29781 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.l2cache.prefetcher 156739 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 379039 # number of overall (read+write) accesses -system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.020305 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.045455 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.inst 0.220435 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.471645 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.055777 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.inst 0.138996 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.513280 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.454888 # miss rate for ReadReq accesses -system.l2c.UpgradeReq_miss_rate::cpu0.inst 0.722611 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::cpu1.inst 0.729459 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::total 0.725384 # miss rate for UpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu0.inst 0.912740 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu1.inst 0.837900 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::total 0.872764 # miss rate for SCUpgradeReq accesses -system.l2c.ReadExReq_miss_rate::cpu0.inst 0.645104 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::cpu1.inst 0.653462 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::total 0.649502 # miss rate for ReadExReq accesses -system.l2c.demand_miss_rate::cpu0.dtb.walker 0.020305 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.itb.walker 0.045455 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.inst 0.324666 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.471645 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.dtb.walker 0.055777 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.inst 0.258487 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.513280 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.461639 # miss rate for demand accesses -system.l2c.overall_miss_rate::cpu0.dtb.walker 0.020305 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.itb.walker 0.045455 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.inst 0.324666 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.471645 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.dtb.walker 0.055777 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.inst 0.258487 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.513280 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.461639 # miss rate for overall accesses -system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 64125 # average ReadReq miss latency +system.l2c.overall_misses::cpu1.inst 8370 # number of overall misses +system.l2c.overall_misses::cpu1.l2cache.prefetcher 19340 # number of overall misses +system.l2c.overall_misses::total 213180 # number of overall misses +system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 13245499 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.itb.walker 75000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.inst 927632991 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 17938370695 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 1117750 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.inst 171510999 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 2176490172 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::total 21228443106 # number of ReadReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu0.inst 10247078 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu1.inst 3439358 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::total 13686436 # number of UpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu0.inst 1071455 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu1.inst 1047955 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::total 2119410 # number of SCUpgradeReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu0.inst 585218901 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu1.inst 465754979 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::total 1050973880 # number of ReadExReq miss cycles +system.l2c.demand_miss_latency::cpu0.dtb.walker 13245499 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.itb.walker 75000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.inst 1512851892 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 17938370695 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.dtb.walker 1117750 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.inst 637265978 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 2176490172 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::total 22279416986 # number of demand (read+write) miss cycles +system.l2c.overall_miss_latency::cpu0.dtb.walker 13245499 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.itb.walker 75000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.inst 1512851892 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 17938370695 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.dtb.walker 1117750 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.inst 637265978 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 2176490172 # number of overall miss cycles +system.l2c.overall_miss_latency::total 22279416986 # number of overall miss cycles +system.l2c.ReadReq_accesses::cpu0.dtb.walker 735 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.itb.walker 123 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.inst 47653 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 376668 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.dtb.walker 153 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.itb.walker 45 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.inst 14159 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 68149 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 507685 # number of ReadReq accesses(hits+misses) +system.l2c.Writeback_accesses::writebacks 253703 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 253703 # number of Writeback accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu0.inst 20812 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu1.inst 3781 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 24593 # number of UpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu0.inst 672 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu1.inst 1422 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::total 2094 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu0.inst 10626 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu1.inst 7559 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 18185 # number of ReadExReq accesses(hits+misses) +system.l2c.demand_accesses::cpu0.dtb.walker 735 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.itb.walker 123 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.inst 58279 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.l2cache.prefetcher 376668 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.dtb.walker 153 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.itb.walker 45 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.inst 21718 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.l2cache.prefetcher 68149 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 525870 # number of demand (read+write) accesses +system.l2c.overall_accesses::cpu0.dtb.walker 735 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.itb.walker 123 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.inst 58279 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.l2cache.prefetcher 376668 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.dtb.walker 153 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.itb.walker 45 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.inst 21718 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.l2cache.prefetcher 68149 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 525870 # number of overall (read+write) accesses +system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.217687 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.008130 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.inst 0.231276 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.444240 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.091503 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.inst 0.142030 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.283790 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.393705 # miss rate for ReadReq accesses +system.l2c.UpgradeReq_miss_rate::cpu0.inst 0.426533 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::cpu1.inst 0.727850 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::total 0.472858 # miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu0.inst 0.690476 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu1.inst 0.877637 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::total 0.817574 # miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_miss_rate::cpu0.inst 0.653397 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::cpu1.inst 0.841249 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::total 0.731482 # miss rate for ReadExReq accesses +system.l2c.demand_miss_rate::cpu0.dtb.walker 0.217687 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.itb.walker 0.008130 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.inst 0.308241 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.444240 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.dtb.walker 0.091503 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.inst 0.385395 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.283790 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.405385 # miss rate for demand accesses +system.l2c.overall_miss_rate::cpu0.dtb.walker 0.217687 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.itb.walker 0.008130 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.inst 0.308241 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.444240 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.dtb.walker 0.091503 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.inst 0.385395 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.283790 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.405385 # miss rate for overall accesses +system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 82784.368750 # average ReadReq miss latency system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 75000 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.inst 77299.857887 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 90899.437997 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 79089.285714 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.inst 80351.714600 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 108787.993686 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::total 98997.911097 # average ReadReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu0.inst 1672.739305 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu1.inst 1129.255678 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::total 1451.422136 # average UpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.inst 594.623327 # average SCUpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.inst 4091.560400 # average SCUpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::total 2387.882627 # average SCUpgradeReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu0.inst 72474.849216 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu1.inst 73538.653097 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::total 73037.958894 # average ReadExReq miss latency -system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 64125 # average overall miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.inst 84169.584520 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 107202.913357 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 79839.285714 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.inst 85286.424167 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 112538.271562 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::total 106207.001801 # average ReadReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu0.inst 1154.340205 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu1.inst 1249.766715 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::total 1176.922865 # average UpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.inst 2309.170259 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.inst 839.707532 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::total 1237.973131 # average SCUpgradeReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu0.inst 84289.053867 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu1.inst 73243.431200 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::total 79008.711472 # average ReadExReq miss latency +system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 82784.368750 # average overall miss latency system.l2c.demand_avg_miss_latency::cpu0.itb.walker 75000 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.inst 74946.780609 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 90899.437997 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 79089.285714 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.inst 76351.319953 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 108787.993686 # average overall miss latency -system.l2c.demand_avg_miss_latency::total 97731.061750 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 64125 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.inst 84215.758851 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 107202.913357 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 79839.285714 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.inst 76136.914934 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 112538.271562 # average overall miss latency +system.l2c.demand_avg_miss_latency::total 104509.883601 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 82784.368750 # average overall miss latency system.l2c.overall_avg_miss_latency::cpu0.itb.walker 75000 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.inst 74946.780609 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 90899.437997 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 79089.285714 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.inst 76351.319953 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 108787.993686 # average overall miss latency -system.l2c.overall_avg_miss_latency::total 97731.061750 # average overall miss latency -system.l2c.blocked_cycles::no_mshrs 255 # number of cycles access was blocked +system.l2c.overall_avg_miss_latency::cpu0.inst 84215.758851 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 107202.913357 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 79839.285714 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.inst 76136.914934 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 112538.271562 # average overall miss latency +system.l2c.overall_avg_miss_latency::total 104509.883601 # average overall miss latency +system.l2c.blocked_cycles::no_mshrs 27 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.l2c.blocked::no_mshrs 6 # number of cycles access was blocked +system.l2c.blocked::no_mshrs 2 # number of cycles access was blocked system.l2c.blocked::no_targets 0 # number of cycles access was blocked -system.l2c.avg_blocked_cycles::no_mshrs 42.500000 # average number of cycles each access was blocked +system.l2c.avg_blocked_cycles::no_mshrs 13.500000 # average number of cycles each access was blocked system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.l2c.fast_writes 0 # number of fast writes performed system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.writebacks::writebacks 67875 # number of writebacks -system.l2c.writebacks::total 67875 # number of writebacks -system.l2c.ReadReq_mshr_hits::cpu1.inst 2 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::cpu1.l2cache.prefetcher 8 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits -system.l2c.demand_mshr_hits::cpu1.inst 2 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::cpu1.l2cache.prefetcher 8 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits -system.l2c.overall_mshr_hits::cpu1.inst 2 # number of overall MSHR hits -system.l2c.overall_mshr_hits::cpu1.l2cache.prefetcher 8 # number of overall MSHR hits -system.l2c.overall_mshr_hits::total 10 # number of overall MSHR hits -system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 4 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 2 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.inst 4222 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 78569 # number of ReadReq MSHR misses +system.l2c.writebacks::writebacks 112138 # number of writebacks +system.l2c.writebacks::total 112138 # number of writebacks +system.l2c.ReadReq_mshr_hits::cpu0.inst 1 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::cpu0.l2cache.prefetcher 1 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::total 2 # number of ReadReq MSHR hits +system.l2c.demand_mshr_hits::cpu0.inst 1 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::cpu0.l2cache.prefetcher 1 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::total 2 # number of demand (read+write) MSHR hits +system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits +system.l2c.overall_mshr_hits::cpu0.l2cache.prefetcher 1 # number of overall MSHR hits +system.l2c.overall_mshr_hits::total 2 # number of overall MSHR hits +system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 160 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 1 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.inst 11020 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 167330 # number of ReadReq MSHR misses system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 14 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.inst 3176 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 80443 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::total 166430 # number of ReadReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu0.inst 7948 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu1.inst 5460 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::total 13408 # number of UpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::cpu0.inst 1046 # number of SCUpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::cpu1.inst 1101 # number of SCUpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::total 2147 # number of SCUpgradeReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu0.inst 4019 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu1.inst 4520 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::total 8539 # number of ReadExReq MSHR misses -system.l2c.demand_mshr_misses::cpu0.dtb.walker 4 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.itb.walker 2 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.inst 8241 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 78569 # number of demand (read+write) MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.inst 2011 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 19340 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::total 199876 # number of ReadReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu0.inst 8877 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu1.inst 2752 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::total 11629 # number of UpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu0.inst 464 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu1.inst 1248 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::total 1712 # number of SCUpgradeReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu0.inst 6943 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu1.inst 6359 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::total 13302 # number of ReadExReq MSHR misses +system.l2c.demand_mshr_misses::cpu0.dtb.walker 160 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.itb.walker 1 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.inst 17963 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 167330 # number of demand (read+write) MSHR misses system.l2c.demand_mshr_misses::cpu1.dtb.walker 14 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.inst 7696 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 80443 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::total 174969 # number of demand (read+write) MSHR misses -system.l2c.overall_mshr_misses::cpu0.dtb.walker 4 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.itb.walker 2 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.inst 8241 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 78569 # number of overall MSHR misses +system.l2c.demand_mshr_misses::cpu1.inst 8370 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 19340 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::total 213178 # number of demand (read+write) MSHR misses +system.l2c.overall_mshr_misses::cpu0.dtb.walker 160 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.itb.walker 1 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.inst 17963 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 167330 # number of overall MSHR misses system.l2c.overall_mshr_misses::cpu1.dtb.walker 14 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.inst 7696 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 80443 # number of overall MSHR misses -system.l2c.overall_mshr_misses::total 174969 # number of overall MSHR misses -system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 207500 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 125000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 273765000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 6168945444 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 936250 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 215773749 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 7758902888 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::total 14418655831 # number of ReadReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu0.inst 80020888 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu1.inst 54949416 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::total 134970304 # number of UpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.inst 10533533 # number of SCUpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.inst 11044096 # number of SCUpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::total 21577629 # number of SCUpgradeReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu0.inst 240707081 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu1.inst 275649788 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::total 516356869 # number of ReadExReq MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 207500 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 125000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.inst 514472081 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 6168945444 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 936250 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.inst 491423537 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 7758902888 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::total 14935012700 # number of demand (read+write) MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 207500 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 125000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.inst 514472081 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 6168945444 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 936250 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.inst 491423537 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 7758902888 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::total 14935012700 # number of overall MSHR miss cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 12573700750 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 155061349748 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::total 167635050498 # number of ReadReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.inst 1125597500 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.inst 15721355858 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::total 16846953358 # number of WriteReq MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 13699298250 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 170782705606 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::total 184482003856 # number of overall MSHR uncacheable cycles -system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.020305 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.045455 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.220435 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471645 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.055777 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.138908 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.513229 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::total 0.454861 # mshr miss rate for ReadReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu0.inst 0.722611 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu1.inst 0.729459 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::total 0.725384 # mshr miss rate for UpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.inst 0.912740 # mshr miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.inst 0.837900 # mshr miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.872764 # mshr miss rate for SCUpgradeReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu0.inst 0.645104 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu1.inst 0.653462 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::total 0.649502 # mshr miss rate for ReadExReq accesses -system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.020305 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.045455 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.inst 0.324666 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471645 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.055777 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.inst 0.258420 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.513229 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::total 0.461612 # mshr miss rate for demand accesses -system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.020305 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.045455 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.inst 0.324666 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471645 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.055777 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.inst 0.258420 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.513229 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::total 0.461612 # mshr miss rate for overall accesses -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 51875 # average ReadReq mshr miss latency +system.l2c.overall_mshr_misses::cpu1.inst 8370 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 19340 # number of overall MSHR misses +system.l2c.overall_mshr_misses::total 213178 # number of overall MSHR misses +system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 11265999 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 62500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 790589241 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 15877737945 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 946250 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 146552499 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 1940375672 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::total 18767530106 # number of ReadReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu0.inst 89623803 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu1.inst 27822731 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::total 117446534 # number of UpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.inst 4677961 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.inst 12575743 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::total 17253704 # number of SCUpgradeReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu0.inst 498567599 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu1.inst 385443021 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::total 884010620 # number of ReadExReq MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 11265999 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 62500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.inst 1289156840 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 15877737945 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 946250 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.inst 531995520 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 1940375672 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::total 19651540726 # number of demand (read+write) MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 11265999 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 62500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.inst 1289156840 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 15877737945 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 946250 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.inst 531995520 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 1940375672 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::total 19651540726 # number of overall MSHR miss cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 5455196250 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 328328000 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::total 5783524250 # number of ReadReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.inst 4031988000 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.inst 216852500 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::total 4248840500 # number of WriteReq MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 9487184250 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 545180500 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::total 10032364750 # number of overall MSHR uncacheable cycles +system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.217687 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.008130 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.231255 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.444237 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.091503 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.142030 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.283790 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::total 0.393701 # mshr miss rate for ReadReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu0.inst 0.426533 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu1.inst 0.727850 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::total 0.472858 # mshr miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.inst 0.690476 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.inst 0.877637 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.817574 # mshr miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu0.inst 0.653397 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu1.inst 0.841249 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::total 0.731482 # mshr miss rate for ReadExReq accesses +system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.217687 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.008130 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.inst 0.308224 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.444237 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.091503 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.inst 0.385395 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.283790 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::total 0.405382 # mshr miss rate for demand accesses +system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.217687 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.008130 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.inst 0.308224 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.444237 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.091503 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.inst 0.385395 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.283790 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::total 0.405382 # mshr miss rate for overall accesses +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 70412.493750 # average ReadReq mshr miss latency system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 64842.491710 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 78516.277972 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 66875 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 67938.837846 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96452.182141 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::total 86634.956624 # average ReadReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.inst 10068.053347 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.inst 10063.995604 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10066.400955 # average UpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.inst 10070.299235 # average SCUpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.inst 10030.968211 # average SCUpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10050.129949 # average SCUpgradeReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.inst 59892.281911 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.inst 60984.466372 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::total 60470.414451 # average ReadExReq mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 51875 # average overall mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 71741.310436 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 94888.770364 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 67589.285714 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 72875.434610 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 100329.662461 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::total 93895.865967 # average ReadReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.inst 10096.181480 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.inst 10110.003997 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10099.452575 # average UpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.inst 10081.812500 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.inst 10076.717147 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10078.098131 # average SCUpgradeReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.inst 71808.670459 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.inst 60613.779053 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::total 66456.970380 # average ReadExReq mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 70412.493750 # average overall mshr miss latency system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 62428.355903 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 78516.277972 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 66875 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 63854.409693 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96452.182141 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::total 85358.050283 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 51875 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 71767.346212 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 94888.770364 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 67589.285714 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 63559.799283 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 100329.662461 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::total 92183.718423 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 70412.493750 # average overall mshr miss latency system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 62428.355903 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 78516.277972 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 66875 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 63854.409693 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96452.182141 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::total 85358.050283 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 71767.346212 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 94888.770364 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 67589.285714 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 63559.799283 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 100329.662461 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::total 92183.718423 # average overall mshr miss latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -810,167 +816,194 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.inst inf system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.toL2Bus.trans_dist::ReadReq 1655552 # Transaction distribution -system.toL2Bus.trans_dist::ReadResp 1655552 # Transaction distribution -system.toL2Bus.trans_dist::WriteReq 768869 # Transaction distribution -system.toL2Bus.trans_dist::WriteResp 768869 # Transaction distribution -system.toL2Bus.trans_dist::Writeback 215010 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeReq 60145 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeReq 22613 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeResp 82758 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeFailReq 60 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeFailResp 60 # Transaction distribution -system.toL2Bus.trans_dist::ReadExReq 22833 # Transaction distribution -system.toL2Bus.trans_dist::ReadExResp 22833 # Transaction distribution -system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 801778 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 4302678 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count::total 5104456 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 20000696 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 23627528 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size::total 43628224 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.snoops 170698 # Total snoops (count) -system.toL2Bus.snoop_fanout::samples 785697 # Request fanout histogram -system.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.toL2Bus.trans_dist::ReadReq 675950 # Transaction distribution +system.toL2Bus.trans_dist::ReadResp 675935 # Transaction distribution +system.toL2Bus.trans_dist::WriteReq 31054 # Transaction distribution +system.toL2Bus.trans_dist::WriteResp 31054 # Transaction distribution +system.toL2Bus.trans_dist::Writeback 253703 # Transaction distribution +system.toL2Bus.trans_dist::WriteInvalidateReq 36227 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeReq 93172 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeReq 40812 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeResp 133984 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeFailReq 10 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeFailResp 10 # Transaction distribution +system.toL2Bus.trans_dist::ReadExReq 39254 # Transaction distribution +system.toL2Bus.trans_dist::ReadExResp 39254 # Transaction distribution +system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 1372089 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 383613 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count::total 1755702 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 42006746 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 8315748 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size::total 50322494 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.snoops 294957 # Total snoops (count) +system.toL2Bus.snoop_fanout::samples 1100978 # Request fanout histogram +system.toL2Bus.snoop_fanout::mean 1.033136 # Request fanout histogram +system.toL2Bus.snoop_fanout::stdev 0.178992 # Request fanout histogram system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::1 785697 100.00% 100.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.toL2Bus.snoop_fanout::1 1064496 96.69% 96.69% # Request fanout histogram +system.toL2Bus.snoop_fanout::2 36482 3.31% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::total 785697 # Request fanout histogram -system.toL2Bus.reqLayer0.occupancy 2618065998 # Layer occupancy (ticks) +system.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.toL2Bus.snoop_fanout::total 1100978 # Request fanout histogram +system.toL2Bus.reqLayer0.occupancy 1599263913 # Layer occupancy (ticks) system.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.toL2Bus.respLayer0.occupancy 1234480729 # Layer occupancy (ticks) -system.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.toL2Bus.respLayer1.occupancy 2606264414 # Layer occupancy (ticks) -system.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.iobus.trans_dist::ReadReq 16519582 # Transaction distribution -system.iobus.trans_dist::ReadResp 16519582 # Transaction distribution -system.iobus.trans_dist::WriteReq 8084 # Transaction distribution -system.iobus.trans_dist::WriteResp 8084 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30946 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 8940 # Packet count per connected master and slave (bytes) +system.toL2Bus.snoopLayer0.occupancy 1080000 # Layer occupancy (ticks) +system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) +system.toL2Bus.respLayer0.occupancy 2370465695 # Layer occupancy (ticks) +system.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) +system.toL2Bus.respLayer1.occupancy 831346703 # Layer occupancy (ticks) +system.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) +system.iobus.trans_dist::ReadReq 31024 # Transaction distribution +system.iobus.trans_dist::ReadResp 31024 # Transaction distribution +system.iobus.trans_dist::WriteReq 59407 # Transaction distribution +system.iobus.trans_dist::WriteResp 59440 # Transaction distribution +system.iobus.trans_dist::WriteInvalidateReq 33 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 56656 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 122 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1042 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 738 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 850 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2384484 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 30670848 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 30670848 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 33055332 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 40715 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 17880 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 107970 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72958 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72958 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 180928 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 71600 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 244 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 2084 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 393 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 449 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2392912 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 122683392 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 122683392 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 125076304 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 21715000 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 162850 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321272 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321272 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2484122 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 40136000 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 4476000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 90000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer2.occupancy 34000 # Layer occupancy (ticks) +system.iobus.reqLayer2.occupancy 26000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 527000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks) -system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks) -system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 441000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 74000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 506000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 17000 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 40000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 2000 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer23.occupancy 5287000 # Layer occupancy (ticks) system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer26.occupancy 15335424000 # Layer occupancy (ticks) -system.iobus.reqLayer26.utilization 0.6 # Layer utilization (%) -system.iobus.respLayer0.occupancy 2376400000 # Layer occupancy (ticks) -system.iobus.respLayer0.utilization 0.1 # Layer utilization (%) -system.iobus.respLayer1.occupancy 38686704315 # Layer occupancy (ticks) -system.iobus.respLayer1.utilization 1.5 # Layer utilization (%) -system.cpu0.branchPred.lookups 7252165 # Number of BP lookups -system.cpu0.branchPred.condPredicted 5142285 # Number of conditional branches predicted -system.cpu0.branchPred.condIncorrect 425056 # Number of conditional branches incorrect -system.cpu0.branchPred.BTBLookups 4634449 # Number of BTB lookups -system.cpu0.branchPred.BTBHits 3350199 # Number of BTB hits +system.iobus.reqLayer24.occupancy 143000 # Layer occupancy (ticks) +system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer25.occupancy 30680000 # Layer occupancy (ticks) +system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer26.occupancy 102000 # Layer occupancy (ticks) +system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer27.occupancy 326680325 # Layer occupancy (ticks) +system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer28.occupancy 30000 # Layer occupancy (ticks) +system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer0.occupancy 84754000 # Layer occupancy (ticks) +system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer3.occupancy 36847116 # Layer occupancy (ticks) +system.iobus.respLayer3.utilization 0.0 # Layer utilization (%) +system.cpu0.branchPred.lookups 34854856 # Number of BP lookups +system.cpu0.branchPred.condPredicted 17109626 # Number of conditional branches predicted +system.cpu0.branchPred.condIncorrect 1616877 # Number of conditional branches incorrect +system.cpu0.branchPred.BTBLookups 20006820 # Number of BTB lookups +system.cpu0.branchPred.BTBHits 14503231 # Number of BTB hits system.cpu0.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu0.branchPred.BTBHitPct 72.289047 # BTB Hit Percentage -system.cpu0.branchPred.usedRAS 946301 # Number of times the RAS was used to get a target. -system.cpu0.branchPred.RASInCorrect 66428 # Number of incorrect RAS predictions. +system.cpu0.branchPred.BTBHitPct 72.491435 # BTB Hit Percentage +system.cpu0.branchPred.usedRAS 10748202 # Number of times the RAS was used to get a target. +system.cpu0.branchPred.RASInCorrect 771222 # Number of incorrect RAS predictions. system.cpu0.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -994,25 +1027,25 @@ system.cpu0.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu0.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu0.dtb.inst_hits 0 # ITB inst hits system.cpu0.dtb.inst_misses 0 # ITB inst misses -system.cpu0.dtb.read_hits 6449087 # DTB read hits -system.cpu0.dtb.read_misses 22394 # DTB read misses -system.cpu0.dtb.write_hits 5803603 # DTB write hits -system.cpu0.dtb.write_misses 1784 # DTB write misses -system.cpu0.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.dtb.flush_entries 1724 # Number of entries that have been flushed from TLB -system.cpu0.dtb.align_faults 1623 # Number of TLB faults due to alignment restrictions -system.cpu0.dtb.prefetch_faults 147 # Number of TLB faults due to prefetch +system.cpu0.dtb.read_hits 23968692 # DTB read hits +system.cpu0.dtb.read_misses 61651 # DTB read misses +system.cpu0.dtb.write_hits 17871018 # DTB write hits +system.cpu0.dtb.write_misses 6619 # DTB write misses +system.cpu0.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.dtb.flush_entries 3502 # Number of entries that have been flushed from TLB +system.cpu0.dtb.align_faults 1211 # Number of TLB faults due to alignment restrictions +system.cpu0.dtb.prefetch_faults 1921 # Number of TLB faults due to prefetch system.cpu0.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.dtb.perms_faults 267 # Number of TLB faults due to permissions restrictions -system.cpu0.dtb.read_accesses 6471481 # DTB read accesses -system.cpu0.dtb.write_accesses 5805387 # DTB write accesses +system.cpu0.dtb.perms_faults 566 # Number of TLB faults due to permissions restrictions +system.cpu0.dtb.read_accesses 24030343 # DTB read accesses +system.cpu0.dtb.write_accesses 17877637 # DTB write accesses system.cpu0.dtb.inst_accesses 0 # ITB inst accesses -system.cpu0.dtb.hits 12252690 # DTB hits -system.cpu0.dtb.misses 24178 # DTB misses -system.cpu0.dtb.accesses 12276868 # DTB accesses +system.cpu0.dtb.hits 41839710 # DTB hits +system.cpu0.dtb.misses 68270 # DTB misses +system.cpu0.dtb.accesses 41907980 # DTB accesses system.cpu0.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1034,93 +1067,93 @@ system.cpu0.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu0.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu0.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu0.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu0.itb.inst_hits 13302311 # ITB inst hits -system.cpu0.itb.inst_misses 3954 # ITB inst misses +system.cpu0.itb.inst_hits 70097291 # ITB inst hits +system.cpu0.itb.inst_misses 3844 # ITB inst misses system.cpu0.itb.read_hits 0 # DTB read hits system.cpu0.itb.read_misses 0 # DTB read misses system.cpu0.itb.write_hits 0 # DTB write hits system.cpu0.itb.write_misses 0 # DTB write misses -system.cpu0.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.itb.flush_entries 1195 # Number of entries that have been flushed from TLB +system.cpu0.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.itb.flush_entries 2220 # Number of entries that have been flushed from TLB system.cpu0.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu0.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu0.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.itb.perms_faults 3570 # Number of TLB faults due to permissions restrictions +system.cpu0.itb.perms_faults 7362 # Number of TLB faults due to permissions restrictions system.cpu0.itb.read_accesses 0 # DTB read accesses system.cpu0.itb.write_accesses 0 # DTB write accesses -system.cpu0.itb.inst_accesses 13306265 # ITB inst accesses -system.cpu0.itb.hits 13302311 # DTB hits -system.cpu0.itb.misses 3954 # DTB misses -system.cpu0.itb.accesses 13306265 # DTB accesses -system.cpu0.numCycles 86799146 # number of cpu cycles simulated +system.cpu0.itb.inst_accesses 70101135 # ITB inst accesses +system.cpu0.itb.hits 70097291 # DTB hits +system.cpu0.itb.misses 3844 # DTB misses +system.cpu0.itb.accesses 70101135 # DTB accesses +system.cpu0.numCycles 227722348 # number of cpu cycles simulated system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu0.committedInsts 29471412 # Number of instructions committed -system.cpu0.committedOps 35693999 # Number of ops (including micro ops) committed -system.cpu0.discardedOps 1972340 # Number of ops (including micro ops) which were discarded before commit -system.cpu0.numFetchSuspends 41075 # Number of times Execute suspended instruction fetching -system.cpu0.quiesceCycles 5234564326 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu0.cpi 2.945198 # CPI: cycles per instruction -system.cpu0.ipc 0.339536 # IPC: instructions per cycle +system.cpu0.committedInsts 109201964 # Number of instructions committed +system.cpu0.committedOps 132004483 # Number of ops (including micro ops) committed +system.cpu0.discardedOps 8817575 # Number of ops (including micro ops) which were discarded before commit +system.cpu0.numFetchSuspends 1858 # Number of times Execute suspended instruction fetching +system.cpu0.quiesceCycles 5459726684 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu0.cpi 2.085332 # CPI: cycles per instruction +system.cpu0.ipc 0.479540 # IPC: instructions per cycle system.cpu0.kern.inst.arm 0 # number of arm instructions executed -system.cpu0.kern.inst.quiesce 47489 # number of quiesce instructions executed -system.cpu0.tickCycles 68192545 # Number of cycles that the object actually ticked -system.cpu0.idleCycles 18606601 # Total number of cycles that the object has spent stopped -system.cpu0.icache.tags.replacements 670908 # number of replacements -system.cpu0.icache.tags.tagsinuse 511.780495 # Cycle average of tags in use -system.cpu0.icache.tags.total_refs 12627162 # Total number of references to valid blocks. -system.cpu0.icache.tags.sampled_refs 671420 # Sample count of references to valid blocks. -system.cpu0.icache.tags.avg_refs 18.806652 # Average number of references to valid blocks. -system.cpu0.icache.tags.warmup_cycle 6076833000 # Cycle when the warmup percentage was hit. -system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.780495 # Average occupied blocks per requestor -system.cpu0.icache.tags.occ_percent::cpu0.inst 0.999571 # Average percentage of cache occupancy -system.cpu0.icache.tags.occ_percent::total 0.999571 # Average percentage of cache occupancy +system.cpu0.kern.inst.quiesce 1864 # number of quiesce instructions executed +system.cpu0.tickCycles 192189087 # Number of cycles that the object actually ticked +system.cpu0.idleCycles 35533261 # Total number of cycles that the object has spent stopped +system.cpu0.icache.tags.replacements 1960423 # number of replacements +system.cpu0.icache.tags.tagsinuse 511.796865 # Cycle average of tags in use +system.cpu0.icache.tags.total_refs 68128653 # Total number of references to valid blocks. +system.cpu0.icache.tags.sampled_refs 1960935 # Sample count of references to valid blocks. +system.cpu0.icache.tags.avg_refs 34.742943 # Average number of references to valid blocks. +system.cpu0.icache.tags.warmup_cycle 6227191000 # Cycle when the warmup percentage was hit. +system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.796865 # Average occupied blocks per requestor +system.cpu0.icache.tags.occ_percent::cpu0.inst 0.999603 # Average percentage of cache occupancy +system.cpu0.icache.tags.occ_percent::total 0.999603 # Average percentage of cache occupancy system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::0 173 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::1 225 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::2 114 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::0 184 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::1 231 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::2 97 # Occupied blocks per task id system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.icache.tags.tag_accesses 27268595 # Number of tag accesses -system.cpu0.icache.tags.data_accesses 27268595 # Number of data accesses -system.cpu0.icache.ReadReq_hits::cpu0.inst 12627162 # number of ReadReq hits -system.cpu0.icache.ReadReq_hits::total 12627162 # number of ReadReq hits -system.cpu0.icache.demand_hits::cpu0.inst 12627162 # number of demand (read+write) hits -system.cpu0.icache.demand_hits::total 12627162 # number of demand (read+write) hits -system.cpu0.icache.overall_hits::cpu0.inst 12627162 # number of overall hits -system.cpu0.icache.overall_hits::total 12627162 # number of overall hits -system.cpu0.icache.ReadReq_misses::cpu0.inst 671424 # number of ReadReq misses -system.cpu0.icache.ReadReq_misses::total 671424 # number of ReadReq misses -system.cpu0.icache.demand_misses::cpu0.inst 671424 # number of demand (read+write) misses -system.cpu0.icache.demand_misses::total 671424 # number of demand (read+write) misses -system.cpu0.icache.overall_misses::cpu0.inst 671424 # number of overall misses -system.cpu0.icache.overall_misses::total 671424 # number of overall misses -system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 5600052378 # number of ReadReq miss cycles -system.cpu0.icache.ReadReq_miss_latency::total 5600052378 # number of ReadReq miss cycles -system.cpu0.icache.demand_miss_latency::cpu0.inst 5600052378 # number of demand (read+write) miss cycles -system.cpu0.icache.demand_miss_latency::total 5600052378 # number of demand (read+write) miss cycles -system.cpu0.icache.overall_miss_latency::cpu0.inst 5600052378 # number of overall miss cycles -system.cpu0.icache.overall_miss_latency::total 5600052378 # number of overall miss cycles -system.cpu0.icache.ReadReq_accesses::cpu0.inst 13298586 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.ReadReq_accesses::total 13298586 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.demand_accesses::cpu0.inst 13298586 # number of demand (read+write) accesses -system.cpu0.icache.demand_accesses::total 13298586 # number of demand (read+write) accesses -system.cpu0.icache.overall_accesses::cpu0.inst 13298586 # number of overall (read+write) accesses -system.cpu0.icache.overall_accesses::total 13298586 # number of overall (read+write) accesses -system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.050488 # miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_miss_rate::total 0.050488 # miss rate for ReadReq accesses -system.cpu0.icache.demand_miss_rate::cpu0.inst 0.050488 # miss rate for demand accesses -system.cpu0.icache.demand_miss_rate::total 0.050488 # miss rate for demand accesses -system.cpu0.icache.overall_miss_rate::cpu0.inst 0.050488 # miss rate for overall accesses -system.cpu0.icache.overall_miss_rate::total 0.050488 # miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 8340.560328 # average ReadReq miss latency -system.cpu0.icache.ReadReq_avg_miss_latency::total 8340.560328 # average ReadReq miss latency -system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 8340.560328 # average overall miss latency -system.cpu0.icache.demand_avg_miss_latency::total 8340.560328 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 8340.560328 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::total 8340.560328 # average overall miss latency +system.cpu0.icache.tags.tag_accesses 142140155 # Number of tag accesses +system.cpu0.icache.tags.data_accesses 142140155 # Number of data accesses +system.cpu0.icache.ReadReq_hits::cpu0.inst 68128653 # number of ReadReq hits +system.cpu0.icache.ReadReq_hits::total 68128653 # number of ReadReq hits +system.cpu0.icache.demand_hits::cpu0.inst 68128653 # number of demand (read+write) hits +system.cpu0.icache.demand_hits::total 68128653 # number of demand (read+write) hits +system.cpu0.icache.overall_hits::cpu0.inst 68128653 # number of overall hits +system.cpu0.icache.overall_hits::total 68128653 # number of overall hits +system.cpu0.icache.ReadReq_misses::cpu0.inst 1960950 # number of ReadReq misses +system.cpu0.icache.ReadReq_misses::total 1960950 # number of ReadReq misses +system.cpu0.icache.demand_misses::cpu0.inst 1960950 # number of demand (read+write) misses +system.cpu0.icache.demand_misses::total 1960950 # number of demand (read+write) misses +system.cpu0.icache.overall_misses::cpu0.inst 1960950 # number of overall misses +system.cpu0.icache.overall_misses::total 1960950 # number of overall misses +system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 16347715808 # number of ReadReq miss cycles +system.cpu0.icache.ReadReq_miss_latency::total 16347715808 # number of ReadReq miss cycles +system.cpu0.icache.demand_miss_latency::cpu0.inst 16347715808 # number of demand (read+write) miss cycles +system.cpu0.icache.demand_miss_latency::total 16347715808 # number of demand (read+write) miss cycles +system.cpu0.icache.overall_miss_latency::cpu0.inst 16347715808 # number of overall miss cycles +system.cpu0.icache.overall_miss_latency::total 16347715808 # number of overall miss cycles +system.cpu0.icache.ReadReq_accesses::cpu0.inst 70089603 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.ReadReq_accesses::total 70089603 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.demand_accesses::cpu0.inst 70089603 # number of demand (read+write) accesses +system.cpu0.icache.demand_accesses::total 70089603 # number of demand (read+write) accesses +system.cpu0.icache.overall_accesses::cpu0.inst 70089603 # number of overall (read+write) accesses +system.cpu0.icache.overall_accesses::total 70089603 # number of overall (read+write) accesses +system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.027978 # miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_miss_rate::total 0.027978 # miss rate for ReadReq accesses +system.cpu0.icache.demand_miss_rate::cpu0.inst 0.027978 # miss rate for demand accesses +system.cpu0.icache.demand_miss_rate::total 0.027978 # miss rate for demand accesses +system.cpu0.icache.overall_miss_rate::cpu0.inst 0.027978 # miss rate for overall accesses +system.cpu0.icache.overall_miss_rate::total 0.027978 # miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 8336.630617 # average ReadReq miss latency +system.cpu0.icache.ReadReq_avg_miss_latency::total 8336.630617 # average ReadReq miss latency +system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 8336.630617 # average overall miss latency +system.cpu0.icache.demand_avg_miss_latency::total 8336.630617 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 8336.630617 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::total 8336.630617 # average overall miss latency system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1129,375 +1162,366 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.icache.fast_writes 0 # number of fast writes performed system.cpu0.icache.cache_copies 0 # number of cache copies performed -system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 671424 # number of ReadReq MSHR misses -system.cpu0.icache.ReadReq_mshr_misses::total 671424 # number of ReadReq MSHR misses -system.cpu0.icache.demand_mshr_misses::cpu0.inst 671424 # number of demand (read+write) MSHR misses -system.cpu0.icache.demand_mshr_misses::total 671424 # number of demand (read+write) MSHR misses -system.cpu0.icache.overall_mshr_misses::cpu0.inst 671424 # number of overall MSHR misses -system.cpu0.icache.overall_mshr_misses::total 671424 # number of overall MSHR misses -system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 4592017122 # number of ReadReq MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_miss_latency::total 4592017122 # number of ReadReq MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 4592017122 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::total 4592017122 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 4592017122 # number of overall MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::total 4592017122 # number of overall MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 214843000 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 214843000 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 214843000 # number of overall MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::total 214843000 # number of overall MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.050488 # mshr miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.050488 # mshr miss rate for ReadReq accesses -system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.050488 # mshr miss rate for demand accesses -system.cpu0.icache.demand_mshr_miss_rate::total 0.050488 # mshr miss rate for demand accesses -system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.050488 # mshr miss rate for overall accesses -system.cpu0.icache.overall_mshr_miss_rate::total 0.050488 # mshr miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 6839.221002 # average ReadReq mshr miss latency -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 6839.221002 # average ReadReq mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 6839.221002 # average overall mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::total 6839.221002 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 6839.221002 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::total 6839.221002 # average overall mshr miss latency +system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 1960950 # number of ReadReq MSHR misses +system.cpu0.icache.ReadReq_mshr_misses::total 1960950 # number of ReadReq MSHR misses +system.cpu0.icache.demand_mshr_misses::cpu0.inst 1960950 # number of demand (read+write) MSHR misses +system.cpu0.icache.demand_mshr_misses::total 1960950 # number of demand (read+write) MSHR misses +system.cpu0.icache.overall_mshr_misses::cpu0.inst 1960950 # number of overall MSHR misses +system.cpu0.icache.overall_mshr_misses::total 1960950 # number of overall MSHR misses +system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 13404270692 # number of ReadReq MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_miss_latency::total 13404270692 # number of ReadReq MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 13404270692 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::total 13404270692 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 13404270692 # number of overall MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::total 13404270692 # number of overall MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 276968500 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 276968500 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 276968500 # number of overall MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::total 276968500 # number of overall MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.027978 # mshr miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.027978 # mshr miss rate for ReadReq accesses +system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.027978 # mshr miss rate for demand accesses +system.cpu0.icache.demand_mshr_miss_rate::total 0.027978 # mshr miss rate for demand accesses +system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.027978 # mshr miss rate for overall accesses +system.cpu0.icache.overall_mshr_miss_rate::total 0.027978 # mshr miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 6835.600445 # average ReadReq mshr miss latency +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 6835.600445 # average ReadReq mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 6835.600445 # average overall mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::total 6835.600445 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 6835.600445 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::total 6835.600445 # average overall mshr miss latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.toL2Bus.trans_dist::ReadReq 1296970 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadResp 1098887 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteReq 10913 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteResp 10913 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::Writeback 275708 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::HardPFReq 308200 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeReq 48588 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 23370 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeResp 54742 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 32 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 60 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExReq 144812 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExResp 136646 # Transaction distribution -system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 1347493 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 1381165 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 13298 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 66487 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count::total 2808443 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 43116416 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 45547448 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 21688 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 119336 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size::total 88804888 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.snoops 661783 # Total snoops (count) -system.cpu0.toL2Bus.snoop_fanout::samples 2010538 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::mean 5.294459 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::stdev 0.455799 # Request fanout histogram +system.cpu0.toL2Bus.trans_dist::ReadReq 2745512 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadResp 2644445 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteReq 28520 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteResp 28520 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::Writeback 513053 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::HardPFReq 701523 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteInvalidateReq 36227 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeReq 70947 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 43092 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeResp 94006 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 7 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 10 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExReq 290299 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExResp 280446 # Transaction distribution +system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 3928023 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2381529 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 11804 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 166842 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count::total 6488198 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 125696704 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 86351322 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 17688 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 313268 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size::total 212378982 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.snoops 1094951 # Total snoops (count) +system.cpu0.toL2Bus.snoop_fanout::samples 4365889 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::mean 5.223377 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::stdev 0.416509 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::5 1418517 70.55% 70.55% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::6 592021 29.45% 100.00% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::5 3390648 77.66% 77.66% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::6 975241 22.34% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::total 2010538 # Request fanout histogram -system.cpu0.toL2Bus.reqLayer0.occupancy 1039622669 # Layer occupancy (ticks) -system.cpu0.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.snoopLayer0.occupancy 67426500 # Layer occupancy (ticks) +system.cpu0.toL2Bus.snoop_fanout::total 4365889 # Request fanout histogram +system.cpu0.toL2Bus.reqLayer0.occupancy 2254798560 # Layer occupancy (ticks) +system.cpu0.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) +system.cpu0.toL2Bus.snoopLayer0.occupancy 118870000 # Layer occupancy (ticks) system.cpu0.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer0.occupancy 1011659878 # Layer occupancy (ticks) -system.cpu0.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer1.occupancy 704346240 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer0.occupancy 2947700808 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) +system.cpu0.toL2Bus.respLayer1.occupancy 1230574902 # Layer occupancy (ticks) system.cpu0.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer2.occupancy 7877498 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer2.occupancy 7385992 # Layer occupancy (ticks) system.cpu0.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer3.occupancy 36655495 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer3.occupancy 88548223 # Layer occupancy (ticks) system.cpu0.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_identified 6510276 # number of hwpf identified -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 198706 # number of hwpf that were already in mshr -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 6081219 # number of hwpf that were already in the cache -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 2295 # number of hwpf that were already in the prefetch queue +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_identified 17144913 # number of hwpf identified +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 425558 # number of hwpf that were already in mshr +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 16187872 # number of hwpf that were already in the cache +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 8427 # number of hwpf that were already in the prefetch queue system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 2119 # number of hwpf removed because MSHR allocated -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_issued 225934 # number of hwpf issued -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_span_page 452636 # number of hwpf spanning a virtual page +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 6267 # number of hwpf removed because MSHR allocated +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_issued 516786 # number of hwpf issued +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_span_page 1326511 # number of hwpf spanning a virtual page system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu0.l2cache.tags.replacements 185629 # number of replacements -system.cpu0.l2cache.tags.tagsinuse 16039.205043 # Cycle average of tags in use -system.cpu0.l2cache.tags.total_refs 1209112 # Total number of references to valid blocks. -system.cpu0.l2cache.tags.sampled_refs 201843 # Sample count of references to valid blocks. -system.cpu0.l2cache.tags.avg_refs 5.990359 # Average number of references to valid blocks. -system.cpu0.l2cache.tags.warmup_cycle 5120294500 # Cycle when the warmup percentage was hit. -system.cpu0.l2cache.tags.occ_blocks::writebacks 4761.005363 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 22.831562 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.161164 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 2118.524351 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 9136.682602 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_percent::writebacks 0.290589 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.001394 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000010 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.129304 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.557659 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::total 0.978955 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_task_id_blocks::1022 8350 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_blocks::1024 7848 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::0 34 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::1 57 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 864 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 5964 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 1431 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 8 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 2 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 6 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 285 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 1438 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 5471 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 598 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.509644 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.000977 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.479004 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.tag_accesses 22924468 # Number of tag accesses -system.cpu0.l2cache.tags.data_accesses 22924468 # Number of data accesses -system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 29315 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 5251 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.inst 886043 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::total 920609 # number of ReadReq hits -system.cpu0.l2cache.Writeback_hits::writebacks 275708 # number of Writeback hits -system.cpu0.l2cache.Writeback_hits::total 275708 # number of Writeback hits -system.cpu0.l2cache.UpgradeReq_hits::cpu0.inst 1811 # number of UpgradeReq hits -system.cpu0.l2cache.UpgradeReq_hits::total 1811 # number of UpgradeReq hits -system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.inst 729 # number of SCUpgradeReq hits -system.cpu0.l2cache.SCUpgradeReq_hits::total 729 # number of SCUpgradeReq hits -system.cpu0.l2cache.ReadExReq_hits::cpu0.inst 107812 # number of ReadExReq hits -system.cpu0.l2cache.ReadExReq_hits::total 107812 # number of ReadExReq hits -system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 29315 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.itb.walker 5251 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.inst 993855 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::total 1028421 # number of demand (read+write) hits -system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 29315 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.itb.walker 5251 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.inst 993855 # number of overall hits -system.cpu0.l2cache.overall_hits::total 1028421 # number of overall hits -system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 519 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 171 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.inst 49158 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::total 49848 # number of ReadReq misses -system.cpu0.l2cache.UpgradeReq_misses::cpu0.inst 18945 # number of UpgradeReq misses -system.cpu0.l2cache.UpgradeReq_misses::total 18945 # number of UpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.inst 10134 # number of SCUpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::total 10134 # number of SCUpgradeReq misses -system.cpu0.l2cache.SCUpgradeFailReq_misses::cpu0.inst 6 # number of SCUpgradeFailReq misses -system.cpu0.l2cache.SCUpgradeFailReq_misses::total 6 # number of SCUpgradeFailReq misses -system.cpu0.l2cache.ReadExReq_misses::cpu0.inst 23532 # number of ReadExReq misses -system.cpu0.l2cache.ReadExReq_misses::total 23532 # number of ReadExReq misses -system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 519 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.itb.walker 171 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.inst 72690 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::total 73380 # number of demand (read+write) misses -system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 519 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.itb.walker 171 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.inst 72690 # number of overall misses -system.cpu0.l2cache.overall_misses::total 73380 # number of overall misses -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 11037500 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 3618999 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 1323798925 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::total 1338455424 # number of ReadReq miss cycles -system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.inst 312100526 # number of UpgradeReq miss cycles -system.cpu0.l2cache.UpgradeReq_miss_latency::total 312100526 # number of UpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.inst 201024600 # number of SCUpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 201024600 # number of SCUpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.inst 1393500 # number of SCUpgradeFailReq miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 1393500 # number of SCUpgradeFailReq miss cycles -system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.inst 857324396 # number of ReadExReq miss cycles -system.cpu0.l2cache.ReadExReq_miss_latency::total 857324396 # number of ReadExReq miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 11037500 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 3618999 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.inst 2181123321 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::total 2195779820 # number of demand (read+write) miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 11037500 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 3618999 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.inst 2181123321 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::total 2195779820 # number of overall miss cycles -system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 29834 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 5422 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 935201 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::total 970457 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::writebacks 275708 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::total 275708 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::cpu0.inst 20756 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::total 20756 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.inst 10863 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::total 10863 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeFailReq_accesses::cpu0.inst 6 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeFailReq_accesses::total 6 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::cpu0.inst 131344 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::total 131344 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 29834 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 5422 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.inst 1066545 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::total 1101801 # number of demand (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 29834 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 5422 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.inst 1066545 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::total 1101801 # number of overall (read+write) accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.017396 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.031538 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.052564 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::total 0.051365 # miss rate for ReadReq accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.inst 0.912748 # miss rate for UpgradeReq accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.912748 # miss rate for UpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.inst 0.932891 # miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.932891 # miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeFailReq_miss_rate::cpu0.inst 1 # miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.SCUpgradeFailReq_miss_rate::total 1 # miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.inst 0.179163 # miss rate for ReadExReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::total 0.179163 # miss rate for ReadExReq accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.017396 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.031538 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.068155 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::total 0.066600 # miss rate for demand accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.017396 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.031538 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.068155 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::total 0.066600 # miss rate for overall accesses -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 21266.859345 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 21163.736842 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 26929.470788 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::total 26850.734714 # average ReadReq miss latency -system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.inst 16474.031459 # average UpgradeReq miss latency -system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 16474.031459 # average UpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.inst 19836.648905 # average SCUpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 19836.648905 # average SCUpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.inst 232250 # average SCUpgradeFailReq miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total 232250 # average SCUpgradeFailReq miss latency -system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.inst 36432.279279 # average ReadExReq miss latency -system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 36432.279279 # average ReadExReq miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 21266.859345 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 21163.736842 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 30005.823648 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::total 29923.409921 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 21266.859345 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 21163.736842 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 30005.823648 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::total 29923.409921 # average overall miss latency -system.cpu0.l2cache.blocked_cycles::no_mshrs 729 # number of cycles access was blocked +system.cpu0.l2cache.tags.replacements 410501 # number of replacements +system.cpu0.l2cache.tags.tagsinuse 16214.104593 # Cycle average of tags in use +system.cpu0.l2cache.tags.total_refs 2982888 # Total number of references to valid blocks. +system.cpu0.l2cache.tags.sampled_refs 426752 # Sample count of references to valid blocks. +system.cpu0.l2cache.tags.avg_refs 6.989746 # Average number of references to valid blocks. +system.cpu0.l2cache.tags.warmup_cycle 2824483316500 # Cycle when the warmup percentage was hit. +system.cpu0.l2cache.tags.occ_blocks::writebacks 4342.913069 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 47.461328 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.076713 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 2208.018647 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 9615.634836 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_percent::writebacks 0.265070 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.002897 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000005 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.134767 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.586892 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::total 0.989630 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_task_id_blocks::1022 8959 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_blocks::1023 9 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_blocks::1024 7283 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::0 66 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::1 107 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 2957 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 5162 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 667 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::1 2 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 3 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 4 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 268 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 3107 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 3633 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 224 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.546814 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.000549 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.444519 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.tag_accesses 54811525 # Number of tag accesses +system.cpu0.l2cache.tags.data_accesses 54811525 # Number of data accesses +system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 77296 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 4241 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.inst 2365837 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::total 2447374 # number of ReadReq hits +system.cpu0.l2cache.Writeback_hits::writebacks 513053 # number of Writeback hits +system.cpu0.l2cache.Writeback_hits::total 513053 # number of Writeback hits +system.cpu0.l2cache.UpgradeReq_hits::cpu0.inst 4545 # number of UpgradeReq hits +system.cpu0.l2cache.UpgradeReq_hits::total 4545 # number of UpgradeReq hits +system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.inst 2277 # number of SCUpgradeReq hits +system.cpu0.l2cache.SCUpgradeReq_hits::total 2277 # number of SCUpgradeReq hits +system.cpu0.l2cache.ReadExReq_hits::cpu0.inst 221177 # number of ReadExReq hits +system.cpu0.l2cache.ReadExReq_hits::total 221177 # number of ReadExReq hits +system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 77296 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.itb.walker 4241 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.inst 2587014 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::total 2668551 # number of demand (read+write) hits +system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 77296 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.itb.walker 4241 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.inst 2587014 # number of overall hits +system.cpu0.l2cache.overall_hits::total 2668551 # number of overall hits +system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 1021 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 181 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.inst 94620 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::total 95822 # number of ReadReq misses +system.cpu0.l2cache.UpgradeReq_misses::cpu0.inst 28011 # number of UpgradeReq misses +system.cpu0.l2cache.UpgradeReq_misses::total 28011 # number of UpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.inst 18233 # number of SCUpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::total 18233 # number of SCUpgradeReq misses +system.cpu0.l2cache.ReadExReq_misses::cpu0.inst 46900 # number of ReadExReq misses +system.cpu0.l2cache.ReadExReq_misses::total 46900 # number of ReadExReq misses +system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 1021 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.itb.walker 181 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.inst 141520 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::total 142722 # number of demand (read+write) misses +system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 1021 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.itb.walker 181 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.inst 141520 # number of overall misses +system.cpu0.l2cache.overall_misses::total 142722 # number of overall misses +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 34165499 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 4027498 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 2870753873 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::total 2908946870 # number of ReadReq miss cycles +system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.inst 500227988 # number of UpgradeReq miss cycles +system.cpu0.l2cache.UpgradeReq_miss_latency::total 500227988 # number of UpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.inst 361106760 # number of SCUpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 361106760 # number of SCUpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.inst 90500 # number of SCUpgradeFailReq miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 90500 # number of SCUpgradeFailReq miss cycles +system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.inst 1915708255 # number of ReadExReq miss cycles +system.cpu0.l2cache.ReadExReq_miss_latency::total 1915708255 # number of ReadExReq miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 34165499 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 4027498 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.inst 4786462128 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::total 4824655125 # number of demand (read+write) miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 34165499 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 4027498 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.inst 4786462128 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::total 4824655125 # number of overall miss cycles +system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 78317 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 4422 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 2460457 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::total 2543196 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::writebacks 513053 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::total 513053 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::cpu0.inst 32556 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::total 32556 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.inst 20510 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::total 20510 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::cpu0.inst 268077 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::total 268077 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 78317 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 4422 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.inst 2728534 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::total 2811273 # number of demand (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 78317 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 4422 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.inst 2728534 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::total 2811273 # number of overall (read+write) accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.013037 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.040932 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.038456 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::total 0.037678 # miss rate for ReadReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.inst 0.860394 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.860394 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.inst 0.888981 # miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.888981 # miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.inst 0.174950 # miss rate for ReadExReq accesses +system.cpu0.l2cache.ReadExReq_miss_rate::total 0.174950 # miss rate for ReadExReq accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.013037 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.040932 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.051867 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::total 0.050768 # miss rate for demand accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.013037 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.040932 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.051867 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::total 0.050768 # miss rate for overall accesses +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 33462.780607 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 22251.370166 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 30339.821105 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::total 30357.818351 # average ReadReq miss latency +system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.inst 17858.269537 # average UpgradeReq miss latency +system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 17858.269537 # average UpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.inst 19805.120386 # average SCUpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 19805.120386 # average SCUpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.inst inf # average SCUpgradeFailReq miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total inf # average SCUpgradeFailReq miss latency +system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.inst 40846.657889 # average ReadExReq miss latency +system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 40846.657889 # average ReadExReq miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 33462.780607 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 22251.370166 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 33821.807010 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::total 33804.564993 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 33462.780607 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 22251.370166 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 33821.807010 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::total 33804.564993 # average overall miss latency +system.cpu0.l2cache.blocked_cycles::no_mshrs 27297 # number of cycles access was blocked system.cpu0.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu0.l2cache.blocked::no_mshrs 30 # number of cycles access was blocked +system.cpu0.l2cache.blocked::no_mshrs 390 # number of cycles access was blocked system.cpu0.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 24.300000 # average number of cycles each access was blocked +system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 69.992308 # average number of cycles each access was blocked system.cpu0.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.l2cache.fast_writes 0 # number of fast writes performed system.cpu0.l2cache.cache_copies 0 # number of cache copies performed -system.cpu0.l2cache.writebacks::writebacks 114449 # number of writebacks -system.cpu0.l2cache.writebacks::total 114449 # number of writebacks -system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 2940 # number of ReadReq MSHR hits -system.cpu0.l2cache.ReadReq_mshr_hits::total 2940 # number of ReadReq MSHR hits -system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.inst 800 # number of ReadExReq MSHR hits -system.cpu0.l2cache.ReadExReq_mshr_hits::total 800 # number of ReadExReq MSHR hits -system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 3740 # number of demand (read+write) MSHR hits -system.cpu0.l2cache.demand_mshr_hits::total 3740 # number of demand (read+write) MSHR hits -system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 3740 # number of overall MSHR hits -system.cpu0.l2cache.overall_mshr_hits::total 3740 # number of overall MSHR hits -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 519 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 171 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 46218 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::total 46908 # number of ReadReq MSHR misses -system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 225933 # number of HardPFReq MSHR misses -system.cpu0.l2cache.HardPFReq_mshr_misses::total 225933 # number of HardPFReq MSHR misses -system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.inst 18945 # number of UpgradeReq MSHR misses -system.cpu0.l2cache.UpgradeReq_mshr_misses::total 18945 # number of UpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.inst 10134 # number of SCUpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 10134 # number of SCUpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::cpu0.inst 6 # number of SCUpgradeFailReq MSHR misses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::total 6 # number of SCUpgradeFailReq MSHR misses -system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.inst 22732 # number of ReadExReq MSHR misses -system.cpu0.l2cache.ReadExReq_mshr_misses::total 22732 # number of ReadExReq MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 519 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 171 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 68950 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::total 69640 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 519 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 171 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 68950 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 225933 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::total 295573 # number of overall MSHR misses -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 7404500 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 2421001 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 946752983 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 956578484 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 8634543726 # number of HardPFReq MSHR miss cycles -system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 8634543726 # number of HardPFReq MSHR miss cycles -system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.inst 342474562 # number of UpgradeReq MSHR miss cycles -system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 342474562 # number of UpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.inst 146006456 # number of SCUpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 146006456 # number of SCUpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.inst 1155500 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 1155500 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.inst 598541592 # number of ReadExReq MSHR miss cycles -system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 598541592 # number of ReadExReq MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 7404500 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 2421001 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 1545294575 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::total 1555120076 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 7404500 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 2421001 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 1545294575 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 8634543726 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::total 10189663802 # number of overall MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 14161707249 # number of ReadReq MSHR uncacheable cycles -system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 14161707249 # number of ReadReq MSHR uncacheable cycles -system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.inst 1312859997 # number of WriteReq MSHR uncacheable cycles -system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 1312859997 # number of WriteReq MSHR uncacheable cycles -system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 15474567246 # number of overall MSHR uncacheable cycles -system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 15474567246 # number of overall MSHR uncacheable cycles -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.017396 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.031538 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.049420 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.048336 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.writebacks::writebacks 214261 # number of writebacks +system.cpu0.l2cache.writebacks::total 214261 # number of writebacks +system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 7719 # number of ReadReq MSHR hits +system.cpu0.l2cache.ReadReq_mshr_hits::total 7719 # number of ReadReq MSHR hits +system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.inst 3119 # number of ReadExReq MSHR hits +system.cpu0.l2cache.ReadExReq_mshr_hits::total 3119 # number of ReadExReq MSHR hits +system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 10838 # number of demand (read+write) MSHR hits +system.cpu0.l2cache.demand_mshr_hits::total 10838 # number of demand (read+write) MSHR hits +system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 10838 # number of overall MSHR hits +system.cpu0.l2cache.overall_mshr_hits::total 10838 # number of overall MSHR hits +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 1021 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 181 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 86901 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::total 88103 # number of ReadReq MSHR misses +system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 516784 # number of HardPFReq MSHR misses +system.cpu0.l2cache.HardPFReq_mshr_misses::total 516784 # number of HardPFReq MSHR misses +system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.inst 28011 # number of UpgradeReq MSHR misses +system.cpu0.l2cache.UpgradeReq_mshr_misses::total 28011 # number of UpgradeReq MSHR misses +system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.inst 18233 # number of SCUpgradeReq MSHR misses +system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 18233 # number of SCUpgradeReq MSHR misses +system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.inst 43781 # number of ReadExReq MSHR misses +system.cpu0.l2cache.ReadExReq_mshr_misses::total 43781 # number of ReadExReq MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 1021 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 181 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 130682 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::total 131884 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 1021 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 181 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 130682 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 516784 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::total 648668 # number of overall MSHR misses +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 26999003 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 2760498 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 2099218995 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 2128978496 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 21179021871 # number of HardPFReq MSHR miss cycles +system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 21179021871 # number of HardPFReq MSHR miss cycles +system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.inst 474290503 # number of UpgradeReq MSHR miss cycles +system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 474290503 # number of UpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.inst 241043533 # number of SCUpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 241043533 # number of SCUpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.inst 69500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 69500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.inst 1189749710 # number of ReadExReq MSHR miss cycles +system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 1189749710 # number of ReadExReq MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 26999003 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 2760498 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 3288968705 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::total 3318728206 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 26999003 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 2760498 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 3288968705 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 21179021871 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::total 24497750077 # number of overall MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 6107809749 # number of ReadReq MSHR uncacheable cycles +system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 6107809749 # number of ReadReq MSHR uncacheable cycles +system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.inst 4518638513 # number of WriteReq MSHR uncacheable cycles +system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 4518638513 # number of WriteReq MSHR uncacheable cycles +system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 10626448262 # number of overall MSHR uncacheable cycles +system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 10626448262 # number of overall MSHR uncacheable cycles +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.013037 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.040932 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.035319 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.034643 # mshr miss rate for ReadReq accesses system.cpu0.l2cache.HardPFReq_mshr_miss_rate::cpu0.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu0.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses -system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.inst 0.912748 # mshr miss rate for UpgradeReq accesses -system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.912748 # mshr miss rate for UpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.inst 0.932891 # mshr miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.932891 # mshr miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_rate::cpu0.inst 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.inst 0.173072 # mshr miss rate for ReadExReq accesses -system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.173072 # mshr miss rate for ReadExReq accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.017396 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.031538 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.064648 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::total 0.063206 # mshr miss rate for demand accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.017396 # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.031538 # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.064648 # mshr miss rate for overall accesses +system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.inst 0.860394 # mshr miss rate for UpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.860394 # mshr miss rate for UpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.inst 0.888981 # mshr miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.888981 # mshr miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.inst 0.163315 # mshr miss rate for ReadExReq accesses +system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.163315 # mshr miss rate for ReadExReq accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.013037 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.040932 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.047895 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::total 0.046913 # mshr miss rate for demand accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.013037 # mshr miss rate for overall accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.040932 # mshr miss rate for overall accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.047895 # mshr miss rate for overall accesses system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::total 0.268264 # mshr miss rate for overall accesses -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 14266.859345 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 14157.900585 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 20484.507832 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 20392.651232 # average ReadReq mshr miss latency -system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 38217.275591 # average HardPFReq mshr miss latency -system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 38217.275591 # average HardPFReq mshr miss latency -system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.inst 18077.305991 # average UpgradeReq mshr miss latency -system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 18077.305991 # average UpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.inst 14407.583975 # average SCUpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14407.583975 # average SCUpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.inst 192583.333333 # average SCUpgradeFailReq mshr miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 192583.333333 # average SCUpgradeFailReq mshr miss latency -system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.inst 26330.353335 # average ReadExReq mshr miss latency -system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 26330.353335 # average ReadExReq mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 14266.859345 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 14157.900585 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 22411.813996 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 22330.845434 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 14266.859345 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 14157.900585 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 22411.813996 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 38217.275591 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 34474.271337 # average overall mshr miss latency +system.cpu0.l2cache.overall_mshr_miss_rate::total 0.230738 # mshr miss rate for overall accesses +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 26443.685602 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 15251.370166 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 24156.442331 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 24164.653826 # average ReadReq mshr miss latency +system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 40982.348275 # average HardPFReq mshr miss latency +system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 40982.348275 # average HardPFReq mshr miss latency +system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.inst 16932.294563 # average UpgradeReq mshr miss latency +system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16932.294563 # average UpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.inst 13220.179510 # average SCUpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13220.179510 # average SCUpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.inst inf # average SCUpgradeFailReq mshr miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total inf # average SCUpgradeFailReq mshr miss latency +system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.inst 27175.023640 # average ReadExReq mshr miss latency +system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 27175.023640 # average ReadExReq mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 26443.685602 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 15251.370166 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 25167.725509 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 25163.994162 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 26443.685602 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 15251.370166 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 25167.725509 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 40982.348275 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 37766.238009 # average overall mshr miss latency system.cpu0.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average WriteReq mshr uncacheable latency @@ -1505,99 +1529,98 @@ system.cpu0.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu0.l2cache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency system.cpu0.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.dcache.tags.replacements 362294 # number of replacements -system.cpu0.dcache.tags.tagsinuse 472.891448 # Cycle average of tags in use -system.cpu0.dcache.tags.total_refs 11414416 # Total number of references to valid blocks. -system.cpu0.dcache.tags.sampled_refs 362806 # Sample count of references to valid blocks. -system.cpu0.dcache.tags.avg_refs 31.461486 # Average number of references to valid blocks. -system.cpu0.dcache.tags.warmup_cycle 243086500 # Cycle when the warmup percentage was hit. -system.cpu0.dcache.tags.occ_blocks::cpu0.inst 472.891448 # Average occupied blocks per requestor -system.cpu0.dcache.tags.occ_percent::cpu0.inst 0.923616 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_percent::total 0.923616 # Average percentage of cache occupancy +system.cpu0.dcache.tags.replacements 712097 # number of replacements +system.cpu0.dcache.tags.tagsinuse 497.191982 # Cycle average of tags in use +system.cpu0.dcache.tags.total_refs 40404438 # Total number of references to valid blocks. +system.cpu0.dcache.tags.sampled_refs 712609 # Sample count of references to valid blocks. +system.cpu0.dcache.tags.avg_refs 56.699309 # Average number of references to valid blocks. +system.cpu0.dcache.tags.warmup_cycle 306793500 # Cycle when the warmup percentage was hit. +system.cpu0.dcache.tags.occ_blocks::cpu0.inst 497.191982 # Average occupied blocks per requestor +system.cpu0.dcache.tags.occ_percent::cpu0.inst 0.971078 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_percent::total 0.971078 # Average percentage of cache occupancy system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::0 153 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::1 317 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::2 41 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::0 129 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::1 343 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::2 40 # Occupied blocks per task id system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.dcache.tags.tag_accesses 24357333 # Number of tag accesses -system.cpu0.dcache.tags.data_accesses 24357333 # Number of data accesses -system.cpu0.dcache.ReadReq_hits::cpu0.inst 5805631 # number of ReadReq hits -system.cpu0.dcache.ReadReq_hits::total 5805631 # number of ReadReq hits -system.cpu0.dcache.WriteReq_hits::cpu0.inst 5275579 # number of WriteReq hits -system.cpu0.dcache.WriteReq_hits::total 5275579 # number of WriteReq hits -system.cpu0.dcache.LoadLockedReq_hits::cpu0.inst 147422 # number of LoadLockedReq hits -system.cpu0.dcache.LoadLockedReq_hits::total 147422 # number of LoadLockedReq hits -system.cpu0.dcache.StoreCondReq_hits::cpu0.inst 146630 # number of StoreCondReq hits -system.cpu0.dcache.StoreCondReq_hits::total 146630 # number of StoreCondReq hits -system.cpu0.dcache.demand_hits::cpu0.inst 11081210 # number of demand (read+write) hits -system.cpu0.dcache.demand_hits::total 11081210 # number of demand (read+write) hits -system.cpu0.dcache.overall_hits::cpu0.inst 11081210 # number of overall hits -system.cpu0.dcache.overall_hits::total 11081210 # number of overall hits -system.cpu0.dcache.ReadReq_misses::cpu0.inst 308329 # number of ReadReq misses -system.cpu0.dcache.ReadReq_misses::total 308329 # number of ReadReq misses -system.cpu0.dcache.WriteReq_misses::cpu0.inst 276386 # number of WriteReq misses -system.cpu0.dcache.WriteReq_misses::total 276386 # number of WriteReq misses -system.cpu0.dcache.LoadLockedReq_misses::cpu0.inst 10191 # number of LoadLockedReq misses -system.cpu0.dcache.LoadLockedReq_misses::total 10191 # number of LoadLockedReq misses -system.cpu0.dcache.StoreCondReq_misses::cpu0.inst 10869 # number of StoreCondReq misses -system.cpu0.dcache.StoreCondReq_misses::total 10869 # number of StoreCondReq misses -system.cpu0.dcache.demand_misses::cpu0.inst 584715 # number of demand (read+write) misses -system.cpu0.dcache.demand_misses::total 584715 # number of demand (read+write) misses -system.cpu0.dcache.overall_misses::cpu0.inst 584715 # number of overall misses -system.cpu0.dcache.overall_misses::total 584715 # number of overall misses -system.cpu0.dcache.ReadReq_miss_latency::cpu0.inst 3680932639 # number of ReadReq miss cycles -system.cpu0.dcache.ReadReq_miss_latency::total 3680932639 # number of ReadReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::cpu0.inst 4210104069 # number of WriteReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::total 4210104069 # number of WriteReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.inst 167480751 # number of LoadLockedReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::total 167480751 # number of LoadLockedReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.inst 254581965 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::total 254581965 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondFailReq_miss_latency::cpu0.inst 1495500 # number of StoreCondFailReq miss cycles -system.cpu0.dcache.StoreCondFailReq_miss_latency::total 1495500 # number of StoreCondFailReq miss cycles -system.cpu0.dcache.demand_miss_latency::cpu0.inst 7891036708 # number of demand (read+write) miss cycles -system.cpu0.dcache.demand_miss_latency::total 7891036708 # number of demand (read+write) miss cycles -system.cpu0.dcache.overall_miss_latency::cpu0.inst 7891036708 # number of overall miss cycles -system.cpu0.dcache.overall_miss_latency::total 7891036708 # number of overall miss cycles -system.cpu0.dcache.ReadReq_accesses::cpu0.inst 6113960 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.ReadReq_accesses::total 6113960 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::cpu0.inst 5551965 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::total 5551965 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::cpu0.inst 157613 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::total 157613 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::cpu0.inst 157499 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::total 157499 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.demand_accesses::cpu0.inst 11665925 # number of demand (read+write) accesses -system.cpu0.dcache.demand_accesses::total 11665925 # number of demand (read+write) accesses -system.cpu0.dcache.overall_accesses::cpu0.inst 11665925 # number of overall (read+write) accesses -system.cpu0.dcache.overall_accesses::total 11665925 # number of overall (read+write) accesses -system.cpu0.dcache.ReadReq_miss_rate::cpu0.inst 0.050430 # miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_miss_rate::total 0.050430 # miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_miss_rate::cpu0.inst 0.049782 # miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_miss_rate::total 0.049782 # miss rate for WriteReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.inst 0.064658 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.064658 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.inst 0.069010 # miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::total 0.069010 # miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_miss_rate::cpu0.inst 0.050122 # miss rate for demand accesses -system.cpu0.dcache.demand_miss_rate::total 0.050122 # miss rate for demand accesses -system.cpu0.dcache.overall_miss_rate::cpu0.inst 0.050122 # miss rate for overall accesses -system.cpu0.dcache.overall_miss_rate::total 0.050122 # miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.inst 11938.327692 # average ReadReq miss latency -system.cpu0.dcache.ReadReq_avg_miss_latency::total 11938.327692 # average ReadReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.inst 15232.696551 # average WriteReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::total 15232.696551 # average WriteReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.inst 16434.182220 # average LoadLockedReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 16434.182220 # average LoadLockedReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.inst 23422.758763 # average StoreCondReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 23422.758763 # average StoreCondReq miss latency +system.cpu0.dcache.tags.tag_accesses 83631959 # Number of tag accesses +system.cpu0.dcache.tags.data_accesses 83631959 # Number of data accesses +system.cpu0.dcache.ReadReq_hits::cpu0.inst 22807107 # number of ReadReq hits +system.cpu0.dcache.ReadReq_hits::total 22807107 # number of ReadReq hits +system.cpu0.dcache.WriteReq_hits::cpu0.inst 16791710 # number of WriteReq hits +system.cpu0.dcache.WriteReq_hits::total 16791710 # number of WriteReq hits +system.cpu0.dcache.LoadLockedReq_hits::cpu0.inst 380026 # number of LoadLockedReq hits +system.cpu0.dcache.LoadLockedReq_hits::total 380026 # number of LoadLockedReq hits +system.cpu0.dcache.StoreCondReq_hits::cpu0.inst 361110 # number of StoreCondReq hits +system.cpu0.dcache.StoreCondReq_hits::total 361110 # number of StoreCondReq hits +system.cpu0.dcache.demand_hits::cpu0.inst 39598817 # number of demand (read+write) hits +system.cpu0.dcache.demand_hits::total 39598817 # number of demand (read+write) hits +system.cpu0.dcache.overall_hits::cpu0.inst 39598817 # number of overall hits +system.cpu0.dcache.overall_hits::total 39598817 # number of overall hits +system.cpu0.dcache.ReadReq_misses::cpu0.inst 535335 # number of ReadReq misses +system.cpu0.dcache.ReadReq_misses::total 535335 # number of ReadReq misses +system.cpu0.dcache.WriteReq_misses::cpu0.inst 529873 # number of WriteReq misses +system.cpu0.dcache.WriteReq_misses::total 529873 # number of WriteReq misses +system.cpu0.dcache.LoadLockedReq_misses::cpu0.inst 6515 # number of LoadLockedReq misses +system.cpu0.dcache.LoadLockedReq_misses::total 6515 # number of LoadLockedReq misses +system.cpu0.dcache.StoreCondReq_misses::cpu0.inst 20510 # number of StoreCondReq misses +system.cpu0.dcache.StoreCondReq_misses::total 20510 # number of StoreCondReq misses +system.cpu0.dcache.demand_misses::cpu0.inst 1065208 # number of demand (read+write) misses +system.cpu0.dcache.demand_misses::total 1065208 # number of demand (read+write) misses +system.cpu0.dcache.overall_misses::cpu0.inst 1065208 # number of overall misses +system.cpu0.dcache.overall_misses::total 1065208 # number of overall misses +system.cpu0.dcache.ReadReq_miss_latency::cpu0.inst 6583386279 # number of ReadReq miss cycles +system.cpu0.dcache.ReadReq_miss_latency::total 6583386279 # number of ReadReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::cpu0.inst 7974270273 # number of WriteReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::total 7974270273 # number of WriteReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.inst 107544752 # number of LoadLockedReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::total 107544752 # number of LoadLockedReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.inst 444281550 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::total 444281550 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondFailReq_miss_latency::cpu0.inst 99500 # number of StoreCondFailReq miss cycles +system.cpu0.dcache.StoreCondFailReq_miss_latency::total 99500 # number of StoreCondFailReq miss cycles +system.cpu0.dcache.demand_miss_latency::cpu0.inst 14557656552 # number of demand (read+write) miss cycles +system.cpu0.dcache.demand_miss_latency::total 14557656552 # number of demand (read+write) miss cycles +system.cpu0.dcache.overall_miss_latency::cpu0.inst 14557656552 # number of overall miss cycles +system.cpu0.dcache.overall_miss_latency::total 14557656552 # number of overall miss cycles +system.cpu0.dcache.ReadReq_accesses::cpu0.inst 23342442 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.ReadReq_accesses::total 23342442 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::cpu0.inst 17321583 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::total 17321583 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::cpu0.inst 386541 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::total 386541 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::cpu0.inst 381620 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::total 381620 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.demand_accesses::cpu0.inst 40664025 # number of demand (read+write) accesses +system.cpu0.dcache.demand_accesses::total 40664025 # number of demand (read+write) accesses +system.cpu0.dcache.overall_accesses::cpu0.inst 40664025 # number of overall (read+write) accesses +system.cpu0.dcache.overall_accesses::total 40664025 # number of overall (read+write) accesses +system.cpu0.dcache.ReadReq_miss_rate::cpu0.inst 0.022934 # miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_miss_rate::total 0.022934 # miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_miss_rate::cpu0.inst 0.030590 # miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_miss_rate::total 0.030590 # miss rate for WriteReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.inst 0.016855 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.016855 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.inst 0.053745 # miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::total 0.053745 # miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_miss_rate::cpu0.inst 0.026195 # miss rate for demand accesses +system.cpu0.dcache.demand_miss_rate::total 0.026195 # miss rate for demand accesses +system.cpu0.dcache.overall_miss_rate::cpu0.inst 0.026195 # miss rate for overall accesses +system.cpu0.dcache.overall_miss_rate::total 0.026195 # miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.inst 12297.694488 # average ReadReq miss latency +system.cpu0.dcache.ReadReq_avg_miss_latency::total 12297.694488 # average ReadReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.inst 15049.399145 # average WriteReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::total 15049.399145 # average WriteReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.inst 16507.252801 # average LoadLockedReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 16507.252801 # average LoadLockedReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.inst 21661.704047 # average StoreCondReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 21661.704047 # average StoreCondReq miss latency system.cpu0.dcache.StoreCondFailReq_avg_miss_latency::cpu0.inst inf # average StoreCondFailReq miss latency system.cpu0.dcache.StoreCondFailReq_avg_miss_latency::total inf # average StoreCondFailReq miss latency -system.cpu0.dcache.demand_avg_miss_latency::cpu0.inst 13495.526381 # average overall miss latency -system.cpu0.dcache.demand_avg_miss_latency::total 13495.526381 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::cpu0.inst 13495.526381 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::total 13495.526381 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::cpu0.inst 13666.491945 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::total 13666.491945 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::cpu0.inst 13666.491945 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::total 13666.491945 # average overall miss latency system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1606,76 +1629,74 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.dcache.fast_writes 0 # number of fast writes performed system.cpu0.dcache.cache_copies 0 # number of cache copies performed -system.cpu0.dcache.writebacks::writebacks 275708 # number of writebacks -system.cpu0.dcache.writebacks::total 275708 # number of writebacks -system.cpu0.dcache.ReadReq_mshr_hits::cpu0.inst 54553 # number of ReadReq MSHR hits -system.cpu0.dcache.ReadReq_mshr_hits::total 54553 # number of ReadReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::cpu0.inst 124298 # number of WriteReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::total 124298 # number of WriteReq MSHR hits -system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.inst 74 # number of LoadLockedReq MSHR hits -system.cpu0.dcache.LoadLockedReq_mshr_hits::total 74 # number of LoadLockedReq MSHR hits -system.cpu0.dcache.demand_mshr_hits::cpu0.inst 178851 # number of demand (read+write) MSHR hits -system.cpu0.dcache.demand_mshr_hits::total 178851 # number of demand (read+write) MSHR hits -system.cpu0.dcache.overall_mshr_hits::cpu0.inst 178851 # number of overall MSHR hits -system.cpu0.dcache.overall_mshr_hits::total 178851 # number of overall MSHR hits -system.cpu0.dcache.ReadReq_mshr_misses::cpu0.inst 253776 # number of ReadReq MSHR misses -system.cpu0.dcache.ReadReq_mshr_misses::total 253776 # number of ReadReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::cpu0.inst 152088 # number of WriteReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::total 152088 # number of WriteReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.inst 10117 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::total 10117 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.inst 10869 # number of StoreCondReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::total 10869 # number of StoreCondReq MSHR misses -system.cpu0.dcache.demand_mshr_misses::cpu0.inst 405864 # number of demand (read+write) MSHR misses -system.cpu0.dcache.demand_mshr_misses::total 405864 # number of demand (read+write) MSHR misses -system.cpu0.dcache.overall_mshr_misses::cpu0.inst 405864 # number of overall MSHR misses -system.cpu0.dcache.overall_mshr_misses::total 405864 # number of overall MSHR misses -system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.inst 2514607539 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_miss_latency::total 2514607539 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.inst 2141849701 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::total 2141849701 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.inst 146522249 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 146522249 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.inst 231876035 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 231876035 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.inst 1427500 # number of StoreCondFailReq MSHR miss cycles -system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 1427500 # number of StoreCondFailReq MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::cpu0.inst 4656457240 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::total 4656457240 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::cpu0.inst 4656457240 # number of overall MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::total 4656457240 # number of overall MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.inst 14652229736 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 14652229736 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.inst 1394826498 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1394826498 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.inst 16047056234 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::total 16047056234 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.inst 0.041508 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.041508 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.inst 0.027394 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.027394 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.inst 0.064189 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.064189 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.inst 0.069010 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.069010 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_mshr_miss_rate::cpu0.inst 0.034791 # mshr miss rate for demand accesses -system.cpu0.dcache.demand_mshr_miss_rate::total 0.034791 # mshr miss rate for demand accesses -system.cpu0.dcache.overall_mshr_miss_rate::cpu0.inst 0.034791 # mshr miss rate for overall accesses -system.cpu0.dcache.overall_mshr_miss_rate::total 0.034791 # mshr miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.inst 9908.768122 # average ReadReq mshr miss latency -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 9908.768122 # average ReadReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.inst 14082.963159 # average WriteReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 14082.963159 # average WriteReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.inst 14482.776416 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14482.776416 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.inst 21333.704573 # average StoreCondReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 21333.704573 # average StoreCondReq mshr miss latency +system.cpu0.dcache.writebacks::writebacks 513055 # number of writebacks +system.cpu0.dcache.writebacks::total 513055 # number of writebacks +system.cpu0.dcache.ReadReq_mshr_hits::cpu0.inst 42339 # number of ReadReq MSHR hits +system.cpu0.dcache.ReadReq_mshr_hits::total 42339 # number of ReadReq MSHR hits +system.cpu0.dcache.WriteReq_mshr_hits::cpu0.inst 229244 # number of WriteReq MSHR hits +system.cpu0.dcache.WriteReq_mshr_hits::total 229244 # number of WriteReq MSHR hits +system.cpu0.dcache.demand_mshr_hits::cpu0.inst 271583 # number of demand (read+write) MSHR hits +system.cpu0.dcache.demand_mshr_hits::total 271583 # number of demand (read+write) MSHR hits +system.cpu0.dcache.overall_mshr_hits::cpu0.inst 271583 # number of overall MSHR hits +system.cpu0.dcache.overall_mshr_hits::total 271583 # number of overall MSHR hits +system.cpu0.dcache.ReadReq_mshr_misses::cpu0.inst 492996 # number of ReadReq MSHR misses +system.cpu0.dcache.ReadReq_mshr_misses::total 492996 # number of ReadReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::cpu0.inst 300629 # number of WriteReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::total 300629 # number of WriteReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.inst 6515 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::total 6515 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.inst 20510 # number of StoreCondReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::total 20510 # number of StoreCondReq MSHR misses +system.cpu0.dcache.demand_mshr_misses::cpu0.inst 793625 # number of demand (read+write) MSHR misses +system.cpu0.dcache.demand_mshr_misses::total 793625 # number of demand (read+write) MSHR misses +system.cpu0.dcache.overall_mshr_misses::cpu0.inst 793625 # number of overall MSHR misses +system.cpu0.dcache.overall_mshr_misses::total 793625 # number of overall MSHR misses +system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.inst 5093716162 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_miss_latency::total 5093716162 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.inst 4246170249 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::total 4246170249 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.inst 94499248 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 94499248 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.inst 402814450 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 402814450 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.inst 93500 # number of StoreCondFailReq MSHR miss cycles +system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 93500 # number of StoreCondFailReq MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::cpu0.inst 9339886411 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::total 9339886411 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::cpu0.inst 9339886411 # number of overall MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::total 9339886411 # number of overall MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.inst 6120470998 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 6120470998 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.inst 4732689487 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 4732689487 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.inst 10853160485 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::total 10853160485 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.inst 0.021120 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.021120 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.inst 0.017356 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.017356 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.inst 0.016855 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.016855 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.inst 0.053745 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.053745 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_mshr_miss_rate::cpu0.inst 0.019517 # mshr miss rate for demand accesses +system.cpu0.dcache.demand_mshr_miss_rate::total 0.019517 # mshr miss rate for demand accesses +system.cpu0.dcache.overall_mshr_miss_rate::cpu0.inst 0.019517 # mshr miss rate for overall accesses +system.cpu0.dcache.overall_mshr_miss_rate::total 0.019517 # mshr miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.inst 10332.165295 # average ReadReq mshr miss latency +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 10332.165295 # average ReadReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.inst 14124.286908 # average WriteReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 14124.286908 # average WriteReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.inst 14504.873062 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14504.873062 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.inst 19639.904924 # average StoreCondReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 19639.904924 # average StoreCondReq mshr miss latency system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu0.inst inf # average StoreCondFailReq mshr miss latency system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.inst 11472.949658 # average overall mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::total 11472.949658 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.inst 11472.949658 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::total 11472.949658 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.inst 11768.639359 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::total 11768.639359 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.inst 11768.639359 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::total 11768.639359 # average overall mshr miss latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average WriteReq mshr uncacheable latency @@ -1683,15 +1704,15 @@ system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.branchPred.lookups 7012649 # Number of BP lookups -system.cpu1.branchPred.condPredicted 5102138 # Number of conditional branches predicted -system.cpu1.branchPred.condIncorrect 681212 # Number of conditional branches incorrect -system.cpu1.branchPred.BTBLookups 4956162 # Number of BTB lookups -system.cpu1.branchPred.BTBHits 3806104 # Number of BTB hits +system.cpu1.branchPred.lookups 4191050 # Number of BP lookups +system.cpu1.branchPred.condPredicted 2447557 # Number of conditional branches predicted +system.cpu1.branchPred.condIncorrect 261619 # Number of conditional branches incorrect +system.cpu1.branchPred.BTBLookups 2683528 # Number of BTB lookups +system.cpu1.branchPred.BTBHits 1692147 # Number of BTB hits system.cpu1.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu1.branchPred.BTBHitPct 76.795391 # BTB Hit Percentage -system.cpu1.branchPred.usedRAS 854817 # Number of times the RAS was used to get a target. -system.cpu1.branchPred.RASInCorrect 71801 # Number of incorrect RAS predictions. +system.cpu1.branchPred.BTBHitPct 63.056804 # BTB Hit Percentage +system.cpu1.branchPred.usedRAS 827495 # Number of times the RAS was used to get a target. +system.cpu1.branchPred.RASInCorrect 59633 # Number of incorrect RAS predictions. system.cpu1.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1715,25 +1736,25 @@ system.cpu1.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu1.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu1.dtb.inst_hits 0 # ITB inst hits system.cpu1.dtb.inst_misses 0 # ITB inst misses -system.cpu1.dtb.read_hits 7899300 # DTB read hits -system.cpu1.dtb.read_misses 20789 # DTB read misses -system.cpu1.dtb.write_hits 6047693 # DTB write hits -system.cpu1.dtb.write_misses 2209 # DTB write misses -system.cpu1.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.dtb.flush_entries 1917 # Number of entries that have been flushed from TLB -system.cpu1.dtb.align_faults 3619 # Number of TLB faults due to alignment restrictions -system.cpu1.dtb.prefetch_faults 153 # Number of TLB faults due to prefetch +system.cpu1.dtb.read_hits 4177995 # DTB read hits +system.cpu1.dtb.read_misses 21525 # DTB read misses +system.cpu1.dtb.write_hits 3468676 # DTB write hits +system.cpu1.dtb.write_misses 1889 # DTB write misses +system.cpu1.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.dtb.flush_entries 2064 # Number of entries that have been flushed from TLB +system.cpu1.dtb.align_faults 236 # Number of TLB faults due to alignment restrictions +system.cpu1.dtb.prefetch_faults 360 # Number of TLB faults due to prefetch system.cpu1.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.dtb.perms_faults 329 # Number of TLB faults due to permissions restrictions -system.cpu1.dtb.read_accesses 7920089 # DTB read accesses -system.cpu1.dtb.write_accesses 6049902 # DTB write accesses +system.cpu1.dtb.perms_faults 285 # Number of TLB faults due to permissions restrictions +system.cpu1.dtb.read_accesses 4199520 # DTB read accesses +system.cpu1.dtb.write_accesses 3470565 # DTB write accesses system.cpu1.dtb.inst_accesses 0 # ITB inst accesses -system.cpu1.dtb.hits 13946993 # DTB hits -system.cpu1.dtb.misses 22998 # DTB misses -system.cpu1.dtb.accesses 13969991 # DTB accesses +system.cpu1.dtb.hits 7646671 # DTB hits +system.cpu1.dtb.misses 23414 # DTB misses +system.cpu1.dtb.accesses 7670085 # DTB accesses system.cpu1.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1755,91 +1776,92 @@ system.cpu1.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu1.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu1.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu1.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu1.itb.inst_hits 14215184 # ITB inst hits -system.cpu1.itb.inst_misses 5010 # ITB inst misses +system.cpu1.itb.inst_hits 7954981 # ITB inst hits +system.cpu1.itb.inst_misses 2237 # ITB inst misses system.cpu1.itb.read_hits 0 # DTB read hits system.cpu1.itb.read_misses 0 # DTB read misses system.cpu1.itb.write_hits 0 # DTB write hits system.cpu1.itb.write_misses 0 # DTB write misses -system.cpu1.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.itb.flush_entries 1291 # Number of entries that have been flushed from TLB +system.cpu1.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.itb.flush_entries 1156 # Number of entries that have been flushed from TLB system.cpu1.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu1.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu1.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.itb.perms_faults 3360 # Number of TLB faults due to permissions restrictions +system.cpu1.itb.perms_faults 1936 # Number of TLB faults due to permissions restrictions system.cpu1.itb.read_accesses 0 # DTB read accesses system.cpu1.itb.write_accesses 0 # DTB write accesses -system.cpu1.itb.inst_accesses 14220194 # ITB inst accesses -system.cpu1.itb.hits 14215184 # DTB hits -system.cpu1.itb.misses 5010 # DTB misses -system.cpu1.itb.accesses 14220194 # DTB accesses -system.cpu1.numCycles 502294457 # number of cpu cycles simulated +system.cpu1.itb.inst_accesses 7957218 # ITB inst accesses +system.cpu1.itb.hits 7954981 # DTB hits +system.cpu1.itb.misses 2237 # DTB misses +system.cpu1.itb.accesses 7957218 # DTB accesses +system.cpu1.numCycles 42108230 # number of cpu cycles simulated system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu1.committedInsts 33559021 # Number of instructions committed -system.cpu1.committedOps 40204815 # Number of ops (including micro ops) committed -system.cpu1.discardedOps 2028180 # Number of ops (including micro ops) which were discarded before commit -system.cpu1.numFetchSuspends 40425 # Number of times Execute suspended instruction fetching -system.cpu1.quiesceCycles 4816571571 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu1.cpi 14.967494 # CPI: cycles per instruction -system.cpu1.ipc 0.066811 # IPC: instructions per cycle +system.cpu1.committedInsts 16399164 # Number of instructions committed +system.cpu1.committedOps 20088934 # Number of ops (including micro ops) committed +system.cpu1.discardedOps 1607897 # Number of ops (including micro ops) which were discarded before commit +system.cpu1.numFetchSuspends 2744 # Number of times Execute suspended instruction fetching +system.cpu1.quiesceCycles 5644728223 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu1.cpi 2.567706 # CPI: cycles per instruction +system.cpu1.ipc 0.389453 # IPC: instructions per cycle system.cpu1.kern.inst.arm 0 # number of arm instructions executed -system.cpu1.kern.inst.quiesce 45433 # number of quiesce instructions executed -system.cpu1.tickCycles 438597056 # Number of cycles that the object actually ticked -system.cpu1.idleCycles 63697401 # Total number of cycles that the object has spent stopped -system.cpu1.icache.tags.replacements 777492 # number of replacements -system.cpu1.icache.tags.tagsinuse 499.131548 # Cycle average of tags in use -system.cpu1.icache.tags.total_refs 13433657 # Total number of references to valid blocks. -system.cpu1.icache.tags.sampled_refs 778004 # Sample count of references to valid blocks. -system.cpu1.icache.tags.avg_refs 17.266823 # Average number of references to valid blocks. -system.cpu1.icache.tags.warmup_cycle 71929000500 # Cycle when the warmup percentage was hit. -system.cpu1.icache.tags.occ_blocks::cpu1.inst 499.131548 # Average occupied blocks per requestor -system.cpu1.icache.tags.occ_percent::cpu1.inst 0.974866 # Average percentage of cache occupancy -system.cpu1.icache.tags.occ_percent::total 0.974866 # Average percentage of cache occupancy +system.cpu1.kern.inst.quiesce 2745 # number of quiesce instructions executed +system.cpu1.tickCycles 30601119 # Number of cycles that the object actually ticked +system.cpu1.idleCycles 11507111 # Total number of cycles that the object has spent stopped +system.cpu1.icache.tags.replacements 921368 # number of replacements +system.cpu1.icache.tags.tagsinuse 499.459165 # Cycle average of tags in use +system.cpu1.icache.tags.total_refs 7030999 # Total number of references to valid blocks. +system.cpu1.icache.tags.sampled_refs 921880 # Sample count of references to valid blocks. +system.cpu1.icache.tags.avg_refs 7.626805 # Average number of references to valid blocks. +system.cpu1.icache.tags.warmup_cycle 71222254500 # Cycle when the warmup percentage was hit. +system.cpu1.icache.tags.occ_blocks::cpu1.inst 499.459165 # Average occupied blocks per requestor +system.cpu1.icache.tags.occ_percent::cpu1.inst 0.975506 # Average percentage of cache occupancy +system.cpu1.icache.tags.occ_percent::total 0.975506 # Average percentage of cache occupancy system.cpu1.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::2 512 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::2 466 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::3 46 # Occupied blocks per task id system.cpu1.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu1.icache.tags.tag_accesses 29201326 # Number of tag accesses -system.cpu1.icache.tags.data_accesses 29201326 # Number of data accesses -system.cpu1.icache.ReadReq_hits::cpu1.inst 13433657 # number of ReadReq hits -system.cpu1.icache.ReadReq_hits::total 13433657 # number of ReadReq hits -system.cpu1.icache.demand_hits::cpu1.inst 13433657 # number of demand (read+write) hits -system.cpu1.icache.demand_hits::total 13433657 # number of demand (read+write) hits -system.cpu1.icache.overall_hits::cpu1.inst 13433657 # number of overall hits -system.cpu1.icache.overall_hits::total 13433657 # number of overall hits -system.cpu1.icache.ReadReq_misses::cpu1.inst 778004 # number of ReadReq misses -system.cpu1.icache.ReadReq_misses::total 778004 # number of ReadReq misses -system.cpu1.icache.demand_misses::cpu1.inst 778004 # number of demand (read+write) misses -system.cpu1.icache.demand_misses::total 778004 # number of demand (read+write) misses -system.cpu1.icache.overall_misses::cpu1.inst 778004 # number of overall misses -system.cpu1.icache.overall_misses::total 778004 # number of overall misses -system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 6472911750 # number of ReadReq miss cycles -system.cpu1.icache.ReadReq_miss_latency::total 6472911750 # number of ReadReq miss cycles -system.cpu1.icache.demand_miss_latency::cpu1.inst 6472911750 # number of demand (read+write) miss cycles -system.cpu1.icache.demand_miss_latency::total 6472911750 # number of demand (read+write) miss cycles -system.cpu1.icache.overall_miss_latency::cpu1.inst 6472911750 # number of overall miss cycles -system.cpu1.icache.overall_miss_latency::total 6472911750 # number of overall miss cycles -system.cpu1.icache.ReadReq_accesses::cpu1.inst 14211661 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.ReadReq_accesses::total 14211661 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.demand_accesses::cpu1.inst 14211661 # number of demand (read+write) accesses -system.cpu1.icache.demand_accesses::total 14211661 # number of demand (read+write) accesses -system.cpu1.icache.overall_accesses::cpu1.inst 14211661 # number of overall (read+write) accesses -system.cpu1.icache.overall_accesses::total 14211661 # number of overall (read+write) accesses -system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.054744 # miss rate for ReadReq accesses -system.cpu1.icache.ReadReq_miss_rate::total 0.054744 # miss rate for ReadReq accesses -system.cpu1.icache.demand_miss_rate::cpu1.inst 0.054744 # miss rate for demand accesses -system.cpu1.icache.demand_miss_rate::total 0.054744 # miss rate for demand accesses -system.cpu1.icache.overall_miss_rate::cpu1.inst 0.054744 # miss rate for overall accesses -system.cpu1.icache.overall_miss_rate::total 0.054744 # miss rate for overall accesses -system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 8319.895206 # average ReadReq miss latency -system.cpu1.icache.ReadReq_avg_miss_latency::total 8319.895206 # average ReadReq miss latency -system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 8319.895206 # average overall miss latency -system.cpu1.icache.demand_avg_miss_latency::total 8319.895206 # average overall miss latency -system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 8319.895206 # average overall miss latency -system.cpu1.icache.overall_avg_miss_latency::total 8319.895206 # average overall miss latency +system.cpu1.icache.tags.tag_accesses 16827638 # Number of tag accesses +system.cpu1.icache.tags.data_accesses 16827638 # Number of data accesses +system.cpu1.icache.ReadReq_hits::cpu1.inst 7030999 # number of ReadReq hits +system.cpu1.icache.ReadReq_hits::total 7030999 # number of ReadReq hits +system.cpu1.icache.demand_hits::cpu1.inst 7030999 # number of demand (read+write) hits +system.cpu1.icache.demand_hits::total 7030999 # number of demand (read+write) hits +system.cpu1.icache.overall_hits::cpu1.inst 7030999 # number of overall hits +system.cpu1.icache.overall_hits::total 7030999 # number of overall hits +system.cpu1.icache.ReadReq_misses::cpu1.inst 921880 # number of ReadReq misses +system.cpu1.icache.ReadReq_misses::total 921880 # number of ReadReq misses +system.cpu1.icache.demand_misses::cpu1.inst 921880 # number of demand (read+write) misses +system.cpu1.icache.demand_misses::total 921880 # number of demand (read+write) misses +system.cpu1.icache.overall_misses::cpu1.inst 921880 # number of overall misses +system.cpu1.icache.overall_misses::total 921880 # number of overall misses +system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 7511609427 # number of ReadReq miss cycles +system.cpu1.icache.ReadReq_miss_latency::total 7511609427 # number of ReadReq miss cycles +system.cpu1.icache.demand_miss_latency::cpu1.inst 7511609427 # number of demand (read+write) miss cycles +system.cpu1.icache.demand_miss_latency::total 7511609427 # number of demand (read+write) miss cycles +system.cpu1.icache.overall_miss_latency::cpu1.inst 7511609427 # number of overall miss cycles +system.cpu1.icache.overall_miss_latency::total 7511609427 # number of overall miss cycles +system.cpu1.icache.ReadReq_accesses::cpu1.inst 7952879 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.ReadReq_accesses::total 7952879 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.demand_accesses::cpu1.inst 7952879 # number of demand (read+write) accesses +system.cpu1.icache.demand_accesses::total 7952879 # number of demand (read+write) accesses +system.cpu1.icache.overall_accesses::cpu1.inst 7952879 # number of overall (read+write) accesses +system.cpu1.icache.overall_accesses::total 7952879 # number of overall (read+write) accesses +system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.115918 # miss rate for ReadReq accesses +system.cpu1.icache.ReadReq_miss_rate::total 0.115918 # miss rate for ReadReq accesses +system.cpu1.icache.demand_miss_rate::cpu1.inst 0.115918 # miss rate for demand accesses +system.cpu1.icache.demand_miss_rate::total 0.115918 # miss rate for demand accesses +system.cpu1.icache.overall_miss_rate::cpu1.inst 0.115918 # miss rate for overall accesses +system.cpu1.icache.overall_miss_rate::total 0.115918 # miss rate for overall accesses +system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 8148.142304 # average ReadReq miss latency +system.cpu1.icache.ReadReq_avg_miss_latency::total 8148.142304 # average ReadReq miss latency +system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 8148.142304 # average overall miss latency +system.cpu1.icache.demand_avg_miss_latency::total 8148.142304 # average overall miss latency +system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 8148.142304 # average overall miss latency +system.cpu1.icache.overall_avg_miss_latency::total 8148.142304 # average overall miss latency system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1848,370 +1870,362 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.icache.fast_writes 0 # number of fast writes performed system.cpu1.icache.cache_copies 0 # number of cache copies performed -system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 778004 # number of ReadReq MSHR misses -system.cpu1.icache.ReadReq_mshr_misses::total 778004 # number of ReadReq MSHR misses -system.cpu1.icache.demand_mshr_misses::cpu1.inst 778004 # number of demand (read+write) MSHR misses -system.cpu1.icache.demand_mshr_misses::total 778004 # number of demand (read+write) MSHR misses -system.cpu1.icache.overall_mshr_misses::cpu1.inst 778004 # number of overall MSHR misses -system.cpu1.icache.overall_mshr_misses::total 778004 # number of overall MSHR misses -system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 5304159248 # number of ReadReq MSHR miss cycles -system.cpu1.icache.ReadReq_mshr_miss_latency::total 5304159248 # number of ReadReq MSHR miss cycles -system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 5304159248 # number of demand (read+write) MSHR miss cycles -system.cpu1.icache.demand_mshr_miss_latency::total 5304159248 # number of demand (read+write) MSHR miss cycles -system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 5304159248 # number of overall MSHR miss cycles -system.cpu1.icache.overall_mshr_miss_latency::total 5304159248 # number of overall MSHR miss cycles -system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 7302500 # number of ReadReq MSHR uncacheable cycles -system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 7302500 # number of ReadReq MSHR uncacheable cycles -system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 7302500 # number of overall MSHR uncacheable cycles -system.cpu1.icache.overall_mshr_uncacheable_latency::total 7302500 # number of overall MSHR uncacheable cycles -system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.054744 # mshr miss rate for ReadReq accesses -system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.054744 # mshr miss rate for ReadReq accesses -system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.054744 # mshr miss rate for demand accesses -system.cpu1.icache.demand_mshr_miss_rate::total 0.054744 # mshr miss rate for demand accesses -system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.054744 # mshr miss rate for overall accesses -system.cpu1.icache.overall_mshr_miss_rate::total 0.054744 # mshr miss rate for overall accesses -system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 6817.650357 # average ReadReq mshr miss latency -system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 6817.650357 # average ReadReq mshr miss latency -system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 6817.650357 # average overall mshr miss latency -system.cpu1.icache.demand_avg_mshr_miss_latency::total 6817.650357 # average overall mshr miss latency -system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 6817.650357 # average overall mshr miss latency -system.cpu1.icache.overall_avg_mshr_miss_latency::total 6817.650357 # average overall mshr miss latency +system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 921880 # number of ReadReq MSHR misses +system.cpu1.icache.ReadReq_mshr_misses::total 921880 # number of ReadReq MSHR misses +system.cpu1.icache.demand_mshr_misses::cpu1.inst 921880 # number of demand (read+write) MSHR misses +system.cpu1.icache.demand_mshr_misses::total 921880 # number of demand (read+write) MSHR misses +system.cpu1.icache.overall_mshr_misses::cpu1.inst 921880 # number of overall MSHR misses +system.cpu1.icache.overall_mshr_misses::total 921880 # number of overall MSHR misses +system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 6126335573 # number of ReadReq MSHR miss cycles +system.cpu1.icache.ReadReq_mshr_miss_latency::total 6126335573 # number of ReadReq MSHR miss cycles +system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 6126335573 # number of demand (read+write) MSHR miss cycles +system.cpu1.icache.demand_mshr_miss_latency::total 6126335573 # number of demand (read+write) MSHR miss cycles +system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 6126335573 # number of overall MSHR miss cycles +system.cpu1.icache.overall_mshr_miss_latency::total 6126335573 # number of overall MSHR miss cycles +system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 10451250 # number of ReadReq MSHR uncacheable cycles +system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 10451250 # number of ReadReq MSHR uncacheable cycles +system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 10451250 # number of overall MSHR uncacheable cycles +system.cpu1.icache.overall_mshr_uncacheable_latency::total 10451250 # number of overall MSHR uncacheable cycles +system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.115918 # mshr miss rate for ReadReq accesses +system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.115918 # mshr miss rate for ReadReq accesses +system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.115918 # mshr miss rate for demand accesses +system.cpu1.icache.demand_mshr_miss_rate::total 0.115918 # mshr miss rate for demand accesses +system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.115918 # mshr miss rate for overall accesses +system.cpu1.icache.overall_mshr_miss_rate::total 0.115918 # mshr miss rate for overall accesses +system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 6645.480510 # average ReadReq mshr miss latency +system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 6645.480510 # average ReadReq mshr miss latency +system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 6645.480510 # average overall mshr miss latency +system.cpu1.icache.demand_avg_mshr_miss_latency::total 6645.480510 # average overall mshr miss latency +system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 6645.480510 # average overall mshr miss latency +system.cpu1.icache.overall_avg_mshr_miss_latency::total 6645.480510 # average overall mshr miss latency system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu1.icache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency system.cpu1.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.toL2Bus.trans_dist::ReadReq 2373135 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadResp 2161912 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteReq 757956 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteResp 757956 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::Writeback 242084 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::HardPFReq 267987 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeReq 52917 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 23794 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeResp 50912 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 37 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 60 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExReq 145700 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExResp 137856 # Transaction distribution -system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1555984 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 4768118 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 17545 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 66434 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count::total 6408081 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 49785408 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 44521800 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 30416 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 119152 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size::total 94456776 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.snoops 606235 # Total snoops (count) -system.cpu1.toL2Bus.snoop_fanout::samples 2002284 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::mean 5.277104 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::stdev 0.447568 # Request fanout histogram +system.cpu1.toL2Bus.trans_dist::ReadReq 1617912 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadResp 1172300 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteReq 2534 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteResp 2534 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::Writeback 119069 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::HardPFReq 160310 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteInvalidateReq 36227 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeReq 84990 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 41555 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeResp 86189 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 3 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 10 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExReq 79780 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExResp 67226 # Transaction distribution +system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1843990 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 788213 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 6991 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 54848 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count::total 2694042 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 59007680 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 25579748 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 10764 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 100400 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size::total 84698592 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.snoops 851885 # Total snoops (count) +system.cpu1.toL2Bus.snoop_fanout::samples 2136582 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::mean 5.360548 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::stdev 0.480160 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::5 1447444 72.29% 72.29% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::6 554840 27.71% 100.00% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::5 1366242 63.95% 63.95% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::6 770340 36.05% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::total 2002284 # Request fanout histogram -system.cpu1.toL2Bus.reqLayer0.occupancy 2275579743 # Layer occupancy (ticks) -system.cpu1.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu1.toL2Bus.snoopLayer0.occupancy 46369000 # Layer occupancy (ticks) +system.cpu1.toL2Bus.snoop_fanout::total 2136582 # Request fanout histogram +system.cpu1.toL2Bus.reqLayer0.occupancy 806533923 # Layer occupancy (ticks) +system.cpu1.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.cpu1.toL2Bus.snoopLayer0.occupancy 80269000 # Layer occupancy (ticks) system.cpu1.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer0.occupancy 1168020751 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer0.occupancy 1384243177 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer1.occupancy 2025918980 # Layer occupancy (ticks) -system.cpu1.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer2.occupancy 9945491 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer1.occupancy 391135835 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) +system.cpu1.toL2Bus.respLayer2.occupancy 4300499 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer3.occupancy 36649244 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer3.occupancy 29750249 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_identified 6850018 # number of hwpf identified -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 163294 # number of hwpf that were already in mshr -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 6486593 # number of hwpf that were already in the cache -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 2687 # number of hwpf that were already in the prefetch queue +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_identified 7297386 # number of hwpf identified +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 43768 # number of hwpf that were already in mshr +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 7137149 # number of hwpf that were already in the cache +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 1402 # number of hwpf that were already in the prefetch queue system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 2014 # number of hwpf removed because MSHR allocated -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_issued 195430 # number of hwpf issued -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_span_page 564382 # number of hwpf spanning a virtual page +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 2677 # number of hwpf removed because MSHR allocated +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_issued 112390 # number of hwpf issued +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_span_page 731398 # number of hwpf spanning a virtual page system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu1.l2cache.tags.replacements 179644 # number of replacements -system.cpu1.l2cache.tags.tagsinuse 15634.197458 # Cycle average of tags in use -system.cpu1.l2cache.tags.total_refs 1195685 # Total number of references to valid blocks. -system.cpu1.l2cache.tags.sampled_refs 195044 # Sample count of references to valid blocks. -system.cpu1.l2cache.tags.avg_refs 6.130335 # Average number of references to valid blocks. -system.cpu1.l2cache.tags.warmup_cycle 2581359096500 # Cycle when the warmup percentage was hit. -system.cpu1.l2cache.tags.occ_blocks::writebacks 4491.320198 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 23.341759 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 1.933743 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 2764.115946 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 8353.485812 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_percent::writebacks 0.274128 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.001425 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000118 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.168708 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.509856 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::total 0.954236 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_task_id_blocks::1022 9491 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_blocks::1023 11 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_blocks::1024 5898 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 2061 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 1580 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 5850 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 4 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 7 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 2269 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 918 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 2711 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.579285 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.000671 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.359985 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.tag_accesses 23405517 # Number of tag accesses -system.cpu1.l2cache.tags.data_accesses 23405517 # Number of data accesses -system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 29293 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 7458 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.inst 926354 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::total 963105 # number of ReadReq hits -system.cpu1.l2cache.Writeback_hits::writebacks 242084 # number of Writeback hits -system.cpu1.l2cache.Writeback_hits::total 242084 # number of Writeback hits -system.cpu1.l2cache.UpgradeReq_hits::cpu1.inst 1948 # number of UpgradeReq hits -system.cpu1.l2cache.UpgradeReq_hits::total 1948 # number of UpgradeReq hits -system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.inst 1158 # number of SCUpgradeReq hits -system.cpu1.l2cache.SCUpgradeReq_hits::total 1158 # number of SCUpgradeReq hits -system.cpu1.l2cache.ReadExReq_hits::cpu1.inst 112338 # number of ReadExReq hits -system.cpu1.l2cache.ReadExReq_hits::total 112338 # number of ReadExReq hits -system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 29293 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.itb.walker 7458 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.inst 1038692 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::total 1075443 # number of demand (read+write) hits -system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 29293 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.itb.walker 7458 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.inst 1038692 # number of overall hits -system.cpu1.l2cache.overall_hits::total 1075443 # number of overall hits -system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 495 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 146 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.inst 61595 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::total 62236 # number of ReadReq misses -system.cpu1.l2cache.UpgradeReq_misses::cpu1.inst 18656 # number of UpgradeReq misses -system.cpu1.l2cache.UpgradeReq_misses::total 18656 # number of UpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.inst 12530 # number of SCUpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::total 12530 # number of SCUpgradeReq misses -system.cpu1.l2cache.SCUpgradeFailReq_misses::cpu1.inst 3 # number of SCUpgradeFailReq misses -system.cpu1.l2cache.SCUpgradeFailReq_misses::total 3 # number of SCUpgradeFailReq misses -system.cpu1.l2cache.ReadExReq_misses::cpu1.inst 23997 # number of ReadExReq misses -system.cpu1.l2cache.ReadExReq_misses::total 23997 # number of ReadExReq misses -system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 495 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.itb.walker 146 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.inst 85592 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::total 86233 # number of demand (read+write) misses -system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 495 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.itb.walker 146 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.inst 85592 # number of overall misses -system.cpu1.l2cache.overall_misses::total 86233 # number of overall misses -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 11596750 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 3042000 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 1525132928 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::total 1539771678 # number of ReadReq miss cycles -system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.inst 312251712 # number of UpgradeReq miss cycles -system.cpu1.l2cache.UpgradeReq_miss_latency::total 312251712 # number of UpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.inst 251269185 # number of SCUpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 251269185 # number of SCUpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.inst 836500 # number of SCUpgradeFailReq miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 836500 # number of SCUpgradeFailReq miss cycles -system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.inst 1004785618 # number of ReadExReq miss cycles -system.cpu1.l2cache.ReadExReq_miss_latency::total 1004785618 # number of ReadExReq miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 11596750 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 3042000 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.inst 2529918546 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::total 2544557296 # number of demand (read+write) miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 11596750 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 3042000 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.inst 2529918546 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::total 2544557296 # number of overall miss cycles -system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 29788 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 7604 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 987949 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::total 1025341 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::writebacks 242084 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::total 242084 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::cpu1.inst 20604 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::total 20604 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.inst 13688 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::total 13688 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeFailReq_accesses::cpu1.inst 3 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeFailReq_accesses::total 3 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::cpu1.inst 136335 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::total 136335 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 29788 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 7604 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.inst 1124284 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::total 1161676 # number of demand (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 29788 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 7604 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.inst 1124284 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::total 1161676 # number of overall (read+write) accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.016617 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.019200 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.062346 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::total 0.060698 # miss rate for ReadReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.inst 0.905455 # miss rate for UpgradeReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.905455 # miss rate for UpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.inst 0.915400 # miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.915400 # miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::cpu1.inst 1 # miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::total 1 # miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.inst 0.176015 # miss rate for ReadExReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::total 0.176015 # miss rate for ReadExReq accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.016617 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.019200 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.076130 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::total 0.074232 # miss rate for demand accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.016617 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.019200 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.076130 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::total 0.074232 # miss rate for overall accesses -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 23427.777778 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 20835.616438 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 24760.661223 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::total 24740.852208 # average ReadReq miss latency -system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.inst 16737.334477 # average UpgradeReq miss latency -system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 16737.334477 # average UpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.inst 20053.406624 # average SCUpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 20053.406624 # average SCUpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.inst 278833.333333 # average SCUpgradeFailReq miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total 278833.333333 # average SCUpgradeFailReq miss latency -system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.inst 41871.301329 # average ReadExReq miss latency -system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 41871.301329 # average ReadExReq miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 23427.777778 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 20835.616438 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 29557.885620 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::total 29507.929633 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 23427.777778 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 20835.616438 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 29557.885620 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::total 29507.929633 # average overall miss latency -system.cpu1.l2cache.blocked_cycles::no_mshrs 1374 # number of cycles access was blocked +system.cpu1.l2cache.tags.replacements 85101 # number of replacements +system.cpu1.l2cache.tags.tagsinuse 15525.587179 # Cycle average of tags in use +system.cpu1.l2cache.tags.total_refs 1172424 # Total number of references to valid blocks. +system.cpu1.l2cache.tags.sampled_refs 100275 # Sample count of references to valid blocks. +system.cpu1.l2cache.tags.avg_refs 11.692087 # Average number of references to valid blocks. +system.cpu1.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu1.l2cache.tags.occ_blocks::writebacks 5967.757550 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 26.503310 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 0.105046 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 2342.307731 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 7188.913541 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_percent::writebacks 0.364243 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.001618 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000006 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.142963 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.438776 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::total 0.947607 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_task_id_blocks::1022 10134 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_blocks::1023 34 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_blocks::1024 5006 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 136 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 6712 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 3286 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 11 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 18 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 5 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 243 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 2980 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 1783 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.618530 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.002075 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.305542 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.tag_accesses 22015192 # Number of tag accesses +system.cpu1.l2cache.tags.data_accesses 22015192 # Number of data accesses +system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 24492 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 2447 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.inst 1023306 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::total 1050245 # number of ReadReq hits +system.cpu1.l2cache.Writeback_hits::writebacks 119069 # number of Writeback hits +system.cpu1.l2cache.Writeback_hits::total 119069 # number of Writeback hits +system.cpu1.l2cache.UpgradeReq_hits::cpu1.inst 1895 # number of UpgradeReq hits +system.cpu1.l2cache.UpgradeReq_hits::total 1895 # number of UpgradeReq hits +system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.inst 736 # number of SCUpgradeReq hits +system.cpu1.l2cache.SCUpgradeReq_hits::total 736 # number of SCUpgradeReq hits +system.cpu1.l2cache.ReadExReq_hits::cpu1.inst 30109 # number of ReadExReq hits +system.cpu1.l2cache.ReadExReq_hits::total 30109 # number of ReadExReq hits +system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 24492 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.itb.walker 2447 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.inst 1053415 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::total 1080354 # number of demand (read+write) hits +system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 24492 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.itb.walker 2447 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.inst 1053415 # number of overall hits +system.cpu1.l2cache.overall_hits::total 1080354 # number of overall hits +system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 608 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 244 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.inst 73509 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::total 74361 # number of ReadReq misses +system.cpu1.l2cache.UpgradeReq_misses::cpu1.inst 28314 # number of UpgradeReq misses +system.cpu1.l2cache.UpgradeReq_misses::total 28314 # number of UpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.inst 22589 # number of SCUpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::total 22589 # number of SCUpgradeReq misses +system.cpu1.l2cache.ReadExReq_misses::cpu1.inst 32639 # number of ReadExReq misses +system.cpu1.l2cache.ReadExReq_misses::total 32639 # number of ReadExReq misses +system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 608 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.itb.walker 244 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.inst 106148 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::total 107000 # number of demand (read+write) misses +system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 608 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.itb.walker 244 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.inst 106148 # number of overall misses +system.cpu1.l2cache.overall_misses::total 107000 # number of overall misses +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 13309748 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 4879000 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 1671503870 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::total 1689692618 # number of ReadReq miss cycles +system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.inst 534018919 # number of UpgradeReq miss cycles +system.cpu1.l2cache.UpgradeReq_miss_latency::total 534018919 # number of UpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.inst 443647551 # number of SCUpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 443647551 # number of SCUpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.inst 303500 # number of SCUpgradeFailReq miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 303500 # number of SCUpgradeFailReq miss cycles +system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.inst 1129954380 # number of ReadExReq miss cycles +system.cpu1.l2cache.ReadExReq_miss_latency::total 1129954380 # number of ReadExReq miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 13309748 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 4879000 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.inst 2801458250 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::total 2819646998 # number of demand (read+write) miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 13309748 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 4879000 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.inst 2801458250 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::total 2819646998 # number of overall miss cycles +system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 25100 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 2691 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 1096815 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::total 1124606 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::writebacks 119069 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::total 119069 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::cpu1.inst 30209 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::total 30209 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.inst 23325 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::total 23325 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::cpu1.inst 62748 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::total 62748 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 25100 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 2691 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.inst 1159563 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::total 1187354 # number of demand (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 25100 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 2691 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.inst 1159563 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::total 1187354 # number of overall (read+write) accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.024223 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.090673 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.067020 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::total 0.066122 # miss rate for ReadReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.inst 0.937270 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.937270 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.inst 0.968446 # miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.968446 # miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.inst 0.520160 # miss rate for ReadExReq accesses +system.cpu1.l2cache.ReadExReq_miss_rate::total 0.520160 # miss rate for ReadExReq accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.024223 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.090673 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.091541 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::total 0.090116 # miss rate for demand accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.024223 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.090673 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.091541 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::total 0.090116 # miss rate for overall accesses +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 21891.032895 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 19995.901639 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 22738.764913 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::total 22722.833448 # average ReadReq miss latency +system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.inst 18860.596136 # average UpgradeReq miss latency +system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 18860.596136 # average UpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.inst 19639.981894 # average SCUpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 19639.981894 # average SCUpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.inst inf # average SCUpgradeFailReq miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total inf # average SCUpgradeFailReq miss latency +system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.inst 34619.761022 # average ReadExReq miss latency +system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 34619.761022 # average ReadExReq miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 21891.032895 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 19995.901639 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 26392.002204 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::total 26351.841103 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 21891.032895 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 19995.901639 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 26392.002204 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::total 26351.841103 # average overall miss latency +system.cpu1.l2cache.blocked_cycles::no_mshrs 5254 # number of cycles access was blocked system.cpu1.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu1.l2cache.blocked::no_mshrs 55 # number of cycles access was blocked +system.cpu1.l2cache.blocked::no_mshrs 187 # number of cycles access was blocked system.cpu1.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 24.981818 # average number of cycles each access was blocked +system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 28.096257 # average number of cycles each access was blocked system.cpu1.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.l2cache.fast_writes 0 # number of fast writes performed system.cpu1.l2cache.cache_copies 0 # number of cache copies performed -system.cpu1.l2cache.writebacks::writebacks 100561 # number of writebacks -system.cpu1.l2cache.writebacks::total 100561 # number of writebacks -system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 3711 # number of ReadReq MSHR hits -system.cpu1.l2cache.ReadReq_mshr_hits::total 3711 # number of ReadReq MSHR hits -system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.inst 1353 # number of ReadExReq MSHR hits -system.cpu1.l2cache.ReadExReq_mshr_hits::total 1353 # number of ReadExReq MSHR hits -system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 5064 # number of demand (read+write) MSHR hits -system.cpu1.l2cache.demand_mshr_hits::total 5064 # number of demand (read+write) MSHR hits -system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 5064 # number of overall MSHR hits -system.cpu1.l2cache.overall_mshr_hits::total 5064 # number of overall MSHR hits -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 495 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 146 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 57884 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::total 58525 # number of ReadReq MSHR misses -system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 195430 # number of HardPFReq MSHR misses -system.cpu1.l2cache.HardPFReq_mshr_misses::total 195430 # number of HardPFReq MSHR misses -system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.inst 18656 # number of UpgradeReq MSHR misses -system.cpu1.l2cache.UpgradeReq_mshr_misses::total 18656 # number of UpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.inst 12530 # number of SCUpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 12530 # number of SCUpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::cpu1.inst 3 # number of SCUpgradeFailReq MSHR misses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::total 3 # number of SCUpgradeFailReq MSHR misses -system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.inst 22644 # number of ReadExReq MSHR misses -system.cpu1.l2cache.ReadExReq_mshr_misses::total 22644 # number of ReadExReq MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 495 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 146 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 80528 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::total 81169 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 495 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 146 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 80528 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 195430 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::total 276599 # number of overall MSHR misses -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 8131250 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 2020000 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 1052949978 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 1063101228 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 10102217802 # number of HardPFReq MSHR miss cycles -system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 10102217802 # number of HardPFReq MSHR miss cycles -system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.inst 306954055 # number of UpgradeReq MSHR miss cycles -system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 306954055 # number of UpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.inst 178539396 # number of SCUpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 178539396 # number of SCUpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.inst 654500 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 654500 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.inst 627825362 # number of ReadExReq MSHR miss cycles -system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 627825362 # number of ReadExReq MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 8131250 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 2020000 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 1680775340 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::total 1690926590 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 8131250 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 2020000 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 1680775340 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 10102217802 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::total 11793144392 # number of overall MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 174927425750 # number of ReadReq MSHR uncacheable cycles -system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 174927425750 # number of ReadReq MSHR uncacheable cycles -system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.inst 28797119642 # number of WriteReq MSHR uncacheable cycles -system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 28797119642 # number of WriteReq MSHR uncacheable cycles -system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 203724545392 # number of overall MSHR uncacheable cycles -system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 203724545392 # number of overall MSHR uncacheable cycles -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.016617 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.019200 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.058590 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.057079 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.writebacks::writebacks 39442 # number of writebacks +system.cpu1.l2cache.writebacks::total 39442 # number of writebacks +system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 1735 # number of ReadReq MSHR hits +system.cpu1.l2cache.ReadReq_mshr_hits::total 1735 # number of ReadReq MSHR hits +system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.inst 340 # number of ReadExReq MSHR hits +system.cpu1.l2cache.ReadExReq_mshr_hits::total 340 # number of ReadExReq MSHR hits +system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 2075 # number of demand (read+write) MSHR hits +system.cpu1.l2cache.demand_mshr_hits::total 2075 # number of demand (read+write) MSHR hits +system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 2075 # number of overall MSHR hits +system.cpu1.l2cache.overall_mshr_hits::total 2075 # number of overall MSHR hits +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 608 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 244 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 71774 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::total 72626 # number of ReadReq MSHR misses +system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 112390 # number of HardPFReq MSHR misses +system.cpu1.l2cache.HardPFReq_mshr_misses::total 112390 # number of HardPFReq MSHR misses +system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.inst 28314 # number of UpgradeReq MSHR misses +system.cpu1.l2cache.UpgradeReq_mshr_misses::total 28314 # number of UpgradeReq MSHR misses +system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.inst 22589 # number of SCUpgradeReq MSHR misses +system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 22589 # number of SCUpgradeReq MSHR misses +system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.inst 32299 # number of ReadExReq MSHR misses +system.cpu1.l2cache.ReadExReq_mshr_misses::total 32299 # number of ReadExReq MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 608 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 244 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 104073 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::total 104925 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 608 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 244 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 104073 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 112390 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::total 217315 # number of overall MSHR misses +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 9050252 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 3171000 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 1134657222 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 1146878474 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 3172675528 # number of HardPFReq MSHR miss cycles +system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 3172675528 # number of HardPFReq MSHR miss cycles +system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.inst 408265220 # number of UpgradeReq MSHR miss cycles +system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 408265220 # number of UpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.inst 310198725 # number of SCUpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 310198725 # number of SCUpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.inst 254500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 254500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.inst 858509328 # number of ReadExReq MSHR miss cycles +system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 858509328 # number of ReadExReq MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 9050252 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 3171000 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 1993166550 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::total 2005387802 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 9050252 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 3171000 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 1993166550 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 3172675528 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::total 5178063330 # number of overall MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 388960005 # number of ReadReq MSHR uncacheable cycles +system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 388960005 # number of ReadReq MSHR uncacheable cycles +system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.inst 260468006 # number of WriteReq MSHR uncacheable cycles +system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 260468006 # number of WriteReq MSHR uncacheable cycles +system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 649428011 # number of overall MSHR uncacheable cycles +system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 649428011 # number of overall MSHR uncacheable cycles +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.024223 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.090673 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.065439 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.064579 # mshr miss rate for ReadReq accesses system.cpu1.l2cache.HardPFReq_mshr_miss_rate::cpu1.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu1.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses -system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.inst 0.905455 # mshr miss rate for UpgradeReq accesses -system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.905455 # mshr miss rate for UpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.inst 0.915400 # mshr miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.915400 # mshr miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::cpu1.inst 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.inst 0.166091 # mshr miss rate for ReadExReq accesses -system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.166091 # mshr miss rate for ReadExReq accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.016617 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.019200 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.071626 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::total 0.069872 # mshr miss rate for demand accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.016617 # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.019200 # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.071626 # mshr miss rate for overall accesses +system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.inst 0.937270 # mshr miss rate for UpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.937270 # mshr miss rate for UpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.inst 0.968446 # mshr miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.968446 # mshr miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.inst 0.514742 # mshr miss rate for ReadExReq accesses +system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.514742 # mshr miss rate for ReadExReq accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.024223 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.090673 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.089752 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::total 0.088369 # mshr miss rate for demand accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.024223 # mshr miss rate for overall accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.090673 # mshr miss rate for overall accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.089752 # mshr miss rate for overall accesses system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::total 0.238103 # mshr miss rate for overall accesses -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 16426.767677 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 13835.616438 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 18190.691348 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 18164.907783 # average ReadReq mshr miss latency -system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 51692.257084 # average HardPFReq mshr miss latency -system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 51692.257084 # average HardPFReq mshr miss latency -system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.inst 16453.369157 # average UpgradeReq mshr miss latency -system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16453.369157 # average UpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.inst 14248.954190 # average SCUpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14248.954190 # average SCUpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.inst 218166.666667 # average SCUpgradeFailReq mshr miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 218166.666667 # average SCUpgradeFailReq mshr miss latency -system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.inst 27725.903639 # average ReadExReq mshr miss latency -system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 27725.903639 # average ReadExReq mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 16426.767677 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 13835.616438 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 20871.936966 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 20832.172258 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 16426.767677 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 13835.616438 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 20871.936966 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 51692.257084 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 42636.251006 # average overall mshr miss latency +system.cpu1.l2cache.overall_mshr_miss_rate::total 0.183025 # mshr miss rate for overall accesses +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 14885.282895 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 12995.901639 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 15808.749993 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 15791.568777 # average ReadReq mshr miss latency +system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 28229.162096 # average HardPFReq mshr miss latency +system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 28229.162096 # average HardPFReq mshr miss latency +system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.inst 14419.199689 # average UpgradeReq mshr miss latency +system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14419.199689 # average UpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.inst 13732.291159 # average SCUpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13732.291159 # average SCUpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.inst inf # average SCUpgradeFailReq mshr miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total inf # average SCUpgradeFailReq mshr miss latency +system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.inst 26580.059073 # average ReadExReq mshr miss latency +system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 26580.059073 # average ReadExReq mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 14885.282895 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 12995.901639 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 19151.620017 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 19112.583293 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 14885.282895 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 12995.901639 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 19151.620017 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 28229.162096 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 23827.454755 # average overall mshr miss latency system.cpu1.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.cpu1.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu1.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average WriteReq mshr uncacheable latency @@ -2219,96 +2233,97 @@ system.cpu1.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu1.l2cache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency system.cpu1.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.dcache.tags.replacements 322748 # number of replacements -system.cpu1.dcache.tags.tagsinuse 491.331318 # Cycle average of tags in use -system.cpu1.dcache.tags.total_refs 11400815 # Total number of references to valid blocks. -system.cpu1.dcache.tags.sampled_refs 323107 # Sample count of references to valid blocks. -system.cpu1.dcache.tags.avg_refs 35.284952 # Average number of references to valid blocks. -system.cpu1.dcache.tags.warmup_cycle 72473667000 # Cycle when the warmup percentage was hit. -system.cpu1.dcache.tags.occ_blocks::cpu1.inst 491.331318 # Average occupied blocks per requestor -system.cpu1.dcache.tags.occ_percent::cpu1.inst 0.959631 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_percent::total 0.959631 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_task_id_blocks::1024 359 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::2 359 # Occupied blocks per task id -system.cpu1.dcache.tags.occ_task_id_percent::1024 0.701172 # Percentage of cache occupancy per task id -system.cpu1.dcache.tags.tag_accesses 24164293 # Number of tag accesses -system.cpu1.dcache.tags.data_accesses 24164293 # Number of data accesses -system.cpu1.dcache.ReadReq_hits::cpu1.inst 6375660 # number of ReadReq hits -system.cpu1.dcache.ReadReq_hits::total 6375660 # number of ReadReq hits -system.cpu1.dcache.WriteReq_hits::cpu1.inst 4821255 # number of WriteReq hits -system.cpu1.dcache.WriteReq_hits::total 4821255 # number of WriteReq hits -system.cpu1.dcache.LoadLockedReq_hits::cpu1.inst 83384 # number of LoadLockedReq hits -system.cpu1.dcache.LoadLockedReq_hits::total 83384 # number of LoadLockedReq hits -system.cpu1.dcache.StoreCondReq_hits::cpu1.inst 81522 # number of StoreCondReq hits -system.cpu1.dcache.StoreCondReq_hits::total 81522 # number of StoreCondReq hits -system.cpu1.dcache.demand_hits::cpu1.inst 11196915 # number of demand (read+write) hits -system.cpu1.dcache.demand_hits::total 11196915 # number of demand (read+write) hits -system.cpu1.dcache.overall_hits::cpu1.inst 11196915 # number of overall hits -system.cpu1.dcache.overall_hits::total 11196915 # number of overall hits -system.cpu1.dcache.ReadReq_misses::cpu1.inst 235192 # number of ReadReq misses -system.cpu1.dcache.ReadReq_misses::total 235192 # number of ReadReq misses -system.cpu1.dcache.WriteReq_misses::cpu1.inst 286280 # number of WriteReq misses -system.cpu1.dcache.WriteReq_misses::total 286280 # number of WriteReq misses -system.cpu1.dcache.LoadLockedReq_misses::cpu1.inst 11913 # number of LoadLockedReq misses -system.cpu1.dcache.LoadLockedReq_misses::total 11913 # number of LoadLockedReq misses -system.cpu1.dcache.StoreCondReq_misses::cpu1.inst 13691 # number of StoreCondReq misses -system.cpu1.dcache.StoreCondReq_misses::total 13691 # number of StoreCondReq misses -system.cpu1.dcache.demand_misses::cpu1.inst 521472 # number of demand (read+write) misses -system.cpu1.dcache.demand_misses::total 521472 # number of demand (read+write) misses -system.cpu1.dcache.overall_misses::cpu1.inst 521472 # number of overall misses -system.cpu1.dcache.overall_misses::total 521472 # number of overall misses -system.cpu1.dcache.ReadReq_miss_latency::cpu1.inst 3078984138 # number of ReadReq miss cycles -system.cpu1.dcache.ReadReq_miss_latency::total 3078984138 # number of ReadReq miss cycles -system.cpu1.dcache.WriteReq_miss_latency::cpu1.inst 4572469338 # number of WriteReq miss cycles -system.cpu1.dcache.WriteReq_miss_latency::total 4572469338 # number of WriteReq miss cycles -system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.inst 214431997 # number of LoadLockedReq miss cycles -system.cpu1.dcache.LoadLockedReq_miss_latency::total 214431997 # number of LoadLockedReq miss cycles -system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.inst 314961410 # number of StoreCondReq miss cycles -system.cpu1.dcache.StoreCondReq_miss_latency::total 314961410 # number of StoreCondReq miss cycles -system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.inst 915000 # number of StoreCondFailReq miss cycles -system.cpu1.dcache.StoreCondFailReq_miss_latency::total 915000 # number of StoreCondFailReq miss cycles -system.cpu1.dcache.demand_miss_latency::cpu1.inst 7651453476 # number of demand (read+write) miss cycles -system.cpu1.dcache.demand_miss_latency::total 7651453476 # number of demand (read+write) miss cycles -system.cpu1.dcache.overall_miss_latency::cpu1.inst 7651453476 # number of overall miss cycles -system.cpu1.dcache.overall_miss_latency::total 7651453476 # number of overall miss cycles -system.cpu1.dcache.ReadReq_accesses::cpu1.inst 6610852 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.ReadReq_accesses::total 6610852 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::cpu1.inst 5107535 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::total 5107535 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::cpu1.inst 95297 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::total 95297 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::cpu1.inst 95213 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::total 95213 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.demand_accesses::cpu1.inst 11718387 # number of demand (read+write) accesses -system.cpu1.dcache.demand_accesses::total 11718387 # number of demand (read+write) accesses -system.cpu1.dcache.overall_accesses::cpu1.inst 11718387 # number of overall (read+write) accesses -system.cpu1.dcache.overall_accesses::total 11718387 # number of overall (read+write) accesses -system.cpu1.dcache.ReadReq_miss_rate::cpu1.inst 0.035577 # miss rate for ReadReq accesses -system.cpu1.dcache.ReadReq_miss_rate::total 0.035577 # miss rate for ReadReq accesses -system.cpu1.dcache.WriteReq_miss_rate::cpu1.inst 0.056051 # miss rate for WriteReq accesses -system.cpu1.dcache.WriteReq_miss_rate::total 0.056051 # miss rate for WriteReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.inst 0.125009 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.125009 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.inst 0.143793 # miss rate for StoreCondReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::total 0.143793 # miss rate for StoreCondReq accesses -system.cpu1.dcache.demand_miss_rate::cpu1.inst 0.044500 # miss rate for demand accesses -system.cpu1.dcache.demand_miss_rate::total 0.044500 # miss rate for demand accesses -system.cpu1.dcache.overall_miss_rate::cpu1.inst 0.044500 # miss rate for overall accesses -system.cpu1.dcache.overall_miss_rate::total 0.044500 # miss rate for overall accesses -system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.inst 13091.364239 # average ReadReq miss latency -system.cpu1.dcache.ReadReq_avg_miss_latency::total 13091.364239 # average ReadReq miss latency -system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.inst 15972.018087 # average WriteReq miss latency -system.cpu1.dcache.WriteReq_avg_miss_latency::total 15972.018087 # average WriteReq miss latency -system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.inst 17999.831864 # average LoadLockedReq miss latency -system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 17999.831864 # average LoadLockedReq miss latency -system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.inst 23004.996713 # average StoreCondReq miss latency -system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23004.996713 # average StoreCondReq miss latency +system.cpu1.dcache.tags.replacements 193696 # number of replacements +system.cpu1.dcache.tags.tagsinuse 469.979850 # Cycle average of tags in use +system.cpu1.dcache.tags.total_refs 7249545 # Total number of references to valid blocks. +system.cpu1.dcache.tags.sampled_refs 194043 # Sample count of references to valid blocks. +system.cpu1.dcache.tags.avg_refs 37.360508 # Average number of references to valid blocks. +system.cpu1.dcache.tags.warmup_cycle 107387908500 # Cycle when the warmup percentage was hit. +system.cpu1.dcache.tags.occ_blocks::cpu1.inst 469.979850 # Average occupied blocks per requestor +system.cpu1.dcache.tags.occ_percent::cpu1.inst 0.917929 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_percent::total 0.917929 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_task_id_blocks::1024 347 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::2 280 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::3 67 # Occupied blocks per task id +system.cpu1.dcache.tags.occ_task_id_percent::1024 0.677734 # Percentage of cache occupancy per task id +system.cpu1.dcache.tags.tag_accesses 15373685 # Number of tag accesses +system.cpu1.dcache.tags.data_accesses 15373685 # Number of data accesses +system.cpu1.dcache.ReadReq_hits::cpu1.inst 3863317 # number of ReadReq hits +system.cpu1.dcache.ReadReq_hits::total 3863317 # number of ReadReq hits +system.cpu1.dcache.WriteReq_hits::cpu1.inst 3184030 # number of WriteReq hits +system.cpu1.dcache.WriteReq_hits::total 3184030 # number of WriteReq hits +system.cpu1.dcache.LoadLockedReq_hits::cpu1.inst 91016 # number of LoadLockedReq hits +system.cpu1.dcache.LoadLockedReq_hits::total 91016 # number of LoadLockedReq hits +system.cpu1.dcache.StoreCondReq_hits::cpu1.inst 71184 # number of StoreCondReq hits +system.cpu1.dcache.StoreCondReq_hits::total 71184 # number of StoreCondReq hits +system.cpu1.dcache.demand_hits::cpu1.inst 7047347 # number of demand (read+write) hits +system.cpu1.dcache.demand_hits::total 7047347 # number of demand (read+write) hits +system.cpu1.dcache.overall_hits::cpu1.inst 7047347 # number of overall hits +system.cpu1.dcache.overall_hits::total 7047347 # number of overall hits +system.cpu1.dcache.ReadReq_misses::cpu1.inst 184713 # number of ReadReq misses +system.cpu1.dcache.ReadReq_misses::total 184713 # number of ReadReq misses +system.cpu1.dcache.WriteReq_misses::cpu1.inst 145139 # number of WriteReq misses +system.cpu1.dcache.WriteReq_misses::total 145139 # number of WriteReq misses +system.cpu1.dcache.LoadLockedReq_misses::cpu1.inst 5273 # number of LoadLockedReq misses +system.cpu1.dcache.LoadLockedReq_misses::total 5273 # number of LoadLockedReq misses +system.cpu1.dcache.StoreCondReq_misses::cpu1.inst 23325 # number of StoreCondReq misses +system.cpu1.dcache.StoreCondReq_misses::total 23325 # number of StoreCondReq misses +system.cpu1.dcache.demand_misses::cpu1.inst 329852 # number of demand (read+write) misses +system.cpu1.dcache.demand_misses::total 329852 # number of demand (read+write) misses +system.cpu1.dcache.overall_misses::cpu1.inst 329852 # number of overall misses +system.cpu1.dcache.overall_misses::total 329852 # number of overall misses +system.cpu1.dcache.ReadReq_miss_latency::cpu1.inst 2791622179 # number of ReadReq miss cycles +system.cpu1.dcache.ReadReq_miss_latency::total 2791622179 # number of ReadReq miss cycles +system.cpu1.dcache.WriteReq_miss_latency::cpu1.inst 3393821873 # number of WriteReq miss cycles +system.cpu1.dcache.WriteReq_miss_latency::total 3393821873 # number of WriteReq miss cycles +system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.inst 95816000 # number of LoadLockedReq miss cycles +system.cpu1.dcache.LoadLockedReq_miss_latency::total 95816000 # number of LoadLockedReq miss cycles +system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.inst 543674761 # number of StoreCondReq miss cycles +system.cpu1.dcache.StoreCondReq_miss_latency::total 543674761 # number of StoreCondReq miss cycles +system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.inst 324500 # number of StoreCondFailReq miss cycles +system.cpu1.dcache.StoreCondFailReq_miss_latency::total 324500 # number of StoreCondFailReq miss cycles +system.cpu1.dcache.demand_miss_latency::cpu1.inst 6185444052 # number of demand (read+write) miss cycles +system.cpu1.dcache.demand_miss_latency::total 6185444052 # number of demand (read+write) miss cycles +system.cpu1.dcache.overall_miss_latency::cpu1.inst 6185444052 # number of overall miss cycles +system.cpu1.dcache.overall_miss_latency::total 6185444052 # number of overall miss cycles +system.cpu1.dcache.ReadReq_accesses::cpu1.inst 4048030 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.ReadReq_accesses::total 4048030 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::cpu1.inst 3329169 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::total 3329169 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::cpu1.inst 96289 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::total 96289 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::cpu1.inst 94509 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::total 94509 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.demand_accesses::cpu1.inst 7377199 # number of demand (read+write) accesses +system.cpu1.dcache.demand_accesses::total 7377199 # number of demand (read+write) accesses +system.cpu1.dcache.overall_accesses::cpu1.inst 7377199 # number of overall (read+write) accesses +system.cpu1.dcache.overall_accesses::total 7377199 # number of overall (read+write) accesses +system.cpu1.dcache.ReadReq_miss_rate::cpu1.inst 0.045630 # miss rate for ReadReq accesses +system.cpu1.dcache.ReadReq_miss_rate::total 0.045630 # miss rate for ReadReq accesses +system.cpu1.dcache.WriteReq_miss_rate::cpu1.inst 0.043596 # miss rate for WriteReq accesses +system.cpu1.dcache.WriteReq_miss_rate::total 0.043596 # miss rate for WriteReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.inst 0.054762 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.054762 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.inst 0.246802 # miss rate for StoreCondReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::total 0.246802 # miss rate for StoreCondReq accesses +system.cpu1.dcache.demand_miss_rate::cpu1.inst 0.044712 # miss rate for demand accesses +system.cpu1.dcache.demand_miss_rate::total 0.044712 # miss rate for demand accesses +system.cpu1.dcache.overall_miss_rate::cpu1.inst 0.044712 # miss rate for overall accesses +system.cpu1.dcache.overall_miss_rate::total 0.044712 # miss rate for overall accesses +system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.inst 15113.295648 # average ReadReq miss latency +system.cpu1.dcache.ReadReq_avg_miss_latency::total 15113.295648 # average ReadReq miss latency +system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.inst 23383.252420 # average WriteReq miss latency +system.cpu1.dcache.WriteReq_avg_miss_latency::total 23383.252420 # average WriteReq miss latency +system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.inst 18171.060118 # average LoadLockedReq miss latency +system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 18171.060118 # average LoadLockedReq miss latency +system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.inst 23308.671426 # average StoreCondReq miss latency +system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23308.671426 # average StoreCondReq miss latency system.cpu1.dcache.StoreCondFailReq_avg_miss_latency::cpu1.inst inf # average StoreCondFailReq miss latency system.cpu1.dcache.StoreCondFailReq_avg_miss_latency::total inf # average StoreCondFailReq miss latency -system.cpu1.dcache.demand_avg_miss_latency::cpu1.inst 14672.798302 # average overall miss latency -system.cpu1.dcache.demand_avg_miss_latency::total 14672.798302 # average overall miss latency -system.cpu1.dcache.overall_avg_miss_latency::cpu1.inst 14672.798302 # average overall miss latency -system.cpu1.dcache.overall_avg_miss_latency::total 14672.798302 # average overall miss latency +system.cpu1.dcache.demand_avg_miss_latency::cpu1.inst 18752.179923 # average overall miss latency +system.cpu1.dcache.demand_avg_miss_latency::total 18752.179923 # average overall miss latency +system.cpu1.dcache.overall_avg_miss_latency::cpu1.inst 18752.179923 # average overall miss latency +system.cpu1.dcache.overall_avg_miss_latency::total 18752.179923 # average overall miss latency system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -2317,76 +2332,74 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.dcache.fast_writes 0 # number of fast writes performed system.cpu1.dcache.cache_copies 0 # number of cache copies performed -system.cpu1.dcache.writebacks::writebacks 242084 # number of writebacks -system.cpu1.dcache.writebacks::total 242084 # number of writebacks -system.cpu1.dcache.ReadReq_mshr_hits::cpu1.inst 36921 # number of ReadReq MSHR hits -system.cpu1.dcache.ReadReq_mshr_hits::total 36921 # number of ReadReq MSHR hits -system.cpu1.dcache.WriteReq_mshr_hits::cpu1.inst 129344 # number of WriteReq MSHR hits -system.cpu1.dcache.WriteReq_mshr_hits::total 129344 # number of WriteReq MSHR hits -system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.inst 46 # number of LoadLockedReq MSHR hits -system.cpu1.dcache.LoadLockedReq_mshr_hits::total 46 # number of LoadLockedReq MSHR hits -system.cpu1.dcache.demand_mshr_hits::cpu1.inst 166265 # number of demand (read+write) MSHR hits -system.cpu1.dcache.demand_mshr_hits::total 166265 # number of demand (read+write) MSHR hits -system.cpu1.dcache.overall_mshr_hits::cpu1.inst 166265 # number of overall MSHR hits -system.cpu1.dcache.overall_mshr_hits::total 166265 # number of overall MSHR hits -system.cpu1.dcache.ReadReq_mshr_misses::cpu1.inst 198271 # number of ReadReq MSHR misses -system.cpu1.dcache.ReadReq_mshr_misses::total 198271 # number of ReadReq MSHR misses -system.cpu1.dcache.WriteReq_mshr_misses::cpu1.inst 156936 # number of WriteReq MSHR misses -system.cpu1.dcache.WriteReq_mshr_misses::total 156936 # number of WriteReq MSHR misses -system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.inst 11867 # number of LoadLockedReq MSHR misses -system.cpu1.dcache.LoadLockedReq_mshr_misses::total 11867 # number of LoadLockedReq MSHR misses -system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.inst 13691 # number of StoreCondReq MSHR misses -system.cpu1.dcache.StoreCondReq_mshr_misses::total 13691 # number of StoreCondReq MSHR misses -system.cpu1.dcache.demand_mshr_misses::cpu1.inst 355207 # number of demand (read+write) MSHR misses -system.cpu1.dcache.demand_mshr_misses::total 355207 # number of demand (read+write) MSHR misses -system.cpu1.dcache.overall_mshr_misses::cpu1.inst 355207 # number of overall MSHR misses -system.cpu1.dcache.overall_mshr_misses::total 355207 # number of overall MSHR misses -system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.inst 2202163297 # number of ReadReq MSHR miss cycles -system.cpu1.dcache.ReadReq_mshr_miss_latency::total 2202163297 # number of ReadReq MSHR miss cycles -system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.inst 2284592028 # number of WriteReq MSHR miss cycles -system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2284592028 # number of WriteReq MSHR miss cycles -system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.inst 190117000 # number of LoadLockedReq MSHR miss cycles -system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 190117000 # number of LoadLockedReq MSHR miss cycles -system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.inst 286543590 # number of StoreCondReq MSHR miss cycles -system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 286543590 # number of StoreCondReq MSHR miss cycles -system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.inst 863000 # number of StoreCondFailReq MSHR miss cycles -system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 863000 # number of StoreCondFailReq MSHR miss cycles -system.cpu1.dcache.demand_mshr_miss_latency::cpu1.inst 4486755325 # number of demand (read+write) MSHR miss cycles -system.cpu1.dcache.demand_mshr_miss_latency::total 4486755325 # number of demand (read+write) MSHR miss cycles -system.cpu1.dcache.overall_mshr_miss_latency::cpu1.inst 4486755325 # number of overall MSHR miss cycles -system.cpu1.dcache.overall_mshr_miss_latency::total 4486755325 # number of overall MSHR miss cycles -system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.inst 183747450747 # number of ReadReq MSHR uncacheable cycles -system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 183747450747 # number of ReadReq MSHR uncacheable cycles -system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.inst 34481854358 # number of WriteReq MSHR uncacheable cycles -system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 34481854358 # number of WriteReq MSHR uncacheable cycles -system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.inst 218229305105 # number of overall MSHR uncacheable cycles -system.cpu1.dcache.overall_mshr_uncacheable_latency::total 218229305105 # number of overall MSHR uncacheable cycles -system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.inst 0.029992 # mshr miss rate for ReadReq accesses -system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.029992 # mshr miss rate for ReadReq accesses -system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.inst 0.030726 # mshr miss rate for WriteReq accesses -system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.030726 # mshr miss rate for WriteReq accesses -system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.inst 0.124526 # mshr miss rate for LoadLockedReq accesses -system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.124526 # mshr miss rate for LoadLockedReq accesses -system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.inst 0.143793 # mshr miss rate for StoreCondReq accesses -system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.143793 # mshr miss rate for StoreCondReq accesses -system.cpu1.dcache.demand_mshr_miss_rate::cpu1.inst 0.030312 # mshr miss rate for demand accesses -system.cpu1.dcache.demand_mshr_miss_rate::total 0.030312 # mshr miss rate for demand accesses -system.cpu1.dcache.overall_mshr_miss_rate::cpu1.inst 0.030312 # mshr miss rate for overall accesses -system.cpu1.dcache.overall_mshr_miss_rate::total 0.030312 # mshr miss rate for overall accesses -system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11106.835074 # average ReadReq mshr miss latency -system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11106.835074 # average ReadReq mshr miss latency -system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.inst 14557.475837 # average WriteReq mshr miss latency -system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 14557.475837 # average WriteReq mshr miss latency -system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.inst 16020.645487 # average LoadLockedReq mshr miss latency -system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 16020.645487 # average LoadLockedReq mshr miss latency -system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.inst 20929.339712 # average StoreCondReq mshr miss latency -system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 20929.339712 # average StoreCondReq mshr miss latency +system.cpu1.dcache.writebacks::writebacks 119069 # number of writebacks +system.cpu1.dcache.writebacks::total 119069 # number of writebacks +system.cpu1.dcache.ReadReq_mshr_hits::cpu1.inst 15047 # number of ReadReq MSHR hits +system.cpu1.dcache.ReadReq_mshr_hits::total 15047 # number of ReadReq MSHR hits +system.cpu1.dcache.WriteReq_mshr_hits::cpu1.inst 52186 # number of WriteReq MSHR hits +system.cpu1.dcache.WriteReq_mshr_hits::total 52186 # number of WriteReq MSHR hits +system.cpu1.dcache.demand_mshr_hits::cpu1.inst 67233 # number of demand (read+write) MSHR hits +system.cpu1.dcache.demand_mshr_hits::total 67233 # number of demand (read+write) MSHR hits +system.cpu1.dcache.overall_mshr_hits::cpu1.inst 67233 # number of overall MSHR hits +system.cpu1.dcache.overall_mshr_hits::total 67233 # number of overall MSHR hits +system.cpu1.dcache.ReadReq_mshr_misses::cpu1.inst 169666 # number of ReadReq MSHR misses +system.cpu1.dcache.ReadReq_mshr_misses::total 169666 # number of ReadReq MSHR misses +system.cpu1.dcache.WriteReq_mshr_misses::cpu1.inst 92953 # number of WriteReq MSHR misses +system.cpu1.dcache.WriteReq_mshr_misses::total 92953 # number of WriteReq MSHR misses +system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.inst 5273 # number of LoadLockedReq MSHR misses +system.cpu1.dcache.LoadLockedReq_mshr_misses::total 5273 # number of LoadLockedReq MSHR misses +system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.inst 23325 # number of StoreCondReq MSHR misses +system.cpu1.dcache.StoreCondReq_mshr_misses::total 23325 # number of StoreCondReq MSHR misses +system.cpu1.dcache.demand_mshr_misses::cpu1.inst 262619 # number of demand (read+write) MSHR misses +system.cpu1.dcache.demand_mshr_misses::total 262619 # number of demand (read+write) MSHR misses +system.cpu1.dcache.overall_mshr_misses::cpu1.inst 262619 # number of overall MSHR misses +system.cpu1.dcache.overall_mshr_misses::total 262619 # number of overall MSHR misses +system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.inst 2247676267 # number of ReadReq MSHR miss cycles +system.cpu1.dcache.ReadReq_mshr_miss_latency::total 2247676267 # number of ReadReq MSHR miss cycles +system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.inst 2022089921 # number of WriteReq MSHR miss cycles +system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2022089921 # number of WriteReq MSHR miss cycles +system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.inst 85260000 # number of LoadLockedReq MSHR miss cycles +system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 85260000 # number of LoadLockedReq MSHR miss cycles +system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.inst 495802239 # number of StoreCondReq MSHR miss cycles +system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 495802239 # number of StoreCondReq MSHR miss cycles +system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.inst 310500 # number of StoreCondFailReq MSHR miss cycles +system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 310500 # number of StoreCondFailReq MSHR miss cycles +system.cpu1.dcache.demand_mshr_miss_latency::cpu1.inst 4269766188 # number of demand (read+write) MSHR miss cycles +system.cpu1.dcache.demand_mshr_miss_latency::total 4269766188 # number of demand (read+write) MSHR miss cycles +system.cpu1.dcache.overall_mshr_miss_latency::cpu1.inst 4269766188 # number of overall MSHR miss cycles +system.cpu1.dcache.overall_mshr_miss_latency::total 4269766188 # number of overall MSHR miss cycles +system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.inst 405245745 # number of ReadReq MSHR uncacheable cycles +system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 405245745 # number of ReadReq MSHR uncacheable cycles +system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.inst 279561993 # number of WriteReq MSHR uncacheable cycles +system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 279561993 # number of WriteReq MSHR uncacheable cycles +system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.inst 684807738 # number of overall MSHR uncacheable cycles +system.cpu1.dcache.overall_mshr_uncacheable_latency::total 684807738 # number of overall MSHR uncacheable cycles +system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.inst 0.041913 # mshr miss rate for ReadReq accesses +system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.041913 # mshr miss rate for ReadReq accesses +system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.inst 0.027921 # mshr miss rate for WriteReq accesses +system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.027921 # mshr miss rate for WriteReq accesses +system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.inst 0.054762 # mshr miss rate for LoadLockedReq accesses +system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.054762 # mshr miss rate for LoadLockedReq accesses +system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.inst 0.246802 # mshr miss rate for StoreCondReq accesses +system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.246802 # mshr miss rate for StoreCondReq accesses +system.cpu1.dcache.demand_mshr_miss_rate::cpu1.inst 0.035599 # mshr miss rate for demand accesses +system.cpu1.dcache.demand_mshr_miss_rate::total 0.035599 # mshr miss rate for demand accesses +system.cpu1.dcache.overall_mshr_miss_rate::cpu1.inst 0.035599 # mshr miss rate for overall accesses +system.cpu1.dcache.overall_mshr_miss_rate::total 0.035599 # mshr miss rate for overall accesses +system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.inst 13247.652841 # average ReadReq mshr miss latency +system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 13247.652841 # average ReadReq mshr miss latency +system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.inst 21753.896281 # average WriteReq mshr miss latency +system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 21753.896281 # average WriteReq mshr miss latency +system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.inst 16169.163664 # average LoadLockedReq mshr miss latency +system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 16169.163664 # average LoadLockedReq mshr miss latency +system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.inst 21256.258907 # average StoreCondReq mshr miss latency +system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 21256.258907 # average StoreCondReq mshr miss latency system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu1.inst inf # average StoreCondFailReq mshr miss latency system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency -system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.inst 12631.382053 # average overall mshr miss latency -system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12631.382053 # average overall mshr miss latency -system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.inst 12631.382053 # average overall mshr miss latency -system.cpu1.dcache.overall_avg_mshr_miss_latency::total 12631.382053 # average overall mshr miss latency +system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.inst 16258.405477 # average overall mshr miss latency +system.cpu1.dcache.demand_avg_mshr_miss_latency::total 16258.405477 # average overall mshr miss latency +system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.inst 16258.405477 # average overall mshr miss latency +system.cpu1.dcache.overall_avg_mshr_miss_latency::total 16258.405477 # average overall mshr miss latency system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average WriteReq mshr uncacheable latency @@ -2394,30 +2407,94 @@ system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.iocache.tags.replacements 36445 # number of replacements +system.iocache.tags.tagsinuse 14.485749 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36461 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 268964842000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 14.485749 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.905359 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.905359 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328575 # Number of tag accesses +system.iocache.tags.data_accesses 328575 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 255 # number of ReadReq misses +system.iocache.ReadReq_misses::total 255 # number of ReadReq misses +system.iocache.WriteInvalidateReq_misses::realview.ide 33 # number of WriteInvalidateReq misses +system.iocache.WriteInvalidateReq_misses::total 33 # number of WriteInvalidateReq misses +system.iocache.demand_misses::realview.ide 255 # number of demand (read+write) misses +system.iocache.demand_misses::total 255 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 255 # number of overall misses +system.iocache.overall_misses::total 255 # number of overall misses +system.iocache.ReadReq_miss_latency::realview.ide 31822377 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 31822377 # number of ReadReq miss cycles +system.iocache.demand_miss_latency::realview.ide 31822377 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 31822377 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::realview.ide 31822377 # number of overall miss cycles +system.iocache.overall_miss_latency::total 31822377 # number of overall miss cycles +system.iocache.ReadReq_accesses::realview.ide 255 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 255 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36257 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36257 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 255 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 255 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 255 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 255 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.WriteInvalidateReq_miss_rate::realview.ide 0.000910 # miss rate for WriteInvalidateReq accesses +system.iocache.WriteInvalidateReq_miss_rate::total 0.000910 # miss rate for WriteInvalidateReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses +system.iocache.ReadReq_avg_miss_latency::realview.ide 124793.635294 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 124793.635294 # average ReadReq miss latency +system.iocache.demand_avg_miss_latency::realview.ide 124793.635294 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 124793.635294 # average overall miss latency +system.iocache.overall_avg_miss_latency::realview.ide 124793.635294 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 124793.635294 # average overall miss latency system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed -system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1759755743315 # number of ReadReq MSHR uncacheable cycles -system.iocache.ReadReq_mshr_uncacheable_latency::total 1759755743315 # number of ReadReq MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1759755743315 # number of overall MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::total 1759755743315 # number of overall MSHR uncacheable cycles -system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency -system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency +system.iocache.ReadReq_mshr_misses::realview.ide 255 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 255 # number of ReadReq MSHR misses +system.iocache.demand_mshr_misses::realview.ide 255 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 255 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::realview.ide 255 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 255 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::realview.ide 18561377 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 18561377 # number of ReadReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 2257984064 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2257984064 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::realview.ide 18561377 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 18561377 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::realview.ide 18561377 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 18561377 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_miss_rate::realview.ide 1 # mshr miss rate for ReadReq accesses +system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses +system.iocache.demand_mshr_miss_rate::realview.ide 1 # mshr miss rate for demand accesses +system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses +system.iocache.overall_mshr_miss_rate::realview.ide 1 # mshr miss rate for overall accesses +system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses +system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 72789.713725 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 72789.713725 # average ReadReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::realview.ide 72789.713725 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 72789.713725 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::realview.ide 72789.713725 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 72789.713725 # average overall mshr miss latency system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/system.terminal b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-minor-dual/system.terminal index 04e1f4d416136a6ff59dfcdfa10120444ae11bb3..89f9e916acfcff88f477a0ac34f8e6fe738b209f 100644 GIT binary patch literal 11469 zcmcgy>2BM|mY%;8!0&K?`4M@bg+*#5t{aiJZeK@^u4U(5OwbT0vLscT+vOr#{YLW| z^JMd#BB{lZoTPzncgL206HFU&}1~G@%`1+X#7AUkpJXnBrFmg+ZfoU zMOT*(WE!FkIc{YVN}ryclxDf|GjcL=qaaWjDUaU22M88s)9`+@>d`ofT$!d(LSNd# zn7hW@_>~g5QhF5z)il^?o!sP17;eXMdtOChd;@7(^qK#JQHcFPd1uFPXa1_d)d)s|`%5ewQVT`3fe8vZYLBk&}44q%_#4uwY?e?V01p z4i;upx6`q@5N4i8ImIS9Qw8mxvM_cDU#ED1L#DpbGdiYRKkij%?Vt(A`Wq}CM zU6cf{rQf3v=pA8_W4u%wD$-8ZlrS zS|RN>07*lf_5ZtV4EPXsvA#g{4dUN|5BXdhx6nK5s}##qA^i`wnWDs#NgW0?Q@+a9 zr2Q4Ed=xf`9{8*a`T4L7bH{10pKwBtd>Eun+T`Lyh1t_t>>EPVjThk>1J+o!6*kPX zEL#spLxcSIw=*#q^!x3;0d+_~2Irbm@=SiT@UgT0S)Wh)%&sv^bwNlR! zyvaA0v~O|Qu&s2cAK&DJp8Q(#>(+`4ck2hsKZZ}2;HxJ?1I z-BP$=&2DIKbdZ4PTK%m6?RsG#Tl~TY*<@OsZl`p0Z!`opqFFHr^9{R?^L2aD-iand3(vW25}SjtVd}{A<(GIn!jExq4xXu5cK| zpb|&wFO1X2iEMFJuy@#<#u*s>T^#*c^AWHL8g2N%Cqw3fPk~YL(aOe5nGZB)2Pb~g zqG>+8xt6AoZ9||~kGX?`Ad~xW-@FIC()H@~YzSx^(cZx!YG(2!(>P3;|7o1Q(RJV= zT$Zid8yGu#031HS5~u4pJ2-R8gNf+%?Cl$HSOF@Wd3%e~gBEw%Lfn-it`i$_vH?8^Yw=&)C9LVx~~A46eb$B6iFKTMJ4 zNfglC{S;p&a0rOHA>vz{Pn8FDjE9#u_y3sKqRX#T^6!*C3U-G>=9oc3_+U2{9m-T7 zlUjO8Ngjqes>8*1nxYFYPc_cuPMPFhG=LIqqCw|%G_VG*qk-A8j4pmUonE`G!@=ZP zA{j+OFSatBsY1ApBy3+}z3ijH4gh zS^#|va%4c3!Dl&&kaWJ`^$@99JWdoJaD*(MPN|Sn&gaOD+z4rf3_0tHo&d?AFy&t# z1X!gy57g1Ofjr{hIYX9dRkkh&8#d)J6kc))J&mJhP-S1gd7CYfe0bClNInr~p^_=0 zIW_~I0xUDZE*3vPnaE5F$%#3upo?S|%E;l5y#!|(Y!vOel-P{ILio#o^Fu6C*x1vE z^(vJJZJxtvWtAImKwgOi$&QG`TYQc(VX@4xN;0+XvzVhXHdII8XpYAl7D!HDBr9x( z#|o=Ae(38Ogw-2sN?16A_{rxBohvig=j$=*kT{MKsEE*=`$A zAApvDls8dMh|+*lePTttyLzw*`6v}bB9vcZ&%KZUYkNzwbml=V_7n@3dj zRH{?wGG~PcahE@|(jVDF*6}}Q4}XyI59}dRo=A9cv`mJh^C68tqClg^;r#=7i9#I< zfT~z)vWeMLm1-!1N28lh2#6H`)sSY<8CktLis)2MXHM?nJ5)s>GL^&;D=bhgD?j>D z(%Wgsyz%O2H>W&mv~!O2d$tfKz=@EMq{QZIv#&x+WV-Xf)@7y! z;fg;`ka~Sl5n<_!(kKccE{1;nK3pzR3fw=2U&z*|_*H^K_9pV7FMXrmwNajSex+<3 zOS~r6ci?@ z5LOtXj~3pZuo`Pe*u8UrpuOS@Ua=_=+F0Fd1nVt?{sDwHIk*Q9-r`{LzP%Rd@KzOT z_`Z#XhTE*LpnmPJqC4)BR&)IqZIu-1cUn0}Sk2xZYc)C_-V@NFHz@KDHcGY7i3;`^ zT91#%)q>Hx2hp_(7U<^N%JCKrWbG9VsOE76V;VU2?J|nZHp{XdG|G>MH~p(!*hLpC zLV+$0YXzg5$GD6B7X3JP)D(w>H@Do)!z#wyk2@I}(L8(R35JI1G_7VAMeRituM;!{(E~Az zP6NMsbRT(~PU10UDyTCSFEhE=s4U)v#(bAvja{R`rQq#KXmy(1<`* zs8Y1{54LJe1MT;!RSccdjrgin%mii%f*)!!?_okQi>B`mDw<}S-ZX}OJSbXV;V4jd zh07Zuz%uu{!S1dnt9Dc95a=$QkjI(_IOvFZ@o_@kcF~n* zzoL6zcyjV?`Ait*%`t!oGmI0;;US@iw=8C$(+jju4Fl!a>LTA)m`#Iw2e1GtU*<7VSm58?Etu~ILuQmL)X z0(rdNHoY4~^HKLD+28BT63H5hQ8YKG@e|0j1^B0KstmN6EAqt?vG)Y;5cbByharN* z3q7J`)Uqsc0}nZB8E}!*X8z`@Y0xadtZ4H9PMWKcE@Amf zEd@mXy20)nhO*EziWx^Y*nbVvZ47r>9aPIB#RI6XiTsl<5Af9p9yM?U9L?v4;6@mY z&_sqQvIr=W1syi<{~^$Vq@FUOHD7c$Jf1_N!(BctJrlfFB-8MHwh6_T<4>6B()HtT zpYkxv_>u)$)-X(3$PoPim(m61`MP*Kc}Lh2Bx!oU`t>q5_&SGzP-x_{vhx~BH^7P` zvn9^A#u{c>n3vcVwpL}QfU*aLw`9O%&#$7DypCTz*yy2P>j0zAF*JGw-{E9ZT&rjb?|rY62UU z+CVwof>SuoaWy}{vzpvq=V5U#<|uCyy!DE~n@N4eeNe2}JiOwU#cX$Hg@Kf?ST;_U zu3mW3lpbF>E;M1Trk7q&+Gk&S#AAzRl)dF2VgDn$Aw<*K$n(cGWam7JXz=sw>i8DG zUE)?3j=zcw3d?$Z4pnIAA3TLLNZo-D7|)f8T!jEAPrrex)PxaLKqPbr9=#!$V4;|` zJlrPc1XV3ZDHx$3S@At~8w)6Kk;^xbH-|5AL!~k1?YNDko9v*6TE?cke~sy8GS+V% zC+GAF_tjvHS%N!KoRuF(u84P-nXdsTQAfJhGU7V+b|YfS(y z6)N50udNT|7hI%a2Ae)G3Kuj6F&o@gXQ+*%#X=@krL8Ag1p zslN%9IG&2W359wP^*g{Kj2`Eh{b4+;r^tH1UR32t9%oPwT~xXG48d;qT)$c9U}L`t z(>s1}NZIv>xsbFpG34+t-9ZCszk!oBi?%F1K3q^un3mBO0`HM!3_nhWmA>$GE!@iC z`)nw%P)xhHo`4;99^wu4-V?ww~O7^vrQvu9o2;!CMj=v~Sq(WYqcPDSCR z%fV<<^jhfe^UXA)`4p%Y?$N2pXldfbZ>~KGR#}w0%O{m--IhN)KC-_DewLyWgK`C$ z`6EmVb>A=*yG-GeK3`9eZ|dU8D?0QwT(B{5+X#1av>u%DMcmT5`nJHPTtf~nRPs;{ z#mdW6&}&?D!sV-hc}q3EkW=2Y!N)n@!o<#>u-;b_bd34)bbTJZ&`NMbv#5rUjecCG zfo6#zY_n(M!};WaG4Jt?xH2bw@_eJ z+E3vYX-FC{K;r@)7srh~)$8Pp&eQ2H766@I=Ja(i;p-f$I71ui HZNUEr)i{m# literal 5956 zcmbVQX>S|J5zW^a@P8;EA53L=%zYsWmXhpUW=)%`!&yWSjNwd^>S(UaL5cqLdDX*X z7>eFSXp7R2-LLDeSA9=-X+urD9_XXYnipD$vXXg5#?Tp>-q0H?MQT&83S}&R{3b+k zM!jVe?bcaCduUMaCU43}lxzCwhaZ4c3o(bVgGkkDDdwHW_-L zdx7cE`>R{E`0bmw_lFW)&h7#lUr$#q&B{CyRh5@?Z|T}1(iYkSm0~58up0H$va>!# z<+-j!wi&sL6M$bPvs=pYEKFor$!tk+Scepa(WB_o(U&r->avMywuxGEj5@_unF%H8 z;97*q7b%`;cJbTs(#bN*OFpy7N)hGDOjaVMI$V2Vk17)`0^fpop&b_}{n(rJ-)y24nFE!$KosL&tG%~624O=&nRb7$H=wEoC zyo^QJr!=3-MAmCsmU&ZfbmiHQ=$75qs>*(Yy^gVe5hXw=%Hf|ZrbLCYim(Dm=Z8>bw%YfCHXQDE0LUg902FK z;Y}~7L@b|=VzC-kai||lG@D$}V^}>RDG=KT@w${8c5l1HJ3OmTj%}OHNxTVX!a$|}t8gl4w$hpXHcL*Twb>a^YmoEJZtgQlmXSfwf@6-4BD9f}iNJkDEkPN{YEM<`zN;v^A&hoQ5D8%1qX+BG|=eD|135gVPjt>XB|5r_Bk7TDaJ;^}BbgS7 zNRhcAH{0QHF#Z{<2J?`cN-SzbCHLffK^5v8+909Iqc&E%R`&|Tr|Yki>tAmIc<30v z0t1M@M(Bo5Trg=aQES7R3~T!Hw>~FWo;2!EOV6r4x+fPpR5)ai?s~rMq}4I%Wm_-< zRL%q>iQ*2n9_L^2< z(um=ZOy75hj!zf)GM`RnH`MEv<-?>jEbD;^8GlW~mjLLCuu1AoW2Y2xl{P6JwZqzM znfe3RTa(q_DTDvpVjLeWP4(VeQ7L5<;h=f5Scnn^c@(9{n4#oP2Zr-B|Ii5V38JKy zsVIlg*Z2LQ@53uy7dx718tObffF<%8AyI*3WpT({XiFeF2VsY0Z+F~fPg(w)(PTD3 zyQ(Vi9RzmQ3Rv#Ib{FWf%g36Uf(#XN2Z)vfok4YjP5(uFf~RZ`M?4{HS0T&RbA8_) zntQLE9cts~<^#t`ofZo;K+brHxcGKJjU3(8p!BErw*g&?CFlW68uNj5j)0>@n92m< z*<~P(;aCoY6eaM$TBjFdnteo{r@Qg>EybloNOzSo+>Izf6PC3W(6;#_Ii}OeXSNfP zUsax-EdN92WLamNis1$rOx-+0^bk)QEJPflY#bk&U&Qf?l{Nt;rN@&n+a9TyjsJ`>7hgROC1-sMfx(! z-VReHhAgCT2=)md@7B7Shh)EbmSC=&>UB=4`c!I|YQr67+pc%Py&?4P`5H8Dzr(X} z!ej>8)j-G73`WgM7#e74ua_r1qa=M0-F`#};rd z!9QOket#6n@L_j|7SPW-`dD#@E#$J{oal9BZuR3c`7cz+y+~+Ytw^X%Ija6PsSegS z2;aM_*{c$B``@a5+LV@#kOIU&P0O!o{>N}^ZWzB86DVUl1ufG>6s6TN%_PfDb0IQR z%9`U3-J!eG;>4FZsn!VEQi9^65$%may-f${n$YnrF2o-%uec~}=HbV%jGx02eD$|4 zKaIIb7ies|!*tztZQiwQm(@X9w7qjthN;-Lk4+1Om0m1#^NoJGX`4Eyb{PkljF@X} zGOx45@wf?cPd&ZHb+|WFQ6)7Htpe%%6#~~7XF;oXhq;~s^W#hOoZ0wxOz5gKn|$V3 zh(I;^7=k&q@ez;X7_gR!W8n25OjKp?gS zs(rPuD7xu677{egdGZ!3h;%bD+Q%*9;872>iKlX~CN%s=bWihqsKW^!HFFtt9Nk^y z8;Jhj4LOYBJ2QbC!Qfv$%uqjzA}>K*w4sTnw&i>f$I?mhL1uPHSj-d9u?7~X7ak|^rsW5C*IJ&#m)!BOpA^^4jAQi5D>cKeT z3oRaLSZejVD|h=rHVTPmzk*`Z_|we{_M;`2v@7`!fv-L3g}u%GXafBCBwzg#KxU{N70p!^eojIogr7 zd!Xuept!r6FEskN?SaAe?yOI7E~@NZy$j5%*=Jm=(1*KmM?}N$Q3!ETh#MbuZ?Tge z0YZS{ZZ^3lW;O^evjS5$+)vlxGc?7hfx&z|&rvD~g_*BOke}6PQ7psY zDV5p?Grr8Vk=oh5?;YT|n$Okf%ZD4J0CRPCjqh8~`d(@SQ#j^M#a+&DL$oajUZC$Q zhzF*}oMcZsQA-$SCp%VH214XRDFhcYHHfy?2)NNOjbA|X)Mp?FB{qVJH`V$g$IY@n z)WLVDhnrz-pxFb>B~1?uH^3hkH@7^ds7(xu0fkHxS1F)|^zL0i??$4IMrAaN`Ay9O z@7}&aL&>llBraqh<^?*LT9|^K1oR1=tBD?!=Iqp1r524dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD;4i5zW`Q%KxFO^1)P=2X26GSp65?)$gQ?EPvB-8qd)}kn7mXgtT`li?SdMlCG)F}fQ$)CRq zk)Kg#6^45`t8e!W>ddmb2t~1>_dopvq)L#X>3Ux?dzOAiXY@CnW|JvRfIO;Kq}ycZ zzV7*^M{lp@O8E7w*SCinT~2R&8eLD;E=`Lp6lIwebZhC_GSrsZ9Tj3Nm9iRjl-OC9 z!s1-lLfZ`8XR!=7KE1uXq)3)ZxJy_2Hq8q2aONv8B47@4vn z5=EDiY$0P=ZD>_wbrG26~JFGb*dkmI3#{MXZRKyf!@Jt#}tO8iYR*nFz9?tU^ z3Eb75^iUgeXhKv);CWSTMw5|7asJ!6J{)?UmsV}1Gj_Fx@JgZBNZJW+XyfNoMPbL0~a4KAO+L_%ZKTe`GdFfMQkn`=Q%CF<2 zJPX^F<~XPj^)&t65lQCV=KGMBh-NWX`a9?Fn)d-7+#_^Eh5)lWR ztgifHajwK`5mv}v@==|Zc&RYxZ69=w38D^uEPA+j!50j%lurnXJp?0Yw1p7rfg!x1 za~gsx3%?pI!Zw6L*lA(VPtm3_uIiZrlX$m`aNH>ks<^)6~p7s#U zD)vaInaFj^VhB?+^dCZ~p2;5JRqTeX7N+SetgT0e!s;2 z`=f6m`rrc>Oj=0P+MpuCntb@)G|?j7Ya`j!MwKG2sz9ar0yP6^^FsS`YEhqc+# zoICKgI<01K32 zr>Kw!o%W$j!?cttejOB*=F_gpA_ymw@fRc-*ISk09a;RB&dIXQIOKyZFu1UJfQS^n z+x2X^-Qw*zW0%^baz_qdzuGf!^Z#4_OyM2ZgxMA{L;M#4{-6?Fi~fOcdfGoZyAb~S z?OcO>F}s|NsjL^}23AfE9r7${xv(wLgn8_4Trn}mAXNhJJNWonc4&ZG%^oGVA*WQ8 zk;?K?jVn~iL=-UFPF^>Mn*PVW2AyiH7{bouDdO`Pt!^cv87zqoD-e4 z&dvFFPyP*+=vgJpf&=-Cr~w(?c1d+0DWb2O0W%|LXAsO9^%R34;7)1#I}kceHG z-nJ@O>B&OZ+&R#-hB_>}C?X#d2y>ck=Cwo|bOasdBzm}ETLiZxW44UFb-*V%cb0zKim z7wiO$H5BdLT<&lj{9(P2Vaw46LMD>-4?_;a?%qtE>%f>_-%U|J^E@j+5wyOErnci& zP{-0q@h)aiNLcW8oUua32c1BtN-J~|^bs!1f7t>XpaUGtY=4wk^s@P==lV3UX?*pT zu4MVpB@CkQ$qk75z(E^)UTT=oX}?s*;AR?_wAEMv8kK;5NCN05^v8pBoN@bgtqQ|N zg`?ZD7I#h#A^%Zj z(GL0+v+Eu0PJ$rs@g#~sUnw@bUK*VwyvgMa0fx}ZbmH?4V_&99Rpm8s1bj!J*X$jL0kJ#Rq>5m)VOXXQgEe^ z$`!7gHaTvc+PIE^lxr_;ys(E*v;ijomE7*=xSGLvCes|#E!)MjR8`TqcdFf>?)4u z>$?)AAZ%vH&%74JigDVT*vz)xK}oKbYNBlJ18_BA8Xv(U)puYZ1s3{rQJ0&G441=t zU$^@vb#S?>^)$Puxuog7;rjUHVm9Y_LoH%hOd4dGxUd2Dq&IJTdNUAJI4Ht?#Ba!y zAb#`u6*^W5aj?XIBP`2dI3<{X|M>J7tq~SgC+CohRBq$y;`OWfeNF!gQUd))W#az^ W-OMjZAG&ZE32BM|mY%;8!0&K?`4M@bg+*#5t{aiJZeK@^u4U(5OwbT0vLscT+vOr#{YLW| z^JMd#BB{lZoTPzncgL206HFU&}1~G@%`1+X#7AUkpJXnBrFmg+ZfoU zMOT*(WE!FkIc{YVN}ryclxDf|GjcL=qaaWjDUaU22M88s)9`+@>d`ofT$!d(LSNd# zn7hW@_>~g5QhF5z)il^?o!sP17;eXMdtOChd;@7(^qK#JQHcFPd1uFPXa1_d)d)s|`%5ewQVT`3fe8vZYLBk&}44q%_#4uwY?e?V01p z4i;upx6`q@5N4i8ImIS9Qw8mxvM_cDU#ED1L#DpbGdiYRKkij%?Vt(A`Wq}CM zU6cf{rQf3v=pA8_W4u%wD$-8ZlrS zS|RN>07*lf_5ZtV4EPXsvA#g{4dUN|5BXdhx6nK5s}##qA^i`wnWDs#NgW0?Q@+a9 zr2Q4Ed=xf`9{8*a`T4L7bH{10pKwBtd>Eun+T`Lyh1t_t>>EPVjThk>1J+o!6*kPX zEL#spLxcSIw=*#q^!x3;0d+_~2Irbm@=SiT@UgT0S)Wh)%&sv^bwNlR! zyvaA0v~O|Qu&s2cAK&DJp8Q(#>(+`4ck2hsKZZ}2;HxJ?1I z-BP$=&2DIKbdZ4PTK%m6?RsG#Tl~TY*<@OsZl`p0Z!`opqFFHr^9{R?^L2aD-iand3(vW25}SjtVd}{A<(GIn!jExq4xXu5cK| zpb|&wFO1X2iEMFJuy@#<#u*s>T^#*c^AWHL8g2N%Cqw3fPk~YL(aOe5nGZB)2Pb~g zqG>+8xt6AoZ9||~kGX?`Ad~xW-@FIC()H@~YzSx^(cZx!YG(2!(>P3;|7o1Q(RJV= zT$Zid8yGu#031HS5~u4pJ2-R8gNf+%?Cl$HSOF@Wd3%e~gBEw%Lfn-it`i$_vH?8^Yw=&)C9LVx~~A46eb$B6iFKTMJ4 zNfglC{S;p&a0rOHA>vz{Pn8FDjE9#u_y3sKqRX#T^6!*C3U-G>=9oc3_+U2{9m-T7 zlUjO8Ngjqes>8*1nxYFYPc_cuPMPFhG=LIqqCw|%G_VG*qk-A8j4pmUonE`G!@=ZP zA{j+OFSatBsY1ApBy3+}z3ijH4gh zS^#|va%4c3!Dl&&kaWJ`^$@99JWdoJaD*(MPN|Sn&gaOD+z4rf3_0tHo&d?AFy&t# z1X!gy57g1Ofjr{hIYX9dRkkh&8#d)J6kc))J&mJhP-S1gd7CYfe0bClNInr~p^_=0 zIW_~I0xUDZE*3vPnaE5F$%#3upo?S|%E;l5y#!|(Y!vOel-P{ILio#o^Fu6C*x1vE z^(vJJZJxtvWtAImKwgOi$&QG`TYQc(VX@4xN;0+XvzVhXHdII8XpYAl7D!HDBr9x( z#|o=Ae(38Ogw-2sN?16A_{rxBohvig=j$=*kT{MKsEE*=`$A zAApvDls8dMh|+*lePTttyLzw*`6v}bB9vcZ&%KZUYkNzwbml=V_7n@3dj zRH{?wGG~PcahE@|(jVDF*6}}Q4}XyI59}dRo=A9cv`mJh^C68tqClg^;r#=7i9#I< zfT~z)vWeMLm1-!1N28lh2#6H`)sSY<8CktLis)2MXHM?nJ5)s>GL^&;D=bhgD?j>D z(%Wgsyz%O2H>W&mv~!O2d$tfKz=@EMq{QZIv#&x+WV-Xf)@7y! z;fg;`ka~Sl5n<_!(kKccE{1;nK3pzR3fw=2U&z*|_*H^K_9pV7FMXrmwNajSex+<3 zOS~r6ci?@ z5LOtXj~3pZuo`Pe*u8UrpuOS@Ua=_=+F0Fd1nVt?{sDwHIk*Q9-r`{LzP%Rd@KzOT z_`Z#XhTE*LpnmPJqC4)BR&)IqZIu-1cUn0}Sk2xZYc)C_-V@NFHz@KDHcGY7i3;`^ zT91#%)q>Hx2hp_(7U<^N%JCKrWbG9VsOE76V;VU2?J|nZHp{XdG|G>MH~p(!*hLpC zLV+$0YXzg5$GD6B7X3JP)D(w>H@Do)!z#wyk2@I}(L8(R35JI1G_7VAMeRituM;!{(E~Az zP6NMsbRT(~PU10UDyTCSFEhE=s4U)v#(bAvja{R`rQq#KXmy(1<`* zs8Y1{54LJe1MT;!RSccdjrgin%mii%f*)!!?_okQi>B`mDw<}S-ZX}OJSbXV;V4jd zh07Zuz%uu{!S1dnt9Dc95a=$QkjI(_IOvFZ@o_@kcF~n* zzoL6zcyjV?`Ait*%`t!oGmI0;;US@iw=8C$(+jju4Fl!a>LTA)m`#Iw2e1GtU*<7VSm58?Etu~ILuQmL)X z0(rdNHoY4~^HKLD+28BT63H5hQ8YKG@e|0j1^B0KstmN6EAqt?vG)Y;5cbByharN* z3q7J`)Uqsc0}nZB8E}!*X8z`@Y0xadtZ4H9PMWKcE@Amf zEd@mXy20)nhO*EziWx^Y*nbVvZ47r>9aPIB#RI6XiTsl<5Af9p9yM?U9L?wZaKkL) z`wi$8!zO4ULzLn!r3;MGb=|fPU5GZqAcZC}Op$Xy?JQ`#f&UMI76Ry*BpUfeFT~@i zHTvP@)6$Q@*F`c7-)Eb^eL4Pw2{2th4o}_@_5?|q9D~RHYkW z#gW+(=UZb9vn9Ot;2AK+O{Zm;vOxEFJjw+Y^Q#o*1PzT!S8R%{+#@ylYiyR*VTN?0r# zCrei^JZVaguN)VeFjvz{FDUJ^FFoS1#WTv@@{h3pk=+oYX>H{BV;iz_9z`_xd3JSt z3*atss|&|pMFxdsy*`I3H1rRiLK>v*KnRTIN=2?h0F`(n9y@{s6u8Lc8_1i(m$;$Q81r`AM$%1o&_gX_)7`(ubTb+2 zH;gfpl;y9Vq-7DZ(7?MInKUxEU{3NJl0u6KNQ} za{bEFT)sAge!QN4VP=N`7!Z=oZQ$07B}llU#~!tbN2mre9*?~$JPSZ1hj@#K@ZGg0 z0GA4tZt>UFhw=+9(lCQf9~gxT8iSY(ZmToY#?fLSld96zle}9Fmh>LKFhN!!ZVJ8) zRHW431WO!GMc;%%J&5`pU=c=-bIkrQ9@bN2Jzy`Y@+6NlsE019+fwbSiNt;DmmL4B2s3uIy=nH}O$TEf>C&Nl#__`Ku zEG_5FtmV_e%oE=2dvGg1cB^SIfwE^qOr)GG8Y<&kJpw0EbX z@Y3aAv?+Qm^!NE@n$dg;R15d$RAjU?@!~hv9tEo`%H8FY%Cv6FpB*3B-vd8O(TPF1 z0?qspriHq1n2KGd@JXMqC&)K-ape^q`Wi0Sn7D0(yE$49PWd8kX>S?L&9blHpq@ zuqy4RaEmk~4H%$t0gsF0#-8eRa*pQd^cM?&PA_x%yAu+s&Qgg?twgL`=%ny;4i5zW`Q%KxFO^1)P=2L=FfRg_vvvUiy^ZLSVyD=L)>1cuZ^xPn6x{p<63 zKvG~RdbdJblt9kB>APRgE#YMh4gI>Kk1A`P=~0%I$}=*D&d~CP-e4uuG4-lY#p=gz zQWhuFTSd`sojn{6P3m3cO&Q5@O+Wqc1CVM-rXj@8um-j`p%eOxpsU%OWhRGKtpJ;ye+u_pbD$7egv&l*s<*Q6pGNw9Qk@4L6!7vVYE%LmM@~p}eNw+dA zlQo{8zs$l#BICmiGnwY_MUf{eS_kz0{G4J{>BW7z*r`iTB|H@-Ngf?ye9mB`Sdu|? zUWZ8$u4EOEWx9@cxR~f-Hlc4hTfrPVq*qhJ$}QouRHkWIe1Ds<*;L9(mXEJ#)jh;A z$HHuP^y%aD!)IEAb#x!NhlkAHU+O@5pDtt^Ln61`H;RgeevFLq*n#P(a!l8x(i6T( zv9L|UqvnXV1$GX!*@ENSNG~|`{%RY(b0}38;}*U&h~EVrt~_g0QsW!8ZlbEXB9+m< z@IZMP%d$^tzEFv(*R(40rr_wxvmwznyRB7~{RVp-V*esbfKrshKUqwP4r3i*1;Vs` zI4u&Sao>0rk>PWIVyTY9)4Ee#oO&Dp zr^57RXH+7VPe-wQ993~B4kemTFX%q3?vWITZG?DTDh@n$cTX!E&_MK2F>H?(>snSP zhaeZcZQbVUt7yWpJbQ;{_sJQLE$1lSlrv$V)BjaC9W-0%tbUs%N735s45&58>E^f2 zvO`r~7LP60c^C;(|EBOUR0*4?Ph-b-9#9P1yy=ti3*D>LJ#2mm_eGU;gRppL9gj6! zD3WlUH+68hoa^zUjB4aC1*lO=ymS~0HV=Yhf~bcdn;yLpTPaMM9h2fQ)hVeVBG2nUw12k{u45dBNb)C`td*jbVWUXY zg@9v^L!^1!B(l;{EVMDV5L%$EIfZi^f@r8RRkw;@7oV-o36V@rQ`o6T!ZMGW6A-n0 z-a)jx*dvi)A=ho2AuPib--XbflRd(_*bN&gEX!Hg8;|(@>kvOHS%xJ#XM}LPJij58 z7Ku!exgj^(;bAcT8LI}1kef;@YeXgYKxi2p~|B+R=ZaB3dE<&uhYw4uL5}J z5WfNgh`&bYh7VjYX`xVS!{|`cPYBRUh4x3mqyPGDx_dKX%gU5cRw* zm;owh0+K{=lcsAZ@Tek5p7Ct$H+&(SJ30q9S(LB?vlEHzL@mt=u&@VJ6f!=cg0sD* z$1rK+a7dQ#yFT6b<6U8QVP$#qe8`B)9^U}`Z8>idehh`MO>v#ibrF= zHe15F1AA+-`a5Ote_M?0jiC#ZxNBKyWi;WSMYCMW5(c@KrOcS28@uMd5#SR< zNv%>@4xz8_`$OM{SGq2C5UpsTI8OwyL|!8#Dv+!!4w(yW31sIW-T`B@J8rUvEPu*q zI-jClRTcOS0=sJkEVt}CIzyLT-PhC1J|yO>wCZ(p{y5YeH{`5;S318v$*bKayiM zn|@|HA^COX>8bKRbV{~;!l@W;fWg$QeMHZ@+j0rI-QevQZJ)Z7cS~L0zS+(P4$|%a z*}oew9Lw=wf`!VFm!*V1s6scTzu}XC@psO8q~-278+8>1JHMJz)hwztteoyUF@IHJZvR`=kDAgG7JLtgfu5FM)BKO&m^NJUdoh7B_M)K6mP)Htnkkl_ z7E)%Ylr_hnY1?~C9q6fY(ybA+r3A%CBYH6k^)?-(V?x&u9=gT($MXv=N}GB3J}l#> zumoTI?aNOSZqfxB+wL#~py|QzyLMUarA6C2mt~mBZTr}?P*~~NMmOK+Ckz+k2vWO@ z158HDwKkd8S>hQc^x~fSoi(-#GgVQg3=pjX>HHM}*BEC(t9OTaV=hGa5#c@`p2jXs88PHlX|<2VMa6{RUG8l^Fp%`I(=>SX(fQrbPh^I^*>f#v})YfMDk zejpIr0@c2HsVL|L7!TmvoF{LTYnoq;%=VGXH!}_%^+20=DhF#q!;fU=G~aYL2_7{I z6?GiFw}?gh-H^j5zB7|=aR>SGVUGG)6nP2iVhk-bwJqm^IJO|o2btL+VKGlY#~Mro zGzXn3tIOKh@&m^EoN$5B5X7P9UJh3 zj6h#$mc3wV3o6m$S$B3e8l&aU6pu?UM)3?}Mi+BZ*L*bwF2!1`WCq$0QMJOo(7FIc z+S|-Et-HAu=%0Me#8-IiTBZg05|?wGGr5EvZkzG-)0NCBTq>b|S|Pu8k^|oNTyUhr zo$Z0T+kxWlZobgyP==k|G;M$optze&F6e}XO)4ueb;JF189qT%j2als*NYsbl2DlWngsb-jh4kK z3?5Qtj4et@9?je^9lq0rICXK^9!|XB8L^D*kH+i1q-{ zJz(2A%%No)uCMd>3OUBZ0K$SVbkJL$YZGHW23t*zPH+XatvFsFwk3)oglX>aS`;hB z*%+r?F@_c&AS72yJ?Xah6u2_6%wNDG^=DupB{qWVH`V$q$JMnM3J_}Q;p*8K7~_HA zk|6@q4e-a=)iuvSdK1H90wRp5edeOu>Hw`h?a9i)zg|YGR$+xKerh=K8*&e}oy~<_?vK|C@AkeNMu6;W8Ky&Mj&T IjNf1QU-y}T-T(jq diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/config.ini b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/config.ini index 51ab195cc..65705e13f 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/config.ini +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu cpu_clk_domain dvfs_handler intrctrl iobus iocache membus physmem realview terminal vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=timing -mem_ranges=0:134217727 -memories=system.physmem system.realview.nvmem +mem_ranges=2147483648:2415919103 +memories=system.realview.nvmem system.physmem system.realview.vram multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -612,6 +612,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu.istage2_mmu] @@ -678,7 +679,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.cpu.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.cpu.l2cache.tags] type=LRU @@ -732,15 +733,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -759,8 +761,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -783,8 +785,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -840,6 +842,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -849,7 +852,7 @@ mem_sched_policy=frfcfs min_writes_per_switch=16 null=false page_policy=open_adaptive -range=0:134217727 +range=2147483648:2415919103 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -878,46 +881,37 @@ tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 write_low_thresh_perc=50 -port=system.membus.master[6] +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -987,18 +981,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -1007,8 +1001,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -1016,51 +1010,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -1070,38 +1142,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -1110,13 +1255,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -1125,20 +1270,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -1149,7 +1294,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -1158,10 +1321,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -1169,10 +1332,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -1184,18 +1347,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -1206,34 +1381,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -1241,21 +1394,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -1265,9 +1407,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -1280,9 +1422,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -1294,8 +1436,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -1308,10 +1450,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -1319,10 +1461,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -1330,10 +1472,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -1341,10 +1527,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simerr b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simerr index 056f4dd22..bd02ea892 100755 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simerr +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simerr @@ -1,14 +1,39 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: CP14 unimplemented crn[1], opc1[0], crm[1], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4] +warn: CP14 unimplemented crn[5], opc1[4], crm[0], opc2[0] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr +warn: CP14 unimplemented crn[12], opc1[5], crm[8], opc2[0] +warn: instruction 'mcr bpiall' unimplemented +warn: instruction 'mcr dcisw' unimplemented diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simout b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simout index c786d9a25..a9f72b356 100755 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simout +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/simout @@ -1,14 +1,31 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 11:22:42 -gem5 started Jun 21 2014 21:27:42 -gem5 executing on phenom -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 +gem5 compiled Oct 29 2014 09:18:22 +gem5 started Oct 29 2014 10:06:55 +gem5 executing on u200540-lin +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3 Global frequency set at 1000000000000 ticks per second -info: kernel located at: /home/stever/m5/m5_system_2.0b3/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu.isa: ISA system set to: 0x4e2f380 0x4e2f380 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu.isa: ISA system set to: 0x5387b00 0x5387b00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 2525888859000 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2826845674500 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/stats.txt b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/stats.txt index c184c0913..303143490 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/stats.txt @@ -1,137 +1,152 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.542157 # Number of seconds simulated -sim_ticks 2542156879500 # Number of ticks simulated -final_tick 2542156879500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.826846 # Number of seconds simulated +sim_ticks 2826845674500 # Number of ticks simulated +final_tick 2826845674500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 53387 # Simulator instruction rate (inst/s) -host_op_rate 64319 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 2250271387 # Simulator tick rate (ticks/s) -host_mem_usage 465820 # Number of bytes of host memory used -host_seconds 1129.71 # Real time elapsed on the host -sim_insts 60311972 # Number of instructions simulated -sim_ops 72661518 # Number of ops (including micro ops) simulated +host_inst_rate 98010 # Simulator instruction rate (inst/s) +host_op_rate 118881 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 2448127815 # Simulator tick rate (ticks/s) +host_mem_usage 558668 # Number of bytes of host memory used +host_seconds 1154.70 # Real time elapsed on the host +sim_insts 113172343 # Number of instructions simulated +sim_ops 137271263 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::realview.clcd 121110528 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.dtb.walker 640 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.itb.walker 192 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.inst 798448 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 9072920 # Number of bytes read from this memory -system.physmem.bytes_read::total 130982728 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 798448 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 798448 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3743232 # Number of bytes written to this memory -system.physmem.bytes_written::cpu.data 3016072 # Number of bytes written to this memory -system.physmem.bytes_written::total 6759304 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 15138816 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.dtb.walker 10 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.itb.walker 3 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.inst 14989 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 141790 # Number of read requests responded to by this memory -system.physmem.num_reads::total 15295608 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58488 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu.data 754018 # Number of write requests responded to by this memory -system.physmem.num_writes::total 812506 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 47640855 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.dtb.walker 252 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.itb.walker 76 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.inst 314083 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 3568985 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 51524251 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 314083 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 314083 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1472463 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu.data 1186422 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2658885 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1472463 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 47640855 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.dtb.walker 252 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.itb.walker 76 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 314083 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 4755408 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 54183136 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 15295608 # Number of read requests accepted -system.physmem.writeReqs 812506 # Number of write requests accepted -system.physmem.readBursts 15295608 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 812506 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 977064192 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 1854720 # Total number of bytes read from write queue -system.physmem.bytesWritten 6781120 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 130982728 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 6759304 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 28980 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 706520 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 4612 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 955787 # Per bank write bursts -system.physmem.perBankRdBursts::1 955478 # Per bank write bursts -system.physmem.perBankRdBursts::2 953511 # Per bank write bursts -system.physmem.perBankRdBursts::3 951566 # Per bank write bursts -system.physmem.perBankRdBursts::4 958612 # Per bank write bursts -system.physmem.perBankRdBursts::5 955530 # Per bank write bursts -system.physmem.perBankRdBursts::6 953056 # Per bank write bursts -system.physmem.perBankRdBursts::7 951020 # Per bank write bursts -system.physmem.perBankRdBursts::8 956158 # Per bank write bursts -system.physmem.perBankRdBursts::9 955874 # Per bank write bursts -system.physmem.perBankRdBursts::10 952686 # Per bank write bursts -system.physmem.perBankRdBursts::11 950200 # Per bank write bursts -system.physmem.perBankRdBursts::12 956166 # Per bank write bursts -system.physmem.perBankRdBursts::13 955918 # Per bank write bursts -system.physmem.perBankRdBursts::14 953812 # Per bank write bursts -system.physmem.perBankRdBursts::15 951254 # Per bank write bursts -system.physmem.perBankWrBursts::0 6556 # Per bank write bursts -system.physmem.perBankWrBursts::1 6344 # Per bank write bursts -system.physmem.perBankWrBursts::2 6481 # Per bank write bursts -system.physmem.perBankWrBursts::3 6512 # Per bank write bursts -system.physmem.perBankWrBursts::4 6422 # Per bank write bursts -system.physmem.perBankWrBursts::5 6709 # Per bank write bursts -system.physmem.perBankWrBursts::6 6691 # Per bank write bursts -system.physmem.perBankWrBursts::7 6631 # Per bank write bursts -system.physmem.perBankWrBursts::8 6968 # Per bank write bursts -system.physmem.perBankWrBursts::9 6764 # Per bank write bursts -system.physmem.perBankWrBursts::10 6424 # Per bank write bursts -system.physmem.perBankWrBursts::11 6068 # Per bank write bursts -system.physmem.perBankWrBursts::12 7033 # Per bank write bursts -system.physmem.perBankWrBursts::13 6638 # Per bank write bursts -system.physmem.perBankWrBursts::14 6915 # Per bank write bursts -system.physmem.perBankWrBursts::15 6799 # Per bank write bursts +system.realview.nvmem.bytes_read::cpu.inst 128 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 128 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu.inst 128 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 128 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu.inst 8 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 8 # Number of read requests responded to by this memory +system.realview.nvmem.bw_read::cpu.inst 45 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::total 45 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu.inst 45 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::total 45 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu.inst 45 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::total 45 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.dtb.walker 1216 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.itb.walker 448 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.inst 1324880 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 9515236 # Number of bytes read from this memory +system.physmem.bytes_read::total 10842740 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 1324880 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1324880 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 5801024 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu.data 17524 # Number of bytes written to this memory +system.physmem.bytes_written::total 8136884 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.dtb.walker 19 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.itb.walker 7 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.inst 22946 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 149195 # Number of read requests responded to by this memory +system.physmem.num_reads::total 172182 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 90641 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu.data 4381 # Number of write requests responded to by this memory +system.physmem.num_writes::total 131246 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 340 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.dtb.walker 430 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.itb.walker 158 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 468678 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 3366026 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 3835632 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 468678 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 468678 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2052119 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 820114 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu.data 6199 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 2878432 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2052119 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 820454 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.dtb.walker 430 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.itb.walker 158 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 468678 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 3372225 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 6714064 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 172183 # Number of read requests accepted +system.physmem.writeReqs 131246 # Number of write requests accepted +system.physmem.readBursts 172183 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 131246 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 11011008 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 8704 # Total number of bytes read from write queue +system.physmem.bytesWritten 8150720 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 10842804 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 8136884 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 136 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 3868 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 4545 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 10992 # Per bank write bursts +system.physmem.perBankRdBursts::1 10130 # Per bank write bursts +system.physmem.perBankRdBursts::2 11200 # Per bank write bursts +system.physmem.perBankRdBursts::3 11425 # Per bank write bursts +system.physmem.perBankRdBursts::4 13122 # Per bank write bursts +system.physmem.perBankRdBursts::5 10553 # Per bank write bursts +system.physmem.perBankRdBursts::6 11175 # Per bank write bursts +system.physmem.perBankRdBursts::7 11538 # Per bank write bursts +system.physmem.perBankRdBursts::8 10354 # Per bank write bursts +system.physmem.perBankRdBursts::9 11059 # Per bank write bursts +system.physmem.perBankRdBursts::10 10499 # Per bank write bursts +system.physmem.perBankRdBursts::11 9259 # Per bank write bursts +system.physmem.perBankRdBursts::12 10183 # Per bank write bursts +system.physmem.perBankRdBursts::13 10761 # Per bank write bursts +system.physmem.perBankRdBursts::14 10049 # Per bank write bursts +system.physmem.perBankRdBursts::15 9748 # Per bank write bursts +system.physmem.perBankWrBursts::0 8312 # Per bank write bursts +system.physmem.perBankWrBursts::1 7765 # Per bank write bursts +system.physmem.perBankWrBursts::2 8704 # Per bank write bursts +system.physmem.perBankWrBursts::3 8608 # Per bank write bursts +system.physmem.perBankWrBursts::4 7611 # Per bank write bursts +system.physmem.perBankWrBursts::5 7956 # Per bank write bursts +system.physmem.perBankWrBursts::6 8259 # Per bank write bursts +system.physmem.perBankWrBursts::7 8579 # Per bank write bursts +system.physmem.perBankWrBursts::8 7842 # Per bank write bursts +system.physmem.perBankWrBursts::9 8532 # Per bank write bursts +system.physmem.perBankWrBursts::10 7844 # Per bank write bursts +system.physmem.perBankWrBursts::11 6872 # Per bank write bursts +system.physmem.perBankWrBursts::12 7611 # Per bank write bursts +system.physmem.perBankWrBursts::13 8198 # Per bank write bursts +system.physmem.perBankWrBursts::14 7543 # Per bank write bursts +system.physmem.perBankWrBursts::15 7119 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 2542155562500 # Total gap between requests +system.physmem.numWrRetry 6 # Number of times write queue was full causing retry +system.physmem.totGap 2826845408500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) -system.physmem.readPktSize::2 18 # Read request sizes (log2) -system.physmem.readPktSize::3 15138826 # Read request sizes (log2) -system.physmem.readPktSize::4 3351 # Read request sizes (log2) +system.physmem.readPktSize::2 541 # Read request sizes (log2) +system.physmem.readPktSize::3 14 # Read request sizes (log2) +system.physmem.readPktSize::4 2993 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 153413 # Read request sizes (log2) +system.physmem.readPktSize::6 168635 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) -system.physmem.writePktSize::2 754018 # Write request sizes (log2) +system.physmem.writePktSize::2 4381 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 58488 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1110331 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 964948 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 965784 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 1077100 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 974799 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 1038209 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 2680927 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 2586042 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3366057 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 129275 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 112161 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 103418 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 99187 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 20031 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 19249 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 19008 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 90 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::17 9 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::18 2 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::19 1 # What read queue length does an incoming req see +system.physmem.writePktSize::6 126865 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 151996 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 15999 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 3230 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 806 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see @@ -159,331 +174,356 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 2611 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 2919 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 5332 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 6280 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 6367 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 6319 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 6325 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 6633 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 6459 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 6367 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 6344 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 6269 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 6292 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 6282 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 6253 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 6254 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 6225 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 6210 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 108 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 70 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 43 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 9 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1010646 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 973.481627 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 909.246732 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 200.676766 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 22575 2.23% 2.23% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 19975 1.98% 4.21% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 8601 0.85% 5.06% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 2200 0.22% 5.28% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 2445 0.24% 5.52% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 1700 0.17% 5.69% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 8928 0.88% 6.57% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 928 0.09% 6.66% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 943294 93.34% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1010646 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 6195 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 2464.343987 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 113708.986245 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-524287 6190 99.92% 99.92% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::524288-1.04858e+06 2 0.03% 99.95% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.04858e+06-1.57286e+06 2 0.03% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::8.38861e+06-8.9129e+06 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 6195 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 6195 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.103309 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.049475 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.400786 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 3455 55.77% 55.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 44 0.71% 56.48% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 1683 27.17% 83.65% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 856 13.82% 97.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 62 1.00% 98.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 32 0.52% 98.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 30 0.48% 99.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 14 0.23% 99.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 13 0.21% 99.90% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 3 0.05% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 1 0.02% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::27 1 0.02% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::35 1 0.02% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 6195 # Writes before turning the bus around for reads -system.physmem.totQLat 395458190750 # Total ticks spent queuing -system.physmem.totMemAccLat 681707465750 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 76333140000 # Total ticks spent in databus transfers -system.physmem.avgQLat 25903.44 # Average queueing delay per DRAM burst +system.physmem.wrQLenPdf::15 1978 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 2552 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 5738 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 6287 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 6555 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 7265 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 7503 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 8022 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 8540 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 9365 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 8831 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 8320 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 7952 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 7973 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 6966 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 6819 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 6815 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 6654 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 234 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 186 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 165 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 151 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 139 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 147 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 144 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 141 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 132 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 140 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 140 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 153 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 157 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 138 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 144 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 130 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 119 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 95 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 81 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 74 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 73 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 57 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 50 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 51 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 47 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 42 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 34 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 23 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 16 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 12 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 13 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 62171 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 308.209036 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 180.794963 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 329.700925 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 23473 37.76% 37.76% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 14721 23.68% 61.43% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 6339 10.20% 71.63% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 3681 5.92% 77.55% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2625 4.22% 81.77% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1528 2.46% 84.23% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1121 1.80% 86.03% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1145 1.84% 87.88% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 7538 12.12% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 62171 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 6424 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 26.780822 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 556.317098 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 6422 99.97% 99.97% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2048-4095 1 0.02% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::43008-45055 1 0.02% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 6424 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 6424 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 19.824875 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.368849 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 11.569917 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 5609 87.31% 87.31% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 57 0.89% 88.20% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 29 0.45% 88.65% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 222 3.46% 92.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 216 3.36% 95.47% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 23 0.36% 95.83% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 19 0.30% 96.12% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 12 0.19% 96.31% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 14 0.22% 96.53% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 4 0.06% 96.59% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 4 0.06% 96.65% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 4 0.06% 96.72% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 154 2.40% 99.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 11 0.17% 99.28% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 3 0.05% 99.33% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 2 0.03% 99.36% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 10 0.16% 99.52% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::88-91 1 0.02% 99.53% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::92-95 1 0.02% 99.55% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 4 0.06% 99.61% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::100-103 2 0.03% 99.64% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-107 4 0.06% 99.70% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 3 0.05% 99.75% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::116-119 4 0.06% 99.81% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 8 0.12% 99.94% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::132-135 1 0.02% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::140-143 2 0.03% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::144-147 1 0.02% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 6424 # Writes before turning the bus around for reads +system.physmem.totQLat 2068507750 # Total ticks spent queuing +system.physmem.totMemAccLat 5294389000 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 860235000 # Total ticks spent in databus transfers +system.physmem.avgQLat 12022.92 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 44653.44 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 384.34 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.67 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 51.52 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.66 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 30772.92 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 3.90 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 2.88 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 3.84 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 2.88 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 3.02 # Data bus utilization in percentage -system.physmem.busUtilRead 3.00 # Data bus utilization in percentage for reads +system.physmem.busUtil 0.05 # Data bus utilization in percentage +system.physmem.busUtilRead 0.03 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 7.09 # Average read queue length when enqueuing -system.physmem.avgWrQLen 24.73 # Average write queue length when enqueuing -system.physmem.readRowHits 14271218 # Number of row buffer hits during reads -system.physmem.writeRowHits 90719 # Number of row buffer hits during writes -system.physmem.readRowHitRate 93.48 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 85.60 # Row buffer hit rate for writes -system.physmem.avgGap 157818.32 # Average gap between requests -system.physmem.pageHitRate 93.43 # Row buffer hit rate, read and write combined -system.physmem.memoryStateTime::IDLE 2194559119750 # Time in different power states -system.physmem.memoryStateTime::REF 84888180000 # Time in different power states +system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing +system.physmem.avgWrQLen 27.06 # Average write queue length when enqueuing +system.physmem.readRowHits 142034 # Number of row buffer hits during reads +system.physmem.writeRowHits 95196 # Number of row buffer hits during writes +system.physmem.readRowHitRate 82.56 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 74.74 # Row buffer hit rate for writes +system.physmem.avgGap 9316332.35 # Average gap between requests +system.physmem.pageHitRate 79.23 # Row buffer hit rate, read and write combined +system.physmem.memoryStateTime::IDLE 2694724296750 # Time in different power states +system.physmem.memoryStateTime::REF 94394560000 # Time in different power states system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem.memoryStateTime::ACT 262709081500 # Time in different power states +system.physmem.memoryStateTime::ACT 37726803750 # Time in different power states system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem.actEnergy::0 3819501000 # Energy for activate commands per rank (pJ) -system.physmem.actEnergy::1 3820982760 # Energy for activate commands per rank (pJ) -system.physmem.preEnergy::0 2084053125 # Energy for precharge commands per rank (pJ) -system.physmem.preEnergy::1 2084861625 # Energy for precharge commands per rank (pJ) -system.physmem.readEnergy::0 59549568000 # Energy for read commands per rank (pJ) -system.physmem.readEnergy::1 59530130400 # Energy for read commands per rank (pJ) -system.physmem.writeEnergy::0 339202080 # Energy for write commands per rank (pJ) -system.physmem.writeEnergy::1 347386320 # Energy for write commands per rank (pJ) -system.physmem.refreshEnergy::0 166041280080 # Energy for refresh commands per rank (pJ) -system.physmem.refreshEnergy::1 166041280080 # Energy for refresh commands per rank (pJ) -system.physmem.actBackEnergy::0 145728636750 # Energy for active background per rank (pJ) -system.physmem.actBackEnergy::1 145839613185 # Energy for active background per rank (pJ) -system.physmem.preBackEnergy::0 1397461683000 # Energy for precharge background per rank (pJ) -system.physmem.preBackEnergy::1 1397364335250 # Energy for precharge background per rank (pJ) -system.physmem.totalEnergy::0 1775023924035 # Total energy per rank (pJ) -system.physmem.totalEnergy::1 1775028589620 # Total energy per rank (pJ) -system.physmem.averagePower::0 698.235540 # Core power per rank (mW) -system.physmem.averagePower::1 698.237375 # Core power per rank (mW) -system.realview.nvmem.bytes_read::cpu.inst 48 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 48 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu.inst 48 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 48 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu.inst 3 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 3 # Number of read requests responded to by this memory -system.realview.nvmem.bw_read::cpu.inst 19 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::total 19 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu.inst 19 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::total 19 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu.inst 19 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::total 19 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 16348037 # Transaction distribution -system.membus.trans_dist::ReadResp 16348037 # Transaction distribution -system.membus.trans_dist::WriteReq 763357 # Transaction distribution -system.membus.trans_dist::WriteResp 763357 # Transaction distribution -system.membus.trans_dist::Writeback 58488 # Transaction distribution -system.membus.trans_dist::UpgradeReq 4612 # Transaction distribution -system.membus.trans_dist::UpgradeResp 4612 # Transaction distribution -system.membus.trans_dist::ReadExReq 131654 # Transaction distribution -system.membus.trans_dist::ReadExResp 131654 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 2383056 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 6 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 3780 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 2 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1889332 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4276176 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 30277632 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 30277632 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 34553808 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 2390478 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 48 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 7560 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 4 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16631504 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::total 19029594 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 121110528 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 121110528 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 140140122 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 216513 # Request fanout histogram +system.physmem.actEnergy::0 245851200 # Energy for activate commands per rank (pJ) +system.physmem.actEnergy::1 224161560 # Energy for activate commands per rank (pJ) +system.physmem.preEnergy::0 134145000 # Energy for precharge commands per rank (pJ) +system.physmem.preEnergy::1 122310375 # Energy for precharge commands per rank (pJ) +system.physmem.readEnergy::0 703053000 # Energy for read commands per rank (pJ) +system.physmem.readEnergy::1 638905800 # Energy for read commands per rank (pJ) +system.physmem.writeEnergy::0 426345120 # Energy for write commands per rank (pJ) +system.physmem.writeEnergy::1 398915280 # Energy for write commands per rank (pJ) +system.physmem.refreshEnergy::0 184635759360 # Energy for refresh commands per rank (pJ) +system.physmem.refreshEnergy::1 184635759360 # Energy for refresh commands per rank (pJ) +system.physmem.actBackEnergy::0 80323317855 # Energy for active background per rank (pJ) +system.physmem.actBackEnergy::1 79082766720 # Energy for active background per rank (pJ) +system.physmem.preBackEnergy::0 1625647965000 # Energy for precharge background per rank (pJ) +system.physmem.preBackEnergy::1 1626736167750 # Energy for precharge background per rank (pJ) +system.physmem.totalEnergy::0 1892116436535 # Total energy per rank (pJ) +system.physmem.totalEnergy::1 1891838986845 # Total energy per rank (pJ) +system.physmem.averagePower::0 669.338580 # Core power per rank (mW) +system.physmem.averagePower::1 669.240432 # Core power per rank (mW) +system.membus.trans_dist::ReadReq 67851 # Transaction distribution +system.membus.trans_dist::ReadResp 67850 # Transaction distribution +system.membus.trans_dist::WriteReq 27608 # Transaction distribution +system.membus.trans_dist::WriteResp 27608 # Transaction distribution +system.membus.trans_dist::Writeback 90641 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 4543 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 2 # Transaction distribution +system.membus.trans_dist::UpgradeResp 4545 # Transaction distribution +system.membus.trans_dist::ReadExReq 135128 # Transaction distribution +system.membus.trans_dist::ReadExResp 135128 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 105550 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 16 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 2070 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 452828 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::total 560464 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72683 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72683 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 633147 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 159197 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 128 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 4140 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16660328 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::total 16823793 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 19143089 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 205 # Total snoops (count) +system.membus.snoop_fanout::samples 300256 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 216513 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 300256 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 216513 # Request fanout histogram -system.membus.reqLayer0.occupancy 1556318500 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.membus.reqLayer1.occupancy 3500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 300256 # Request fanout histogram +system.membus.reqLayer0.occupancy 94208500 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.membus.reqLayer1.occupancy 10500 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 3760500 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 1703000 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 1000 # Layer occupancy (ticks) -system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer6.occupancy 17512345000 # Layer occupancy (ticks) -system.membus.reqLayer6.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 4726136292 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.respLayer2.occupancy 37419189712 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 1.5 # Layer utilization (%) +system.membus.reqLayer5.occupancy 1358148499 # Layer occupancy (ticks) +system.membus.reqLayer5.utilization 0.0 # Layer utilization (%) +system.membus.respLayer2.occupancy 1678211205 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.1 # Layer utilization (%) +system.membus.respLayer3.occupancy 38219486 # Layer occupancy (ticks) +system.membus.respLayer3.utilization 0.0 # Layer utilization (%) +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.iobus.trans_dist::ReadReq 16322168 # Transaction distribution -system.iobus.trans_dist::ReadResp 16322168 # Transaction distribution -system.iobus.trans_dist::WriteReq 8176 # Transaction distribution -system.iobus.trans_dist::WriteResp 8176 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30038 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7940 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 520 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1028 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.iobus.trans_dist::ReadReq 30181 # Transaction distribution +system.iobus.trans_dist::ReadResp 30181 # Transaction distribution +system.iobus.trans_dist::WriteReq 59035 # Transaction distribution +system.iobus.trans_dist::WriteResp 59038 # Transaction distribution +system.iobus.trans_dist::WriteInvalidateReq 3 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 54242 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 116 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 746 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 850 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2383056 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 30277632 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 30277632 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 32660688 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 39333 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 15880 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 1040 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 2056 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 105550 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72888 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72888 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 178438 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 67959 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 232 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 397 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 449 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2390478 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 121110528 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 121110528 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 123501006 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 21111000 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 159197 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2320992 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2320992 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2480189 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 38529000 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 3975000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 85000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer2.occupancy 520000 # Layer occupancy (ticks) +system.iobus.reqLayer2.occupancy 26000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 520000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks) -system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks) -system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 445000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 74000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 506000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 17000 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 40000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 2000 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer23.occupancy 5287000 # Layer occupancy (ticks) system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer26.occupancy 15138816000 # Layer occupancy (ticks) -system.iobus.reqLayer26.utilization 0.6 # Layer utilization (%) -system.iobus.respLayer0.occupancy 2374880000 # Layer occupancy (ticks) -system.iobus.respLayer0.utilization 0.1 # Layer utilization (%) -system.iobus.respLayer1.occupancy 38173439288 # Layer occupancy (ticks) -system.iobus.respLayer1.utilization 1.5 # Layer utilization (%) +system.iobus.reqLayer24.occupancy 143000 # Layer occupancy (ticks) +system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer25.occupancy 30680000 # Layer occupancy (ticks) +system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer26.occupancy 102000 # Layer occupancy (ticks) +system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer27.occupancy 326561347 # Layer occupancy (ticks) +system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer28.occupancy 30000 # Layer occupancy (ticks) +system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer0.occupancy 82736000 # Layer occupancy (ticks) +system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer3.occupancy 36777514 # Layer occupancy (ticks) +system.iobus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.branchPred.lookups 13200672 # Number of BP lookups -system.cpu.branchPred.condPredicted 9675464 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 704019 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 8378152 # Number of BTB lookups -system.cpu.branchPred.BTBHits 6024616 # Number of BTB hits +system.cpu.branchPred.lookups 46931803 # Number of BP lookups +system.cpu.branchPred.condPredicted 24038690 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 1232826 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 29540441 # Number of BTB lookups +system.cpu.branchPred.BTBHits 21359776 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 71.908650 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 1435808 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 30777 # Number of incorrect RAS predictions. +system.cpu.branchPred.BTBHitPct 72.306896 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 11753594 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 33738 # Number of incorrect RAS predictions. system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -507,25 +547,25 @@ system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DT system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses -system.cpu.dtb.read_hits 31644036 # DTB read hits -system.cpu.dtb.read_misses 39518 # DTB read misses -system.cpu.dtb.write_hits 11381434 # DTB write hits -system.cpu.dtb.write_misses 10146 # DTB write misses -system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.dtb.flush_entries 3436 # Number of entries that have been flushed from TLB -system.cpu.dtb.align_faults 314 # Number of TLB faults due to alignment restrictions -system.cpu.dtb.prefetch_faults 314 # Number of TLB faults due to prefetch +system.cpu.dtb.read_hits 25464394 # DTB read hits +system.cpu.dtb.read_misses 60419 # DTB read misses +system.cpu.dtb.write_hits 19915991 # DTB write hits +system.cpu.dtb.write_misses 9380 # DTB write misses +system.cpu.dtb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.dtb.flush_entries 4324 # Number of entries that have been flushed from TLB +system.cpu.dtb.align_faults 351 # Number of TLB faults due to alignment restrictions +system.cpu.dtb.prefetch_faults 2316 # Number of TLB faults due to prefetch system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.dtb.perms_faults 1342 # Number of TLB faults due to permissions restrictions -system.cpu.dtb.read_accesses 31683554 # DTB read accesses -system.cpu.dtb.write_accesses 11391580 # DTB write accesses +system.cpu.dtb.perms_faults 1298 # Number of TLB faults due to permissions restrictions +system.cpu.dtb.read_accesses 25524813 # DTB read accesses +system.cpu.dtb.write_accesses 19925371 # DTB write accesses system.cpu.dtb.inst_accesses 0 # ITB inst accesses -system.cpu.dtb.hits 43025470 # DTB hits -system.cpu.dtb.misses 49664 # DTB misses -system.cpu.dtb.accesses 43075134 # DTB accesses +system.cpu.dtb.hits 45380385 # DTB hits +system.cpu.dtb.misses 69799 # DTB misses +system.cpu.dtb.accesses 45450184 # DTB accesses system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -547,621 +587,632 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.inst_hits 24158829 # ITB inst hits -system.cpu.itb.inst_misses 10513 # ITB inst misses +system.cpu.itb.inst_hits 66292387 # ITB inst hits +system.cpu.itb.inst_misses 11931 # ITB inst misses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses -system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.itb.flush_entries 2463 # Number of entries that have been flushed from TLB +system.cpu.itb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.itb.flush_entries 3095 # Number of entries that have been flushed from TLB system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.itb.perms_faults 4177 # Number of TLB faults due to permissions restrictions +system.cpu.itb.perms_faults 2170 # Number of TLB faults due to permissions restrictions system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.write_accesses 0 # DTB write accesses -system.cpu.itb.inst_accesses 24169342 # ITB inst accesses -system.cpu.itb.hits 24158829 # DTB hits -system.cpu.itb.misses 10513 # DTB misses -system.cpu.itb.accesses 24169342 # DTB accesses -system.cpu.numCycles 499362415 # number of cpu cycles simulated +system.cpu.itb.inst_accesses 66304318 # ITB inst accesses +system.cpu.itb.hits 66292387 # DTB hits +system.cpu.itb.misses 11931 # DTB misses +system.cpu.itb.accesses 66304318 # DTB accesses +system.cpu.numCycles 260551438 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 43030394 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 74128653 # Number of instructions fetch has processed -system.cpu.fetch.Branches 13200672 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 7460424 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 448275105 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 1858360 # Number of cycles fetch has spent squashing -system.cpu.fetch.TlbCycles 133126 # Number of cycles fetch has spent waiting for tlb -system.cpu.fetch.MiscStallCycles 12568 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 145919 # Number of stall cycles due to pending traps -system.cpu.fetch.PendingQuiesceStallCycles 3031035 # Number of stall cycles due to pending quiesce instructions -system.cpu.fetch.IcacheWaitRetryStallCycles 43 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 24157528 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 404783 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.ItlbSquashes 4525 # Number of outstanding ITLB misses that were squashed -system.cpu.fetch.rateDist::samples 495557370 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 0.179785 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 0.652906 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 104869846 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 184735553 # Number of instructions fetch has processed +system.cpu.fetch.Branches 46931803 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 33113370 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 145618302 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 6158524 # Number of cycles fetch has spent squashing +system.cpu.fetch.TlbCycles 168617 # Number of cycles fetch has spent waiting for tlb +system.cpu.fetch.MiscStallCycles 7866 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 338980 # Number of stall cycles due to pending traps +system.cpu.fetch.PendingQuiesceStallCycles 503793 # Number of stall cycles due to pending quiesce instructions +system.cpu.fetch.IcacheWaitRetryStallCycles 112 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 66292691 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 1129489 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.ItlbSquashes 4986 # Number of outstanding ITLB misses that were squashed +system.cpu.fetch.rateDist::samples 254586778 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 0.885055 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 1.237579 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 454652495 91.75% 91.75% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 13614115 2.75% 94.49% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 6392828 1.29% 95.78% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 20897932 4.22% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 155297274 61.00% 61.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 29234666 11.48% 72.48% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 14075849 5.53% 78.01% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 55978989 21.99% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 495557370 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.026435 # Number of branch fetches per cycle -system.cpu.fetch.rate 0.148447 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 35569711 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 424983346 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 30281377 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 4038894 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 684042 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 1691471 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 250415 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 80255110 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 2078434 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 684042 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 38792488 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 217877928 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 28703436 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 30648610 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 178850866 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 78212678 # Number of instructions processed by rename -system.cpu.rename.SquashedInsts 597297 # Number of squashed instructions processed by rename -system.cpu.rename.ROBFullEvents 61152111 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 42400388 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 160465834 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 14716938 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 82091302 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 364181024 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 97016550 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 9816 # Number of floating rename lookups -system.cpu.rename.CommittedMaps 75931219 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 6160077 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 1133996 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 964709 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 9001428 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 14558433 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 12101238 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 791096 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 1255692 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 75818942 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 1655707 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 93904368 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 178701 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 4397117 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 8687724 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 172240 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 495557370 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 0.189492 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 0.548385 # Number of insts issued each cycle +system.cpu.fetch.rateDist::total 254586778 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.180125 # Number of branch fetches per cycle +system.cpu.fetch.rate 0.709018 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 78083511 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 105413176 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 64659521 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 3829076 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 2601494 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 3422198 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 486019 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 157443787 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 3691480 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 2601494 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 83923016 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 10014229 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 74542225 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 62654018 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 20851796 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 146804356 # Number of instructions processed by rename +system.cpu.rename.SquashedInsts 950141 # Number of squashed instructions processed by rename +system.cpu.rename.ROBFullEvents 437053 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 62758 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 16395 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 18089126 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 150489312 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 678755433 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 164431250 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 10951 # Number of floating rename lookups +system.cpu.rename.CommittedMaps 141833425 # Number of HB maps that are committed +system.cpu.rename.UndoneMaps 8655884 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 2845858 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 2649612 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 13844659 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 26410647 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 21300346 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 1686617 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 2194239 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 143538852 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 2120894 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 143334300 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 269212 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 6251138 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 14652316 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 125305 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 254586778 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 0.563008 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 0.882453 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 430560734 86.88% 86.88% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 43002673 8.68% 95.56% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 15716973 3.17% 98.73% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 5640247 1.14% 99.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 636707 0.13% 100.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 36 0.00% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 166323253 65.33% 65.33% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 45116884 17.72% 83.05% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 32035807 12.58% 95.64% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 10297567 4.04% 99.68% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 813234 0.32% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 33 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 495557370 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 254586778 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 4845097 15.77% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 148 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 15.77% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 20357888 66.27% 82.04% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 5517607 17.96% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 7369685 32.63% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 32 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 32.63% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 5632098 24.94% 57.57% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 9582629 42.43% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.FU_type_0::No_OpClass 28518 0.03% 0.03% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 49538039 52.75% 52.78% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 91860 0.10% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMisc 2111 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.88% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 32268758 34.36% 87.25% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 11975082 12.75% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::No_OpClass 2337 0.00% 0.00% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 96007549 66.98% 66.98% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 113996 0.08% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.06% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMisc 8590 0.01% 67.07% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.07% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.07% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.07% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 26193546 18.27% 85.34% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 21008282 14.66% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 93904368 # Type of FU issued -system.cpu.iq.rate 0.188049 # Inst issue rate -system.cpu.iq.fu_busy_cnt 30720740 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.327149 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 714233003 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 81866264 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 74968812 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 32544 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 12124 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 10212 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 124575127 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 21463 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 210020 # Number of loads that had data forwarded from stores +system.cpu.iq.FU_type_0::total 143334300 # Type of FU issued +system.cpu.iq.rate 0.550119 # Inst issue rate +system.cpu.iq.fu_busy_cnt 22584444 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.157565 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 564073322 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 151915928 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 140220511 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 35712 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 13185 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 11431 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 165892999 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 23408 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 324281 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 1045495 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 540 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 6662 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 369586 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 1489992 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 534 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 18266 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 701073 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 17074158 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 1006174 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 88010 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 6363 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 684042 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 94158200 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 98278744 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 77650660 # Number of instructions dispatched to IQ +system.cpu.iew.iewSquashCycles 2601494 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 945264 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 289569 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 145860692 # Number of instructions dispatched to IQ system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 14558433 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 12101238 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 1114427 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 20284 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 98194153 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 6662 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 210239 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 275440 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 485679 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 93249449 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 32002025 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 605470 # Number of squashed instructions skipped in execute +system.cpu.iew.iewDispLoadInsts 26410647 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 21300346 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 1096041 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 17856 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 254692 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 18266 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 317528 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 471649 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 789177 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 142391856 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 25792498 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 872750 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 176011 # number of nop insts executed -system.cpu.iew.exec_refs 43890987 # number of memory reference insts executed -system.cpu.iew.exec_branches 10791373 # Number of branches executed -system.cpu.iew.exec_stores 11888962 # Number of stores executed -system.cpu.iew.exec_rate 0.186737 # Inst execution rate -system.cpu.iew.wb_sent 92183769 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 74979024 # cumulative count of insts written-back -system.cpu.iew.wb_producers 35461894 # num instructions producing a value -system.cpu.iew.wb_consumers 52697256 # num instructions consuming a value +system.cpu.iew.exec_nop 200946 # number of nop insts executed +system.cpu.iew.exec_refs 46671293 # number of memory reference insts executed +system.cpu.iew.exec_branches 26532601 # Number of branches executed +system.cpu.iew.exec_stores 20878795 # Number of stores executed +system.cpu.iew.exec_rate 0.546502 # Inst execution rate +system.cpu.iew.wb_sent 142004641 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 140231942 # cumulative count of insts written-back +system.cpu.iew.wb_producers 63282838 # num instructions producing a value +system.cpu.iew.wb_consumers 95859178 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 0.150150 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.672936 # average fanout of values written-back +system.cpu.iew.wb_rate 0.538212 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.660165 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.commit.commitSquashedInsts 3942249 # The number of squashed insts skipped by commit -system.cpu.commit.commitNonSpecStalls 1483467 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 458881 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 494573774 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 0.147222 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 0.699394 # Number of insts commited each cycle +system.cpu.commit.commitSquashedInsts 7590534 # The number of squashed insts skipped by commit +system.cpu.commit.commitNonSpecStalls 1995589 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.branchMispredicts 755058 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 251652322 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 0.546095 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 1.146746 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 457850390 92.57% 92.57% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 22155471 4.48% 97.05% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 6977487 1.41% 98.47% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 2402189 0.49% 98.95% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 1803487 0.36% 99.32% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 1041949 0.21% 99.53% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 590384 0.12% 99.65% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 490446 0.10% 99.74% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 1261971 0.26% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 178202586 70.81% 70.81% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 43292722 17.20% 88.02% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 15476092 6.15% 94.17% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 4357171 1.73% 95.90% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 6368006 2.53% 98.43% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 1679722 0.67% 99.10% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 777425 0.31% 99.40% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 414219 0.16% 99.57% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 1084379 0.43% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 494573774 # Number of insts commited each cycle -system.cpu.commit.committedInsts 60462353 # Number of instructions committed -system.cpu.commit.committedOps 72811899 # Number of ops (including micro ops) committed +system.cpu.commit.committed_per_cycle::total 251652322 # Number of insts commited each cycle +system.cpu.commit.committedInsts 113327248 # Number of instructions committed +system.cpu.commit.committedOps 137426168 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.refs 25244590 # Number of memory references committed -system.cpu.commit.loads 13512938 # Number of loads committed -system.cpu.commit.membars 403660 # Number of memory barriers committed -system.cpu.commit.branches 10308077 # Number of branches committed -system.cpu.commit.fp_insts 10212 # Number of committed floating point instructions. -system.cpu.commit.int_insts 64250158 # Number of committed integer instructions. -system.cpu.commit.function_calls 991634 # Number of function calls committed. +system.cpu.commit.refs 45519928 # Number of memory references committed +system.cpu.commit.loads 24920655 # Number of loads committed +system.cpu.commit.membars 814679 # Number of memory barriers committed +system.cpu.commit.branches 26048896 # Number of branches committed +system.cpu.commit.fp_insts 11428 # Number of committed floating point instructions. +system.cpu.commit.int_insts 120245785 # Number of committed integer instructions. +system.cpu.commit.function_calls 4892513 # Number of function calls committed. system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction -system.cpu.commit.op_class_0::IntAlu 47477309 65.21% 65.21% # Class of committed instruction -system.cpu.commit.op_class_0::IntMult 87889 0.12% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::IntDiv 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatAdd 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCmp 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCvt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatMult 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatDiv 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAdd 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAlu 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCmp 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCvt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMisc 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMult 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShift 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMisc 2111 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.33% # Class of committed instruction -system.cpu.commit.op_class_0::MemRead 13512938 18.56% 83.89% # Class of committed instruction -system.cpu.commit.op_class_0::MemWrite 11731652 16.11% 100.00% # Class of committed instruction +system.cpu.commit.op_class_0::IntAlu 91784658 66.79% 66.79% # Class of committed instruction +system.cpu.commit.op_class_0::IntMult 112993 0.08% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatAdd 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCmp 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCvt 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatMult 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatDiv 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAdd 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAlu 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCmp 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCvt 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMisc 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMult 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShift 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 66.87% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMisc 8589 0.01% 66.88% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 66.88% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.88% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.88% # Class of committed instruction +system.cpu.commit.op_class_0::MemRead 24920655 18.13% 85.01% # Class of committed instruction +system.cpu.commit.op_class_0::MemWrite 20599273 14.99% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction -system.cpu.commit.op_class_0::total 72811899 # Class of committed instruction -system.cpu.commit.bw_lim_events 1261971 # number cycles where commit BW limit reached +system.cpu.commit.op_class_0::total 137426168 # Class of committed instruction +system.cpu.commit.bw_lim_events 1084379 # number cycles where commit BW limit reached system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu.rob.rob_reads 568215140 # The number of ROB reads -system.cpu.rob.rob_writes 154414029 # The number of ROB writes -system.cpu.timesIdled 543953 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 3805045 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.quiesceCycles 4584951345 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu.committedInsts 60311972 # Number of Instructions Simulated -system.cpu.committedOps 72661518 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 8.279657 # CPI: Cycles Per Instruction -system.cpu.cpi_total 8.279657 # CPI: Total CPI of All Threads -system.cpu.ipc 0.120778 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.120778 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 109116744 # number of integer regfile reads -system.cpu.int_regfile_writes 47012206 # number of integer regfile writes -system.cpu.fp_regfile_reads 8305 # number of floating regfile reads -system.cpu.fp_regfile_writes 2780 # number of floating regfile writes -system.cpu.cc_regfile_reads 320409300 # number of cc regfile reads -system.cpu.cc_regfile_writes 30332935 # number of cc regfile writes -system.cpu.misc_regfile_reads 605119297 # number of misc regfile reads -system.cpu.misc_regfile_writes 1173998 # number of misc regfile writes -system.cpu.toL2Bus.trans_dist::ReadReq 2604204 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 2604204 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteReq 763357 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteResp 763357 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 599947 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 2950 # Transaction distribution -system.cpu.toL2Bus.trans_dist::SCUpgradeReq 2 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 2952 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 246567 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 246567 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1926460 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5768361 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 27152 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 85364 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 7807337 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61454112 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 84373434 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 37904 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 135564 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 146001014 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 26770 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 2266210 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cpu.rob.rob_reads 373356629 # The number of ROB reads +system.cpu.rob.rob_writes 292965429 # The number of ROB writes +system.cpu.timesIdled 892862 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 5964660 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.quiesceCycles 5393139912 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu.committedInsts 113172343 # Number of Instructions Simulated +system.cpu.committedOps 137271263 # Number of Ops (including micro ops) Simulated +system.cpu.cpi 2.302254 # CPI: Cycles Per Instruction +system.cpu.cpi_total 2.302254 # CPI: Total CPI of All Threads +system.cpu.ipc 0.434357 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.434357 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 155828809 # number of integer regfile reads +system.cpu.int_regfile_writes 88634133 # number of integer regfile writes +system.cpu.fp_regfile_reads 9591 # number of floating regfile reads +system.cpu.fp_regfile_writes 2716 # number of floating regfile writes +system.cpu.cc_regfile_reads 503010933 # number of cc regfile reads +system.cpu.cc_regfile_writes 53185281 # number of cc regfile writes +system.cpu.misc_regfile_reads 444154417 # number of misc regfile reads +system.cpu.misc_regfile_writes 1521566 # number of misc regfile writes +system.cpu.toL2Bus.trans_dist::ReadReq 2565070 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadResp 2565005 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteReq 27608 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteResp 27608 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 695424 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 36230 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 2768 # Transaction distribution +system.cpu.toL2Bus.trans_dist::SCUpgradeReq 5 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 2773 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 296628 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 296628 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3795251 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2495257 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 31166 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 128727 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 6450401 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 121302864 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 98352737 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 46636 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 215424 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 219917661 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 65503 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 3561986 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 5.010233 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.100640 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::5 2266210 100.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::5 3525536 98.98% 98.98% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::6 36450 1.02% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2266210 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 3090363565 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 3561986 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 2503006527 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1446991237 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoopLayer0.occupancy 235500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) +system.cpu.toL2Bus.respLayer0.occupancy 2849563150 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 2544137605 # Layer occupancy (ticks) -system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer2.occupancy 17681240 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 1334496858 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) +system.cpu.toL2Bus.respLayer2.occupancy 19512240 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer3.occupancy 51517661 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer3.occupancy 74894955 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.cpu.icache.tags.replacements 959838 # number of replacements -system.cpu.icache.tags.tagsinuse 511.383389 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 23148830 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 960350 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 24.104576 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 11339333250 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 511.383389 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.998796 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.998796 # Average percentage of cache occupancy +system.cpu.icache.tags.replacements 1894110 # number of replacements +system.cpu.icache.tags.tagsinuse 511.373809 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 64308148 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 1894622 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 33.942469 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 13186180250 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 511.373809 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.998777 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.998777 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 118 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 171 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 221 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 130 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 170 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 208 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 25114544 # Number of tag accesses -system.cpu.icache.tags.data_accesses 25114544 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 23148830 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 23148830 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 23148830 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 23148830 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 23148830 # number of overall hits -system.cpu.icache.overall_hits::total 23148830 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1005344 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1005344 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1005344 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1005344 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1005344 # number of overall misses -system.cpu.icache.overall_misses::total 1005344 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 13667748229 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 13667748229 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 13667748229 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 13667748229 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 13667748229 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 13667748229 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 24154174 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 24154174 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 24154174 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 24154174 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 24154174 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 24154174 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.041622 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.041622 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.041622 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.041622 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.041622 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.041622 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13595.096036 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 13595.096036 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 13595.096036 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 13595.096036 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 13595.096036 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 13595.096036 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 1628 # number of cycles access was blocked +system.cpu.icache.tags.tag_accesses 68184330 # Number of tag accesses +system.cpu.icache.tags.data_accesses 68184330 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 64308148 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 64308148 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 64308148 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 64308148 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 64308148 # number of overall hits +system.cpu.icache.overall_hits::total 64308148 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1981542 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1981542 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1981542 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1981542 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1981542 # number of overall misses +system.cpu.icache.overall_misses::total 1981542 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 26763338374 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 26763338374 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 26763338374 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 26763338374 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 26763338374 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 26763338374 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 66289690 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 66289690 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 66289690 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 66289690 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 66289690 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 66289690 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.029892 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.029892 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.029892 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.029892 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.029892 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.029892 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13506.319005 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 13506.319005 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 13506.319005 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 13506.319005 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 13506.319005 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 13506.319005 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 2089 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 118 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 104 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 13.796610 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 20.086538 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 44974 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 44974 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 44974 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 44974 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 44974 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 44974 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 960370 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 960370 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 960370 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 960370 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 960370 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 960370 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11288731510 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 11288731510 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11288731510 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 11288731510 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11288731510 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 11288731510 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 223034500 # number of ReadReq MSHR uncacheable cycles -system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 223034500 # number of ReadReq MSHR uncacheable cycles -system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 223034500 # number of overall MSHR uncacheable cycles -system.cpu.icache.overall_mshr_uncacheable_latency::total 223034500 # number of overall MSHR uncacheable cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.039760 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.039760 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.039760 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.039760 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.039760 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.039760 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11754.564918 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11754.564918 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11754.564918 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 11754.564918 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11754.564918 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 11754.564918 # average overall mshr miss latency +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 86900 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 86900 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 86900 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 86900 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 86900 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 86900 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1894642 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 1894642 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 1894642 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 1894642 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 1894642 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 1894642 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22157720096 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 22157720096 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22157720096 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 22157720096 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22157720096 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 22157720096 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 202542500 # number of ReadReq MSHR uncacheable cycles +system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 202542500 # number of ReadReq MSHR uncacheable cycles +system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 202542500 # number of overall MSHR uncacheable cycles +system.cpu.icache.overall_mshr_uncacheable_latency::total 202542500 # number of overall MSHR uncacheable cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.028581 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.028581 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.028581 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.028581 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.028581 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.028581 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11694.937669 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11694.937669 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11694.937669 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 11694.937669 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11694.937669 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 11694.937669 # average overall mshr miss latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency system.cpu.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 63303 # number of replacements -system.cpu.l2cache.tags.tagsinuse 51126.923594 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 1828959 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 128691 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 14.212019 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 2530750696500 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 37301.769799 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 6.815946 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.000703 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 7722.177507 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 6096.159639 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.569180 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000104 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.117831 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.093020 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.780135 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1023 7 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 65381 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1023::4 7 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 33 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 269 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3025 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6220 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55834 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000107 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997635 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 18315394 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 18315394 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 33880 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 9473 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.inst 947730 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 377075 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 1368158 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 599947 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 599947 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 41 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 41 # number of UpgradeReq hits -system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 2 # number of SCUpgradeReq hits -system.cpu.l2cache.SCUpgradeReq_hits::total 2 # number of SCUpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 113210 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 113210 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.dtb.walker 33880 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.itb.walker 9473 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.inst 947730 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 490285 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1481368 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.dtb.walker 33880 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.itb.walker 9473 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.inst 947730 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 490285 # number of overall hits -system.cpu.l2cache.overall_hits::total 1481368 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 11 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.inst 11652 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 10148 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 21814 # number of ReadReq misses -system.cpu.l2cache.UpgradeReq_misses::cpu.data 2909 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 2909 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 133357 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 133357 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.dtb.walker 11 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.itb.walker 3 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.inst 11652 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 143505 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 155171 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.dtb.walker 11 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.itb.walker 3 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.inst 11652 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 143505 # number of overall misses -system.cpu.l2cache.overall_misses::total 155171 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 790750 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 238250 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 835556749 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 759914000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1596499749 # number of ReadReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 349485 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 349485 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9345897297 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 9345897297 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 790750 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 238250 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 835556749 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 10105811297 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 10942397046 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 790750 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 238250 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 835556749 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 10105811297 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 10942397046 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 33891 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 9476 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.inst 959382 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 387223 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 1389972 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 599947 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 599947 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2950 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 2950 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 2 # number of SCUpgradeReq accesses(hits+misses) -system.cpu.l2cache.SCUpgradeReq_accesses::total 2 # number of SCUpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 246567 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 246567 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.dtb.walker 33891 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.itb.walker 9476 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.inst 959382 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 633790 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 1636539 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.dtb.walker 33891 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.itb.walker 9476 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 959382 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 633790 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 1636539 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000325 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000317 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012145 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026207 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.015694 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.986102 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.986102 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.540855 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.540855 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000325 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000317 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012145 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.226424 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.094817 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000325 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000317 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012145 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.226424 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.094817 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 71886.363636 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 79416.666667 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71709.298747 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 74883.129681 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 73186.932658 # average ReadReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 120.139223 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 120.139223 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70081.790210 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70081.790210 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 71886.363636 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 79416.666667 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71709.298747 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 70421.318400 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 70518.312352 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 71886.363636 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 79416.666667 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71709.298747 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 70421.318400 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 70518.312352 # average overall miss latency +system.cpu.l2cache.tags.replacements 98637 # number of replacements +system.cpu.l2cache.tags.tagsinuse 65077.786040 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 3021048 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 163850 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 18.437888 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 49563.565409 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 10.218345 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 2.798460 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 10310.530935 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 5190.672892 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.756280 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000156 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000043 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.157326 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.079203 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.993008 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1023 13 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 65200 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1023::4 13 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 27 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 153 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2970 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7016 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 55034 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000198 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.994873 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 28438268 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 28438268 # Number of data accesses +system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 53837 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 11652 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.inst 1874630 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 528067 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 2468186 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 695424 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 695424 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 34 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 34 # number of UpgradeReq hits +system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 3 # number of SCUpgradeReq hits +system.cpu.l2cache.SCUpgradeReq_hits::total 3 # number of SCUpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 159691 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 159691 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.dtb.walker 53837 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.itb.walker 11652 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.inst 1874630 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 687758 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2627877 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.dtb.walker 53837 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.itb.walker 11652 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.inst 1874630 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 687758 # number of overall hits +system.cpu.l2cache.overall_hits::total 2627877 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 19 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 7 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.inst 19979 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 13624 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 33629 # number of ReadReq misses +system.cpu.l2cache.UpgradeReq_misses::cpu.data 2734 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 2734 # number of UpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 2 # number of SCUpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::total 2 # number of SCUpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 136937 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 136937 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.dtb.walker 19 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.itb.walker 7 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.inst 19979 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 150561 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 170566 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.dtb.walker 19 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.itb.walker 7 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.inst 19979 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 150561 # number of overall misses +system.cpu.l2cache.overall_misses::total 170566 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 1661750 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 536250 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1496766000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1081319750 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 2580283750 # number of ReadReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 582975 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 582975 # number of UpgradeReq miss cycles +system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 46498 # number of SCUpgradeReq miss cycles +system.cpu.l2cache.SCUpgradeReq_miss_latency::total 46498 # number of SCUpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9921795191 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 9921795191 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 1661750 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 536250 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 1496766000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 11003114941 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 12502078941 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 1661750 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 536250 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 1496766000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 11003114941 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 12502078941 # number of overall miss cycles +system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 53856 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 11659 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.inst 1894609 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.data 541691 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 2501815 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 695424 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 695424 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2768 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 2768 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 5 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::total 5 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 296628 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 296628 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.dtb.walker 53856 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.itb.walker 11659 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 1894609 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 838319 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2798443 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.dtb.walker 53856 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.itb.walker 11659 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 1894609 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 838319 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2798443 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000353 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000600 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.010545 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.025151 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.013442 # miss rate for ReadReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.987717 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.987717 # miss rate for UpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.400000 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.400000 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.461646 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.461646 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000353 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000600 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010545 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.179599 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.060950 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000353 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000600 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010545 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.179599 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.060950 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 87460.526316 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 76607.142857 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74916.962811 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79368.742660 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 76727.935710 # average ReadReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 213.231529 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 213.231529 # average UpgradeReq miss latency +system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 23249 # average SCUpgradeReq miss latency +system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 23249 # average SCUpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72455.181514 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72455.181514 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 87460.526316 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 76607.142857 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74916.962811 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73080.777499 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 73297.602928 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 87460.526316 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 76607.142857 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74916.962811 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73080.777499 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 73297.602928 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1170,104 +1221,109 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 58488 # number of writebacks -system.cpu.l2cache.writebacks::total 58488 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_hits::cpu.dtb.walker 1 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 14 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 40 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::total 55 # number of ReadReq MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.dtb.walker 1 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.inst 14 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 40 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 55 # number of demand (read+write) MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.dtb.walker 1 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.inst 14 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 40 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 55 # number of overall MSHR hits -system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 10 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 3 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 11638 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 10108 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 21759 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2909 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 2909 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133357 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 133357 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 10 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 3 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 11638 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 143465 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 155116 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 10 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 3 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 11638 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 143465 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 155116 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 596250 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 201250 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 688774749 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 631278500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1320850749 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 29121909 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 29121909 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7684221703 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7684221703 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 596250 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 201250 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 688774749 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8315500203 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 9005072452 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 596250 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 201250 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 688774749 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8315500203 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 9005072452 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 174356000 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 167012344750 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 167186700750 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 17146783596 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 17146783596 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 174356000 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 184159128346 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::total 184333484346 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000295 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000317 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012131 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026104 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.015654 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.986102 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.986102 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.540855 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.540855 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000295 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000317 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012131 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.226360 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.094783 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000295 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000317 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012131 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.226360 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.094783 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 59625 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 67083.333333 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 59183.257347 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62453.353779 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60703.651317 # average ReadReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10010.969062 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10010.969062 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 57621.434968 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57621.434968 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 59625 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 67083.333333 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 59183.257347 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57961.873649 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58053.794915 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 59625 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 67083.333333 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 59183.257347 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57961.873649 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58053.794915 # average overall mshr miss latency +system.cpu.l2cache.writebacks::writebacks 90641 # number of writebacks +system.cpu.l2cache.writebacks::total 90641 # number of writebacks +system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 25 # number of ReadReq MSHR hits +system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 112 # number of ReadReq MSHR hits +system.cpu.l2cache.ReadReq_mshr_hits::total 137 # number of ReadReq MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.inst 25 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.data 112 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 137 # number of demand (read+write) MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.inst 25 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.data 112 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 137 # number of overall MSHR hits +system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 19 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 7 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 19954 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 13512 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 33492 # number of ReadReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2734 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::total 2734 # number of UpgradeReq MSHR misses +system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 2 # number of SCUpgradeReq MSHR misses +system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 2 # number of SCUpgradeReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 136937 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 136937 # number of ReadExReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 19 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 7 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 19954 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 150449 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 170429 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 19 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 7 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 19954 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 150449 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 170429 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 1426250 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 451250 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1244689750 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 905485750 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2152053000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 27405734 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 27405734 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 20002 # number of SCUpgradeReq MSHR miss cycles +system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 20002 # number of SCUpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8208319809 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8208319809 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 1426250 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 451250 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1244689750 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9113805559 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 10360372809 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 1426250 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 451250 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1244689750 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9113805559 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 10360372809 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 157860000 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5387400000 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 5545260000 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 4107351500 # number of WriteReq MSHR uncacheable cycles +system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 4107351500 # number of WriteReq MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 157860000 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 9494751500 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::total 9652611500 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000353 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000600 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.010532 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.024944 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.013387 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.987717 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.987717 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.400000 # mshr miss rate for SCUpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.400000 # mshr miss rate for SCUpgradeReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.461646 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.461646 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000353 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000600 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010532 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.179465 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.060901 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000353 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000600 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010532 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.179465 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.060901 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 75065.789474 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 64464.285714 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 62377.956801 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67013.451007 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 64255.732712 # average ReadReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10024.043160 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10024.043160 # average UpgradeReq mshr miss latency +system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency +system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 59942.307842 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 59942.307842 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 75065.789474 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 64464.285714 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62377.956801 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60577.375449 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60789.964202 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 75065.789474 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 64464.285714 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62377.956801 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60577.375449 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60789.964202 # average overall mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -1277,184 +1333,184 @@ system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst inf system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.tags.replacements 633278 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.949941 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 19068568 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 633790 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 30.086571 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 267154250 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.949941 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.999902 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.999902 # Average percentage of cache occupancy +system.cpu.dcache.tags.replacements 837784 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.958472 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 40159350 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 838296 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 47.905931 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 244993250 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.958472 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.999919 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.999919 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 171 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 319 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 22 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 125 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 359 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 28 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 91796938 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 91796938 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 11311263 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 11311263 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 7209463 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 7209463 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 60828 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 60828 # number of SoftPFReq hits -system.cpu.dcache.LoadLockedReq_hits::cpu.data 236419 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 236419 # number of LoadLockedReq hits -system.cpu.dcache.StoreCondReq_hits::cpu.data 247594 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 247594 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 18520726 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 18520726 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 18581554 # number of overall hits -system.cpu.dcache.overall_hits::total 18581554 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 573243 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 573243 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 3012489 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 3012489 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 126499 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 126499 # number of SoftPFReq misses -system.cpu.dcache.LoadLockedReq_misses::cpu.data 12987 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 12987 # number of LoadLockedReq misses -system.cpu.dcache.StoreCondReq_misses::cpu.data 2 # number of StoreCondReq misses -system.cpu.dcache.StoreCondReq_misses::total 2 # number of StoreCondReq misses -system.cpu.dcache.demand_misses::cpu.data 3585732 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 3585732 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 3712231 # number of overall misses -system.cpu.dcache.overall_misses::total 3712231 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 7223298916 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 7223298916 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 126143348315 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 126143348315 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 177246500 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 177246500 # number of LoadLockedReq miss cycles -system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 26000 # number of StoreCondReq miss cycles -system.cpu.dcache.StoreCondReq_miss_latency::total 26000 # number of StoreCondReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 133366647231 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 133366647231 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 133366647231 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 133366647231 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 11884506 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 11884506 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::cpu.data 10221952 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 10221952 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 187327 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 187327 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::cpu.data 249406 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 249406 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::cpu.data 247596 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 247596 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 22106458 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 22106458 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 22293785 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 22293785 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.048234 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.048234 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.294708 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.294708 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.675284 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.675284 # miss rate for SoftPFReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.052072 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::total 0.052072 # miss rate for LoadLockedReq accesses -system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000008 # miss rate for StoreCondReq accesses -system.cpu.dcache.StoreCondReq_miss_rate::total 0.000008 # miss rate for StoreCondReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.162203 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.162203 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.166514 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.166514 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12600.762532 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 12600.762532 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41873.463543 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 41873.463543 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13647.994148 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13647.994148 # average LoadLockedReq miss latency -system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 13000 # average StoreCondReq miss latency -system.cpu.dcache.StoreCondReq_avg_miss_latency::total 13000 # average StoreCondReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 37193.701936 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 37193.701936 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 35926.279165 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 35926.279165 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 17394 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 459 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 1226 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.187602 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 459 # average number of cycles each access was blocked +system.cpu.dcache.tags.tag_accesses 179375223 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 179375223 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 23322313 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 23322313 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 15585229 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 15585229 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 346650 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 346650 # number of SoftPFReq hits +system.cpu.dcache.LoadLockedReq_hits::cpu.data 441994 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 441994 # number of LoadLockedReq hits +system.cpu.dcache.StoreCondReq_hits::cpu.data 460302 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 460302 # number of StoreCondReq hits +system.cpu.dcache.demand_hits::cpu.data 38907542 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 38907542 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 39254192 # number of overall hits +system.cpu.dcache.overall_hits::total 39254192 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 700487 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 700487 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 3573434 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 3573434 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 177076 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 177076 # number of SoftPFReq misses +system.cpu.dcache.LoadLockedReq_misses::cpu.data 26736 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 26736 # number of LoadLockedReq misses +system.cpu.dcache.StoreCondReq_misses::cpu.data 5 # number of StoreCondReq misses +system.cpu.dcache.StoreCondReq_misses::total 5 # number of StoreCondReq misses +system.cpu.dcache.demand_misses::cpu.data 4273921 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 4273921 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 4450997 # number of overall misses +system.cpu.dcache.overall_misses::total 4450997 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 9902093641 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 9902093641 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 135168862785 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 135168862785 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 356751499 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 356751499 # number of LoadLockedReq miss cycles +system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 91502 # number of StoreCondReq miss cycles +system.cpu.dcache.StoreCondReq_miss_latency::total 91502 # number of StoreCondReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 145070956426 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 145070956426 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 145070956426 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 145070956426 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 24022800 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 24022800 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::cpu.data 19158663 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 19158663 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 523726 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 523726 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::cpu.data 468730 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 468730 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::cpu.data 460307 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 460307 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.demand_accesses::cpu.data 43181463 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 43181463 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 43705189 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 43705189 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.029159 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.029159 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.186518 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.186518 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.338108 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.338108 # miss rate for SoftPFReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.057039 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::total 0.057039 # miss rate for LoadLockedReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000011 # miss rate for StoreCondReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::total 0.000011 # miss rate for StoreCondReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.098976 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.098976 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.101841 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.101841 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14136.013432 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 14136.013432 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37826.041501 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 37826.041501 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13343.488143 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13343.488143 # average LoadLockedReq miss latency +system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 18300.400000 # average StoreCondReq miss latency +system.cpu.dcache.StoreCondReq_avg_miss_latency::total 18300.400000 # average StoreCondReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 33943.293857 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 33943.293857 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 32592.912650 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 32592.912650 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 507999 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 6927 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 73.336076 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 599947 # number of writebacks -system.cpu.dcache.writebacks::total 599947 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 271762 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 271762 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2763128 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 2763128 # number of WriteReq MSHR hits -system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1233 # number of LoadLockedReq MSHR hits -system.cpu.dcache.LoadLockedReq_mshr_hits::total 1233 # number of LoadLockedReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 3034890 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 3034890 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 3034890 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 3034890 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 301481 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 301481 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 249361 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 249361 # number of WriteReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 74144 # number of SoftPFReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::total 74144 # number of SoftPFReq MSHR misses -system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 11754 # number of LoadLockedReq MSHR misses -system.cpu.dcache.LoadLockedReq_mshr_misses::total 11754 # number of LoadLockedReq MSHR misses -system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 2 # number of StoreCondReq MSHR misses -system.cpu.dcache.StoreCondReq_mshr_misses::total 2 # number of StoreCondReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 550842 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 550842 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 624986 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 624986 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3569589078 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 3569589078 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10791306319 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 10791306319 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1230913250 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1230913250 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 139261250 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 139261250 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 22000 # number of StoreCondReq MSHR miss cycles -system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 22000 # number of StoreCondReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 14360895397 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 14360895397 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 15591808647 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 15591808647 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182406065750 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182406065750 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 26598901323 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 26598901323 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 209004967073 # number of overall MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::total 209004967073 # number of overall MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.025368 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.025368 # mshr miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024395 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024395 # mshr miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.395800 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.395800 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.047128 # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.047128 # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000008 # mshr miss rate for StoreCondReq accesses -system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000008 # mshr miss rate for StoreCondReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.024918 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.024918 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.028034 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.028034 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11840.179242 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11840.179242 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43275.838319 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43275.838319 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16601.656911 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16601.656911 # average SoftPFReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11847.987919 # average LoadLockedReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11847.987919 # average LoadLockedReq mshr miss latency -system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 11000 # average StoreCondReq mshr miss latency -system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 11000 # average StoreCondReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26070.806868 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 26070.806868 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24947.452658 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 24947.452658 # average overall mshr miss latency +system.cpu.dcache.writebacks::writebacks 695424 # number of writebacks +system.cpu.dcache.writebacks::total 695424 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 286296 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 286296 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3274169 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 3274169 # number of WriteReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 18411 # number of LoadLockedReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::total 18411 # number of LoadLockedReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 3560465 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 3560465 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 3560465 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 3560465 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 414191 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 414191 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 299265 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 299265 # number of WriteReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 119306 # number of SoftPFReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::total 119306 # number of SoftPFReq MSHR misses +system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8325 # number of LoadLockedReq MSHR misses +system.cpu.dcache.LoadLockedReq_mshr_misses::total 8325 # number of LoadLockedReq MSHR misses +system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 5 # number of StoreCondReq MSHR misses +system.cpu.dcache.StoreCondReq_mshr_misses::total 5 # number of StoreCondReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 713456 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 713456 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 832762 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 832762 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5344701667 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 5344701667 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11882128205 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 11882128205 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1479845001 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1479845001 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 110272000 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 110272000 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 81498 # number of StoreCondReq MSHR miss cycles +system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 81498 # number of StoreCondReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17226829872 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 17226829872 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 18706674873 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 18706674873 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 5792653500 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 5792653500 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 4440471453 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 4440471453 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 10233124953 # number of overall MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::total 10233124953 # number of overall MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017242 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017242 # mshr miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015620 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015620 # mshr miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.227802 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.227802 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017761 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017761 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000011 # mshr miss rate for StoreCondReq accesses +system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000011 # mshr miss rate for StoreCondReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016522 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.016522 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.019054 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.019054 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12903.954135 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12903.954135 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39704.369722 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39704.369722 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 12403.776851 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 12403.776851 # average SoftPFReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 13245.885886 # average LoadLockedReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13245.885886 # average LoadLockedReq mshr miss latency +system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 16299.600000 # average StoreCondReq mshr miss latency +system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 16299.600000 # average StoreCondReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24145.609361 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 24145.609361 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22463.410762 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 22463.410762 # average overall mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency @@ -1462,32 +1518,96 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.iocache.tags.replacements 36410 # number of replacements +system.iocache.tags.tagsinuse 0.999683 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36426 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 251942463000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 0.999683 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.062480 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.062480 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328020 # Number of tag accesses +system.iocache.tags.data_accesses 328020 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 220 # number of ReadReq misses +system.iocache.ReadReq_misses::total 220 # number of ReadReq misses +system.iocache.WriteInvalidateReq_misses::realview.ide 3 # number of WriteInvalidateReq misses +system.iocache.WriteInvalidateReq_misses::total 3 # number of WriteInvalidateReq misses +system.iocache.demand_misses::realview.ide 220 # number of demand (read+write) misses +system.iocache.demand_misses::total 220 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 220 # number of overall misses +system.iocache.overall_misses::total 220 # number of overall misses +system.iocache.ReadReq_miss_latency::realview.ide 26405377 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 26405377 # number of ReadReq miss cycles +system.iocache.demand_miss_latency::realview.ide 26405377 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 26405377 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::realview.ide 26405377 # number of overall miss cycles +system.iocache.overall_miss_latency::total 26405377 # number of overall miss cycles +system.iocache.ReadReq_accesses::realview.ide 220 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 220 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36227 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36227 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 220 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 220 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 220 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 220 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.WriteInvalidateReq_miss_rate::realview.ide 0.000083 # miss rate for WriteInvalidateReq accesses +system.iocache.WriteInvalidateReq_miss_rate::total 0.000083 # miss rate for WriteInvalidateReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses +system.iocache.ReadReq_avg_miss_latency::realview.ide 120024.440909 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 120024.440909 # average ReadReq miss latency +system.iocache.demand_avg_miss_latency::realview.ide 120024.440909 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 120024.440909 # average overall miss latency +system.iocache.overall_avg_miss_latency::realview.ide 120024.440909 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 120024.440909 # average overall miss latency system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed -system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1736978742288 # number of ReadReq MSHR uncacheable cycles -system.iocache.ReadReq_mshr_uncacheable_latency::total 1736978742288 # number of ReadReq MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1736978742288 # number of overall MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::total 1736978742288 # number of overall MSHR uncacheable cycles -system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency -system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency +system.iocache.ReadReq_mshr_misses::realview.ide 220 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 220 # number of ReadReq MSHR misses +system.iocache.demand_mshr_misses::realview.ide 220 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 220 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::realview.ide 220 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 220 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::realview.ide 14964377 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 14964377 # number of ReadReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 2231467484 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2231467484 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::realview.ide 14964377 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 14964377 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::realview.ide 14964377 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 14964377 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_miss_rate::realview.ide 1 # mshr miss rate for ReadReq accesses +system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses +system.iocache.demand_mshr_miss_rate::realview.ide 1 # mshr miss rate for demand accesses +system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses +system.iocache.overall_mshr_miss_rate::realview.ide 1 # mshr miss rate for overall accesses +system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses +system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 68019.895455 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 68019.895455 # average ReadReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::realview.ide 68019.895455 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 68019.895455 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::realview.ide 68019.895455 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 68019.895455 # average overall mshr miss latency system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.kern.inst.arm 0 # number of arm instructions executed -system.cpu.kern.inst.quiesce 83186 # number of quiesce instructions executed +system.cpu.kern.inst.quiesce 3038 # number of quiesce instructions executed ---------- End Simulation Statistics ---------- diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/system.terminal b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3/system.terminal index 69a162eed6abf838eef29c22c36ec5d1066cb09d..b3be0ec54a3b181b9aeef0549ffa0061385c846e 100644 GIT binary patch literal 11060 zcmcgy>24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD;4i5zW`Q%KxFO^1)P=#|!|1ASz0QlI&e(O`9uG&Q??^7YGa~M7V;368-D* zdcXr*lHRS*7Aa8EZ+iNCJr9JJ=nDOMq>o`zz0ykMMVKaJbnUL`be+yp#eHfOUKoV` z_@-2LL9M0l@77t}e%GMZU0UV7%GdPc4?h5@RAdM#yTa^P@`5htFOu#iQeu6?<7JZOyl0i<%1@U`Sg3$XZ%N{{_Ja_|Qu8z|{WK}kNYR7x z@@S1GoL?p0JW|22z(mCl4%TV=Xf#E&16L1QnrH8w@I(2iVwGd&tetFUiN)4u@TBuq4L$KQ#Cg+ zjlMK$i8g&4fA~yuuk@eX!SN>3_qRHb-p6wl1kh+u%k})MqJQ|J-?w3UDr{q5Q0~Z~ zL4mXk;ZSwvv>7Bj+HCH5G13bzoxfUQXdi3U#CU)&1s$)ss=}xwsqGqtMOjdo(7$11 zO7lSFZHm)*7=`7UmU&ub99L=5C7Q9r>O-=}V5wv5pH-fyi2M|uNdk&=0PEPw5TNDr zWfmcU+u~LFV#uM1r8)vH%W^%Mj08p5e=g;4=s1=m5Gpxf;N*hx7mCtlq*f}rblCNm z(r_kMlp~5Sdx2W@iolb{8coMH^yC#!NC!kUg1gK^4moyoOCQ*!j%=e=SPsqCr7A9t zL2g)VU1#b^G-;cTwZpU8WcT}~eHL%bIndFGe-ciI%T_zHUFXMHv^pbE z^44ipy2s1860ekBB74b2bz0!1!=STykQ@_4E&N#Ye09PX46z7b5fnQJMi8`tQ2K!( zoS}Ulf-4KZYAyUGghtqEVbJ897OPk%qlWMurvXv_UPBCQaULQ{UtqFYi&}@xLHs5J z9D5!jPJ=2^h1O!Ojk$%;3T@3P?eh>s-7pEu`XG?vy|p=^lEG;TJGDrf#(8rBqExRt zh+2w0;tLbGZdnXr3PXMuLibGe2uraWHd>gbJ-0R<84gcF{1mF(%h5A^gyZe?J%w== zsTi5-ahvTP2jicysx$Yvodl{xRB|^?7gV6mp#c)=J8EOGYjP(bKHYvD-~Mvv!b8XS z1$uw*)khzE=7LG{5Vh7T$*?9reQR@qrBS6fwPaGX(Kor!p~4}9^+9#K%m@frtMg}x$3yqbrtUJCP(uE9#?Iqbl^L?Js-OVbSe>p9Fa6y7rK+(q%dsPw%MJEX#*UDF@agWnu6&_Fi3}FT5%$H!YoF#8q6ycoc`V z*%(4Z<9<|gU$f#Gb!exxgOv*lAs zRfgurzCB#hhn+ws-A$iE97vdD!w=y%gvZJ&5f-iATIb?0Fa~|+k^ND|*#eD*Gb@Ds zza5efX-ORB)BBlAw`z$t4AlePuuS1tT6l37Aq)*06GX=#c$V+cq9SSU~u^-56qGj6te+;CJxxe(lhN74BX_a6?Y1 zG9{hmg&tR^3}cnUY`gW2IUM}HuR*8w5|)h}##7Ln3THge6r?cryhF5!Y2l72?BV*u z{v*w8Bk{D>%d!;j-eK zXf<`N&&PZ6Z>U6jm2}>*N~i%T-nL0~u*Sh=_czm%8grZ79{s#29o82R9X*epI{6>N z8A=55@8*9)`5|Kek>X+*Cn4)kbEOjEvW@sNEbCxtA4|iObPEDK$U&u1@b^Zc)}~T7 zOelq8L#OMH*Ed|0HWTNQmj^Fi4qo`{mmf#m3^O#4{btZ=z*5_`R2-y5-J=${7prZV z-n1%M>D5Bl+&a)22tMCD4_r(j%xN~6*Ia_J07;6YoL}RZeWXs|7oh;5$&k)pp>T9^8JQ5ZeOPzGzewYbaRhIOW+^t)S9f&!``_ot;N2&=a0} z!A{Uvebv})Xh_I&@cY#~^c#*oSY)Ea{cgx%*xi|FXmC~h@?nblnPq7XiXgfsn%b6I zK^;qy=3UI7kg(wGIAe*94?2NPm6Yfv=p$U1|Fi)%gwV8s?T-?RUN#$b1};tdG`@LH zH(~MICJdtR$vudA&qf>Eiy8t&eJ3h0xS0kfZ9P_iM#bPCAp!Iw`s0C|xpBGPvQc5! zsBm<1t!W_^IfwvM|ASVzTq!#vpRbH~bYQLZXH)O`i=^ifO@9HErO~ImF~-d%c%Rd( zKpbtMA27Q<()J{vJsqAz5$H?JX6H;HK_yx|Q%6y_ zTDGIJnLz0=0I%mM zN+qE%^K}IBv*<0drRP4!q3B_j4pY(7lJ)ym7o%$cRwAS~uw`2LPtRegYk>OEi;x8~ z{;mMyLB&6{fvh)>%?&`fwcgmk7DI{H|MKAuImVW4PGb{k@+j~DN^-T-6J>oLfU619_!&G>e+LGVL(rwGs#ss8 zxEz*U+3%Xv!sV{$h<-;5NJ!ThxcKGjZpQP57GhXT8f2QdumSg^ckf(!*Hfk6%l&S^ zZ^#rcdiVAXI#z<^V2K__Sen6bdSMLyz7#_aA@P9)5Rc`24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuDaD)1xd(m8E3%-M;1Zz1~tL4t2^vMe66T zQsyVrS%%?uo!xi(CUvf}x(H>lqF;Xc2}qSB(-5L>SUp>u&@{ z7PWUJgZQ(OPc%LMeShhAnPvr_S*L{zvt_DE8BrB1$#`!3U>N(m=2=#SSz2bXq+1yj z@d{7SU#7u4meKx(iA*y1BF|zKu6%lXaY2zP_2MpFZq=oy0-g%uI1BeNKBX{HB*~yE ztAaQWma_E8G6$}=znJK9GNP{;TfuZ((yOUvzU z6_G5ulw@-it7=8dBCB(bt1Rsk&Ddd$lI$^9Y9IT(EK(U$n87n?M6nKF9a}j9w0bzp zVA*knwXjQ4b}miMsvKHO(jR5illp>aIcaEXY6 zRaRI2{&KFwk20)~z2u`hE%4G|&|5zUjtQa;er$R;Ki~_7Sg2pm4#o86k!`eBW$EFX>v@8$3!Qih6p{c1=0N8Knz^tI7FO1!DNjTjSOo=!ZrjP zdmJLkqB@qPmSV1rxq;9EZOkd$;}ArBm8z;y1iScbZBB?}a+<k%X6xB(xf&z~!l;j!D);F!*5qER}Rx&SO2j(Rb*@;@3<=|frD$iwfLOEx9MUO#T z%YL7%;c(D*hjgATv&ndRO`UdG{w67%;T`2F`jQ0CKF}9I9arm?P6^^FsS`XJFKe?9 z?j3kromSr|gWt9oQ+UvY>Dx?}S{Y3>XkITCvVcMEWg%1MCfUOa!pq7#5HQP{AHr`4kH?@wSaiO%&dJNbuq^YA{ZS?P0*!_mna434Emkf<18@S?|yp#fW8%K~`dg_H9UO+TQY(#_~< zMp2;2{5`<&0fwlgbS_eEn+6!2i$vI|^?N9QzKLlp+2L34c(Du0{XAH$CH@oLvb2 z?QymtK!UC>uE$i?^Ku0%CodhcTWUH8E~E+b*v+_NVT?hl1mJh@@oueWvLBulxFM%h zm66W!QjaTCsYDhq+jc#;jPvKd2A$gNa2yCeo`T-g(D67^5Qe$q9Y&X!7H)~c4$k$E zZnKLiA#c#+Rf)=Uka_6+N14YCaNr=L7;vt@^9~WLA4T#6A__=8{ko-TC5PBTEo;t+ zPFvw{u<&fnCL{HD7hcy2o z937eqpkPuilT@+%G?y|ZF58Gd)3#qMH4)4zBi({P4+>Ce6#Si0sI#ur zZ4(X$LwNP#!^I^RrS-&l9~9A3P=FWy{`r>?H^UqaWOtZlSp&rCwk?$}(xT~6iy}zm zrcAF}6|D4Zqib&TLshk5k$DmMm_V4*tTS)7#1^)Pg2uh;J8On63Tqjb$^fCsk1~C^Ifj<9 zZMYT0u?1<~#S97w3*HVLD|CF&33RHoLN`Gl;llivHLz)*FvCl1f0S7Cve~FN@M+@E z`0_1Xs`8;r7)0Td8xZwV7j3Y;6+y7wDloWNCMIn?R)9t&;2(+r`T_m%#XiwKvQ=T& zsBrX)wcI&5hyc|5gH*U&sd}T3uZ(zfV5#+ITkhtI^fVxv{st;bqmS2PjGJw6i+N0m zINCtpVs^cwjV7QyJ)T4n=u6FJ=S(3%B|1D)PR>sqwET(Uv1Dfy%jIy}!~8ej#qd2B zdxtxFw!jTmdmD0Yf7^ubXs%^i;^qY{&GFhf?s%>mtPCwxeg5KSX+9D2YXa*SrT#M)te<%H5$f@2^dQ??>;}$ipTgnt% zDWr0V>!wwXTcZ@;rB!B}>YdH|Mi#Sg+TdVF-!*KN)#3evs&oyIzXUO|V8-8- zU_7Y!hYk?U0iu1trgz`~*Kh>9_4(a3a*RngEW{Tl=&jF{iE$bOq$Wovxa!$d9M2b< z5~U#q-1wl`n%AOOG0xgJ%?cA*yn~QjE%ij%+y~%l!ZP23N9ymuKniU1>AWsi=NT@C zMPE35i#oX6HF}2AGX`V`-yHb(<@|ca^M>BUu$VN+vT$Jo?n!Un`1IyfR^e$8_9K2n zrUdbu*RRmAQY;5c3^>BF9EQ^i6Yw9OKB6_kqFQqfxk%?Wt}b4`n%&p*uOKDRe^e&^ YZ_>@|g2ZqDm%)HAL0(~a`2NEG0aTS$H2?qr diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/config.ini b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/config.ini index 5d2c59c2a..9bcc8ea41 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/config.ini +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=timing -mem_ranges=0:134217727 -memories=system.physmem system.realview.nvmem +mem_ranges=2147483648:2415919103 +memories=system.realview.vram system.physmem system.realview.nvmem multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -654,6 +654,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu0.istage2_mmu] @@ -1180,6 +1181,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu1.istage2_mmu] @@ -1251,15 +1253,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -1278,8 +1281,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -1314,7 +1317,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.l2c.tags] type=LRU @@ -1337,8 +1340,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.l2c.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -1394,6 +1397,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -1403,7 +1407,7 @@ mem_sched_policy=frfcfs min_writes_per_switch=16 null=false page_policy=open_adaptive -range=0:134217727 +range=2147483648:2415919103 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -1432,46 +1436,37 @@ tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 write_low_thresh_perc=50 -port=system.membus.master[6] +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -1541,18 +1536,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -1561,8 +1556,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -1570,51 +1565,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -1624,38 +1697,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -1664,13 +1810,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -1679,20 +1825,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -1703,7 +1849,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -1712,10 +1876,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -1723,10 +1887,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -1738,18 +1902,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -1760,34 +1936,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -1795,21 +1949,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -1819,9 +1962,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -1834,9 +1977,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -1848,8 +1991,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -1862,10 +2005,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -1873,10 +2016,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -1884,10 +2027,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -1895,10 +2082,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simerr b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simerr index 5150881aa..adbb69884 100755 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simerr +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simerr @@ -1,24 +1,54 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] +warn: CP14 unimplemented crn[0], opc1[6], crm[0], opc2[0] +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR -warn: User mode does not have SPSR +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: CP14 unimplemented crn[5], opc1[4], crm[12], opc2[4] +warn: CP14 unimplemented crn[8], opc1[4], crm[12], opc2[0] +warn: CP14 unimplemented crn[1], opc1[0], crm[1], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: CP14 unimplemented crn[1], opc1[0], crm[5], opc2[4] +warn: CP14 unimplemented crn[0], opc1[4], crm[8], opc2[1] +warn: CP14 unimplemented crn[0], opc1[4], crm[0], opc2[5] +warn: CP14 unimplemented crn[5], opc1[4], crm[12], opc2[1] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr +warn: CP14 unimplemented crn[6], opc1[5], crm[0], opc2[6] +warn: CP14 unimplemented crn[0], opc1[4], crm[12], opc2[2] +warn: CP14 unimplemented crn[4], opc1[5], crm[12], opc2[1] +warn: CP14 unimplemented crn[15], opc1[0], crm[8], opc2[0] +warn: User mode does not have SPSR +warn: User mode does not have SPSR +warn: User mode does not have SPSR +warn: User mode does not have SPSR +warn: instruction 'mcr bpiall' unimplemented warn: User mode does not have SPSR warn: User mode does not have SPSR warn: User mode does not have SPSR diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simout b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simout index 74b77ce44..4796b8caa 100755 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simout +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 11:22:42 -gem5 started Jun 21 2014 21:27:42 -gem5 executing on phenom -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-switcheroo-o3 -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-switcheroo-o3 +gem5 compiled Oct 29 2014 09:18:22 +gem5 started Oct 29 2014 10:21:54 +gem5 executing on u200540-lin +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-switcheroo-o3 -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-switcheroo-o3 Global frequency set at 1000000000000 ticks per second - 0: system.cpu0.isa: ISA system set to: 0x60c5390 0x60c5390 - 0: system.cpu1.isa: ISA system set to: 0x60c5390 0x60c5390 + 0: system.cpu0.isa: ISA system set to: 0x422cb00 0x422cb00 + 0: system.cpu1.isa: ISA system set to: 0x422cb00 0x422cb00 diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/stats.txt b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/stats.txt index 6d01b379d..9eb62fabd 100644 --- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/stats.txt @@ -1,154 +1,157 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.539695 # Number of seconds simulated -sim_ticks 2539695141000 # Number of ticks simulated -final_tick 2539695141000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.804329 # Number of seconds simulated +sim_ticks 2804328920000 # Number of ticks simulated +final_tick 2804328920000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 66572 # Simulator instruction rate (inst/s) -host_op_rate 80202 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 2802822069 # Simulator tick rate (ticks/s) -host_mem_usage 418352 # Number of bytes of host memory used -host_seconds 906.12 # Real time elapsed on the host -sim_insts 60322278 # Number of instructions simulated -sim_ops 72673006 # Number of ops (including micro ops) simulated +host_inst_rate 115537 # Simulator instruction rate (inst/s) +host_op_rate 140231 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 2770199215 # Simulator tick rate (ticks/s) +host_mem_usage 563788 # Number of bytes of host memory used +host_seconds 1012.32 # Real time elapsed on the host +sim_insts 116960928 # Number of instructions simulated +sim_ops 141958852 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::realview.clcd 121110528 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.dtb.walker 960 # Number of bytes read from this memory +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.dtb.walker 4992 # Number of bytes read from this memory system.physmem.bytes_read::cpu0.itb.walker 64 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.inst 471296 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.data 3922776 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.dtb.walker 576 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.inst 314048 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.data 5167104 # Number of bytes read from this memory -system.physmem.bytes_read::total 130987352 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu0.inst 471296 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::cpu1.inst 314048 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 785344 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3775232 # Number of bytes written to this memory -system.physmem.bytes_written::cpu0.data 1328636 # Number of bytes written to this memory -system.physmem.bytes_written::cpu1.data 1687436 # Number of bytes written to this memory -system.physmem.bytes_written::total 6791304 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 15138816 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.dtb.walker 15 # Number of read requests responded to by this memory +system.physmem.bytes_read::cpu0.inst 739456 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.data 5170528 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.dtb.walker 3968 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.inst 635584 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.data 4648772 # Number of bytes read from this memory +system.physmem.bytes_read::total 11204324 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu0.inst 739456 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::cpu1.inst 635584 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1375040 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6110656 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu0.data 17516 # Number of bytes written to this memory +system.physmem.bytes_written::cpu1.data 8 # Number of bytes written to this memory +system.physmem.bytes_written::total 8446516 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.dtb.walker 78 # Number of read requests responded to by this memory system.physmem.num_reads::cpu0.itb.walker 1 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.inst 7364 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.data 61319 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.dtb.walker 9 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.inst 4907 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.data 80736 # Number of read requests responded to by this memory -system.physmem.num_reads::total 15293167 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58988 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu0.data 332159 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu1.data 421859 # Number of write requests responded to by this memory -system.physmem.num_writes::total 813006 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 47687034 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.dtb.walker 378 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.itb.walker 25 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.inst 185572 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.data 1544585 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.dtb.walker 227 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.inst 123656 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.data 2034537 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 51576014 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu0.inst 185572 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu1.inst 123656 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 309228 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1486490 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu0.data 523148 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu1.data 664425 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2674063 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1486490 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 47687034 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.dtb.walker 378 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.itb.walker 25 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.inst 185572 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.data 2067733 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.dtb.walker 227 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.inst 123656 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.data 2698962 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 54250077 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 15293167 # Number of read requests accepted -system.physmem.writeReqs 813006 # Number of write requests accepted -system.physmem.readBursts 15293167 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 813006 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 975220032 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 3542656 # Total number of bytes read from write queue -system.physmem.bytesWritten 6827904 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 130987352 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 6791304 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 55354 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 706297 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 4647 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 954783 # Per bank write bursts -system.physmem.perBankRdBursts::1 950591 # Per bank write bursts -system.physmem.perBankRdBursts::2 950729 # Per bank write bursts -system.physmem.perBankRdBursts::3 950904 # Per bank write bursts -system.physmem.perBankRdBursts::4 954888 # Per bank write bursts -system.physmem.perBankRdBursts::5 951868 # Per bank write bursts -system.physmem.perBankRdBursts::6 951800 # Per bank write bursts -system.physmem.perBankRdBursts::7 951730 # Per bank write bursts -system.physmem.perBankRdBursts::8 955391 # Per bank write bursts -system.physmem.perBankRdBursts::9 951917 # Per bank write bursts -system.physmem.perBankRdBursts::10 951458 # Per bank write bursts -system.physmem.perBankRdBursts::11 951066 # Per bank write bursts -system.physmem.perBankRdBursts::12 955340 # Per bank write bursts -system.physmem.perBankRdBursts::13 951888 # Per bank write bursts -system.physmem.perBankRdBursts::14 951979 # Per bank write bursts -system.physmem.perBankRdBursts::15 951481 # Per bank write bursts -system.physmem.perBankWrBursts::0 6606 # Per bank write bursts -system.physmem.perBankWrBursts::1 6389 # Per bank write bursts -system.physmem.perBankWrBursts::2 6527 # Per bank write bursts -system.physmem.perBankWrBursts::3 6560 # Per bank write bursts -system.physmem.perBankWrBursts::4 6487 # Per bank write bursts -system.physmem.perBankWrBursts::5 6764 # Per bank write bursts -system.physmem.perBankWrBursts::6 6744 # Per bank write bursts -system.physmem.perBankWrBursts::7 6672 # Per bank write bursts -system.physmem.perBankWrBursts::8 7003 # Per bank write bursts -system.physmem.perBankWrBursts::9 6796 # Per bank write bursts -system.physmem.perBankWrBursts::10 6466 # Per bank write bursts -system.physmem.perBankWrBursts::11 6118 # Per bank write bursts -system.physmem.perBankWrBursts::12 7066 # Per bank write bursts -system.physmem.perBankWrBursts::13 6690 # Per bank write bursts -system.physmem.perBankWrBursts::14 6968 # Per bank write bursts -system.physmem.perBankWrBursts::15 6830 # Per bank write bursts +system.physmem.num_reads::cpu0.inst 11554 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.data 81308 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.dtb.walker 62 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.inst 9931 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.data 72638 # Number of read requests responded to by this memory +system.physmem.num_reads::total 175587 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 95479 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu0.data 4379 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu1.data 2 # Number of write requests responded to by this memory +system.physmem.num_writes::total 136084 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 342 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.dtb.walker 1780 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.itb.walker 23 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.inst 263684 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.data 1843767 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.dtb.walker 1415 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.inst 226644 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.data 1657713 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 3995367 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu0.inst 263684 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu1.inst 226644 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 490328 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2179008 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 826699 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu0.data 6246 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu1.data 3 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 3011956 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2179008 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 827041 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.dtb.walker 1780 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.itb.walker 23 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.inst 263684 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.data 1850013 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.dtb.walker 1415 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.inst 226644 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.data 1657716 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 7007324 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 175588 # Number of read requests accepted +system.physmem.writeReqs 136084 # Number of write requests accepted +system.physmem.readBursts 175588 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 136084 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 11230016 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 7616 # Total number of bytes read from write queue +system.physmem.bytesWritten 8460224 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 11204388 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 8446516 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 119 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 3871 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 4656 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 11119 # Per bank write bursts +system.physmem.perBankRdBursts::1 11133 # Per bank write bursts +system.physmem.perBankRdBursts::2 11709 # Per bank write bursts +system.physmem.perBankRdBursts::3 11218 # Per bank write bursts +system.physmem.perBankRdBursts::4 11369 # Per bank write bursts +system.physmem.perBankRdBursts::5 11386 # Per bank write bursts +system.physmem.perBankRdBursts::6 11957 # Per bank write bursts +system.physmem.perBankRdBursts::7 11810 # Per bank write bursts +system.physmem.perBankRdBursts::8 10209 # Per bank write bursts +system.physmem.perBankRdBursts::9 10442 # Per bank write bursts +system.physmem.perBankRdBursts::10 10595 # Per bank write bursts +system.physmem.perBankRdBursts::11 9762 # Per bank write bursts +system.physmem.perBankRdBursts::12 10419 # Per bank write bursts +system.physmem.perBankRdBursts::13 11416 # Per bank write bursts +system.physmem.perBankRdBursts::14 10636 # Per bank write bursts +system.physmem.perBankRdBursts::15 10289 # Per bank write bursts +system.physmem.perBankWrBursts::0 8317 # Per bank write bursts +system.physmem.perBankWrBursts::1 8433 # Per bank write bursts +system.physmem.perBankWrBursts::2 9040 # Per bank write bursts +system.physmem.perBankWrBursts::3 8546 # Per bank write bursts +system.physmem.perBankWrBursts::4 8342 # Per bank write bursts +system.physmem.perBankWrBursts::5 8537 # Per bank write bursts +system.physmem.perBankWrBursts::6 8976 # Per bank write bursts +system.physmem.perBankWrBursts::7 8813 # Per bank write bursts +system.physmem.perBankWrBursts::8 7760 # Per bank write bursts +system.physmem.perBankWrBursts::9 7806 # Per bank write bursts +system.physmem.perBankWrBursts::10 7935 # Per bank write bursts +system.physmem.perBankWrBursts::11 7392 # Per bank write bursts +system.physmem.perBankWrBursts::12 7884 # Per bank write bursts +system.physmem.perBankWrBursts::13 8744 # Per bank write bursts +system.physmem.perBankWrBursts::14 8047 # Per bank write bursts +system.physmem.perBankWrBursts::15 7619 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 2539694027000 # Total gap between requests +system.physmem.numWrRetry 3 # Number of times write queue was full causing retry +system.physmem.totGap 2804328669500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) -system.physmem.readPktSize::2 18 # Read request sizes (log2) -system.physmem.readPktSize::3 15138826 # Read request sizes (log2) +system.physmem.readPktSize::2 541 # Read request sizes (log2) +system.physmem.readPktSize::3 14 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 154323 # Read request sizes (log2) +system.physmem.readPktSize::6 175033 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) -system.physmem.writePktSize::2 754018 # Write request sizes (log2) +system.physmem.writePktSize::2 4381 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 58988 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1062880 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 1005296 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 961490 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 1064387 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 969141 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 1032129 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 2687855 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 2599195 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3397795 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 112262 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 102458 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 95445 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 91862 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 18918 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 18413 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 18221 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 49 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::17 11 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::18 3 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::19 3 # What read queue length does an incoming req see +system.physmem.writePktSize::6 131703 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 104493 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 60900 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 8542 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 1514 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 10 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see @@ -161,477 +164,480 @@ system.physmem.rdQLenPdf::28 0 # Wh system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see -system.physmem.wrQLenPdf::0 294 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::1 289 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::2 285 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::3 282 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::4 278 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::5 276 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::6 275 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::7 273 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::8 272 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::9 269 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::10 266 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::11 265 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::12 265 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::13 262 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::14 260 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 3217 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 3674 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 4739 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 6036 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 6170 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 6116 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 6047 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 6096 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 6085 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 6255 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 6252 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 5932 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 5912 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 6306 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 5873 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 5906 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 6094 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 5789 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 56 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 26 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 12 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 5 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1008813 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 973.468756 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 909.284641 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 200.732372 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 22320 2.21% 2.21% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 20114 1.99% 4.21% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 8797 0.87% 5.08% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 2199 0.22% 5.30% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 2055 0.20% 5.50% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 1694 0.17% 5.67% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 9190 0.91% 6.58% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 817 0.08% 6.66% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 941627 93.34% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1008813 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 6078 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 2507.042448 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 47447.723031 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-65535 6050 99.54% 99.54% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::65536-131071 3 0.05% 99.59% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::131072-196607 8 0.13% 99.72% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::196608-262143 5 0.08% 99.80% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::393216-458751 1 0.02% 99.82% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::589824-655359 1 0.02% 99.84% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::786432-851967 1 0.02% 99.85% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::983040-1.04858e+06 2 0.03% 99.88% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.17965e+06-1.24518e+06 6 0.10% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.37626e+06-1.44179e+06 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 6078 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 6078 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.552813 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.369881 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 2.322612 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::1 5 0.08% 0.08% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::2 4 0.07% 0.15% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::3 4 0.07% 0.21% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::4 4 0.07% 0.28% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::5 2 0.03% 0.31% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::6 2 0.03% 0.35% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::7 3 0.05% 0.39% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::8 1 0.02% 0.41% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::9 6 0.10% 0.51% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::10 3 0.05% 0.56% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::11 2 0.03% 0.59% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::12 3 0.05% 0.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::13 3 0.05% 0.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::14 2 0.03% 0.72% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::15 13 0.21% 0.94% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 2782 45.77% 46.71% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 46 0.76% 47.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 1401 23.05% 70.52% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 1370 22.54% 93.06% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 152 2.50% 95.56% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 75 1.23% 96.79% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 36 0.59% 97.38% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 22 0.36% 97.75% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 24 0.39% 98.14% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 25 0.41% 98.55% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 13 0.21% 98.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::27 15 0.25% 99.01% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::28 16 0.26% 99.28% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::29 12 0.20% 99.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::30 9 0.15% 99.62% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::31 11 0.18% 99.80% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::32 12 0.20% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 6078 # Writes before turning the bus around for reads -system.physmem.totQLat 392436805250 # Total ticks spent queuing -system.physmem.totMemAccLat 678145799000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 76189065000 # Total ticks spent in databus transfers -system.physmem.avgQLat 25754.14 # Average queueing delay per DRAM burst +system.physmem.wrQLenPdf::0 106 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::1 100 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::2 95 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::3 92 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::4 90 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::5 89 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::6 89 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::7 88 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::8 87 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::9 88 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::10 90 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::11 94 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::12 93 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::13 92 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::14 92 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 2034 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 2593 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 4472 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 6405 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 6749 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 7531 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 7785 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 8329 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 8840 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 9699 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 9179 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 8769 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 8333 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 8793 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 7251 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 7187 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 7297 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 6813 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 255 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 218 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 215 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 183 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 153 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 139 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 149 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 138 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 121 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 110 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 117 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 121 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 109 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 89 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 88 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 73 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 73 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 68 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 60 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 50 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 42 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 34 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 27 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 26 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 22 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 23 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 23 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 17 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 9 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 8 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 9 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 64650 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 304.565754 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 178.964808 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 328.021120 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 24334 37.64% 37.64% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 15675 24.25% 61.89% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 6689 10.35% 72.23% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 3630 5.61% 77.85% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2748 4.25% 82.10% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1525 2.36% 84.46% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1125 1.74% 86.20% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1111 1.72% 87.91% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 7813 12.09% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 64650 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 6707 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 26.160877 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 477.303834 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 6704 99.96% 99.96% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2048-4095 1 0.01% 99.97% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::6144-8191 1 0.01% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::36864-38911 1 0.01% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 6707 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 6707 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 19.709408 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.238406 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 11.151792 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::0-3 14 0.21% 0.21% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::4-7 6 0.09% 0.30% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::8-11 4 0.06% 0.36% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::12-15 11 0.16% 0.52% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 5779 86.16% 86.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 101 1.51% 88.19% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 51 0.76% 88.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 232 3.46% 92.41% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 200 2.98% 95.39% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 21 0.31% 95.71% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 22 0.33% 96.03% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 12 0.18% 96.21% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 28 0.42% 96.63% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 8 0.12% 96.75% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 4 0.06% 96.81% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 5 0.07% 96.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 157 2.34% 99.22% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 5 0.07% 99.30% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 4 0.06% 99.36% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 5 0.07% 99.43% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 11 0.16% 99.60% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::84-87 1 0.01% 99.61% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::92-95 2 0.03% 99.64% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 5 0.07% 99.72% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-107 1 0.01% 99.73% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::108-111 2 0.03% 99.76% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 4 0.06% 99.82% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::116-119 4 0.06% 99.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::124-127 1 0.01% 99.90% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 7 0.10% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 6707 # Writes before turning the bus around for reads +system.physmem.totQLat 2725885000 # Total ticks spent queuing +system.physmem.totMemAccLat 6015928750 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 877345000 # Total ticks spent in databus transfers +system.physmem.avgQLat 15534.85 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 44504.14 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 383.99 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.69 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 51.58 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.67 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 34284.85 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 4.00 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 3.02 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 4.00 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 3.01 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 3.02 # Data bus utilization in percentage -system.physmem.busUtilRead 3.00 # Data bus utilization in percentage for reads +system.physmem.busUtil 0.05 # Data bus utilization in percentage +system.physmem.busUtilRead 0.03 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 6.40 # Average read queue length when enqueuing -system.physmem.avgWrQLen 14.87 # Average write queue length when enqueuing -system.physmem.readRowHits 14244486 # Number of row buffer hits during reads -system.physmem.writeRowHits 91200 # Number of row buffer hits during writes -system.physmem.readRowHitRate 93.48 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 85.47 # Row buffer hit rate for writes -system.physmem.avgGap 157684.51 # Average gap between requests -system.physmem.pageHitRate 93.43 # Row buffer hit rate, read and write combined -system.physmem.memoryStateTime::IDLE 2193361967750 # Time in different power states -system.physmem.memoryStateTime::REF 84805760000 # Time in different power states +system.physmem.avgRdQLen 1.64 # Average read queue length when enqueuing +system.physmem.avgWrQLen 11.75 # Average write queue length when enqueuing +system.physmem.readRowHits 145120 # Number of row buffer hits during reads +system.physmem.writeRowHits 97889 # Number of row buffer hits during writes +system.physmem.readRowHitRate 82.70 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 74.04 # Row buffer hit rate for writes +system.physmem.avgGap 8997692.03 # Average gap between requests +system.physmem.pageHitRate 78.98 # Row buffer hit rate, read and write combined +system.physmem.memoryStateTime::IDLE 2678489596250 # Time in different power states +system.physmem.memoryStateTime::REF 93642640000 # Time in different power states system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem.memoryStateTime::ACT 261520412250 # Time in different power states +system.physmem.memoryStateTime::ACT 32196672750 # Time in different power states system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem.actEnergy::0 3810769200 # Energy for activate commands per rank (pJ) -system.physmem.actEnergy::1 3815857080 # Energy for activate commands per rank (pJ) -system.physmem.preEnergy::0 2079288750 # Energy for precharge commands per rank (pJ) -system.physmem.preEnergy::1 2082064875 # Energy for precharge commands per rank (pJ) -system.physmem.readEnergy::0 59414885400 # Energy for read commands per rank (pJ) -system.physmem.readEnergy::1 59440056000 # Energy for read commands per rank (pJ) -system.physmem.writeEnergy::0 341813520 # Energy for write commands per rank (pJ) -system.physmem.writeEnergy::1 349511760 # Energy for write commands per rank (pJ) -system.physmem.refreshEnergy::0 165880066560 # Energy for refresh commands per rank (pJ) -system.physmem.refreshEnergy::1 165880066560 # Energy for refresh commands per rank (pJ) -system.physmem.actBackEnergy::0 143884087110 # Energy for active background per rank (pJ) -system.physmem.actBackEnergy::1 144952782390 # Energy for active background per rank (pJ) -system.physmem.preBackEnergy::0 1397598764250 # Energy for precharge background per rank (pJ) -system.physmem.preBackEnergy::1 1396661312250 # Energy for precharge background per rank (pJ) -system.physmem.totalEnergy::0 1773009674790 # Total energy per rank (pJ) -system.physmem.totalEnergy::1 1773181650915 # Total energy per rank (pJ) -system.physmem.averagePower::0 698.121024 # Core power per rank (mW) -system.physmem.averagePower::1 698.188739 # Core power per rank (mW) -system.realview.nvmem.bytes_read::cpu0.inst 64 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 64 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu0.inst 64 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 64 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu0.inst 1 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 1 # Number of read requests responded to by this memory -system.realview.nvmem.bw_read::cpu0.inst 25 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::total 25 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu0.inst 25 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::total 25 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu0.inst 25 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::total 25 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 16345693 # Transaction distribution -system.membus.trans_dist::ReadResp 16345693 # Transaction distribution -system.membus.trans_dist::WriteReq 763357 # Transaction distribution -system.membus.trans_dist::WriteResp 763357 # Transaction distribution -system.membus.trans_dist::Writeback 58988 # Transaction distribution -system.membus.trans_dist::UpgradeReq 4647 # Transaction distribution -system.membus.trans_dist::UpgradeResp 4647 # Transaction distribution -system.membus.trans_dist::ReadExReq 131549 # Transaction distribution -system.membus.trans_dist::ReadExResp 131549 # Transaction distribution -system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 2383044 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 2 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 3780 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.a9scu.pio 2 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1885020 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::total 4271848 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 30277632 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 30277632 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 34549480 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 2390454 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 64 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 7560 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.a9scu.pio 4 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 16668128 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::total 19066210 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 121110528 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 121110528 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 140176738 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 217843 # Request fanout histogram +system.physmem.actEnergy::0 258567120 # Energy for activate commands per rank (pJ) +system.physmem.actEnergy::1 230186880 # Energy for activate commands per rank (pJ) +system.physmem.preEnergy::0 141083250 # Energy for precharge commands per rank (pJ) +system.physmem.preEnergy::1 125598000 # Energy for precharge commands per rank (pJ) +system.physmem.readEnergy::0 715260000 # Energy for read commands per rank (pJ) +system.physmem.readEnergy::1 653390400 # Energy for read commands per rank (pJ) +system.physmem.writeEnergy::0 447145920 # Energy for write commands per rank (pJ) +system.physmem.writeEnergy::1 409451760 # Energy for write commands per rank (pJ) +system.physmem.refreshEnergy::0 183165003840 # Energy for refresh commands per rank (pJ) +system.physmem.refreshEnergy::1 183165003840 # Energy for refresh commands per rank (pJ) +system.physmem.actBackEnergy::0 77778018765 # Energy for active background per rank (pJ) +system.physmem.actBackEnergy::1 76614000390 # Energy for active background per rank (pJ) +system.physmem.preBackEnergy::0 1614369982500 # Energy for precharge background per rank (pJ) +system.physmem.preBackEnergy::1 1615391051250 # Energy for precharge background per rank (pJ) +system.physmem.totalEnergy::0 1876875061395 # Total energy per rank (pJ) +system.physmem.totalEnergy::1 1876588682520 # Total energy per rank (pJ) +system.physmem.averagePower::0 669.278202 # Core power per rank (mW) +system.physmem.averagePower::1 669.176082 # Core power per rank (mW) +system.realview.nvmem.bytes_read::cpu0.inst 704 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 704 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu0.inst 704 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 704 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu0.inst 11 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 11 # Number of read requests responded to by this memory +system.realview.nvmem.bw_read::cpu0.inst 251 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::total 251 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu0.inst 251 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::total 251 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu0.inst 251 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::total 251 # Total bandwidth to/from this memory (bytes/s) +system.membus.trans_dist::ReadReq 67981 # Transaction distribution +system.membus.trans_dist::ReadResp 67980 # Transaction distribution +system.membus.trans_dist::WriteReq 27608 # Transaction distribution +system.membus.trans_dist::WriteResp 27608 # Transaction distribution +system.membus.trans_dist::Writeback 95479 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 4633 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 23 # Transaction distribution +system.membus.trans_dist::UpgradeResp 4656 # Transaction distribution +system.membus.trans_dist::ReadExReq 138435 # Transaction distribution +system.membus.trans_dist::ReadExResp 138435 # Transaction distribution +system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 105550 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 22 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 2070 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 464698 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::total 572340 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72712 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72712 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 645052 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 159197 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 704 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 4140 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 17331544 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::total 17495585 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 19814881 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 234 # Total snoops (count) +system.membus.snoop_fanout::samples 310978 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 217843 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 310978 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 217843 # Request fanout histogram -system.membus.reqLayer0.occupancy 1488348000 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.membus.reqLayer1.occupancy 1500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 310978 # Request fanout histogram +system.membus.reqLayer0.occupancy 81489000 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.membus.reqLayer1.occupancy 16812 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 3508000 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 1718500 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 1500 # Layer occupancy (ticks) -system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer6.occupancy 17564779000 # Layer occupancy (ticks) -system.membus.reqLayer6.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 4755343440 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.respLayer2.occupancy 37440252152 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 1.5 # Layer utilization (%) +system.membus.reqLayer5.occupancy 1433405250 # Layer occupancy (ticks) +system.membus.reqLayer5.utilization 0.1 # Layer utilization (%) +system.membus.respLayer2.occupancy 1729661846 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.1 # Layer utilization (%) +system.membus.respLayer3.occupancy 38504711 # Layer occupancy (ticks) +system.membus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu_clk_domain.clock 500 # Clock period in ticks -system.l2c.tags.replacements 64097 # number of replacements -system.l2c.tags.tagsinuse 51403.492359 # Cycle average of tags in use -system.l2c.tags.total_refs 1900046 # Total number of references to valid blocks. -system.l2c.tags.sampled_refs 129489 # Sample count of references to valid blocks. -system.l2c.tags.avg_refs 14.673416 # Average number of references to valid blocks. -system.l2c.tags.warmup_cycle 2528369126500 # Cycle when the warmup percentage was hit. -system.l2c.tags.occ_blocks::writebacks 37092.927950 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.dtb.walker 9.579992 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.itb.walker 0.000251 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.inst 5418.531577 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.data 3300.356905 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.dtb.walker 6.423602 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.inst 2630.879076 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.data 2944.793006 # Average occupied blocks per requestor -system.l2c.tags.occ_percent::writebacks 0.565993 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000146 # Average percentage of cache occupancy +system.l2c.tags.replacements 104201 # number of replacements +system.l2c.tags.tagsinuse 65131.975269 # Cycle average of tags in use +system.l2c.tags.total_refs 3107275 # Total number of references to valid blocks. +system.l2c.tags.sampled_refs 169441 # Sample count of references to valid blocks. +system.l2c.tags.avg_refs 18.338389 # Average number of references to valid blocks. +system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.l2c.tags.occ_blocks::writebacks 48640.203385 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.dtb.walker 54.461812 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.itb.walker 0.000235 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.inst 5568.717985 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.data 2872.344417 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.dtb.walker 41.548233 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.inst 4966.062481 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.data 2988.636721 # Average occupied blocks per requestor +system.l2c.tags.occ_percent::writebacks 0.742191 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000831 # Average percentage of cache occupancy system.l2c.tags.occ_percent::cpu0.itb.walker 0.000000 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.inst 0.082680 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.data 0.050359 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000098 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.inst 0.040144 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.data 0.044934 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::total 0.784355 # Average percentage of cache occupancy -system.l2c.tags.occ_task_id_blocks::1023 13 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1024 65379 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::4 13 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::1 434 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::2 3142 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::3 5950 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::4 55813 # Occupied blocks per task id -system.l2c.tags.occ_task_id_percent::1023 0.000198 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1024 0.997604 # Percentage of cache occupancy per task id -system.l2c.tags.tag_accesses 18888451 # Number of tag accesses -system.l2c.tags.data_accesses 18888451 # Number of data accesses -system.l2c.ReadReq_hits::cpu0.dtb.walker 27538 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.itb.walker 7475 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.inst 477559 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.data 174980 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.dtb.walker 30012 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.itb.walker 8090 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.inst 496617 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.data 210611 # number of ReadReq hits -system.l2c.ReadReq_hits::total 1432882 # number of ReadReq hits -system.l2c.Writeback_hits::writebacks 606482 # number of Writeback hits -system.l2c.Writeback_hits::total 606482 # number of Writeback hits -system.l2c.UpgradeReq_hits::cpu0.data 17 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::cpu1.data 16 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::total 33 # number of UpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu0.data 2 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu1.data 1 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::total 3 # number of SCUpgradeReq hits -system.l2c.ReadExReq_hits::cpu0.data 55610 # number of ReadExReq hits -system.l2c.ReadExReq_hits::cpu1.data 57109 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 112719 # number of ReadExReq hits -system.l2c.demand_hits::cpu0.dtb.walker 27538 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.itb.walker 7475 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.inst 477559 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.data 230590 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.dtb.walker 30012 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.itb.walker 8090 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.inst 496617 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.data 267720 # number of demand (read+write) hits -system.l2c.demand_hits::total 1545601 # number of demand (read+write) hits -system.l2c.overall_hits::cpu0.dtb.walker 27538 # number of overall hits -system.l2c.overall_hits::cpu0.itb.walker 7475 # number of overall hits -system.l2c.overall_hits::cpu0.inst 477559 # number of overall hits -system.l2c.overall_hits::cpu0.data 230590 # number of overall hits -system.l2c.overall_hits::cpu1.dtb.walker 30012 # number of overall hits -system.l2c.overall_hits::cpu1.itb.walker 8090 # number of overall hits -system.l2c.overall_hits::cpu1.inst 496617 # number of overall hits -system.l2c.overall_hits::cpu1.data 267720 # number of overall hits -system.l2c.overall_hits::total 1545601 # number of overall hits -system.l2c.ReadReq_misses::cpu0.dtb.walker 15 # number of ReadReq misses +system.l2c.tags.occ_percent::cpu0.inst 0.084972 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.data 0.043828 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000634 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.inst 0.075776 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.data 0.045603 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::total 0.993835 # Average percentage of cache occupancy +system.l2c.tags.occ_task_id_blocks::1023 70 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1024 65170 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1023::4 70 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::0 15 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::1 369 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::2 3222 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::3 8954 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::4 52610 # Occupied blocks per task id +system.l2c.tags.occ_task_id_percent::1023 0.001068 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1024 0.994415 # Percentage of cache occupancy per task id +system.l2c.tags.tag_accesses 29225778 # Number of tag accesses +system.l2c.tags.data_accesses 29225778 # Number of data accesses +system.l2c.ReadReq_hits::cpu0.dtb.walker 36725 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.itb.walker 8774 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.inst 958768 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.data 271288 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.dtb.walker 36918 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.itb.walker 8011 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.inst 964418 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.data 269869 # number of ReadReq hits +system.l2c.ReadReq_hits::total 2554771 # number of ReadReq hits +system.l2c.Writeback_hits::writebacks 703572 # number of Writeback hits +system.l2c.Writeback_hits::total 703572 # number of Writeback hits +system.l2c.UpgradeReq_hits::cpu0.data 47 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::cpu1.data 58 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::total 105 # number of UpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu0.data 15 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu1.data 30 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::total 45 # number of SCUpgradeReq hits +system.l2c.ReadExReq_hits::cpu0.data 77545 # number of ReadExReq hits +system.l2c.ReadExReq_hits::cpu1.data 79094 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 156639 # number of ReadExReq hits +system.l2c.demand_hits::cpu0.dtb.walker 36725 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.itb.walker 8774 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.inst 958768 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.data 348833 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.dtb.walker 36918 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.itb.walker 8011 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.inst 964418 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.data 348963 # number of demand (read+write) hits +system.l2c.demand_hits::total 2711410 # number of demand (read+write) hits +system.l2c.overall_hits::cpu0.dtb.walker 36725 # number of overall hits +system.l2c.overall_hits::cpu0.itb.walker 8774 # number of overall hits +system.l2c.overall_hits::cpu0.inst 958768 # number of overall hits +system.l2c.overall_hits::cpu0.data 348833 # number of overall hits +system.l2c.overall_hits::cpu1.dtb.walker 36918 # number of overall hits +system.l2c.overall_hits::cpu1.itb.walker 8011 # number of overall hits +system.l2c.overall_hits::cpu1.inst 964418 # number of overall hits +system.l2c.overall_hits::cpu1.data 348963 # number of overall hits +system.l2c.overall_hits::total 2711410 # number of overall hits +system.l2c.ReadReq_misses::cpu0.dtb.walker 78 # number of ReadReq misses system.l2c.ReadReq_misses::cpu0.itb.walker 1 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.inst 7255 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.data 6034 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.dtb.walker 9 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.inst 4911 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.data 4500 # number of ReadReq misses -system.l2c.ReadReq_misses::total 22725 # number of ReadReq misses -system.l2c.UpgradeReq_misses::cpu0.data 1367 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::cpu1.data 1537 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 2904 # number of UpgradeReq misses -system.l2c.ReadExReq_misses::cpu0.data 56126 # number of ReadExReq misses -system.l2c.ReadExReq_misses::cpu1.data 77166 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 133292 # number of ReadExReq misses -system.l2c.demand_misses::cpu0.dtb.walker 15 # number of demand (read+write) misses +system.l2c.ReadReq_misses::cpu0.inst 10910 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.data 7138 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.dtb.walker 62 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.inst 9936 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.data 7955 # number of ReadReq misses +system.l2c.ReadReq_misses::total 36080 # number of ReadReq misses +system.l2c.UpgradeReq_misses::cpu0.data 1305 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::cpu1.data 1437 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 2742 # number of UpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu0.data 6 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu1.data 17 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::total 23 # number of SCUpgradeReq misses +system.l2c.ReadExReq_misses::cpu0.data 74623 # number of ReadExReq misses +system.l2c.ReadExReq_misses::cpu1.data 65703 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 140326 # number of ReadExReq misses +system.l2c.demand_misses::cpu0.dtb.walker 78 # number of demand (read+write) misses system.l2c.demand_misses::cpu0.itb.walker 1 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.inst 7255 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.data 62160 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.dtb.walker 9 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.inst 4911 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.data 81666 # number of demand (read+write) misses -system.l2c.demand_misses::total 156017 # number of demand (read+write) misses -system.l2c.overall_misses::cpu0.dtb.walker 15 # number of overall misses +system.l2c.demand_misses::cpu0.inst 10910 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.data 81761 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.dtb.walker 62 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.inst 9936 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.data 73658 # number of demand (read+write) misses +system.l2c.demand_misses::total 176406 # number of demand (read+write) misses +system.l2c.overall_misses::cpu0.dtb.walker 78 # number of overall misses system.l2c.overall_misses::cpu0.itb.walker 1 # number of overall misses -system.l2c.overall_misses::cpu0.inst 7255 # number of overall misses -system.l2c.overall_misses::cpu0.data 62160 # number of overall misses -system.l2c.overall_misses::cpu1.dtb.walker 9 # number of overall misses -system.l2c.overall_misses::cpu1.inst 4911 # number of overall misses -system.l2c.overall_misses::cpu1.data 81666 # number of overall misses -system.l2c.overall_misses::total 156017 # number of overall misses -system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 1563750 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.itb.walker 82000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.inst 521104500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.data 442572744 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 713750 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.inst 356046000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.data 335278744 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::total 1657361488 # number of ReadReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu0.data 185992 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu1.data 279488 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::total 465480 # number of UpgradeReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu0.data 4022661419 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu1.data 5771447585 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::total 9794109004 # number of ReadExReq miss cycles -system.l2c.demand_miss_latency::cpu0.dtb.walker 1563750 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.itb.walker 82000 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.inst 521104500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.data 4465234163 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.dtb.walker 713750 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.inst 356046000 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.data 6106726329 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::total 11451470492 # number of demand (read+write) miss cycles -system.l2c.overall_miss_latency::cpu0.dtb.walker 1563750 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.itb.walker 82000 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.inst 521104500 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.data 4465234163 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.dtb.walker 713750 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.inst 356046000 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.data 6106726329 # number of overall miss cycles -system.l2c.overall_miss_latency::total 11451470492 # number of overall miss cycles -system.l2c.ReadReq_accesses::cpu0.dtb.walker 27553 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.itb.walker 7476 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.inst 484814 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.data 181014 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.dtb.walker 30021 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.itb.walker 8090 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.inst 501528 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.data 215111 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 1455607 # number of ReadReq accesses(hits+misses) -system.l2c.Writeback_accesses::writebacks 606482 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 606482 # number of Writeback accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu0.data 1384 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu1.data 1553 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 2937 # number of UpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu0.data 2 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu1.data 1 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::total 3 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu0.data 111736 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu1.data 134275 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 246011 # number of ReadExReq accesses(hits+misses) -system.l2c.demand_accesses::cpu0.dtb.walker 27553 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.itb.walker 7476 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.inst 484814 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.data 292750 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.dtb.walker 30021 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.itb.walker 8090 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.inst 501528 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.data 349386 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 1701618 # number of demand (read+write) accesses -system.l2c.overall_accesses::cpu0.dtb.walker 27553 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.itb.walker 7476 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.inst 484814 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.data 292750 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.dtb.walker 30021 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.itb.walker 8090 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.inst 501528 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.data 349386 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 1701618 # number of overall (read+write) accesses -system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.000544 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000134 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.inst 0.014965 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.data 0.033334 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.000300 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.inst 0.009792 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.data 0.020919 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.015612 # miss rate for ReadReq accesses -system.l2c.UpgradeReq_miss_rate::cpu0.data 0.987717 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::cpu1.data 0.989697 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::total 0.988764 # miss rate for UpgradeReq accesses -system.l2c.ReadExReq_miss_rate::cpu0.data 0.502309 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::cpu1.data 0.574686 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::total 0.541813 # miss rate for ReadExReq accesses -system.l2c.demand_miss_rate::cpu0.dtb.walker 0.000544 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.itb.walker 0.000134 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.inst 0.014965 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.data 0.212331 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.dtb.walker 0.000300 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.inst 0.009792 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.data 0.233741 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.091687 # miss rate for demand accesses -system.l2c.overall_miss_rate::cpu0.dtb.walker 0.000544 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.itb.walker 0.000134 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.inst 0.014965 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.data 0.212331 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.dtb.walker 0.000300 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.inst 0.009792 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.data 0.233741 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.091687 # miss rate for overall accesses -system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 104250 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 82000 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.inst 71826.946933 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.data 73346.493868 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 79305.555556 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.inst 72499.694563 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.data 74506.387556 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::total 72931.198592 # average ReadReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 136.058522 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 181.839948 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::total 160.289256 # average UpgradeReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu0.data 71671.977675 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu1.data 74792.623500 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::total 73478.595895 # average ReadExReq miss latency -system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 104250 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.itb.walker 82000 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.inst 71826.946933 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.data 71834.526432 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 79305.555556 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.inst 72499.694563 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.data 74776.851187 # average overall miss latency -system.l2c.demand_avg_miss_latency::total 73398.863534 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 104250 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.itb.walker 82000 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.inst 71826.946933 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.data 71834.526432 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 79305.555556 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.inst 72499.694563 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.data 74776.851187 # average overall miss latency -system.l2c.overall_avg_miss_latency::total 73398.863534 # average overall miss latency +system.l2c.overall_misses::cpu0.inst 10910 # number of overall misses +system.l2c.overall_misses::cpu0.data 81761 # number of overall misses +system.l2c.overall_misses::cpu1.dtb.walker 62 # number of overall misses +system.l2c.overall_misses::cpu1.inst 9936 # number of overall misses +system.l2c.overall_misses::cpu1.data 73658 # number of overall misses +system.l2c.overall_misses::total 176406 # number of overall misses +system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 6586000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.itb.walker 74500 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.inst 832891250 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.data 575497992 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 5167000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.inst 747110750 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.data 644595992 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::total 2811923484 # number of ReadReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu0.data 329986 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu1.data 419482 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::total 749468 # number of UpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu0.data 92496 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu1.data 162493 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::total 254989 # number of SCUpgradeReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu0.data 5741186064 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu1.data 5103227796 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::total 10844413860 # number of ReadExReq miss cycles +system.l2c.demand_miss_latency::cpu0.dtb.walker 6586000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.itb.walker 74500 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.inst 832891250 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.data 6316684056 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.dtb.walker 5167000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.inst 747110750 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.data 5747823788 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::total 13656337344 # number of demand (read+write) miss cycles +system.l2c.overall_miss_latency::cpu0.dtb.walker 6586000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.itb.walker 74500 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.inst 832891250 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.data 6316684056 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.dtb.walker 5167000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.inst 747110750 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.data 5747823788 # number of overall miss cycles +system.l2c.overall_miss_latency::total 13656337344 # number of overall miss cycles +system.l2c.ReadReq_accesses::cpu0.dtb.walker 36803 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.itb.walker 8775 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.inst 969678 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.data 278426 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.dtb.walker 36980 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.itb.walker 8011 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.inst 974354 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.data 277824 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 2590851 # number of ReadReq accesses(hits+misses) +system.l2c.Writeback_accesses::writebacks 703572 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 703572 # number of Writeback accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu0.data 1352 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu1.data 1495 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 2847 # number of UpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu0.data 21 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu1.data 47 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::total 68 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu0.data 152168 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu1.data 144797 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 296965 # number of ReadExReq accesses(hits+misses) +system.l2c.demand_accesses::cpu0.dtb.walker 36803 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.itb.walker 8775 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.inst 969678 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.data 430594 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.dtb.walker 36980 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.itb.walker 8011 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.inst 974354 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.data 422621 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 2887816 # number of demand (read+write) accesses +system.l2c.overall_accesses::cpu0.dtb.walker 36803 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.itb.walker 8775 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.inst 969678 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.data 430594 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.dtb.walker 36980 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.itb.walker 8011 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.inst 974354 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.data 422621 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 2887816 # number of overall (read+write) accesses +system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.002119 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000114 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.inst 0.011251 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.data 0.025637 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.001677 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.inst 0.010198 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.data 0.028633 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.013926 # miss rate for ReadReq accesses +system.l2c.UpgradeReq_miss_rate::cpu0.data 0.965237 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::cpu1.data 0.961204 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::total 0.963119 # miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.285714 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.361702 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::total 0.338235 # miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_miss_rate::cpu0.data 0.490399 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::cpu1.data 0.453759 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::total 0.472534 # miss rate for ReadExReq accesses +system.l2c.demand_miss_rate::cpu0.dtb.walker 0.002119 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.itb.walker 0.000114 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.inst 0.011251 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.data 0.189880 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.dtb.walker 0.001677 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.inst 0.010198 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.data 0.174289 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.061086 # miss rate for demand accesses +system.l2c.overall_miss_rate::cpu0.dtb.walker 0.002119 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.itb.walker 0.000114 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.inst 0.011251 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.data 0.189880 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.dtb.walker 0.001677 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.inst 0.010198 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.data 0.174289 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.061086 # miss rate for overall accesses +system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 84435.897436 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 74500 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.inst 76342.002750 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.data 80624.543570 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 83338.709677 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.inst 75192.305757 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.data 81030.294406 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::total 77935.795011 # average ReadReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 252.862835 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 291.915101 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::total 273.328957 # average UpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 15416 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 9558.411765 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::total 11086.478261 # average SCUpgradeReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu0.data 76935.878536 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu1.data 77671.153463 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::total 77280.146658 # average ReadExReq miss latency +system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 84435.897436 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.itb.walker 74500 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.inst 76342.002750 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.data 77257.910936 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 83338.709677 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.inst 75192.305757 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.data 78033.937766 # average overall miss latency +system.l2c.demand_avg_miss_latency::total 77414.245230 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 84435.897436 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.itb.walker 74500 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.inst 76342.002750 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.data 77257.910936 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 83338.709677 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.inst 75192.305757 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.data 78033.937766 # average overall miss latency +system.l2c.overall_avg_miss_latency::total 77414.245230 # average overall miss latency system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked @@ -640,154 +646,166 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.l2c.fast_writes 0 # number of fast writes performed system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.writebacks::writebacks 58988 # number of writebacks -system.l2c.writebacks::total 58988 # number of writebacks +system.l2c.writebacks::writebacks 95479 # number of writebacks +system.l2c.writebacks::total 95479 # number of writebacks system.l2c.ReadReq_mshr_hits::cpu0.inst 6 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::cpu0.data 38 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::cpu1.inst 4 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::cpu1.data 18 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::total 66 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::cpu0.data 71 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::cpu1.inst 5 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::cpu1.data 66 # number of ReadReq MSHR hits +system.l2c.ReadReq_mshr_hits::total 148 # number of ReadReq MSHR hits system.l2c.demand_mshr_hits::cpu0.inst 6 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::cpu0.data 38 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::cpu1.inst 4 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::cpu1.data 18 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::total 66 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::cpu0.data 71 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::cpu1.inst 5 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::cpu1.data 66 # number of demand (read+write) MSHR hits +system.l2c.demand_mshr_hits::total 148 # number of demand (read+write) MSHR hits system.l2c.overall_mshr_hits::cpu0.inst 6 # number of overall MSHR hits -system.l2c.overall_mshr_hits::cpu0.data 38 # number of overall MSHR hits -system.l2c.overall_mshr_hits::cpu1.inst 4 # number of overall MSHR hits -system.l2c.overall_mshr_hits::cpu1.data 18 # number of overall MSHR hits -system.l2c.overall_mshr_hits::total 66 # number of overall MSHR hits -system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 15 # number of ReadReq MSHR misses +system.l2c.overall_mshr_hits::cpu0.data 71 # number of overall MSHR hits +system.l2c.overall_mshr_hits::cpu1.inst 5 # number of overall MSHR hits +system.l2c.overall_mshr_hits::cpu1.data 66 # number of overall MSHR hits +system.l2c.overall_mshr_hits::total 148 # number of overall MSHR hits +system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 78 # number of ReadReq MSHR misses system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 1 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.inst 7249 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.data 5996 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 9 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.inst 4907 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.data 4482 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::total 22659 # number of ReadReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu0.data 1367 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu1.data 1537 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::total 2904 # number of UpgradeReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu0.data 56126 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu1.data 77166 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::total 133292 # number of ReadExReq MSHR misses -system.l2c.demand_mshr_misses::cpu0.dtb.walker 15 # number of demand (read+write) MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.inst 10904 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.data 7067 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 62 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.inst 9931 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.data 7889 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::total 35932 # number of ReadReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu0.data 1305 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu1.data 1437 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::total 2742 # number of UpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 6 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 17 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::total 23 # number of SCUpgradeReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu0.data 74623 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu1.data 65703 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::total 140326 # number of ReadExReq MSHR misses +system.l2c.demand_mshr_misses::cpu0.dtb.walker 78 # number of demand (read+write) MSHR misses system.l2c.demand_mshr_misses::cpu0.itb.walker 1 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.inst 7249 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.data 62122 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.dtb.walker 9 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.inst 4907 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.data 81648 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::total 155951 # number of demand (read+write) MSHR misses -system.l2c.overall_mshr_misses::cpu0.dtb.walker 15 # number of overall MSHR misses +system.l2c.demand_mshr_misses::cpu0.inst 10904 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.data 81690 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.dtb.walker 62 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.inst 9931 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.data 73592 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::total 176258 # number of demand (read+write) MSHR misses +system.l2c.overall_mshr_misses::cpu0.dtb.walker 78 # number of overall MSHR misses system.l2c.overall_mshr_misses::cpu0.itb.walker 1 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.inst 7249 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.data 62122 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.dtb.walker 9 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.inst 4907 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.data 81648 # number of overall MSHR misses -system.l2c.overall_mshr_misses::total 155951 # number of overall MSHR misses -system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 1379250 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 70000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 429544750 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.data 365182494 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 603750 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 294088000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.data 278470744 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::total 1369338988 # number of ReadReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 13675367 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 15376536 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::total 29051903 # number of UpgradeReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 3321727581 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 4810247909 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::total 8131975490 # number of ReadExReq MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 1379250 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 70000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.inst 429544750 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.data 3686910075 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 603750 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.inst 294088000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.data 5088718653 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::total 9501314478 # number of demand (read+write) MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 1379250 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 70000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.inst 429544750 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.data 3686910075 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 603750 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.inst 294088000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.data 5088718653 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::total 9501314478 # number of overall MSHR miss cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 6123500 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 83706366250 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 83236564000 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::total 166949053750 # number of ReadReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 7705500500 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 9339419914 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::total 17044920414 # number of WriteReq MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 6123500 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu0.data 91411866750 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu1.data 92575983914 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::total 183993974164 # number of overall MSHR uncacheable cycles -system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.000544 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.000134 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.014952 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.033125 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.000300 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.009784 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.020836 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::total 0.015567 # mshr miss rate for ReadReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.987717 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.989697 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::total 0.988764 # mshr miss rate for UpgradeReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.502309 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.574686 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::total 0.541813 # mshr miss rate for ReadExReq accesses -system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.000544 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.000134 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.inst 0.014952 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.data 0.212202 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.000300 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.inst 0.009784 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.data 0.233690 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::total 0.091649 # mshr miss rate for demand accesses -system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.000544 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.000134 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.inst 0.014952 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.data 0.212202 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.000300 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.inst 0.009784 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.data 0.233690 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::total 0.091649 # mshr miss rate for overall accesses -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 91950 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 70000 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 59255.724928 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 60904.351901 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 67083.333333 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 59932.341553 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 62130.911200 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::total 60432.454566 # average ReadReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10003.926116 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10004.252440 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10004.098829 # average UpgradeReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 59183.401294 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 62336.364578 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::total 61008.728881 # average ReadExReq mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 91950 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 70000 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 59255.724928 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.data 59349.507018 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 67083.333333 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 59932.341553 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.data 62325.086383 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::total 60924.998737 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 91950 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 70000 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 59255.724928 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.data 59349.507018 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 67083.333333 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 59932.341553 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.data 62325.086383 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::total 60924.998737 # average overall mshr miss latency +system.l2c.overall_mshr_misses::cpu0.inst 10904 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.data 81690 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.dtb.walker 62 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.inst 9931 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.data 73592 # number of overall MSHR misses +system.l2c.overall_mshr_misses::total 176258 # number of overall MSHR misses +system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 5619000 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 62500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 695263500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.data 482934742 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 4398500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 621792250 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.data 542490992 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::total 2352561484 # number of ReadReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 13058305 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 14434936 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::total 27493241 # number of UpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 60006 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 170017 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::total 230023 # number of SCUpgradeReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 4809749936 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 4286056704 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::total 9095806640 # number of ReadExReq MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 5619000 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 62500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.inst 695263500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.data 5292684678 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 4398500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.inst 621792250 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.data 4828547696 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::total 11448368124 # number of demand (read+write) MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 5619000 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 62500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.inst 695263500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.data 5292684678 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 4398500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.inst 621792250 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.data 4828547696 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::total 11448368124 # number of overall MSHR miss cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 36174500 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 2949055750 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 2430218500 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::total 5415448750 # number of ReadReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2226044000 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 1876060498 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::total 4102104498 # number of WriteReq MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 36174500 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu0.data 5175099750 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu1.data 4306278998 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::total 9517553248 # number of overall MSHR uncacheable cycles +system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.002119 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.000114 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.011245 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.025382 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.001677 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.010192 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.028396 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::total 0.013869 # mshr miss rate for ReadReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.965237 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.961204 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::total 0.963119 # mshr miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.285714 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.361702 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.338235 # mshr miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.490399 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.453759 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::total 0.472534 # mshr miss rate for ReadExReq accesses +system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.002119 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.000114 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.inst 0.011245 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.data 0.189715 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.001677 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.inst 0.010192 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.data 0.174132 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::total 0.061035 # mshr miss rate for demand accesses +system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.002119 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.000114 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.inst 0.011245 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.data 0.189715 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.001677 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.inst 0.010192 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.data 0.174132 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::total 0.061035 # mshr miss rate for overall accesses +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 72038.461538 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 63762.243213 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 68336.598557 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 70943.548387 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 62611.242574 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 68765.495247 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::total 65472.600579 # average ReadReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10006.363985 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10045.188587 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10026.710795 # average UpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10001 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10001 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 64453.987859 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 65233.805214 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::total 64819.111498 # average ReadExReq mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 72038.461538 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 63762.243213 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.data 64789.872420 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 70943.548387 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 62611.242574 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.data 65612.399391 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::total 64952.331945 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 72038.461538 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 63762.243213 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.data 64789.872420 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 70943.548387 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 62611.242574 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.data 65612.399391 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::total 64952.331945 # average overall mshr miss latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency @@ -800,177 +818,203 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data inf system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.toL2Bus.trans_dist::ReadReq 2673184 # Transaction distribution -system.toL2Bus.trans_dist::ReadResp 2673184 # Transaction distribution -system.toL2Bus.trans_dist::WriteReq 763357 # Transaction distribution -system.toL2Bus.trans_dist::WriteResp 763357 # Transaction distribution -system.toL2Bus.trans_dist::Writeback 606482 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeReq 2937 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeReq 3 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeResp 2940 # Transaction distribution -system.toL2Bus.trans_dist::ReadExReq 246011 # Transaction distribution -system.toL2Bus.trans_dist::ReadExResp 246011 # Transaction distribution -system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1973853 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 5791552 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.l2c.cpu_side 42247 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.l2c.cpu_side 136455 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count::total 7944107 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 63133312 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 85325794 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.l2c.cpu_side 62264 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.l2c.cpu_side 230296 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size::total 148751666 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.snoops 33359 # Total snoops (count) -system.toL2Bus.snoop_fanout::samples 2344441 # Request fanout histogram -system.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram -system.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.toL2Bus.trans_dist::ReadReq 2655300 # Transaction distribution +system.toL2Bus.trans_dist::ReadResp 2655214 # Transaction distribution +system.toL2Bus.trans_dist::WriteReq 27608 # Transaction distribution +system.toL2Bus.trans_dist::WriteResp 27608 # Transaction distribution +system.toL2Bus.trans_dist::Writeback 703572 # Transaction distribution +system.toL2Bus.trans_dist::WriteInvalidateReq 36227 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeReq 2847 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeReq 68 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeResp 2915 # Transaction distribution +system.toL2Bus.trans_dist::ReadExReq 296965 # Transaction distribution +system.toL2Bus.trans_dist::ReadExResp 296965 # Transaction distribution +system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 3889644 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 2533488 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.l2c.cpu_side 43405 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.l2c.cpu_side 169876 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count::total 6636413 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 124460352 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 99828001 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.l2c.cpu_side 67144 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.l2c.cpu_side 295132 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size::total 224650629 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.snoops 69040 # Total snoops (count) +system.toL2Bus.snoop_fanout::samples 3663181 # Request fanout histogram +system.toL2Bus.snoop_fanout::mean 5.009957 # Request fanout histogram +system.toL2Bus.snoop_fanout::stdev 0.099289 # Request fanout histogram system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::5 2344441 100.00% 100.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram +system.toL2Bus.snoop_fanout::5 3626705 99.00% 99.00% # Request fanout histogram +system.toL2Bus.snoop_fanout::6 36476 1.00% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram -system.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram -system.toL2Bus.snoop_fanout::total 2344441 # Request fanout histogram -system.toL2Bus.reqLayer0.occupancy 4954098182 # Layer occupancy (ticks) +system.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram +system.toL2Bus.snoop_fanout::total 3663181 # Request fanout histogram +system.toL2Bus.reqLayer0.occupancy 4671577230 # Layer occupancy (ticks) system.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%) -system.toL2Bus.respLayer0.occupancy 4446552172 # Layer occupancy (ticks) -system.toL2Bus.respLayer0.utilization 0.2 # Layer utilization (%) -system.toL2Bus.respLayer1.occupancy 4477877910 # Layer occupancy (ticks) -system.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%) -system.toL2Bus.respLayer2.occupancy 26748853 # Layer occupancy (ticks) +system.toL2Bus.snoopLayer0.occupancy 738000 # Layer occupancy (ticks) +system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) +system.toL2Bus.respLayer0.occupancy 8759110629 # Layer occupancy (ticks) +system.toL2Bus.respLayer0.utilization 0.3 # Layer utilization (%) +system.toL2Bus.respLayer1.occupancy 3910283961 # Layer occupancy (ticks) +system.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) +system.toL2Bus.respLayer2.occupancy 26690343 # Layer occupancy (ticks) system.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.toL2Bus.respLayer3.occupancy 79493732 # Layer occupancy (ticks) +system.toL2Bus.respLayer3.occupancy 96888385 # Layer occupancy (ticks) system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.trans_dist::ReadReq 16322162 # Transaction distribution -system.iobus.trans_dist::ReadResp 16322162 # Transaction distribution -system.iobus.trans_dist::WriteReq 8176 # Transaction distribution -system.iobus.trans_dist::WriteResp 8176 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30038 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7928 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 520 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1028 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.iobus.trans_dist::ReadReq 30210 # Transaction distribution +system.iobus.trans_dist::ReadResp 30210 # Transaction distribution +system.iobus.trans_dist::WriteReq 59038 # Transaction distribution +system.iobus.trans_dist::WriteResp 59038 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 54242 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 116 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 746 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 850 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2383044 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 30277632 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 30277632 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 32660676 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 39333 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 15856 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 1040 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 2056 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 105550 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72946 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72946 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 178496 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 67959 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 232 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 397 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 449 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2390454 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 121110528 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 121110528 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 123500982 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 21111000 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 159197 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321224 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321224 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2480421 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 38529000 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 3969000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 85000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer2.occupancy 520000 # Layer occupancy (ticks) +system.iobus.reqLayer2.occupancy 26000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 520000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks) -system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks) -system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 445000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 74000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 506000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 17000 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 40000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 2000 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer23.occupancy 5287000 # Layer occupancy (ticks) system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer26.occupancy 15138816000 # Layer occupancy (ticks) -system.iobus.reqLayer26.utilization 0.6 # Layer utilization (%) -system.iobus.respLayer0.occupancy 2374868000 # Layer occupancy (ticks) -system.iobus.respLayer0.utilization 0.1 # Layer utilization (%) -system.iobus.respLayer1.occupancy 38127481848 # Layer occupancy (ticks) -system.iobus.respLayer1.utilization 1.5 # Layer utilization (%) -system.cpu0.branchPred.lookups 7736387 # Number of BP lookups -system.cpu0.branchPred.condPredicted 5741528 # Number of conditional branches predicted -system.cpu0.branchPred.condIncorrect 324689 # Number of conditional branches incorrect -system.cpu0.branchPred.BTBLookups 4736478 # Number of BTB lookups -system.cpu0.branchPred.BTBHits 3796485 # Number of BTB hits +system.iobus.reqLayer24.occupancy 143000 # Layer occupancy (ticks) +system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer25.occupancy 30680000 # Layer occupancy (ticks) +system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer26.occupancy 102000 # Layer occupancy (ticks) +system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer27.occupancy 326614549 # Layer occupancy (ticks) +system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer28.occupancy 30000 # Layer occupancy (ticks) +system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer0.occupancy 82736000 # Layer occupancy (ticks) +system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer3.occupancy 36835289 # Layer occupancy (ticks) +system.iobus.respLayer3.utilization 0.0 # Layer utilization (%) +system.cpu0.branchPred.lookups 26968745 # Number of BP lookups +system.cpu0.branchPred.condPredicted 14109241 # Number of conditional branches predicted +system.cpu0.branchPred.condIncorrect 549589 # Number of conditional branches incorrect +system.cpu0.branchPred.BTBLookups 16704483 # Number of BTB lookups +system.cpu0.branchPred.BTBHits 12571056 # Number of BTB hits system.cpu0.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu0.branchPred.BTBHitPct 80.154178 # BTB Hit Percentage -system.cpu0.branchPred.usedRAS 808967 # Number of times the RAS was used to get a target. -system.cpu0.branchPred.RASInCorrect 22406 # Number of incorrect RAS predictions. +system.cpu0.branchPred.BTBHitPct 75.255583 # BTB Hit Percentage +system.cpu0.branchPred.usedRAS 6684107 # Number of times the RAS was used to get a target. +system.cpu0.branchPred.RASInCorrect 29871 # Number of incorrect RAS predictions. system.cpu0.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -994,25 +1038,25 @@ system.cpu0.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu0.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu0.dtb.inst_hits 0 # ITB inst hits system.cpu0.dtb.inst_misses 0 # ITB inst misses -system.cpu0.dtb.read_hits 27184101 # DTB read hits -system.cpu0.dtb.read_misses 37692 # DTB read misses -system.cpu0.dtb.write_hits 5601213 # DTB write hits -system.cpu0.dtb.write_misses 10069 # DTB write misses -system.cpu0.dtb.flush_tlb 510 # Number of times complete TLB was flushed -system.cpu0.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.dtb.flush_tlb_mva_asid 726 # Number of times TLB was flushed by MVA & ASID -system.cpu0.dtb.flush_tlb_asid 31 # Number of times TLB was flushed by ASID -system.cpu0.dtb.flush_entries 5493 # Number of entries that have been flushed from TLB -system.cpu0.dtb.align_faults 558 # Number of TLB faults due to alignment restrictions -system.cpu0.dtb.prefetch_faults 288 # Number of TLB faults due to prefetch +system.cpu0.dtb.read_hits 14281958 # DTB read hits +system.cpu0.dtb.read_misses 49036 # DTB read misses +system.cpu0.dtb.write_hits 10331652 # DTB write hits +system.cpu0.dtb.write_misses 7432 # DTB write misses +system.cpu0.dtb.flush_tlb 178 # Number of times complete TLB was flushed +system.cpu0.dtb.flush_tlb_mva 474 # Number of times TLB was flushed by MVA +system.cpu0.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.dtb.flush_entries 3418 # Number of entries that have been flushed from TLB +system.cpu0.dtb.align_faults 971 # Number of TLB faults due to alignment restrictions +system.cpu0.dtb.prefetch_faults 1307 # Number of TLB faults due to prefetch system.cpu0.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.dtb.perms_faults 698 # Number of TLB faults due to permissions restrictions -system.cpu0.dtb.read_accesses 27221793 # DTB read accesses -system.cpu0.dtb.write_accesses 5611282 # DTB write accesses +system.cpu0.dtb.perms_faults 583 # Number of TLB faults due to permissions restrictions +system.cpu0.dtb.read_accesses 14330994 # DTB read accesses +system.cpu0.dtb.write_accesses 10339084 # DTB write accesses system.cpu0.dtb.inst_accesses 0 # ITB inst accesses -system.cpu0.dtb.hits 32785314 # DTB hits -system.cpu0.dtb.misses 47761 # DTB misses -system.cpu0.dtb.accesses 32833075 # DTB accesses +system.cpu0.dtb.hits 24613610 # DTB hits +system.cpu0.dtb.misses 56468 # DTB misses +system.cpu0.dtb.accesses 24670078 # DTB accesses system.cpu0.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1034,720 +1078,720 @@ system.cpu0.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu0.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu0.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu0.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu0.itb.inst_hits 5349776 # ITB inst hits -system.cpu0.itb.inst_misses 7612 # ITB inst misses +system.cpu0.itb.inst_hits 20359986 # ITB inst hits +system.cpu0.itb.inst_misses 8688 # ITB inst misses system.cpu0.itb.read_hits 0 # DTB read hits system.cpu0.itb.read_misses 0 # DTB read misses system.cpu0.itb.write_hits 0 # DTB write hits system.cpu0.itb.write_misses 0 # DTB write misses -system.cpu0.itb.flush_tlb 510 # Number of times complete TLB was flushed -system.cpu0.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.itb.flush_tlb_mva_asid 726 # Number of times TLB was flushed by MVA & ASID -system.cpu0.itb.flush_tlb_asid 31 # Number of times TLB was flushed by ASID -system.cpu0.itb.flush_entries 2622 # Number of entries that have been flushed from TLB +system.cpu0.itb.flush_tlb 178 # Number of times complete TLB was flushed +system.cpu0.itb.flush_tlb_mva 474 # Number of times TLB was flushed by MVA +system.cpu0.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.itb.flush_entries 2307 # Number of entries that have been flushed from TLB system.cpu0.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu0.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu0.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.itb.perms_faults 2424 # Number of TLB faults due to permissions restrictions +system.cpu0.itb.perms_faults 1454 # Number of TLB faults due to permissions restrictions system.cpu0.itb.read_accesses 0 # DTB read accesses system.cpu0.itb.write_accesses 0 # DTB write accesses -system.cpu0.itb.inst_accesses 5357388 # ITB inst accesses -system.cpu0.itb.hits 5349776 # DTB hits -system.cpu0.itb.misses 7612 # DTB misses -system.cpu0.itb.accesses 5357388 # DTB accesses -system.cpu0.numCycles 234157878 # number of cpu cycles simulated +system.cpu0.itb.inst_accesses 20368674 # ITB inst accesses +system.cpu0.itb.hits 20359986 # DTB hits +system.cpu0.itb.misses 8688 # DTB misses +system.cpu0.itb.accesses 20368674 # DTB accesses +system.cpu0.numCycles 107845593 # number of cpu cycles simulated system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu0.fetch.icacheStallCycles 14748705 # Number of cycles fetch is stalled on an Icache miss -system.cpu0.fetch.Insts 42201957 # Number of instructions fetch has processed -system.cpu0.fetch.Branches 7736387 # Number of branches that fetch encountered -system.cpu0.fetch.predictedBranches 4605452 # Number of branches that fetch has predicted taken -system.cpu0.fetch.Cycles 215146781 # Number of cycles fetch has run and was not squashing or blocked -system.cpu0.fetch.SquashCycles 898208 # Number of cycles fetch has spent squashing -system.cpu0.fetch.TlbCycles 106243 # Number of cycles fetch has spent waiting for tlb -system.cpu0.fetch.MiscStallCycles 1405 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu0.fetch.PendingDrainCycles 1864 # Number of cycles fetch has spent waiting on pipes to drain -system.cpu0.fetch.PendingTrapStallCycles 95051 # Number of stall cycles due to pending traps -system.cpu0.fetch.PendingQuiesceStallCycles 1850622 # Number of stall cycles due to pending quiesce instructions -system.cpu0.fetch.IcacheWaitRetryStallCycles 160 # Number of stall cycles due to full MSHR -system.cpu0.fetch.CacheLines 5346983 # Number of cache lines fetched -system.cpu0.fetch.IcacheSquashes 204760 # Number of outstanding Icache misses that were squashed -system.cpu0.fetch.ItlbSquashes 2833 # Number of outstanding ITLB misses that were squashed -system.cpu0.fetch.rateDist::samples 232399808 # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::mean 0.216000 # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::stdev 1.156571 # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.icacheStallCycles 40386810 # Number of cycles fetch is stalled on an Icache miss +system.cpu0.fetch.Insts 105587816 # Number of instructions fetch has processed +system.cpu0.fetch.Branches 26968745 # Number of branches that fetch encountered +system.cpu0.fetch.predictedBranches 19255163 # Number of branches that fetch has predicted taken +system.cpu0.fetch.Cycles 62197124 # Number of cycles fetch has run and was not squashing or blocked +system.cpu0.fetch.SquashCycles 3245751 # Number of cycles fetch has spent squashing +system.cpu0.fetch.TlbCycles 127625 # Number of cycles fetch has spent waiting for tlb +system.cpu0.fetch.MiscStallCycles 7153 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu0.fetch.PendingDrainCycles 414 # Number of cycles fetch has spent waiting on pipes to drain +system.cpu0.fetch.PendingTrapStallCycles 560512 # Number of stall cycles due to pending traps +system.cpu0.fetch.PendingQuiesceStallCycles 142803 # Number of stall cycles due to pending quiesce instructions +system.cpu0.fetch.IcacheWaitRetryStallCycles 276 # Number of stall cycles due to full MSHR +system.cpu0.fetch.CacheLines 20358682 # Number of cache lines fetched +system.cpu0.fetch.IcacheSquashes 375797 # Number of outstanding Icache misses that were squashed +system.cpu0.fetch.ItlbSquashes 3540 # Number of outstanding ITLB misses that were squashed +system.cpu0.fetch.rateDist::samples 105045556 # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::mean 1.208380 # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::stdev 2.316447 # Number of instructions fetched each cycle (Total) system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::0 222777653 95.86% 95.86% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::1 886693 0.38% 96.24% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::2 957710 0.41% 96.65% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::3 1031526 0.44% 97.10% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::4 1201262 0.52% 97.61% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::5 716459 0.31% 97.92% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::6 1131800 0.49% 98.41% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::7 450199 0.19% 98.60% # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::8 3246506 1.40% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::0 76194887 72.54% 72.54% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::1 3754274 3.57% 76.11% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::2 2490616 2.37% 78.48% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::3 7859227 7.48% 85.96% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::4 1696652 1.62% 87.58% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::5 1110270 1.06% 88.63% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::6 6030562 5.74% 94.37% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::7 1172073 1.12% 95.49% # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.rateDist::8 4736995 4.51% 100.00% # Number of instructions fetched each cycle (Total) system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.rateDist::total 232399808 # Number of instructions fetched each cycle (Total) -system.cpu0.fetch.branchRate 0.033039 # Number of branch fetches per cycle -system.cpu0.fetch.rate 0.180229 # Number of inst fetches per cycle -system.cpu0.decode.IdleCycles 12178110 # Number of cycles decode is idle -system.cpu0.decode.BlockedCycles 212389955 # Number of cycles decode is blocked -system.cpu0.decode.RunCycles 6147086 # Number of cycles decode is running -system.cpu0.decode.UnblockCycles 1310186 # Number of cycles decode is unblocking -system.cpu0.decode.SquashCycles 372224 # Number of cycles decode is squashing -system.cpu0.decode.BranchResolved 973042 # Number of times decode resolved a branch -system.cpu0.decode.BranchMispred 78155 # Number of times decode detected a branch misprediction -system.cpu0.decode.DecodedInsts 44916036 # Number of instructions handled by decode -system.cpu0.decode.SquashedInsts 260169 # Number of squashed instructions handled by decode -system.cpu0.rename.SquashCycles 372224 # Number of cycles rename is squashing -system.cpu0.rename.IdleCycles 12790792 # Number of cycles rename is idle -system.cpu0.rename.BlockCycles 53545394 # Number of cycles rename is blocking -system.cpu0.rename.serializeStallCycles 30504571 # count of cycles rename stalled for serializing inst -system.cpu0.rename.RunCycles 6768689 # Number of cycles rename is running -system.cpu0.rename.UnblockCycles 128415973 # Number of cycles rename is unblocking -system.cpu0.rename.RenamedInsts 43504199 # Number of instructions processed by rename -system.cpu0.rename.ROBFullEvents 1378 # Number of times rename has blocked due to ROB full -system.cpu0.rename.IQFullEvents 95402427 # Number of times rename has blocked due to IQ full -system.cpu0.rename.LQFullEvents 124537502 # Number of times rename has blocked due to LQ full -system.cpu0.rename.SQFullEvents 1839930 # Number of times rename has blocked due to SQ full -system.cpu0.rename.RenamedOperands 46109442 # Number of destination operands rename has renamed -system.cpu0.rename.RenameLookups 200228601 # Number of register rename lookups that rename has made -system.cpu0.rename.int_rename_lookups 53009049 # Number of integer rename lookups -system.cpu0.rename.fp_rename_lookups 5261 # Number of floating rename lookups -system.cpu0.rename.CommittedMaps 36340147 # Number of HB maps that are committed -system.cpu0.rename.UndoneMaps 9769295 # Number of HB maps that are undone due to squashing -system.cpu0.rename.serializingInsts 578634 # count of serializing insts renamed -system.cpu0.rename.tempSerializingInsts 493652 # count of temporary serializing insts renamed -system.cpu0.rename.skidInsts 7443860 # count of insts added to the skid buffer -system.cpu0.memDep0.insertedLoads 7970278 # Number of loads inserted to the mem dependence unit. -system.cpu0.memDep0.insertedStores 6245265 # Number of stores inserted to the mem dependence unit. -system.cpu0.memDep0.conflictingLoads 1090249 # Number of conflicting loads. -system.cpu0.memDep0.conflictingStores 1688574 # Number of conflicting stores. -system.cpu0.iq.iqInstsAdded 41187030 # Number of instructions added to the IQ (excludes non-spec) -system.cpu0.iq.iqNonSpecInstsAdded 989826 # Number of non-speculative instructions added to the IQ -system.cpu0.iq.iqInstsIssued 58971927 # Number of instructions issued -system.cpu0.iq.iqSquashedInstsIssued 58739 # Number of squashed instructions issued -system.cpu0.iq.iqSquashedInstsExamined 7127220 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu0.iq.iqSquashedOperandsExamined 15644672 # Number of squashed operands that are examined and possibly removed from graph -system.cpu0.iq.iqSquashedNonSpecRemoved 268943 # Number of squashed non-spec instructions that were removed -system.cpu0.iq.issued_per_cycle::samples 232399808 # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::mean 0.253752 # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::stdev 0.958915 # Number of insts issued each cycle +system.cpu0.fetch.rateDist::total 105045556 # Number of instructions fetched each cycle (Total) +system.cpu0.fetch.branchRate 0.250068 # Number of branch fetches per cycle +system.cpu0.fetch.rate 0.979065 # Number of inst fetches per cycle +system.cpu0.decode.IdleCycles 27992831 # Number of cycles decode is idle +system.cpu0.decode.BlockedCycles 58288752 # Number of cycles decode is blocked +system.cpu0.decode.RunCycles 15795686 # Number of cycles decode is running +system.cpu0.decode.UnblockCycles 1494186 # Number of cycles decode is unblocking +system.cpu0.decode.SquashCycles 1473806 # Number of cycles decode is squashing +system.cpu0.decode.BranchResolved 1905882 # Number of times decode resolved a branch +system.cpu0.decode.BranchMispred 151125 # Number of times decode detected a branch misprediction +system.cpu0.decode.DecodedInsts 87429633 # Number of instructions handled by decode +system.cpu0.decode.SquashedInsts 488960 # Number of squashed instructions handled by decode +system.cpu0.rename.SquashCycles 1473806 # Number of cycles rename is squashing +system.cpu0.rename.IdleCycles 28854522 # Number of cycles rename is idle +system.cpu0.rename.BlockCycles 7825241 # Number of cycles rename is blocking +system.cpu0.rename.serializeStallCycles 44530433 # count of cycles rename stalled for serializing inst +system.cpu0.rename.RunCycles 16415738 # Number of cycles rename is running +system.cpu0.rename.UnblockCycles 5945509 # Number of cycles rename is unblocking +system.cpu0.rename.RenamedInsts 83590953 # Number of instructions processed by rename +system.cpu0.rename.ROBFullEvents 2363 # Number of times rename has blocked due to ROB full +system.cpu0.rename.IQFullEvents 1232745 # Number of times rename has blocked due to IQ full +system.cpu0.rename.LQFullEvents 241627 # Number of times rename has blocked due to LQ full +system.cpu0.rename.SQFullEvents 3747183 # Number of times rename has blocked due to SQ full +system.cpu0.rename.RenamedOperands 86230749 # Number of destination operands rename has renamed +system.cpu0.rename.RenameLookups 384928079 # Number of register rename lookups that rename has made +system.cpu0.rename.int_rename_lookups 93177414 # Number of integer rename lookups +system.cpu0.rename.fp_rename_lookups 5669 # Number of floating rename lookups +system.cpu0.rename.CommittedMaps 72449468 # Number of HB maps that are committed +system.cpu0.rename.UndoneMaps 13781265 # Number of HB maps that are undone due to squashing +system.cpu0.rename.serializingInsts 1547727 # count of serializing insts renamed +system.cpu0.rename.tempSerializingInsts 1453455 # count of temporary serializing insts renamed +system.cpu0.rename.skidInsts 8907873 # count of insts added to the skid buffer +system.cpu0.memDep0.insertedLoads 15026911 # Number of loads inserted to the mem dependence unit. +system.cpu0.memDep0.insertedStores 11459129 # Number of stores inserted to the mem dependence unit. +system.cpu0.memDep0.conflictingLoads 1951942 # Number of conflicting loads. +system.cpu0.memDep0.conflictingStores 2729865 # Number of conflicting stores. +system.cpu0.iq.iqInstsAdded 80431590 # Number of instructions added to the IQ (excludes non-spec) +system.cpu0.iq.iqNonSpecInstsAdded 1054195 # Number of non-speculative instructions added to the IQ +system.cpu0.iq.iqInstsIssued 77118742 # Number of instructions issued +system.cpu0.iq.iqSquashedInstsIssued 91388 # Number of squashed instructions issued +system.cpu0.iq.iqSquashedInstsExamined 10043438 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu0.iq.iqSquashedOperandsExamined 24751793 # Number of squashed operands that are examined and possibly removed from graph +system.cpu0.iq.iqSquashedNonSpecRemoved 115145 # Number of squashed non-spec instructions that were removed +system.cpu0.iq.issued_per_cycle::samples 105045556 # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::mean 0.734146 # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::stdev 1.428326 # Number of insts issued each cycle system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::0 212110796 91.27% 91.27% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::1 6244814 2.69% 93.96% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::2 2921782 1.26% 95.21% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::3 2401444 1.03% 96.25% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::4 6174292 2.66% 98.90% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::5 1067597 0.46% 99.36% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::6 901998 0.39% 99.75% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::7 384604 0.17% 99.92% # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::8 192481 0.08% 100.00% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::0 74311546 70.74% 70.74% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::1 10189117 9.70% 80.44% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::2 7864547 7.49% 87.93% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::3 6570455 6.25% 94.18% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::4 2322662 2.21% 96.39% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::5 1491632 1.42% 97.81% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::6 1567348 1.49% 99.31% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::7 489722 0.47% 99.77% # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::8 238527 0.23% 100.00% # Number of insts issued each cycle system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu0.iq.issued_per_cycle::total 232399808 # Number of insts issued each cycle +system.cpu0.iq.issued_per_cycle::total 105045556 # Number of insts issued each cycle system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu0.iq.fu_full::IntAlu 115073 2.28% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::IntMult 2 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::IntDiv 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatAdd 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatCmp 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatCvt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatMult 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatDiv 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdAdd 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdAlu 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdCmp 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdCvt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdMisc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdMult 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdShift 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 2.28% # attempts to use FU when none available -system.cpu0.iq.fu_full::MemRead 4670641 92.37% 94.64% # attempts to use FU when none available -system.cpu0.iq.fu_full::MemWrite 270791 5.36% 100.00% # attempts to use FU when none available +system.cpu0.iq.fu_full::IntAlu 112665 9.94% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::IntMult 3 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::IntDiv 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatAdd 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatCmp 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatCvt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatMult 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatDiv 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdAdd 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdAlu 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdCmp 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdCvt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdMisc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdMult 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdShift 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 9.94% # attempts to use FU when none available +system.cpu0.iq.fu_full::MemRead 535473 47.24% 57.18% # attempts to use FU when none available +system.cpu0.iq.fu_full::MemWrite 485278 42.82% 100.00% # attempts to use FU when none available system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu0.iq.FU_type_0::No_OpClass 15020 0.03% 0.03% # Type of FU issued -system.cpu0.iq.FU_type_0::IntAlu 25465355 43.18% 43.21% # Type of FU issued -system.cpu0.iq.FU_type_0::IntMult 47791 0.08% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatMisc 896 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 43.29% # Type of FU issued -system.cpu0.iq.FU_type_0::MemRead 27510585 46.65% 89.94% # Type of FU issued -system.cpu0.iq.FU_type_0::MemWrite 5932280 10.06% 100.00% # Type of FU issued +system.cpu0.iq.FU_type_0::No_OpClass 2200 0.00% 0.00% # Type of FU issued +system.cpu0.iq.FU_type_0::IntAlu 51451834 66.72% 66.72% # Type of FU issued +system.cpu0.iq.FU_type_0::IntMult 57694 0.07% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatAdd 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatDiv 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdAlu 2 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatDiv 1 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatMisc 4462 0.01% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatMultAcc 7 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.80% # Type of FU issued +system.cpu0.iq.FU_type_0::MemRead 14684703 19.04% 85.84% # Type of FU issued +system.cpu0.iq.FU_type_0::MemWrite 10917839 14.16% 100.00% # Type of FU issued system.cpu0.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu0.iq.FU_type_0::total 58971927 # Type of FU issued -system.cpu0.iq.rate 0.251847 # Inst issue rate -system.cpu0.iq.fu_busy_cnt 5056507 # FU busy when requested -system.cpu0.iq.fu_busy_rate 0.085744 # FU busy rate (busy events/executed inst) -system.cpu0.iq.int_inst_queue_reads 355447115 # Number of integer instruction queue reads -system.cpu0.iq.int_inst_queue_writes 49321417 # Number of integer instruction queue writes -system.cpu0.iq.int_inst_queue_wakeup_accesses 38218166 # Number of integer instruction queue wakeup accesses -system.cpu0.iq.fp_inst_queue_reads 11793 # Number of floating instruction queue reads -system.cpu0.iq.fp_inst_queue_writes 6394 # Number of floating instruction queue writes -system.cpu0.iq.fp_inst_queue_wakeup_accesses 5095 # Number of floating instruction queue wakeup accesses -system.cpu0.iq.int_alu_accesses 64007055 # Number of integer alu accesses -system.cpu0.iq.fp_alu_accesses 6359 # Number of floating point alu accesses -system.cpu0.iew.lsq.thread0.forwLoads 225424 # Number of loads that had data forwarded from stores +system.cpu0.iq.FU_type_0::total 77118742 # Type of FU issued +system.cpu0.iq.rate 0.715085 # Inst issue rate +system.cpu0.iq.fu_busy_cnt 1133419 # FU busy when requested +system.cpu0.iq.fu_busy_rate 0.014697 # FU busy rate (busy events/executed inst) +system.cpu0.iq.int_inst_queue_reads 260495273 # Number of integer instruction queue reads +system.cpu0.iq.int_inst_queue_writes 91574151 # Number of integer instruction queue writes +system.cpu0.iq.int_inst_queue_wakeup_accesses 74667012 # Number of integer instruction queue wakeup accesses +system.cpu0.iq.fp_inst_queue_reads 12574 # Number of floating instruction queue reads +system.cpu0.iq.fp_inst_queue_writes 6644 # Number of floating instruction queue writes +system.cpu0.iq.fp_inst_queue_wakeup_accesses 5487 # Number of floating instruction queue wakeup accesses +system.cpu0.iq.int_alu_accesses 78243199 # Number of integer alu accesses +system.cpu0.iq.fp_alu_accesses 6762 # Number of floating point alu accesses +system.cpu0.iew.lsq.thread0.forwLoads 345945 # Number of loads that had data forwarded from stores system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu0.iew.lsq.thread0.squashedLoads 1448099 # Number of loads squashed -system.cpu0.iew.lsq.thread0.ignoredResponses 2516 # Number of memory responses ignored because the instruction is squashed -system.cpu0.iew.lsq.thread0.memOrderViolation 24796 # Number of memory ordering violations -system.cpu0.iew.lsq.thread0.squashedStores 671952 # Number of stores squashed +system.cpu0.iew.lsq.thread0.squashedLoads 2206741 # Number of loads squashed +system.cpu0.iew.lsq.thread0.ignoredResponses 2565 # Number of memory responses ignored because the instruction is squashed +system.cpu0.iew.lsq.thread0.memOrderViolation 52530 # Number of memory ordering violations +system.cpu0.iew.lsq.thread0.squashedStores 1128151 # Number of stores squashed system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu0.iew.lsq.thread0.rescheduledLoads 17102895 # Number of loads that were rescheduled -system.cpu0.iew.lsq.thread0.cacheBlocked 3149110 # Number of times an access to memory failed due to the cache being blocked +system.cpu0.iew.lsq.thread0.rescheduledLoads 207860 # Number of loads that were rescheduled +system.cpu0.iew.lsq.thread0.cacheBlocked 209627 # Number of times an access to memory failed due to the cache being blocked system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu0.iew.iewSquashCycles 372224 # Number of cycles IEW is squashing -system.cpu0.iew.iewBlockCycles 50935329 # Number of cycles IEW is blocking -system.cpu0.iew.iewUnblockCycles 1903194 # Number of cycles IEW is unblocking -system.cpu0.iew.iewDispatchedInsts 42289333 # Number of instructions dispatched to IQ -system.cpu0.iew.iewDispSquashedInsts 78950 # Number of squashed instructions skipped by dispatch -system.cpu0.iew.iewDispLoadInsts 7970278 # Number of dispatched load instructions -system.cpu0.iew.iewDispStoreInsts 6245265 # Number of dispatched store instructions -system.cpu0.iew.iewDispNonSpecInsts 710795 # Number of dispatched non-speculative instructions -system.cpu0.iew.iewIQFullEvents 138182 # Number of times the IQ has become full, causing a stall -system.cpu0.iew.iewLSQFullEvents 1696089 # Number of times the LSQ has become full, causing a stall -system.cpu0.iew.memOrderViolationEvents 24796 # Number of memory order violations -system.cpu0.iew.predictedTakenIncorrect 159500 # Number of branches that were predicted taken incorrectly -system.cpu0.iew.predictedNotTakenIncorrect 133057 # Number of branches that were predicted not taken incorrectly -system.cpu0.iew.branchMispredicts 292557 # Number of branch mispredicts detected at execute -system.cpu0.iew.iewExecutedInsts 58565137 # Number of executed instructions -system.cpu0.iew.iewExecLoadInsts 27348453 # Number of load instructions executed -system.cpu0.iew.iewExecSquashedInsts 359214 # Number of squashed instructions skipped in execute +system.cpu0.iew.iewSquashCycles 1473806 # Number of cycles IEW is squashing +system.cpu0.iew.iewBlockCycles 5382891 # Number of cycles IEW is blocking +system.cpu0.iew.iewUnblockCycles 2162428 # Number of cycles IEW is unblocking +system.cpu0.iew.iewDispatchedInsts 81613092 # Number of instructions dispatched to IQ +system.cpu0.iew.iewDispSquashedInsts 131628 # Number of squashed instructions skipped by dispatch +system.cpu0.iew.iewDispLoadInsts 15026911 # Number of dispatched load instructions +system.cpu0.iew.iewDispStoreInsts 11459129 # Number of dispatched store instructions +system.cpu0.iew.iewDispNonSpecInsts 550936 # Number of dispatched non-speculative instructions +system.cpu0.iew.iewIQFullEvents 43632 # Number of times the IQ has become full, causing a stall +system.cpu0.iew.iewLSQFullEvents 2106388 # Number of times the LSQ has become full, causing a stall +system.cpu0.iew.memOrderViolationEvents 52530 # Number of memory order violations +system.cpu0.iew.predictedTakenIncorrect 254626 # Number of branches that were predicted taken incorrectly +system.cpu0.iew.predictedNotTakenIncorrect 219922 # Number of branches that were predicted not taken incorrectly +system.cpu0.iew.branchMispredicts 474548 # Number of branch mispredicts detected at execute +system.cpu0.iew.iewExecutedInsts 76513772 # Number of executed instructions +system.cpu0.iew.iewExecLoadInsts 14449148 # Number of load instructions executed +system.cpu0.iew.iewExecSquashedInsts 548624 # Number of squashed instructions skipped in execute system.cpu0.iew.exec_swp 0 # number of swp insts executed -system.cpu0.iew.exec_nop 112477 # number of nop insts executed -system.cpu0.iew.exec_refs 33216509 # number of memory reference insts executed -system.cpu0.iew.exec_branches 5651382 # Number of branches executed -system.cpu0.iew.exec_stores 5868056 # Number of stores executed -system.cpu0.iew.exec_rate 0.250110 # Inst execution rate -system.cpu0.iew.wb_sent 55395790 # cumulative count of insts sent to commit -system.cpu0.iew.wb_count 38223261 # cumulative count of insts written-back -system.cpu0.iew.wb_producers 21614386 # num instructions producing a value -system.cpu0.iew.wb_consumers 38462259 # num instructions consuming a value +system.cpu0.iew.exec_nop 127307 # number of nop insts executed +system.cpu0.iew.exec_refs 25261391 # number of memory reference insts executed +system.cpu0.iew.exec_branches 14437195 # Number of branches executed +system.cpu0.iew.exec_stores 10812243 # Number of stores executed +system.cpu0.iew.exec_rate 0.709475 # Inst execution rate +system.cpu0.iew.wb_sent 75851893 # cumulative count of insts sent to commit +system.cpu0.iew.wb_count 74672499 # cumulative count of insts written-back +system.cpu0.iew.wb_producers 39010696 # num instructions producing a value +system.cpu0.iew.wb_consumers 67649101 # num instructions consuming a value system.cpu0.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu0.iew.wb_rate 0.163237 # insts written-back per cycle -system.cpu0.iew.wb_fanout 0.561964 # average fanout of values written-back +system.cpu0.iew.wb_rate 0.692402 # insts written-back per cycle +system.cpu0.iew.wb_fanout 0.576662 # average fanout of values written-back system.cpu0.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu0.commit.commitSquashedInsts 7051288 # The number of squashed insts skipped by commit -system.cpu0.commit.commitNonSpecStalls 720883 # The number of times commit has been forced to stall to communicate backwards -system.cpu0.commit.branchMispredicts 247682 # The number of times a branch was mispredicted -system.cpu0.commit.committed_per_cycle::samples 231240606 # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::mean 0.150761 # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::stdev 0.850016 # Number of insts commited each cycle +system.cpu0.commit.commitSquashedInsts 11320580 # The number of squashed insts skipped by commit +system.cpu0.commit.commitNonSpecStalls 939050 # The number of times commit has been forced to stall to communicate backwards +system.cpu0.commit.branchMispredicts 400483 # The number of times a branch was mispredicted +system.cpu0.commit.committed_per_cycle::samples 102489063 # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::mean 0.685035 # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::stdev 1.574738 # Number of insts commited each cycle system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::0 218744105 94.60% 94.60% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::1 6302358 2.73% 97.32% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::2 1708730 0.74% 98.06% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::3 1054896 0.46% 98.52% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::4 648771 0.28% 98.80% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::5 578680 0.25% 99.05% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::6 445136 0.19% 99.24% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::7 245162 0.11% 99.35% # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::8 1512768 0.65% 100.00% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::0 75163014 73.34% 73.34% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::1 12241374 11.94% 85.28% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::2 6264234 6.11% 91.39% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::3 2647997 2.58% 93.98% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::4 1295474 1.26% 95.24% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::5 837997 0.82% 96.06% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::6 1889450 1.84% 97.90% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::7 409985 0.40% 98.30% # Number of insts commited each cycle +system.cpu0.commit.committed_per_cycle::8 1739538 1.70% 100.00% # Number of insts commited each cycle system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu0.commit.committed_per_cycle::total 231240606 # Number of insts commited each cycle -system.cpu0.commit.committedInsts 29065490 # Number of instructions committed -system.cpu0.commit.committedOps 34862084 # Number of ops (including micro ops) committed +system.cpu0.commit.committed_per_cycle::total 102489063 # Number of insts commited each cycle +system.cpu0.commit.committedInsts 57892234 # Number of instructions committed +system.cpu0.commit.committedOps 70208613 # Number of ops (including micro ops) committed system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu0.commit.refs 12095492 # Number of memory references committed -system.cpu0.commit.loads 6522179 # Number of loads committed -system.cpu0.commit.membars 193065 # Number of memory barriers committed -system.cpu0.commit.branches 4958543 # Number of branches committed -system.cpu0.commit.fp_insts 5094 # Number of committed floating point instructions. -system.cpu0.commit.int_insts 30770331 # Number of committed integer instructions. -system.cpu0.commit.function_calls 472637 # Number of function calls committed. +system.cpu0.commit.refs 23151148 # Number of memory references committed +system.cpu0.commit.loads 12820170 # Number of loads committed +system.cpu0.commit.membars 372459 # Number of memory barriers committed +system.cpu0.commit.branches 13651808 # Number of branches committed +system.cpu0.commit.fp_insts 5463 # Number of committed floating point instructions. +system.cpu0.commit.int_insts 61466111 # Number of committed integer instructions. +system.cpu0.commit.function_calls 2656847 # Number of function calls committed. system.cpu0.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction -system.cpu0.commit.op_class_0::IntAlu 22721291 65.17% 65.17% # Class of committed instruction -system.cpu0.commit.op_class_0::IntMult 44405 0.13% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::IntDiv 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatMult 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdMult 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdShift 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatMisc 896 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.30% # Class of committed instruction -system.cpu0.commit.op_class_0::MemRead 6522179 18.71% 84.01% # Class of committed instruction -system.cpu0.commit.op_class_0::MemWrite 5573313 15.99% 100.00% # Class of committed instruction +system.cpu0.commit.op_class_0::IntAlu 46997024 66.94% 66.94% # Class of committed instruction +system.cpu0.commit.op_class_0::IntMult 55979 0.08% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::IntDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatMult 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::FloatSqrt 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdAddAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdAlu 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdMisc 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdMult 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdMultAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdShift 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdShiftAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdSqrt 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatAlu 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatMisc 4462 0.01% 67.03% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatMult 0 0.00% 67.03% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.03% # Class of committed instruction +system.cpu0.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.03% # Class of committed instruction +system.cpu0.commit.op_class_0::MemRead 12820170 18.26% 85.29% # Class of committed instruction +system.cpu0.commit.op_class_0::MemWrite 10330978 14.71% 100.00% # Class of committed instruction system.cpu0.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu0.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction -system.cpu0.commit.op_class_0::total 34862084 # Class of committed instruction -system.cpu0.commit.bw_lim_events 1512768 # number cycles where commit BW limit reached +system.cpu0.commit.op_class_0::total 70208613 # Class of committed instruction +system.cpu0.commit.bw_lim_events 1739538 # number cycles where commit BW limit reached system.cpu0.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu0.rob.rob_reads 270737391 # The number of ROB reads -system.cpu0.rob.rob_writes 84952654 # The number of ROB writes -system.cpu0.timesIdled 265059 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu0.idleCycles 1758070 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu0.quiesceCycles 2270312982 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu0.committedInsts 28998871 # Number of Instructions Simulated -system.cpu0.committedOps 34795465 # Number of Ops (including micro ops) Simulated -system.cpu0.cpi 8.074724 # CPI: Cycles Per Instruction -system.cpu0.cpi_total 8.074724 # CPI: Total CPI of All Threads -system.cpu0.ipc 0.123843 # IPC: Instructions Per Cycle -system.cpu0.ipc_total 0.123843 # IPC: Total IPC of All Threads -system.cpu0.int_regfile_reads 66418764 # number of integer regfile reads -system.cpu0.int_regfile_writes 24158486 # number of integer regfile writes -system.cpu0.fp_regfile_reads 44743 # number of floating regfile reads -system.cpu0.fp_regfile_writes 41780 # number of floating regfile writes -system.cpu0.cc_regfile_reads 196661933 # number of cc regfile reads -system.cpu0.cc_regfile_writes 15655112 # number of cc regfile writes -system.cpu0.misc_regfile_reads 292292897 # number of misc regfile reads -system.cpu0.misc_regfile_writes 565980 # number of misc regfile writes -system.cpu0.icache.tags.replacements 986757 # number of replacements -system.cpu0.icache.tags.tagsinuse 511.592826 # Cycle average of tags in use -system.cpu0.icache.tags.total_refs 9965260 # Total number of references to valid blocks. -system.cpu0.icache.tags.sampled_refs 987269 # Sample count of references to valid blocks. -system.cpu0.icache.tags.avg_refs 10.093764 # Average number of references to valid blocks. -system.cpu0.icache.tags.warmup_cycle 6651821250 # Cycle when the warmup percentage was hit. -system.cpu0.icache.tags.occ_blocks::cpu0.inst 184.507996 # Average occupied blocks per requestor -system.cpu0.icache.tags.occ_blocks::cpu1.inst 327.084830 # Average occupied blocks per requestor -system.cpu0.icache.tags.occ_percent::cpu0.inst 0.360367 # Average percentage of cache occupancy -system.cpu0.icache.tags.occ_percent::cpu1.inst 0.638838 # Average percentage of cache occupancy -system.cpu0.icache.tags.occ_percent::total 0.999205 # Average percentage of cache occupancy +system.cpu0.rob.rob_reads 169616941 # The number of ROB reads +system.cpu0.rob.rob_writes 165619058 # The number of ROB writes +system.cpu0.timesIdled 398870 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu0.idleCycles 2800037 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu0.quiesceCycles 2442123265 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu0.committedInsts 57820351 # Number of Instructions Simulated +system.cpu0.committedOps 70136730 # Number of Ops (including micro ops) Simulated +system.cpu0.cpi 1.865184 # CPI: Cycles Per Instruction +system.cpu0.cpi_total 1.865184 # CPI: Total CPI of All Threads +system.cpu0.ipc 0.536140 # IPC: Instructions Per Cycle +system.cpu0.ipc_total 0.536140 # IPC: Total IPC of All Threads +system.cpu0.int_regfile_reads 83228446 # number of integer regfile reads +system.cpu0.int_regfile_writes 47576245 # number of integer regfile writes +system.cpu0.fp_regfile_reads 16184 # number of floating regfile reads +system.cpu0.fp_regfile_writes 12998 # number of floating regfile writes +system.cpu0.cc_regfile_reads 270476207 # number of cc regfile reads +system.cpu0.cc_regfile_writes 28213628 # number of cc regfile writes +system.cpu0.misc_regfile_reads 191272649 # number of misc regfile reads +system.cpu0.misc_regfile_writes 720305 # number of misc regfile writes +system.cpu0.icache.tags.replacements 1943673 # number of replacements +system.cpu0.icache.tags.tagsinuse 511.578352 # Cycle average of tags in use +system.cpu0.icache.tags.total_refs 38923517 # Total number of references to valid blocks. +system.cpu0.icache.tags.sampled_refs 1944185 # Sample count of references to valid blocks. +system.cpu0.icache.tags.avg_refs 20.020480 # Average number of references to valid blocks. +system.cpu0.icache.tags.warmup_cycle 9481344250 # Cycle when the warmup percentage was hit. +system.cpu0.icache.tags.occ_blocks::cpu0.inst 274.782570 # Average occupied blocks per requestor +system.cpu0.icache.tags.occ_blocks::cpu1.inst 236.795782 # Average occupied blocks per requestor +system.cpu0.icache.tags.occ_percent::cpu0.inst 0.536685 # Average percentage of cache occupancy +system.cpu0.icache.tags.occ_percent::cpu1.inst 0.462492 # Average percentage of cache occupancy +system.cpu0.icache.tags.occ_percent::total 0.999176 # Average percentage of cache occupancy system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::0 131 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::1 223 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::2 157 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::0 124 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::1 236 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::2 150 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.icache.tags.tag_accesses 12017349 # Number of tag accesses -system.cpu0.icache.tags.data_accesses 12017349 # Number of data accesses -system.cpu0.icache.ReadReq_hits::cpu0.inst 4823854 # number of ReadReq hits -system.cpu0.icache.ReadReq_hits::cpu1.inst 5141406 # number of ReadReq hits -system.cpu0.icache.ReadReq_hits::total 9965260 # number of ReadReq hits -system.cpu0.icache.demand_hits::cpu0.inst 4823854 # number of demand (read+write) hits -system.cpu0.icache.demand_hits::cpu1.inst 5141406 # number of demand (read+write) hits -system.cpu0.icache.demand_hits::total 9965260 # number of demand (read+write) hits -system.cpu0.icache.overall_hits::cpu0.inst 4823854 # number of overall hits -system.cpu0.icache.overall_hits::cpu1.inst 5141406 # number of overall hits -system.cpu0.icache.overall_hits::total 9965260 # number of overall hits -system.cpu0.icache.ReadReq_misses::cpu0.inst 523011 # number of ReadReq misses -system.cpu0.icache.ReadReq_misses::cpu1.inst 541799 # number of ReadReq misses -system.cpu0.icache.ReadReq_misses::total 1064810 # number of ReadReq misses -system.cpu0.icache.demand_misses::cpu0.inst 523011 # number of demand (read+write) misses -system.cpu0.icache.demand_misses::cpu1.inst 541799 # number of demand (read+write) misses -system.cpu0.icache.demand_misses::total 1064810 # number of demand (read+write) misses -system.cpu0.icache.overall_misses::cpu0.inst 523011 # number of overall misses -system.cpu0.icache.overall_misses::cpu1.inst 541799 # number of overall misses -system.cpu0.icache.overall_misses::total 1064810 # number of overall misses -system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 7244933790 # number of ReadReq miss cycles -system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 7308182079 # number of ReadReq miss cycles -system.cpu0.icache.ReadReq_miss_latency::total 14553115869 # number of ReadReq miss cycles -system.cpu0.icache.demand_miss_latency::cpu0.inst 7244933790 # number of demand (read+write) miss cycles -system.cpu0.icache.demand_miss_latency::cpu1.inst 7308182079 # number of demand (read+write) miss cycles -system.cpu0.icache.demand_miss_latency::total 14553115869 # number of demand (read+write) miss cycles -system.cpu0.icache.overall_miss_latency::cpu0.inst 7244933790 # number of overall miss cycles -system.cpu0.icache.overall_miss_latency::cpu1.inst 7308182079 # number of overall miss cycles -system.cpu0.icache.overall_miss_latency::total 14553115869 # number of overall miss cycles -system.cpu0.icache.ReadReq_accesses::cpu0.inst 5346865 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.ReadReq_accesses::cpu1.inst 5683205 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.ReadReq_accesses::total 11030070 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.demand_accesses::cpu0.inst 5346865 # number of demand (read+write) accesses -system.cpu0.icache.demand_accesses::cpu1.inst 5683205 # number of demand (read+write) accesses -system.cpu0.icache.demand_accesses::total 11030070 # number of demand (read+write) accesses -system.cpu0.icache.overall_accesses::cpu0.inst 5346865 # number of overall (read+write) accesses -system.cpu0.icache.overall_accesses::cpu1.inst 5683205 # number of overall (read+write) accesses -system.cpu0.icache.overall_accesses::total 11030070 # number of overall (read+write) accesses -system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.097816 # miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.095333 # miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_miss_rate::total 0.096537 # miss rate for ReadReq accesses -system.cpu0.icache.demand_miss_rate::cpu0.inst 0.097816 # miss rate for demand accesses -system.cpu0.icache.demand_miss_rate::cpu1.inst 0.095333 # miss rate for demand accesses -system.cpu0.icache.demand_miss_rate::total 0.096537 # miss rate for demand accesses -system.cpu0.icache.overall_miss_rate::cpu0.inst 0.097816 # miss rate for overall accesses -system.cpu0.icache.overall_miss_rate::cpu1.inst 0.095333 # miss rate for overall accesses -system.cpu0.icache.overall_miss_rate::total 0.096537 # miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13852.354520 # average ReadReq miss latency -system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 13488.733052 # average ReadReq miss latency -system.cpu0.icache.ReadReq_avg_miss_latency::total 13667.335834 # average ReadReq miss latency -system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13852.354520 # average overall miss latency -system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 13488.733052 # average overall miss latency -system.cpu0.icache.demand_avg_miss_latency::total 13667.335834 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13852.354520 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 13488.733052 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::total 13667.335834 # average overall miss latency -system.cpu0.icache.blocked_cycles::no_mshrs 4607 # number of cycles access was blocked +system.cpu0.icache.tags.tag_accesses 42951658 # Number of tag accesses +system.cpu0.icache.tags.data_accesses 42951658 # Number of data accesses +system.cpu0.icache.ReadReq_hits::cpu0.inst 19318996 # number of ReadReq hits +system.cpu0.icache.ReadReq_hits::cpu1.inst 19604521 # number of ReadReq hits +system.cpu0.icache.ReadReq_hits::total 38923517 # number of ReadReq hits +system.cpu0.icache.demand_hits::cpu0.inst 19318996 # number of demand (read+write) hits +system.cpu0.icache.demand_hits::cpu1.inst 19604521 # number of demand (read+write) hits +system.cpu0.icache.demand_hits::total 38923517 # number of demand (read+write) hits +system.cpu0.icache.overall_hits::cpu0.inst 19318996 # number of overall hits +system.cpu0.icache.overall_hits::cpu1.inst 19604521 # number of overall hits +system.cpu0.icache.overall_hits::total 38923517 # number of overall hits +system.cpu0.icache.ReadReq_misses::cpu0.inst 1039021 # number of ReadReq misses +system.cpu0.icache.ReadReq_misses::cpu1.inst 1044832 # number of ReadReq misses +system.cpu0.icache.ReadReq_misses::total 2083853 # number of ReadReq misses +system.cpu0.icache.demand_misses::cpu0.inst 1039021 # number of demand (read+write) misses +system.cpu0.icache.demand_misses::cpu1.inst 1044832 # number of demand (read+write) misses +system.cpu0.icache.demand_misses::total 2083853 # number of demand (read+write) misses +system.cpu0.icache.overall_misses::cpu0.inst 1039021 # number of overall misses +system.cpu0.icache.overall_misses::cpu1.inst 1044832 # number of overall misses +system.cpu0.icache.overall_misses::total 2083853 # number of overall misses +system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 14217432245 # number of ReadReq miss cycles +system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 14193731102 # number of ReadReq miss cycles +system.cpu0.icache.ReadReq_miss_latency::total 28411163347 # number of ReadReq miss cycles +system.cpu0.icache.demand_miss_latency::cpu0.inst 14217432245 # number of demand (read+write) miss cycles +system.cpu0.icache.demand_miss_latency::cpu1.inst 14193731102 # number of demand (read+write) miss cycles +system.cpu0.icache.demand_miss_latency::total 28411163347 # number of demand (read+write) miss cycles +system.cpu0.icache.overall_miss_latency::cpu0.inst 14217432245 # number of overall miss cycles +system.cpu0.icache.overall_miss_latency::cpu1.inst 14193731102 # number of overall miss cycles +system.cpu0.icache.overall_miss_latency::total 28411163347 # number of overall miss cycles +system.cpu0.icache.ReadReq_accesses::cpu0.inst 20358017 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.ReadReq_accesses::cpu1.inst 20649353 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.ReadReq_accesses::total 41007370 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.demand_accesses::cpu0.inst 20358017 # number of demand (read+write) accesses +system.cpu0.icache.demand_accesses::cpu1.inst 20649353 # number of demand (read+write) accesses +system.cpu0.icache.demand_accesses::total 41007370 # number of demand (read+write) accesses +system.cpu0.icache.overall_accesses::cpu0.inst 20358017 # number of overall (read+write) accesses +system.cpu0.icache.overall_accesses::cpu1.inst 20649353 # number of overall (read+write) accesses +system.cpu0.icache.overall_accesses::total 41007370 # number of overall (read+write) accesses +system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.051037 # miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.050599 # miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_miss_rate::total 0.050817 # miss rate for ReadReq accesses +system.cpu0.icache.demand_miss_rate::cpu0.inst 0.051037 # miss rate for demand accesses +system.cpu0.icache.demand_miss_rate::cpu1.inst 0.050599 # miss rate for demand accesses +system.cpu0.icache.demand_miss_rate::total 0.050817 # miss rate for demand accesses +system.cpu0.icache.overall_miss_rate::cpu0.inst 0.051037 # miss rate for overall accesses +system.cpu0.icache.overall_miss_rate::cpu1.inst 0.050599 # miss rate for overall accesses +system.cpu0.icache.overall_miss_rate::total 0.050817 # miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13683.488827 # average ReadReq miss latency +system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 13584.701753 # average ReadReq miss latency +system.cpu0.icache.ReadReq_avg_miss_latency::total 13633.957552 # average ReadReq miss latency +system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13683.488827 # average overall miss latency +system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 13584.701753 # average overall miss latency +system.cpu0.icache.demand_avg_miss_latency::total 13633.957552 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13683.488827 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 13584.701753 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::total 13633.957552 # average overall miss latency +system.cpu0.icache.blocked_cycles::no_mshrs 8339 # number of cycles access was blocked system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu0.icache.blocked::no_mshrs 283 # number of cycles access was blocked +system.cpu0.icache.blocked::no_mshrs 489 # number of cycles access was blocked system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu0.icache.avg_blocked_cycles::no_mshrs 16.279152 # average number of cycles each access was blocked +system.cpu0.icache.avg_blocked_cycles::no_mshrs 17.053170 # average number of cycles each access was blocked system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.icache.fast_writes 0 # number of fast writes performed system.cpu0.icache.cache_copies 0 # number of cache copies performed -system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 37777 # number of ReadReq MSHR hits -system.cpu0.icache.ReadReq_mshr_hits::cpu1.inst 39754 # number of ReadReq MSHR hits -system.cpu0.icache.ReadReq_mshr_hits::total 77531 # number of ReadReq MSHR hits -system.cpu0.icache.demand_mshr_hits::cpu0.inst 37777 # number of demand (read+write) MSHR hits -system.cpu0.icache.demand_mshr_hits::cpu1.inst 39754 # number of demand (read+write) MSHR hits -system.cpu0.icache.demand_mshr_hits::total 77531 # number of demand (read+write) MSHR hits -system.cpu0.icache.overall_mshr_hits::cpu0.inst 37777 # number of overall MSHR hits -system.cpu0.icache.overall_mshr_hits::cpu1.inst 39754 # number of overall MSHR hits -system.cpu0.icache.overall_mshr_hits::total 77531 # number of overall MSHR hits -system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 485234 # number of ReadReq MSHR misses -system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 502045 # number of ReadReq MSHR misses -system.cpu0.icache.ReadReq_mshr_misses::total 987279 # number of ReadReq MSHR misses -system.cpu0.icache.demand_mshr_misses::cpu0.inst 485234 # number of demand (read+write) MSHR misses -system.cpu0.icache.demand_mshr_misses::cpu1.inst 502045 # number of demand (read+write) MSHR misses -system.cpu0.icache.demand_mshr_misses::total 987279 # number of demand (read+write) MSHR misses -system.cpu0.icache.overall_mshr_misses::cpu0.inst 485234 # number of overall MSHR misses -system.cpu0.icache.overall_mshr_misses::cpu1.inst 502045 # number of overall MSHR misses -system.cpu0.icache.overall_mshr_misses::total 987279 # number of overall MSHR misses -system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 5896477037 # number of ReadReq MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 5947728017 # number of ReadReq MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_miss_latency::total 11844205054 # number of ReadReq MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 5896477037 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 5947728017 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::total 11844205054 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 5896477037 # number of overall MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 5947728017 # number of overall MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::total 11844205054 # number of overall MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 8530500 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 8530500 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 8530500 # number of overall MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::total 8530500 # number of overall MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.090751 # mshr miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.088338 # mshr miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.089508 # mshr miss rate for ReadReq accesses -system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.090751 # mshr miss rate for demand accesses -system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.088338 # mshr miss rate for demand accesses -system.cpu0.icache.demand_mshr_miss_rate::total 0.089508 # mshr miss rate for demand accesses -system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.090751 # mshr miss rate for overall accesses -system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.088338 # mshr miss rate for overall accesses -system.cpu0.icache.overall_mshr_miss_rate::total 0.089508 # mshr miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12151.821672 # average ReadReq mshr miss latency -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11847.001797 # average ReadReq mshr miss latency -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11996.816557 # average ReadReq mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12151.821672 # average overall mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 11847.001797 # average overall mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::total 11996.816557 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12151.821672 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 11847.001797 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::total 11996.816557 # average overall mshr miss latency +system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 69244 # number of ReadReq MSHR hits +system.cpu0.icache.ReadReq_mshr_hits::cpu1.inst 70320 # number of ReadReq MSHR hits +system.cpu0.icache.ReadReq_mshr_hits::total 139564 # number of ReadReq MSHR hits +system.cpu0.icache.demand_mshr_hits::cpu0.inst 69244 # number of demand (read+write) MSHR hits +system.cpu0.icache.demand_mshr_hits::cpu1.inst 70320 # number of demand (read+write) MSHR hits +system.cpu0.icache.demand_mshr_hits::total 139564 # number of demand (read+write) MSHR hits +system.cpu0.icache.overall_mshr_hits::cpu0.inst 69244 # number of overall MSHR hits +system.cpu0.icache.overall_mshr_hits::cpu1.inst 70320 # number of overall MSHR hits +system.cpu0.icache.overall_mshr_hits::total 139564 # number of overall MSHR hits +system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 969777 # number of ReadReq MSHR misses +system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 974512 # number of ReadReq MSHR misses +system.cpu0.icache.ReadReq_mshr_misses::total 1944289 # number of ReadReq MSHR misses +system.cpu0.icache.demand_mshr_misses::cpu0.inst 969777 # number of demand (read+write) MSHR misses +system.cpu0.icache.demand_mshr_misses::cpu1.inst 974512 # number of demand (read+write) MSHR misses +system.cpu0.icache.demand_mshr_misses::total 1944289 # number of demand (read+write) MSHR misses +system.cpu0.icache.overall_mshr_misses::cpu0.inst 969777 # number of overall MSHR misses +system.cpu0.icache.overall_mshr_misses::cpu1.inst 974512 # number of overall MSHR misses +system.cpu0.icache.overall_mshr_misses::total 1944289 # number of overall MSHR misses +system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 11614628478 # number of ReadReq MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 11591128360 # number of ReadReq MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_miss_latency::total 23205756838 # number of ReadReq MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 11614628478 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 11591128360 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::total 23205756838 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 11614628478 # number of overall MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 11591128360 # number of overall MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::total 23205756838 # number of overall MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 49940000 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 49940000 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 49940000 # number of overall MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::total 49940000 # number of overall MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.047636 # mshr miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.047193 # mshr miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.047413 # mshr miss rate for ReadReq accesses +system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.047636 # mshr miss rate for demand accesses +system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.047193 # mshr miss rate for demand accesses +system.cpu0.icache.demand_mshr_miss_rate::total 0.047413 # mshr miss rate for demand accesses +system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.047636 # mshr miss rate for overall accesses +system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.047193 # mshr miss rate for overall accesses +system.cpu0.icache.overall_mshr_miss_rate::total 0.047413 # mshr miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11976.597174 # average ReadReq mshr miss latency +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11894.290024 # average ReadReq mshr miss latency +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11935.343376 # average ReadReq mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11976.597174 # average overall mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 11894.290024 # average overall mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::total 11935.343376 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11976.597174 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 11894.290024 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::total 11935.343376 # average overall mshr miss latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.dcache.tags.replacements 641624 # number of replacements -system.cpu0.dcache.tags.tagsinuse 511.993418 # Cycle average of tags in use -system.cpu0.dcache.tags.total_refs 19749835 # Total number of references to valid blocks. -system.cpu0.dcache.tags.sampled_refs 642136 # Sample count of references to valid blocks. -system.cpu0.dcache.tags.avg_refs 30.756467 # Average number of references to valid blocks. -system.cpu0.dcache.tags.warmup_cycle 42094250 # Cycle when the warmup percentage was hit. -system.cpu0.dcache.tags.occ_blocks::cpu0.data 133.332182 # Average occupied blocks per requestor -system.cpu0.dcache.tags.occ_blocks::cpu1.data 378.661236 # Average occupied blocks per requestor -system.cpu0.dcache.tags.occ_percent::cpu0.data 0.260414 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_percent::cpu1.data 0.739573 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_percent::total 0.999987 # Average percentage of cache occupancy +system.cpu0.dcache.tags.replacements 852682 # number of replacements +system.cpu0.dcache.tags.tagsinuse 511.984423 # Cycle average of tags in use +system.cpu0.dcache.tags.total_refs 42512914 # Total number of references to valid blocks. +system.cpu0.dcache.tags.sampled_refs 853194 # Sample count of references to valid blocks. +system.cpu0.dcache.tags.avg_refs 49.827957 # Average number of references to valid blocks. +system.cpu0.dcache.tags.warmup_cycle 91705250 # Cycle when the warmup percentage was hit. +system.cpu0.dcache.tags.occ_blocks::cpu0.data 329.938362 # Average occupied blocks per requestor +system.cpu0.dcache.tags.occ_blocks::cpu1.data 182.046061 # Average occupied blocks per requestor +system.cpu0.dcache.tags.occ_percent::cpu0.data 0.644411 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_percent::cpu1.data 0.355559 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_percent::total 0.999970 # Average percentage of cache occupancy system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::0 199 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::1 293 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::2 20 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::0 185 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::1 306 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::2 21 # Occupied blocks per task id system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.dcache.tags.tag_accesses 95284916 # Number of tag accesses -system.cpu0.dcache.tags.data_accesses 95284916 # Number of data accesses -system.cpu0.dcache.ReadReq_hits::cpu0.data 5852905 # number of ReadReq hits -system.cpu0.dcache.ReadReq_hits::cpu1.data 6194424 # number of ReadReq hits -system.cpu0.dcache.ReadReq_hits::total 12047329 # number of ReadReq hits -system.cpu0.dcache.WriteReq_hits::cpu0.data 3505923 # number of WriteReq hits -system.cpu0.dcache.WriteReq_hits::cpu1.data 3637478 # number of WriteReq hits -system.cpu0.dcache.WriteReq_hits::total 7143401 # number of WriteReq hits -system.cpu0.dcache.SoftPFReq_hits::cpu0.data 35429 # number of SoftPFReq hits -system.cpu0.dcache.SoftPFReq_hits::cpu1.data 29531 # number of SoftPFReq hits -system.cpu0.dcache.SoftPFReq_hits::total 64960 # number of SoftPFReq hits -system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 110357 # number of LoadLockedReq hits -system.cpu0.dcache.LoadLockedReq_hits::cpu1.data 133056 # number of LoadLockedReq hits -system.cpu0.dcache.LoadLockedReq_hits::total 243413 # number of LoadLockedReq hits -system.cpu0.dcache.StoreCondReq_hits::cpu0.data 112492 # number of StoreCondReq hits -system.cpu0.dcache.StoreCondReq_hits::cpu1.data 135154 # number of StoreCondReq hits -system.cpu0.dcache.StoreCondReq_hits::total 247646 # number of StoreCondReq hits -system.cpu0.dcache.demand_hits::cpu0.data 9358828 # number of demand (read+write) hits -system.cpu0.dcache.demand_hits::cpu1.data 9831902 # number of demand (read+write) hits -system.cpu0.dcache.demand_hits::total 19190730 # number of demand (read+write) hits -system.cpu0.dcache.overall_hits::cpu0.data 9394257 # number of overall hits -system.cpu0.dcache.overall_hits::cpu1.data 9861433 # number of overall hits -system.cpu0.dcache.overall_hits::total 19255690 # number of overall hits -system.cpu0.dcache.ReadReq_misses::cpu0.data 296259 # number of ReadReq misses -system.cpu0.dcache.ReadReq_misses::cpu1.data 395495 # number of ReadReq misses -system.cpu0.dcache.ReadReq_misses::total 691754 # number of ReadReq misses -system.cpu0.dcache.WriteReq_misses::cpu0.data 1362667 # number of WriteReq misses -system.cpu0.dcache.WriteReq_misses::cpu1.data 1717725 # number of WriteReq misses -system.cpu0.dcache.WriteReq_misses::total 3080392 # number of WriteReq misses -system.cpu0.dcache.SoftPFReq_misses::cpu0.data 74316 # number of SoftPFReq misses -system.cpu0.dcache.SoftPFReq_misses::cpu1.data 54156 # number of SoftPFReq misses -system.cpu0.dcache.SoftPFReq_misses::total 128472 # number of SoftPFReq misses -system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 6370 # number of LoadLockedReq misses -system.cpu0.dcache.LoadLockedReq_misses::cpu1.data 6955 # number of LoadLockedReq misses -system.cpu0.dcache.LoadLockedReq_misses::total 13325 # number of LoadLockedReq misses -system.cpu0.dcache.StoreCondReq_misses::cpu0.data 2 # number of StoreCondReq misses -system.cpu0.dcache.StoreCondReq_misses::cpu1.data 1 # number of StoreCondReq misses -system.cpu0.dcache.StoreCondReq_misses::total 3 # number of StoreCondReq misses -system.cpu0.dcache.demand_misses::cpu0.data 1658926 # number of demand (read+write) misses -system.cpu0.dcache.demand_misses::cpu1.data 2113220 # number of demand (read+write) misses -system.cpu0.dcache.demand_misses::total 3772146 # number of demand (read+write) misses -system.cpu0.dcache.overall_misses::cpu0.data 1733242 # number of overall misses -system.cpu0.dcache.overall_misses::cpu1.data 2167376 # number of overall misses -system.cpu0.dcache.overall_misses::total 3900618 # number of overall misses -system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 4388776307 # number of ReadReq miss cycles -system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 5728170629 # number of ReadReq miss cycles -system.cpu0.dcache.ReadReq_miss_latency::total 10116946936 # number of ReadReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 57800783004 # number of WriteReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 86624659870 # number of WriteReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::total 144425442874 # number of WriteReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 92286740 # number of LoadLockedReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::cpu1.data 93793740 # number of LoadLockedReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::total 186080480 # number of LoadLockedReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 26000 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::cpu1.data 13000 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::total 39000 # number of StoreCondReq miss cycles -system.cpu0.dcache.demand_miss_latency::cpu0.data 62189559311 # number of demand (read+write) miss cycles -system.cpu0.dcache.demand_miss_latency::cpu1.data 92352830499 # number of demand (read+write) miss cycles -system.cpu0.dcache.demand_miss_latency::total 154542389810 # number of demand (read+write) miss cycles -system.cpu0.dcache.overall_miss_latency::cpu0.data 62189559311 # number of overall miss cycles -system.cpu0.dcache.overall_miss_latency::cpu1.data 92352830499 # number of overall miss cycles -system.cpu0.dcache.overall_miss_latency::total 154542389810 # number of overall miss cycles -system.cpu0.dcache.ReadReq_accesses::cpu0.data 6149164 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.ReadReq_accesses::cpu1.data 6589919 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.ReadReq_accesses::total 12739083 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::cpu0.data 4868590 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::cpu1.data 5355203 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::total 10223793 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 109745 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::cpu1.data 83687 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::total 193432 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 116727 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::cpu1.data 140011 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::total 256738 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 112494 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::cpu1.data 135155 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::total 247649 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.demand_accesses::cpu0.data 11017754 # number of demand (read+write) accesses -system.cpu0.dcache.demand_accesses::cpu1.data 11945122 # number of demand (read+write) accesses -system.cpu0.dcache.demand_accesses::total 22962876 # number of demand (read+write) accesses -system.cpu0.dcache.overall_accesses::cpu0.data 11127499 # number of overall (read+write) accesses -system.cpu0.dcache.overall_accesses::cpu1.data 12028809 # number of overall (read+write) accesses -system.cpu0.dcache.overall_accesses::total 23156308 # number of overall (read+write) accesses -system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.048179 # miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.060015 # miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_miss_rate::total 0.054302 # miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.279889 # miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.320758 # miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_miss_rate::total 0.301296 # miss rate for WriteReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.677170 # miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::cpu1.data 0.647126 # miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::total 0.664171 # miss rate for SoftPFReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.054572 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::cpu1.data 0.049675 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.051901 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.000018 # miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::cpu1.data 0.000007 # miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::total 0.000012 # miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_miss_rate::cpu0.data 0.150568 # miss rate for demand accesses -system.cpu0.dcache.demand_miss_rate::cpu1.data 0.176911 # miss rate for demand accesses -system.cpu0.dcache.demand_miss_rate::total 0.164271 # miss rate for demand accesses -system.cpu0.dcache.overall_miss_rate::cpu0.data 0.155762 # miss rate for overall accesses -system.cpu0.dcache.overall_miss_rate::cpu1.data 0.180182 # miss rate for overall accesses -system.cpu0.dcache.overall_miss_rate::total 0.168447 # miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 14813.984746 # average ReadReq miss latency -system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 14483.547527 # average ReadReq miss latency -system.cpu0.dcache.ReadReq_avg_miss_latency::total 14625.064598 # average ReadReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 42417.393981 # average WriteReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 50429.876651 # average WriteReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::total 46885.410322 # average WriteReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 14487.714286 # average LoadLockedReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 13485.800144 # average LoadLockedReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13964.763977 # average LoadLockedReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 13000 # average StoreCondReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu1.data 13000 # average StoreCondReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 13000 # average StoreCondReq miss latency -system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 37487.844130 # average overall miss latency -system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 43702.421186 # average overall miss latency -system.cpu0.dcache.demand_avg_miss_latency::total 40969.355325 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 35880.482536 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 42610.433307 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::total 39619.975555 # average overall miss latency -system.cpu0.dcache.blocked_cycles::no_mshrs 200600 # number of cycles access was blocked -system.cpu0.dcache.blocked_cycles::no_targets 41919 # number of cycles access was blocked -system.cpu0.dcache.blocked::no_mshrs 27184 # number of cycles access was blocked -system.cpu0.dcache.blocked::no_targets 783 # number of cycles access was blocked -system.cpu0.dcache.avg_blocked_cycles::no_mshrs 7.379341 # average number of cycles each access was blocked -system.cpu0.dcache.avg_blocked_cycles::no_targets 53.536398 # average number of cycles each access was blocked +system.cpu0.dcache.tags.tag_accesses 189863403 # Number of tag accesses +system.cpu0.dcache.tags.data_accesses 189863403 # Number of data accesses +system.cpu0.dcache.ReadReq_hits::cpu0.data 12602173 # number of ReadReq hits +system.cpu0.dcache.ReadReq_hits::cpu1.data 12737013 # number of ReadReq hits +system.cpu0.dcache.ReadReq_hits::total 25339186 # number of ReadReq hits +system.cpu0.dcache.WriteReq_hits::cpu0.data 7727036 # number of WriteReq hits +system.cpu0.dcache.WriteReq_hits::cpu1.data 8174827 # number of WriteReq hits +system.cpu0.dcache.WriteReq_hits::total 15901863 # number of WriteReq hits +system.cpu0.dcache.SoftPFReq_hits::cpu0.data 180867 # number of SoftPFReq hits +system.cpu0.dcache.SoftPFReq_hits::cpu1.data 181606 # number of SoftPFReq hits +system.cpu0.dcache.SoftPFReq_hits::total 362473 # number of SoftPFReq hits +system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 207945 # number of LoadLockedReq hits +system.cpu0.dcache.LoadLockedReq_hits::cpu1.data 238852 # number of LoadLockedReq hits +system.cpu0.dcache.LoadLockedReq_hits::total 446797 # number of LoadLockedReq hits +system.cpu0.dcache.StoreCondReq_hits::cpu0.data 213795 # number of StoreCondReq hits +system.cpu0.dcache.StoreCondReq_hits::cpu1.data 245624 # number of StoreCondReq hits +system.cpu0.dcache.StoreCondReq_hits::total 459419 # number of StoreCondReq hits +system.cpu0.dcache.demand_hits::cpu0.data 20329209 # number of demand (read+write) hits +system.cpu0.dcache.demand_hits::cpu1.data 20911840 # number of demand (read+write) hits +system.cpu0.dcache.demand_hits::total 41241049 # number of demand (read+write) hits +system.cpu0.dcache.overall_hits::cpu0.data 20510076 # number of overall hits +system.cpu0.dcache.overall_hits::cpu1.data 21093446 # number of overall hits +system.cpu0.dcache.overall_hits::total 41603522 # number of overall hits +system.cpu0.dcache.ReadReq_misses::cpu0.data 421777 # number of ReadReq misses +system.cpu0.dcache.ReadReq_misses::cpu1.data 407630 # number of ReadReq misses +system.cpu0.dcache.ReadReq_misses::total 829407 # number of ReadReq misses +system.cpu0.dcache.WriteReq_misses::cpu0.data 1909127 # number of WriteReq misses +system.cpu0.dcache.WriteReq_misses::cpu1.data 1794923 # number of WriteReq misses +system.cpu0.dcache.WriteReq_misses::total 3704050 # number of WriteReq misses +system.cpu0.dcache.SoftPFReq_misses::cpu0.data 96495 # number of SoftPFReq misses +system.cpu0.dcache.SoftPFReq_misses::cpu1.data 85144 # number of SoftPFReq misses +system.cpu0.dcache.SoftPFReq_misses::total 181639 # number of SoftPFReq misses +system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 13429 # number of LoadLockedReq misses +system.cpu0.dcache.LoadLockedReq_misses::cpu1.data 14216 # number of LoadLockedReq misses +system.cpu0.dcache.LoadLockedReq_misses::total 27645 # number of LoadLockedReq misses +system.cpu0.dcache.StoreCondReq_misses::cpu0.data 21 # number of StoreCondReq misses +system.cpu0.dcache.StoreCondReq_misses::cpu1.data 47 # number of StoreCondReq misses +system.cpu0.dcache.StoreCondReq_misses::total 68 # number of StoreCondReq misses +system.cpu0.dcache.demand_misses::cpu0.data 2330904 # number of demand (read+write) misses +system.cpu0.dcache.demand_misses::cpu1.data 2202553 # number of demand (read+write) misses +system.cpu0.dcache.demand_misses::total 4533457 # number of demand (read+write) misses +system.cpu0.dcache.overall_misses::cpu0.data 2427399 # number of overall misses +system.cpu0.dcache.overall_misses::cpu1.data 2287697 # number of overall misses +system.cpu0.dcache.overall_misses::total 4715096 # number of overall misses +system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 7013958136 # number of ReadReq miss cycles +system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 6635684452 # number of ReadReq miss cycles +system.cpu0.dcache.ReadReq_miss_latency::total 13649642588 # number of ReadReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 84643454348 # number of WriteReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 74838228910 # number of WriteReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::total 159481683258 # number of WriteReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 181700494 # number of LoadLockedReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::cpu1.data 211428245 # number of LoadLockedReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::total 393128739 # number of LoadLockedReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 350006 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::cpu1.data 828017 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::total 1178023 # number of StoreCondReq miss cycles +system.cpu0.dcache.demand_miss_latency::cpu0.data 91657412484 # number of demand (read+write) miss cycles +system.cpu0.dcache.demand_miss_latency::cpu1.data 81473913362 # number of demand (read+write) miss cycles +system.cpu0.dcache.demand_miss_latency::total 173131325846 # number of demand (read+write) miss cycles +system.cpu0.dcache.overall_miss_latency::cpu0.data 91657412484 # number of overall miss cycles +system.cpu0.dcache.overall_miss_latency::cpu1.data 81473913362 # number of overall miss cycles +system.cpu0.dcache.overall_miss_latency::total 173131325846 # number of overall miss cycles +system.cpu0.dcache.ReadReq_accesses::cpu0.data 13023950 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.ReadReq_accesses::cpu1.data 13144643 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.ReadReq_accesses::total 26168593 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::cpu0.data 9636163 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::cpu1.data 9969750 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::total 19605913 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 277362 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::cpu1.data 266750 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::total 544112 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 221374 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::cpu1.data 253068 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::total 474442 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 213816 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::cpu1.data 245671 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::total 459487 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.demand_accesses::cpu0.data 22660113 # number of demand (read+write) accesses +system.cpu0.dcache.demand_accesses::cpu1.data 23114393 # number of demand (read+write) accesses +system.cpu0.dcache.demand_accesses::total 45774506 # number of demand (read+write) accesses +system.cpu0.dcache.overall_accesses::cpu0.data 22937475 # number of overall (read+write) accesses +system.cpu0.dcache.overall_accesses::cpu1.data 23381143 # number of overall (read+write) accesses +system.cpu0.dcache.overall_accesses::total 46318618 # number of overall (read+write) accesses +system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.032385 # miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.031011 # miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_miss_rate::total 0.031695 # miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.198121 # miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.180037 # miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_miss_rate::total 0.188925 # miss rate for WriteReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.347903 # miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::cpu1.data 0.319190 # miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::total 0.333826 # miss rate for SoftPFReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.060662 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::cpu1.data 0.056175 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.058268 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.000098 # miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::cpu1.data 0.000191 # miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::total 0.000148 # miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_miss_rate::cpu0.data 0.102864 # miss rate for demand accesses +system.cpu0.dcache.demand_miss_rate::cpu1.data 0.095289 # miss rate for demand accesses +system.cpu0.dcache.demand_miss_rate::total 0.099039 # miss rate for demand accesses +system.cpu0.dcache.overall_miss_rate::cpu0.data 0.105827 # miss rate for overall accesses +system.cpu0.dcache.overall_miss_rate::cpu1.data 0.097844 # miss rate for overall accesses +system.cpu0.dcache.overall_miss_rate::total 0.101797 # miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 16629.541525 # average ReadReq miss latency +system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 16278.695022 # average ReadReq miss latency +system.cpu0.dcache.ReadReq_avg_miss_latency::total 16457.110427 # average ReadReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 44336.209350 # average WriteReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 41694.395197 # average WriteReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::total 43056.028741 # average WriteReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13530.456028 # average LoadLockedReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 14872.555219 # average LoadLockedReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 14220.609116 # average LoadLockedReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 16666.952381 # average StoreCondReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu1.data 17617.382979 # average StoreCondReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 17323.867647 # average StoreCondReq miss latency +system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 39322.688744 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 36990.670990 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::total 38189.691850 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 37759.516455 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 35613.944225 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::total 36718.515561 # average overall miss latency +system.cpu0.dcache.blocked_cycles::no_mshrs 1117471 # number of cycles access was blocked +system.cpu0.dcache.blocked_cycles::no_targets 160932 # number of cycles access was blocked +system.cpu0.dcache.blocked::no_mshrs 70035 # number of cycles access was blocked +system.cpu0.dcache.blocked::no_targets 2415 # number of cycles access was blocked +system.cpu0.dcache.avg_blocked_cycles::no_mshrs 15.955893 # average number of cycles each access was blocked +system.cpu0.dcache.avg_blocked_cycles::no_targets 66.638509 # average number of cycles each access was blocked system.cpu0.dcache.fast_writes 0 # number of fast writes performed system.cpu0.dcache.cache_copies 0 # number of cache copies performed -system.cpu0.dcache.writebacks::writebacks 606482 # number of writebacks -system.cpu0.dcache.writebacks::total 606482 # number of writebacks -system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 164188 # number of ReadReq MSHR hits -system.cpu0.dcache.ReadReq_mshr_hits::cpu1.data 218355 # number of ReadReq MSHR hits -system.cpu0.dcache.ReadReq_mshr_hits::total 382543 # number of ReadReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1249592 # number of WriteReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::cpu1.data 1581925 # number of WriteReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::total 2831517 # number of WriteReq MSHR hits -system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 626 # number of LoadLockedReq MSHR hits -system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu1.data 765 # number of LoadLockedReq MSHR hits -system.cpu0.dcache.LoadLockedReq_mshr_hits::total 1391 # number of LoadLockedReq MSHR hits -system.cpu0.dcache.demand_mshr_hits::cpu0.data 1413780 # number of demand (read+write) MSHR hits -system.cpu0.dcache.demand_mshr_hits::cpu1.data 1800280 # number of demand (read+write) MSHR hits -system.cpu0.dcache.demand_mshr_hits::total 3214060 # number of demand (read+write) MSHR hits -system.cpu0.dcache.overall_mshr_hits::cpu0.data 1413780 # number of overall MSHR hits -system.cpu0.dcache.overall_mshr_hits::cpu1.data 1800280 # number of overall MSHR hits -system.cpu0.dcache.overall_mshr_hits::total 3214060 # number of overall MSHR hits -system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 132071 # number of ReadReq MSHR misses -system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 177140 # number of ReadReq MSHR misses -system.cpu0.dcache.ReadReq_mshr_misses::total 309211 # number of ReadReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 113075 # number of WriteReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 135800 # number of WriteReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::total 248875 # number of WriteReq MSHR misses -system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 43244 # number of SoftPFReq MSHR misses -system.cpu0.dcache.SoftPFReq_mshr_misses::cpu1.data 31809 # number of SoftPFReq MSHR misses -system.cpu0.dcache.SoftPFReq_mshr_misses::total 75053 # number of SoftPFReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 5744 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu1.data 6190 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::total 11934 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 2 # number of StoreCondReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::cpu1.data 1 # number of StoreCondReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::total 3 # number of StoreCondReq MSHR misses -system.cpu0.dcache.demand_mshr_misses::cpu0.data 245146 # number of demand (read+write) MSHR misses -system.cpu0.dcache.demand_mshr_misses::cpu1.data 312940 # number of demand (read+write) MSHR misses -system.cpu0.dcache.demand_mshr_misses::total 558086 # number of demand (read+write) MSHR misses -system.cpu0.dcache.overall_mshr_misses::cpu0.data 288390 # number of overall MSHR misses -system.cpu0.dcache.overall_mshr_misses::cpu1.data 344749 # number of overall MSHR misses -system.cpu0.dcache.overall_mshr_misses::total 633139 # number of overall MSHR misses -system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 1730710058 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2210787235 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_miss_latency::total 3941497293 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 4783325934 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 6576818347 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::total 11360144281 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 814553760 # number of SoftPFReq MSHR miss cycles -system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 636336252 # number of SoftPFReq MSHR miss cycles -system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 1450890012 # number of SoftPFReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 72971510 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 72018008 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 144989518 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 22000 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 11000 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 33000 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 6514035992 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 8787605582 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::total 15301641574 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 7328589752 # number of overall MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 9423941834 # number of overall MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::total 16752531586 # number of overall MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 91416176750 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 90920349500 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 182336526250 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 11961680895 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 14731919998 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 26693600893 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 103377857645 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 105652269498 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::total 209030127143 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.021478 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.026880 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.024273 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.023225 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.025359 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.024343 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.394041 # mshr miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.380095 # mshr miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.388007 # mshr miss rate for SoftPFReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.049209 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.044211 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.046483 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.000018 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.000007 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.000012 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.022250 # mshr miss rate for demand accesses -system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.026198 # mshr miss rate for demand accesses -system.cpu0.dcache.demand_mshr_miss_rate::total 0.024304 # mshr miss rate for demand accesses -system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.025917 # mshr miss rate for overall accesses -system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.028660 # mshr miss rate for overall accesses -system.cpu0.dcache.overall_mshr_miss_rate::total 0.027342 # mshr miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 13104.391259 # average ReadReq mshr miss latency -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12480.451818 # average ReadReq mshr miss latency -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 12746.950442 # average ReadReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 42302.241291 # average WriteReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 48430.179286 # average WriteReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 45645.984052 # average WriteReq mshr miss latency -system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 18836.226066 # average SoftPFReq mshr miss latency -system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 20004.912195 # average SoftPFReq mshr miss latency -system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 19331.539206 # average SoftPFReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 12703.953691 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 11634.573183 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12149.280878 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 11000 # average StoreCondReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 11000 # average StoreCondReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 11000 # average StoreCondReq mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 26572.067225 # average overall mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 28080.800096 # average overall mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::total 27418.071003 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 25412.080003 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 27335.661116 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::total 26459.484546 # average overall mshr miss latency +system.cpu0.dcache.writebacks::writebacks 703572 # number of writebacks +system.cpu0.dcache.writebacks::total 703572 # number of writebacks +system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 210384 # number of ReadReq MSHR hits +system.cpu0.dcache.ReadReq_mshr_hits::cpu1.data 193413 # number of ReadReq MSHR hits +system.cpu0.dcache.ReadReq_mshr_hits::total 403797 # number of ReadReq MSHR hits +system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1755618 # number of WriteReq MSHR hits +system.cpu0.dcache.WriteReq_mshr_hits::cpu1.data 1648654 # number of WriteReq MSHR hits +system.cpu0.dcache.WriteReq_mshr_hits::total 3404272 # number of WriteReq MSHR hits +system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 9415 # number of LoadLockedReq MSHR hits +system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu1.data 8951 # number of LoadLockedReq MSHR hits +system.cpu0.dcache.LoadLockedReq_mshr_hits::total 18366 # number of LoadLockedReq MSHR hits +system.cpu0.dcache.demand_mshr_hits::cpu0.data 1966002 # number of demand (read+write) MSHR hits +system.cpu0.dcache.demand_mshr_hits::cpu1.data 1842067 # number of demand (read+write) MSHR hits +system.cpu0.dcache.demand_mshr_hits::total 3808069 # number of demand (read+write) MSHR hits +system.cpu0.dcache.overall_mshr_hits::cpu0.data 1966002 # number of overall MSHR hits +system.cpu0.dcache.overall_mshr_hits::cpu1.data 1842067 # number of overall MSHR hits +system.cpu0.dcache.overall_mshr_hits::total 3808069 # number of overall MSHR hits +system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 211393 # number of ReadReq MSHR misses +system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 214217 # number of ReadReq MSHR misses +system.cpu0.dcache.ReadReq_mshr_misses::total 425610 # number of ReadReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 153509 # number of WriteReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 146269 # number of WriteReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::total 299778 # number of WriteReq MSHR misses +system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 63030 # number of SoftPFReq MSHR misses +system.cpu0.dcache.SoftPFReq_mshr_misses::cpu1.data 58365 # number of SoftPFReq MSHR misses +system.cpu0.dcache.SoftPFReq_mshr_misses::total 121395 # number of SoftPFReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 4014 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu1.data 5265 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::total 9279 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 21 # number of StoreCondReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::cpu1.data 47 # number of StoreCondReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::total 68 # number of StoreCondReq MSHR misses +system.cpu0.dcache.demand_mshr_misses::cpu0.data 364902 # number of demand (read+write) MSHR misses +system.cpu0.dcache.demand_mshr_misses::cpu1.data 360486 # number of demand (read+write) MSHR misses +system.cpu0.dcache.demand_mshr_misses::total 725388 # number of demand (read+write) MSHR misses +system.cpu0.dcache.overall_mshr_misses::cpu0.data 427932 # number of overall MSHR misses +system.cpu0.dcache.overall_mshr_misses::cpu1.data 418851 # number of overall MSHR misses +system.cpu0.dcache.overall_mshr_misses::total 846783 # number of overall MSHR misses +system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 2857072417 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2926033619 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_miss_latency::total 5783106036 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 6788582559 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 6159862377 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::total 12948444936 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 975244760 # number of SoftPFReq MSHR miss cycles +system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 899933504 # number of SoftPFReq MSHR miss cycles +system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 1875178264 # number of SoftPFReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 46933501 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 81366752 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 128300253 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 307994 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 733983 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 1041977 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 9645654976 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 9085895996 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::total 18731550972 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 10620899736 # number of overall MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 9985829500 # number of overall MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::total 20606729236 # number of overall MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 3170906750 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 2613622501 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 5784529251 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2427957377 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 2008001500 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 4435958877 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 5598864127 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 4621624001 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::total 10220488128 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.016231 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.016297 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.016264 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.015931 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.014671 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.015290 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.227248 # mshr miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.218800 # mshr miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.223107 # mshr miss rate for SoftPFReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.018132 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.020805 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.019558 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.000098 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.000191 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.000148 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.016103 # mshr miss rate for demand accesses +system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.015596 # mshr miss rate for demand accesses +system.cpu0.dcache.demand_mshr_miss_rate::total 0.015847 # mshr miss rate for demand accesses +system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.018656 # mshr miss rate for overall accesses +system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.017914 # mshr miss rate for overall accesses +system.cpu0.dcache.overall_mshr_miss_rate::total 0.018282 # mshr miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 13515.454235 # average ReadReq mshr miss latency +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 13659.203607 # average ReadReq mshr miss latency +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 13587.805822 # average ReadReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 44222.700682 # average WriteReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 42113.245985 # average WriteReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 43193.446270 # average WriteReq mshr miss latency +system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 15472.707600 # average SoftPFReq mshr miss latency +system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 15419.061150 # average SoftPFReq mshr miss latency +system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 15446.915145 # average SoftPFReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 11692.451669 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 15454.273884 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 13826.948270 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 14666.380952 # average StoreCondReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 15616.659574 # average StoreCondReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 15323.191176 # average StoreCondReq mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 26433.549216 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 25204.573814 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::total 25822.802379 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 24819.129525 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 23841.006706 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::total 24335.312868 # average overall mshr miss latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -1758,15 +1802,15 @@ system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data inf system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.branchPred.lookups 8293404 # Number of BP lookups -system.cpu1.branchPred.condPredicted 6173471 # Number of conditional branches predicted -system.cpu1.branchPred.condIncorrect 340831 # Number of conditional branches incorrect -system.cpu1.branchPred.BTBLookups 5168505 # Number of BTB lookups -system.cpu1.branchPred.BTBHits 4065400 # Number of BTB hits +system.cpu1.branchPred.lookups 27347291 # Number of BP lookups +system.cpu1.branchPred.condPredicted 14229080 # Number of conditional branches predicted +system.cpu1.branchPred.condIncorrect 552926 # Number of conditional branches incorrect +system.cpu1.branchPred.BTBLookups 17264130 # Number of BTB lookups +system.cpu1.branchPred.BTBHits 12844736 # Number of BTB hits system.cpu1.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu1.branchPred.BTBHitPct 78.657175 # BTB Hit Percentage -system.cpu1.branchPred.usedRAS 881063 # Number of times the RAS was used to get a target. -system.cpu1.branchPred.RASInCorrect 23561 # Number of incorrect RAS predictions. +system.cpu1.branchPred.BTBHitPct 74.401293 # BTB Hit Percentage +system.cpu1.branchPred.usedRAS 6762355 # Number of times the RAS was used to get a target. +system.cpu1.branchPred.RASInCorrect 29663 # Number of incorrect RAS predictions. system.cpu1.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1790,25 +1834,25 @@ system.cpu1.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu1.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu1.dtb.inst_hits 0 # ITB inst hits system.cpu1.dtb.inst_misses 0 # ITB inst misses -system.cpu1.dtb.read_hits 28281448 # DTB read hits -system.cpu1.dtb.read_misses 40913 # DTB read misses -system.cpu1.dtb.write_hits 6183126 # DTB write hits -system.cpu1.dtb.write_misses 14267 # DTB write misses -system.cpu1.dtb.flush_tlb 506 # Number of times complete TLB was flushed -system.cpu1.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.dtb.flush_tlb_mva_asid 713 # Number of times TLB was flushed by MVA & ASID -system.cpu1.dtb.flush_tlb_asid 32 # Number of times TLB was flushed by ASID -system.cpu1.dtb.flush_entries 5407 # Number of entries that have been flushed from TLB -system.cpu1.dtb.align_faults 858 # Number of TLB faults due to alignment restrictions -system.cpu1.dtb.prefetch_faults 300 # Number of TLB faults due to prefetch +system.cpu1.dtb.read_hits 14380313 # DTB read hits +system.cpu1.dtb.read_misses 50338 # DTB read misses +system.cpu1.dtb.write_hits 10697385 # DTB write hits +system.cpu1.dtb.write_misses 9618 # DTB write misses +system.cpu1.dtb.flush_tlb 178 # Number of times complete TLB was flushed +system.cpu1.dtb.flush_tlb_mva 443 # Number of times TLB was flushed by MVA +system.cpu1.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.dtb.flush_entries 3499 # Number of entries that have been flushed from TLB +system.cpu1.dtb.align_faults 785 # Number of TLB faults due to alignment restrictions +system.cpu1.dtb.prefetch_faults 1275 # Number of TLB faults due to prefetch system.cpu1.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.dtb.perms_faults 709 # Number of TLB faults due to permissions restrictions -system.cpu1.dtb.read_accesses 28322361 # DTB read accesses -system.cpu1.dtb.write_accesses 6197393 # DTB write accesses +system.cpu1.dtb.perms_faults 552 # Number of TLB faults due to permissions restrictions +system.cpu1.dtb.read_accesses 14430651 # DTB read accesses +system.cpu1.dtb.write_accesses 10707003 # DTB write accesses system.cpu1.dtb.inst_accesses 0 # ITB inst accesses -system.cpu1.dtb.hits 34464574 # DTB hits -system.cpu1.dtb.misses 55180 # DTB misses -system.cpu1.dtb.accesses 34519754 # DTB accesses +system.cpu1.dtb.hits 25077698 # DTB hits +system.cpu1.dtb.misses 59956 # DTB misses +system.cpu1.dtb.accesses 25137654 # DTB accesses system.cpu1.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1830,356 +1874,416 @@ system.cpu1.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu1.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu1.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu1.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu1.itb.inst_hits 5686404 # ITB inst hits -system.cpu1.itb.inst_misses 8235 # ITB inst misses +system.cpu1.itb.inst_hits 20651138 # ITB inst hits +system.cpu1.itb.inst_misses 8123 # ITB inst misses system.cpu1.itb.read_hits 0 # DTB read hits system.cpu1.itb.read_misses 0 # DTB read misses system.cpu1.itb.write_hits 0 # DTB write hits system.cpu1.itb.write_misses 0 # DTB write misses -system.cpu1.itb.flush_tlb 506 # Number of times complete TLB was flushed -system.cpu1.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.itb.flush_tlb_mva_asid 713 # Number of times TLB was flushed by MVA & ASID -system.cpu1.itb.flush_tlb_asid 32 # Number of times TLB was flushed by ASID -system.cpu1.itb.flush_entries 2681 # Number of entries that have been flushed from TLB +system.cpu1.itb.flush_tlb 178 # Number of times complete TLB was flushed +system.cpu1.itb.flush_tlb_mva 443 # Number of times TLB was flushed by MVA +system.cpu1.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.itb.flush_entries 2271 # Number of entries that have been flushed from TLB system.cpu1.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu1.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu1.itb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.itb.perms_faults 2705 # Number of TLB faults due to permissions restrictions +system.cpu1.itb.perms_faults 1349 # Number of TLB faults due to permissions restrictions system.cpu1.itb.read_accesses 0 # DTB read accesses system.cpu1.itb.write_accesses 0 # DTB write accesses -system.cpu1.itb.inst_accesses 5694639 # ITB inst accesses -system.cpu1.itb.hits 5686404 # DTB hits -system.cpu1.itb.misses 8235 # DTB misses -system.cpu1.itb.accesses 5694639 # DTB accesses -system.cpu1.numCycles 237046957 # number of cpu cycles simulated +system.cpu1.itb.inst_accesses 20659261 # ITB inst accesses +system.cpu1.itb.hits 20651138 # DTB hits +system.cpu1.itb.misses 8123 # DTB misses +system.cpu1.itb.accesses 20659261 # DTB accesses +system.cpu1.numCycles 107249974 # number of cpu cycles simulated system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu1.fetch.icacheStallCycles 15347817 # Number of cycles fetch is stalled on an Icache miss -system.cpu1.fetch.Insts 44890949 # Number of instructions fetch has processed -system.cpu1.fetch.Branches 8293404 # Number of branches that fetch encountered -system.cpu1.fetch.predictedBranches 4946463 # Number of branches that fetch has predicted taken -system.cpu1.fetch.Cycles 217272167 # Number of cycles fetch has run and was not squashing or blocked -system.cpu1.fetch.SquashCycles 945647 # Number of cycles fetch has spent squashing -system.cpu1.fetch.TlbCycles 107708 # Number of cycles fetch has spent waiting for tlb -system.cpu1.fetch.MiscStallCycles 1915 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu1.fetch.PendingDrainCycles 1869 # Number of cycles fetch has spent waiting on pipes to drain -system.cpu1.fetch.PendingTrapStallCycles 102411 # Number of stall cycles due to pending traps -system.cpu1.fetch.PendingQuiesceStallCycles 2087291 # Number of stall cycles due to pending quiesce instructions -system.cpu1.fetch.IcacheWaitRetryStallCycles 117 # Number of stall cycles due to full MSHR -system.cpu1.fetch.CacheLines 5683206 # Number of cache lines fetched -system.cpu1.fetch.IcacheSquashes 214159 # Number of outstanding Icache misses that were squashed -system.cpu1.fetch.ItlbSquashes 3400 # Number of outstanding ITLB misses that were squashed -system.cpu1.fetch.rateDist::samples 235393992 # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::mean 0.228723 # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::stdev 1.188286 # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.icacheStallCycles 40725468 # Number of cycles fetch is stalled on an Icache miss +system.cpu1.fetch.Insts 106761765 # Number of instructions fetch has processed +system.cpu1.fetch.Branches 27347291 # Number of branches that fetch encountered +system.cpu1.fetch.predictedBranches 19607091 # Number of branches that fetch has predicted taken +system.cpu1.fetch.Cycles 61565472 # Number of cycles fetch has run and was not squashing or blocked +system.cpu1.fetch.SquashCycles 3230729 # Number of cycles fetch has spent squashing +system.cpu1.fetch.TlbCycles 119361 # Number of cycles fetch has spent waiting for tlb +system.cpu1.fetch.MiscStallCycles 4162 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu1.fetch.PendingDrainCycles 473 # Number of cycles fetch has spent waiting on pipes to drain +system.cpu1.fetch.PendingTrapStallCycles 476136 # Number of stall cycles due to pending traps +system.cpu1.fetch.PendingQuiesceStallCycles 133238 # Number of stall cycles due to pending quiesce instructions +system.cpu1.fetch.IcacheWaitRetryStallCycles 223 # Number of stall cycles due to full MSHR +system.cpu1.fetch.CacheLines 20649355 # Number of cache lines fetched +system.cpu1.fetch.IcacheSquashes 381272 # Number of outstanding Icache misses that were squashed +system.cpu1.fetch.ItlbSquashes 3428 # Number of outstanding ITLB misses that were squashed +system.cpu1.fetch.rateDist::samples 104639861 # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::mean 1.227831 # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::stdev 2.325701 # Number of instructions fetched each cycle (Total) system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::0 225080067 95.62% 95.62% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::1 947919 0.40% 96.02% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::2 1046635 0.44% 96.47% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::3 1047767 0.45% 96.91% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::4 1244626 0.53% 97.44% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::5 829831 0.35% 97.79% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::6 1297650 0.55% 98.34% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::7 454057 0.19% 98.54% # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::8 3445440 1.46% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::0 75287195 71.95% 71.95% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::1 3919090 3.75% 75.69% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::2 2500009 2.39% 78.08% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::3 8110720 7.75% 85.83% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::4 1591501 1.52% 87.36% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::5 1177075 1.12% 88.48% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::6 6154172 5.88% 94.36% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::7 1148436 1.10% 95.46% # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.rateDist::8 4751663 4.54% 100.00% # Number of instructions fetched each cycle (Total) system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.rateDist::total 235393992 # Number of instructions fetched each cycle (Total) -system.cpu1.fetch.branchRate 0.034986 # Number of branch fetches per cycle -system.cpu1.fetch.rate 0.189376 # Number of inst fetches per cycle -system.cpu1.decode.IdleCycles 12555511 # Number of cycles decode is idle -system.cpu1.decode.BlockedCycles 214484659 # Number of cycles decode is blocked -system.cpu1.decode.RunCycles 6498538 # Number of cycles decode is running -system.cpu1.decode.UnblockCycles 1464859 # Number of cycles decode is unblocking -system.cpu1.decode.SquashCycles 388308 # Number of cycles decode is squashing -system.cpu1.decode.BranchResolved 1045918 # Number of times decode resolved a branch -system.cpu1.decode.BranchMispred 85921 # Number of times decode detected a branch misprediction -system.cpu1.decode.DecodedInsts 48232824 # Number of instructions handled by decode -system.cpu1.decode.SquashedInsts 288029 # Number of squashed instructions handled by decode -system.cpu1.rename.SquashCycles 388308 # Number of cycles rename is squashing -system.cpu1.rename.IdleCycles 13237235 # Number of cycles rename is idle -system.cpu1.rename.BlockCycles 54097542 # Number of cycles rename is blocking -system.cpu1.rename.serializeStallCycles 31323893 # count of cycles rename stalled for serializing inst -system.cpu1.rename.RunCycles 7199069 # Number of cycles rename is running -system.cpu1.rename.UnblockCycles 129145928 # Number of cycles rename is unblocking -system.cpu1.rename.RenamedInsts 46754074 # Number of instructions processed by rename -system.cpu1.rename.ROBFullEvents 1435 # Number of times rename has blocked due to ROB full -system.cpu1.rename.IQFullEvents 95558668 # Number of times rename has blocked due to IQ full -system.cpu1.rename.LQFullEvents 124530529 # Number of times rename has blocked due to LQ full -system.cpu1.rename.SQFullEvents 2374363 # Number of times rename has blocked due to SQ full -system.cpu1.rename.RenamedOperands 49626992 # Number of destination operands rename has renamed -system.cpu1.rename.RenameLookups 215510826 # Number of register rename lookups that rename has made -system.cpu1.rename.int_rename_lookups 57366811 # Number of integer rename lookups -system.cpu1.rename.fp_rename_lookups 4976 # Number of floating rename lookups -system.cpu1.rename.CommittedMaps 39600958 # Number of HB maps that are committed -system.cpu1.rename.UndoneMaps 10026026 # Number of HB maps that are undone due to squashing -system.cpu1.rename.serializingInsts 608668 # count of serializing insts renamed -system.cpu1.rename.tempSerializingInsts 515191 # count of temporary serializing insts renamed -system.cpu1.rename.skidInsts 8234978 # count of insts added to the skid buffer -system.cpu1.memDep0.insertedLoads 8452340 # Number of loads inserted to the mem dependence unit. -system.cpu1.memDep0.insertedStores 6808261 # Number of stores inserted to the mem dependence unit. -system.cpu1.memDep0.conflictingLoads 1032874 # Number of conflicting loads. -system.cpu1.memDep0.conflictingStores 1526046 # Number of conflicting stores. -system.cpu1.iq.iqInstsAdded 44303656 # Number of instructions added to the IQ (excludes non-spec) -system.cpu1.iq.iqNonSpecInstsAdded 1049317 # Number of non-speculative instructions added to the IQ -system.cpu1.iq.iqInstsIssued 62721282 # Number of instructions issued -system.cpu1.iq.iqSquashedInstsIssued 61124 # Number of squashed instructions issued -system.cpu1.iq.iqSquashedInstsExamined 7218810 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu1.iq.iqSquashedOperandsExamined 16029580 # Number of squashed operands that are examined and possibly removed from graph -system.cpu1.iq.iqSquashedNonSpecRemoved 286052 # Number of squashed non-spec instructions that were removed -system.cpu1.iq.issued_per_cycle::samples 235393992 # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::mean 0.266452 # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::stdev 0.981415 # Number of insts issued each cycle +system.cpu1.fetch.rateDist::total 104639861 # Number of instructions fetched each cycle (Total) +system.cpu1.fetch.branchRate 0.254986 # Number of branch fetches per cycle +system.cpu1.fetch.rate 0.995448 # Number of inst fetches per cycle +system.cpu1.decode.IdleCycles 27852312 # Number of cycles decode is idle +system.cpu1.decode.BlockedCycles 57848791 # Number of cycles decode is blocked +system.cpu1.decode.RunCycles 15754577 # Number of cycles decode is running +system.cpu1.decode.UnblockCycles 1718968 # Number of cycles decode is unblocking +system.cpu1.decode.SquashCycles 1464898 # Number of cycles decode is squashing +system.cpu1.decode.BranchResolved 1977106 # Number of times decode resolved a branch +system.cpu1.decode.BranchMispred 152502 # Number of times decode detected a branch misprediction +system.cpu1.decode.DecodedInsts 89215039 # Number of instructions handled by decode +system.cpu1.decode.SquashedInsts 494329 # Number of squashed instructions handled by decode +system.cpu1.rename.SquashCycles 1464898 # Number of cycles rename is squashing +system.cpu1.rename.IdleCycles 28797360 # Number of cycles rename is idle +system.cpu1.rename.BlockCycles 6699621 # Number of cycles rename is blocking +system.cpu1.rename.serializeStallCycles 45356537 # count of cycles rename stalled for serializing inst +system.cpu1.rename.RunCycles 16519675 # Number of cycles rename is running +system.cpu1.rename.UnblockCycles 5801450 # Number of cycles rename is unblocking +system.cpu1.rename.RenamedInsts 85333745 # Number of instructions processed by rename +system.cpu1.rename.ROBFullEvents 2191 # Number of times rename has blocked due to ROB full +system.cpu1.rename.IQFullEvents 1572004 # Number of times rename has blocked due to IQ full +system.cpu1.rename.LQFullEvents 242988 # Number of times rename has blocked due to LQ full +system.cpu1.rename.SQFullEvents 3188310 # Number of times rename has blocked due to SQ full +system.cpu1.rename.RenamedOperands 88168045 # Number of destination operands rename has renamed +system.cpu1.rename.RenameLookups 393456751 # Number of register rename lookups that rename has made +system.cpu1.rename.int_rename_lookups 95320905 # Number of integer rename lookups +system.cpu1.rename.fp_rename_lookups 6151 # Number of floating rename lookups +system.cpu1.rename.CommittedMaps 74288331 # Number of HB maps that are committed +system.cpu1.rename.UndoneMaps 13879714 # Number of HB maps that are undone due to squashing +system.cpu1.rename.serializingInsts 1591572 # count of serializing insts renamed +system.cpu1.rename.tempSerializingInsts 1490290 # count of temporary serializing insts renamed +system.cpu1.rename.skidInsts 10044487 # count of insts added to the skid buffer +system.cpu1.memDep0.insertedLoads 15194391 # Number of loads inserted to the mem dependence unit. +system.cpu1.memDep0.insertedStores 11866887 # Number of stores inserted to the mem dependence unit. +system.cpu1.memDep0.conflictingLoads 2182296 # Number of conflicting loads. +system.cpu1.memDep0.conflictingStores 2756146 # Number of conflicting stores. +system.cpu1.iq.iqInstsAdded 82055126 # Number of instructions added to the IQ (excludes non-spec) +system.cpu1.iq.iqNonSpecInstsAdded 1162203 # Number of non-speculative instructions added to the IQ +system.cpu1.iq.iqInstsIssued 78681977 # Number of instructions issued +system.cpu1.iq.iqSquashedInstsIssued 95018 # Number of squashed instructions issued +system.cpu1.iq.iqSquashedInstsExamined 10109005 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu1.iq.iqSquashedOperandsExamined 25435903 # Number of squashed operands that are examined and possibly removed from graph +system.cpu1.iq.iqSquashedNonSpecRemoved 107068 # Number of squashed non-spec instructions that were removed +system.cpu1.iq.issued_per_cycle::samples 104639861 # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::mean 0.751931 # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::stdev 1.430939 # Number of insts issued each cycle system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::0 213794873 90.82% 90.82% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::1 6639662 2.82% 93.64% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::2 3193505 1.36% 95.00% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::3 2580445 1.10% 96.10% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::4 6412648 2.72% 98.82% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::5 1155018 0.49% 99.31% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::6 1003845 0.43% 99.74% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::7 407445 0.17% 99.91% # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::8 206551 0.09% 100.00% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::0 72959997 69.72% 69.72% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::1 10709404 10.23% 79.96% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::2 8056823 7.70% 87.66% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::3 6679323 6.38% 94.04% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::4 2498342 2.39% 96.43% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::5 1545149 1.48% 97.91% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::6 1464114 1.40% 99.31% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::7 496511 0.47% 99.78% # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::8 230198 0.22% 100.00% # Number of insts issued each cycle system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu1.iq.issued_per_cycle::total 235393992 # Number of insts issued each cycle +system.cpu1.iq.issued_per_cycle::total 104639861 # Number of insts issued each cycle system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu1.iq.fu_full::IntAlu 146677 2.81% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::IntMult 3 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::IntDiv 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatAdd 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatCmp 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatCvt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatMult 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatDiv 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdAdd 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdAlu 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdCmp 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdCvt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdMisc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdMult 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdShift 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 2.81% # attempts to use FU when none available -system.cpu1.iq.fu_full::MemRead 4785763 91.77% 94.59% # attempts to use FU when none available -system.cpu1.iq.fu_full::MemWrite 282272 5.41% 100.00% # attempts to use FU when none available +system.cpu1.iq.fu_full::IntAlu 103205 8.90% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::IntMult 5 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::IntDiv 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatAdd 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatCmp 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatCvt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatMult 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatDiv 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdAdd 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdAlu 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdCmp 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdCvt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdMisc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdMult 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdShift 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 8.90% # attempts to use FU when none available +system.cpu1.iq.fu_full::MemRead 536017 46.20% 55.10% # attempts to use FU when none available +system.cpu1.iq.fu_full::MemWrite 520896 44.90% 100.00% # attempts to use FU when none available system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu1.iq.FU_type_0::No_OpClass 13498 0.02% 0.02% # Type of FU issued -system.cpu1.iq.FU_type_0::IntAlu 27514443 43.87% 43.89% # Type of FU issued -system.cpu1.iq.FU_type_0::IntMult 46382 0.07% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 43.96% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatMisc 1213 0.00% 43.97% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 43.97% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 43.97% # Type of FU issued -system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 43.97% # Type of FU issued -system.cpu1.iq.FU_type_0::MemRead 28642016 45.67% 89.63% # Type of FU issued -system.cpu1.iq.FU_type_0::MemWrite 6503730 10.37% 100.00% # Type of FU issued +system.cpu1.iq.FU_type_0::No_OpClass 137 0.00% 0.00% # Type of FU issued +system.cpu1.iq.FU_type_0::IntAlu 52524607 66.76% 66.76% # Type of FU issued +system.cpu1.iq.FU_type_0::IntMult 58923 0.07% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatAdd 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatDiv 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatCmp 1 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.83% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatMisc 4123 0.01% 66.84% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 66.84% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 66.84% # Type of FU issued +system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.84% # Type of FU issued +system.cpu1.iq.FU_type_0::MemRead 14785011 18.79% 85.63% # Type of FU issued +system.cpu1.iq.FU_type_0::MemWrite 11309172 14.37% 100.00% # Type of FU issued system.cpu1.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu1.iq.FU_type_0::total 62721282 # Type of FU issued -system.cpu1.iq.rate 0.264594 # Inst issue rate -system.cpu1.iq.fu_busy_cnt 5214715 # FU busy when requested -system.cpu1.iq.fu_busy_rate 0.083141 # FU busy rate (busy events/executed inst) -system.cpu1.iq.int_inst_queue_reads 366100496 # Number of integer instruction queue reads -system.cpu1.iq.int_inst_queue_writes 52588764 # Number of integer instruction queue writes -system.cpu1.iq.int_inst_queue_wakeup_accesses 41277568 # Number of integer instruction queue wakeup accesses -system.cpu1.iq.fp_inst_queue_reads 11899 # Number of floating instruction queue reads -system.cpu1.iq.fp_inst_queue_writes 6202 # Number of floating instruction queue writes -system.cpu1.iq.fp_inst_queue_wakeup_accesses 5156 # Number of floating instruction queue wakeup accesses -system.cpu1.iq.int_alu_accesses 67916046 # Number of integer alu accesses -system.cpu1.iq.fp_alu_accesses 6453 # Number of floating point alu accesses -system.cpu1.iew.lsq.thread0.forwLoads 226153 # Number of loads that had data forwarded from stores +system.cpu1.iq.FU_type_0::total 78681977 # Type of FU issued +system.cpu1.iq.rate 0.733632 # Inst issue rate +system.cpu1.iq.fu_busy_cnt 1160123 # FU busy when requested +system.cpu1.iq.fu_busy_rate 0.014744 # FU busy rate (busy events/executed inst) +system.cpu1.iq.int_inst_queue_reads 263245129 # Number of integer instruction queue reads +system.cpu1.iq.int_inst_queue_writes 93371477 # Number of integer instruction queue writes +system.cpu1.iq.int_inst_queue_wakeup_accesses 76291260 # Number of integer instruction queue wakeup accesses +system.cpu1.iq.fp_inst_queue_reads 13827 # Number of floating instruction queue reads +system.cpu1.iq.fp_inst_queue_writes 7286 # Number of floating instruction queue writes +system.cpu1.iq.fp_inst_queue_wakeup_accesses 6040 # Number of floating instruction queue wakeup accesses +system.cpu1.iq.int_alu_accesses 79834510 # Number of integer alu accesses +system.cpu1.iq.fp_alu_accesses 7453 # Number of floating point alu accesses +system.cpu1.iew.lsq.thread0.forwLoads 367216 # Number of loads that had data forwarded from stores system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu1.iew.lsq.thread0.squashedLoads 1459547 # Number of loads squashed -system.cpu1.iew.lsq.thread0.ignoredResponses 2673 # Number of memory responses ignored because the instruction is squashed -system.cpu1.iew.lsq.thread0.memOrderViolation 24270 # Number of memory ordering violations -system.cpu1.iew.lsq.thread0.squashedStores 647934 # Number of stores squashed +system.cpu1.iew.lsq.thread0.squashedLoads 2201674 # Number of loads squashed +system.cpu1.iew.lsq.thread0.ignoredResponses 2649 # Number of memory responses ignored because the instruction is squashed +system.cpu1.iew.lsq.thread0.memOrderViolation 53639 # Number of memory ordering violations +system.cpu1.iew.lsq.thread0.squashedStores 1152377 # Number of stores squashed system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu1.iew.lsq.thread0.rescheduledLoads 17097171 # Number of loads that were rescheduled -system.cpu1.iew.lsq.thread0.cacheBlocked 3878321 # Number of times an access to memory failed due to the cache being blocked +system.cpu1.iew.lsq.thread0.rescheduledLoads 193043 # Number of loads that were rescheduled +system.cpu1.iew.lsq.thread0.cacheBlocked 153958 # Number of times an access to memory failed due to the cache being blocked system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu1.iew.iewSquashCycles 388308 # Number of cycles IEW is squashing -system.cpu1.iew.iewBlockCycles 50150951 # Number of cycles IEW is blocking -system.cpu1.iew.iewUnblockCycles 3201381 # Number of cycles IEW is unblocking -system.cpu1.iew.iewDispatchedInsts 45487056 # Number of instructions dispatched to IQ -system.cpu1.iew.iewDispSquashedInsts 83691 # Number of squashed instructions skipped by dispatch -system.cpu1.iew.iewDispLoadInsts 8452340 # Number of dispatched load instructions -system.cpu1.iew.iewDispStoreInsts 6808261 # Number of dispatched store instructions -system.cpu1.iew.iewDispNonSpecInsts 746320 # Number of dispatched non-speculative instructions -system.cpu1.iew.iewIQFullEvents 150012 # Number of times the IQ has become full, causing a stall -system.cpu1.iew.iewLSQFullEvents 2969807 # Number of times the LSQ has become full, causing a stall -system.cpu1.iew.memOrderViolationEvents 24270 # Number of memory order violations -system.cpu1.iew.predictedTakenIncorrect 165680 # Number of branches that were predicted taken incorrectly -system.cpu1.iew.predictedNotTakenIncorrect 138748 # Number of branches that were predicted not taken incorrectly -system.cpu1.iew.branchMispredicts 304428 # Number of branch mispredicts detected at execute -system.cpu1.iew.iewExecutedInsts 62296746 # Number of executed instructions -system.cpu1.iew.iewExecLoadInsts 28474223 # Number of load instructions executed -system.cpu1.iew.iewExecSquashedInsts 369499 # Number of squashed instructions skipped in execute +system.cpu1.iew.iewSquashCycles 1464898 # Number of cycles IEW is squashing +system.cpu1.iew.iewBlockCycles 4313031 # Number of cycles IEW is blocking +system.cpu1.iew.iewUnblockCycles 2150253 # Number of cycles IEW is unblocking +system.cpu1.iew.iewDispatchedInsts 83357725 # Number of instructions dispatched to IQ +system.cpu1.iew.iewDispSquashedInsts 132748 # Number of squashed instructions skipped by dispatch +system.cpu1.iew.iewDispLoadInsts 15194391 # Number of dispatched load instructions +system.cpu1.iew.iewDispStoreInsts 11866887 # Number of dispatched store instructions +system.cpu1.iew.iewDispNonSpecInsts 585663 # Number of dispatched non-speculative instructions +system.cpu1.iew.iewIQFullEvents 47230 # Number of times the IQ has become full, causing a stall +system.cpu1.iew.iewLSQFullEvents 2090333 # Number of times the LSQ has become full, causing a stall +system.cpu1.iew.memOrderViolationEvents 53639 # Number of memory order violations +system.cpu1.iew.predictedTakenIncorrect 255743 # Number of branches that were predicted taken incorrectly +system.cpu1.iew.predictedNotTakenIncorrect 221088 # Number of branches that were predicted not taken incorrectly +system.cpu1.iew.branchMispredicts 476831 # Number of branch mispredicts detected at execute +system.cpu1.iew.iewExecutedInsts 78071744 # Number of executed instructions +system.cpu1.iew.iewExecLoadInsts 14543565 # Number of load instructions executed +system.cpu1.iew.iewExecSquashedInsts 550444 # Number of squashed instructions skipped in execute system.cpu1.iew.exec_swp 0 # number of swp insts executed -system.cpu1.iew.exec_nop 134083 # number of nop insts executed -system.cpu1.iew.exec_refs 34908741 # number of memory reference insts executed -system.cpu1.iew.exec_branches 6065757 # Number of branches executed -system.cpu1.iew.exec_stores 6434518 # Number of stores executed -system.cpu1.iew.exec_rate 0.262803 # Inst execution rate -system.cpu1.iew.wb_sent 58446379 # cumulative count of insts sent to commit -system.cpu1.iew.wb_count 41282724 # cumulative count of insts written-back -system.cpu1.iew.wb_producers 23334628 # num instructions producing a value -system.cpu1.iew.wb_consumers 41837805 # num instructions consuming a value +system.cpu1.iew.exec_nop 140396 # number of nop insts executed +system.cpu1.iew.exec_refs 25744293 # number of memory reference insts executed +system.cpu1.iew.exec_branches 14514927 # Number of branches executed +system.cpu1.iew.exec_stores 11200728 # Number of stores executed +system.cpu1.iew.exec_rate 0.727942 # Inst execution rate +system.cpu1.iew.wb_sent 77444184 # cumulative count of insts sent to commit +system.cpu1.iew.wb_count 76297300 # cumulative count of insts written-back +system.cpu1.iew.wb_producers 39931831 # num instructions producing a value +system.cpu1.iew.wb_consumers 69996884 # num instructions consuming a value system.cpu1.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu1.iew.wb_rate 0.174154 # insts written-back per cycle -system.cpu1.iew.wb_fanout 0.557740 # average fanout of values written-back +system.cpu1.iew.wb_rate 0.711397 # insts written-back per cycle +system.cpu1.iew.wb_fanout 0.570480 # average fanout of values written-back system.cpu1.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu1.commit.commitSquashedInsts 7166738 # The number of squashed insts skipped by commit -system.cpu1.commit.commitNonSpecStalls 763265 # The number of times commit has been forced to stall to communicate backwards -system.cpu1.commit.branchMispredicts 256189 # The number of times a branch was mispredicted -system.cpu1.commit.committed_per_cycle::samples 234203986 # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::mean 0.162086 # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::stdev 0.884581 # Number of insts commited each cycle +system.cpu1.commit.commitSquashedInsts 11439631 # The number of squashed insts skipped by commit +system.cpu1.commit.commitNonSpecStalls 1055135 # The number of times commit has been forced to stall to communicate backwards +system.cpu1.commit.branchMispredicts 402423 # The number of times a branch was mispredicted +system.cpu1.commit.committed_per_cycle::samples 102076918 # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::mean 0.704421 # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::stdev 1.588048 # Number of insts commited each cycle system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::0 220778060 94.27% 94.27% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::1 6743716 2.88% 97.15% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::2 1772623 0.76% 97.90% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::3 1087484 0.46% 98.37% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::4 731864 0.31% 98.68% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::5 647370 0.28% 98.96% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::6 507514 0.22% 99.17% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::7 282341 0.12% 99.29% # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::8 1653014 0.71% 100.00% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::0 73994277 72.49% 72.49% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::1 12594887 12.34% 84.83% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::2 6447399 6.32% 91.14% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::3 2674121 2.62% 93.76% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::4 1416644 1.39% 95.15% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::5 932745 0.91% 96.06% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::6 1821915 1.78% 97.85% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::7 428135 0.42% 98.27% # Number of insts commited each cycle +system.cpu1.commit.committed_per_cycle::8 1766795 1.73% 100.00% # Number of insts commited each cycle system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu1.commit.committed_per_cycle::total 234203986 # Number of insts commited each cycle -system.cpu1.commit.committedInsts 31407169 # Number of instructions committed -system.cpu1.commit.committedOps 37961303 # Number of ops (including micro ops) committed +system.cpu1.commit.committed_per_cycle::total 102076918 # Number of insts commited each cycle +system.cpu1.commit.committedInsts 59223599 # Number of instructions committed +system.cpu1.commit.committedOps 71905144 # Number of ops (including micro ops) committed system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu1.commit.refs 13153120 # Number of memory references committed -system.cpu1.commit.loads 6992793 # Number of loads committed -system.cpu1.commit.membars 210663 # Number of memory barriers committed -system.cpu1.commit.branches 5351172 # Number of branches committed -system.cpu1.commit.fp_insts 5118 # Number of committed floating point instructions. -system.cpu1.commit.int_insts 33489601 # Number of committed integer instructions. -system.cpu1.commit.function_calls 519360 # Number of function calls committed. +system.cpu1.commit.refs 23707227 # Number of memory references committed +system.cpu1.commit.loads 12992717 # Number of loads committed +system.cpu1.commit.membars 441930 # Number of memory barriers committed +system.cpu1.commit.branches 13739507 # Number of branches committed +system.cpu1.commit.fp_insts 5965 # Number of committed floating point instructions. +system.cpu1.commit.int_insts 63021848 # Number of committed integer instructions. +system.cpu1.commit.function_calls 2684059 # Number of function calls committed. system.cpu1.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction -system.cpu1.commit.op_class_0::IntAlu 24763487 65.23% 65.23% # Class of committed instruction -system.cpu1.commit.op_class_0::IntMult 43483 0.11% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::IntDiv 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatMult 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdMult 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdShift 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatMisc 1213 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 65.35% # Class of committed instruction -system.cpu1.commit.op_class_0::MemRead 6992793 18.42% 83.77% # Class of committed instruction -system.cpu1.commit.op_class_0::MemWrite 6160327 16.23% 100.00% # Class of committed instruction +system.cpu1.commit.op_class_0::IntAlu 48136675 66.94% 66.94% # Class of committed instruction +system.cpu1.commit.op_class_0::IntMult 57123 0.08% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::IntDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatMult 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::FloatSqrt 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdAddAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdAlu 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdMisc 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdMult 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdMultAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdShift 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdShiftAcc 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdSqrt 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatAdd 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatAlu 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatCmp 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatCvt 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatDiv 0 0.00% 67.02% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatMisc 4119 0.01% 67.03% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatMult 0 0.00% 67.03% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.03% # Class of committed instruction +system.cpu1.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.03% # Class of committed instruction +system.cpu1.commit.op_class_0::MemRead 12992717 18.07% 85.10% # Class of committed instruction +system.cpu1.commit.op_class_0::MemWrite 10714510 14.90% 100.00% # Class of committed instruction system.cpu1.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu1.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction -system.cpu1.commit.op_class_0::total 37961303 # Class of committed instruction -system.cpu1.commit.bw_lim_events 1653014 # number cycles where commit BW limit reached +system.cpu1.commit.op_class_0::total 71905144 # Class of committed instruction +system.cpu1.commit.bw_lim_events 1766795 # number cycles where commit BW limit reached system.cpu1.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu1.rob.rob_reads 276729293 # The number of ROB reads -system.cpu1.rob.rob_writes 91408516 # The number of ROB writes -system.cpu1.timesIdled 270232 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu1.idleCycles 1652965 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu1.quiesceCycles 2279190242 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu1.committedInsts 31323407 # Number of Instructions Simulated -system.cpu1.committedOps 37877541 # Number of Ops (including micro ops) Simulated -system.cpu1.cpi 7.567726 # CPI: Cycles Per Instruction -system.cpu1.cpi_total 7.567726 # CPI: Total CPI of All Threads -system.cpu1.ipc 0.132140 # IPC: Instructions Per Cycle -system.cpu1.ipc_total 0.132140 # IPC: Total IPC of All Threads -system.cpu1.int_regfile_reads 71111518 # number of integer regfile reads -system.cpu1.int_regfile_writes 26004877 # number of integer regfile writes -system.cpu1.fp_regfile_reads 44415 # number of floating regfile reads -system.cpu1.fp_regfile_writes 42120 # number of floating regfile writes -system.cpu1.cc_regfile_reads 209232786 # number of cc regfile reads -system.cpu1.cc_regfile_writes 17062784 # number of cc regfile writes -system.cpu1.misc_regfile_reads 298304880 # number of misc regfile reads -system.cpu1.misc_regfile_writes 608841 # number of misc regfile writes -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use -system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.cpu1.rob.rob_reads 171176371 # The number of ROB reads +system.cpu1.rob.rob_writes 169257009 # The number of ROB writes +system.cpu1.timesIdled 392905 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu1.idleCycles 2610113 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu1.quiesceCycles 2951402872 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu1.committedInsts 59140577 # Number of Instructions Simulated +system.cpu1.committedOps 71822122 # Number of Ops (including micro ops) Simulated +system.cpu1.cpi 1.813475 # CPI: Cycles Per Instruction +system.cpu1.cpi_total 1.813475 # CPI: Total CPI of All Threads +system.cpu1.ipc 0.551427 # IPC: Instructions Per Cycle +system.cpu1.ipc_total 0.551427 # IPC: Total IPC of All Threads +system.cpu1.int_regfile_reads 84961864 # number of integer regfile reads +system.cpu1.int_regfile_writes 48575931 # number of integer regfile writes +system.cpu1.fp_regfile_reads 16615 # number of floating regfile reads +system.cpu1.fp_regfile_writes 13105 # number of floating regfile writes +system.cpu1.cc_regfile_reads 275730923 # number of cc regfile reads +system.cpu1.cc_regfile_writes 28983730 # number of cc regfile writes +system.cpu1.misc_regfile_reads 192710320 # number of misc regfile reads +system.cpu1.misc_regfile_writes 799493 # number of misc regfile writes +system.iocache.tags.replacements 36423 # number of replacements +system.iocache.tags.tagsinuse 0.982033 # Cycle average of tags in use +system.iocache.tags.total_refs 16 # Total number of references to valid blocks. +system.iocache.tags.sampled_refs 36439 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0.000439 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 234020639000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 0.982033 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.061377 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.061377 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328241 # Number of tag accesses +system.iocache.tags.data_accesses 328241 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 249 # number of ReadReq misses +system.iocache.ReadReq_misses::total 249 # number of ReadReq misses +system.iocache.demand_misses::realview.ide 249 # number of demand (read+write) misses +system.iocache.demand_misses::total 249 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 249 # number of overall misses +system.iocache.overall_misses::total 249 # number of overall misses +system.iocache.ReadReq_miss_latency::realview.ide 29659377 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 29659377 # number of ReadReq miss cycles +system.iocache.demand_miss_latency::realview.ide 29659377 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 29659377 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::realview.ide 29659377 # number of overall miss cycles +system.iocache.overall_miss_latency::total 29659377 # number of overall miss cycles +system.iocache.ReadReq_accesses::realview.ide 249 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 249 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 249 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 249 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 249 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 249 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses +system.iocache.ReadReq_avg_miss_latency::realview.ide 119113.963855 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 119113.963855 # average ReadReq miss latency +system.iocache.demand_avg_miss_latency::realview.ide 119113.963855 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 119113.963855 # average overall miss latency +system.iocache.overall_avg_miss_latency::realview.ide 119113.963855 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 119113.963855 # average overall miss latency system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed -system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1732753268848 # number of ReadReq MSHR uncacheable cycles -system.iocache.ReadReq_mshr_uncacheable_latency::total 1732753268848 # number of ReadReq MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1732753268848 # number of overall MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::total 1732753268848 # number of overall MSHR uncacheable cycles -system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency -system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency +system.iocache.ReadReq_mshr_misses::realview.ide 249 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 249 # number of ReadReq MSHR misses +system.iocache.demand_mshr_misses::realview.ide 249 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 249 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::realview.ide 249 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 249 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::realview.ide 16710377 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 16710377 # number of ReadReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 2222587461 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2222587461 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::realview.ide 16710377 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 16710377 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::realview.ide 16710377 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 16710377 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_miss_rate::realview.ide 1 # mshr miss rate for ReadReq accesses +system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses +system.iocache.demand_mshr_miss_rate::realview.ide 1 # mshr miss rate for demand accesses +system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses +system.iocache.overall_mshr_miss_rate::realview.ide 1 # mshr miss rate for overall accesses +system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses +system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 67109.947791 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 67109.947791 # average ReadReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::realview.ide 67109.947791 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 67109.947791 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::realview.ide 67109.947791 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 67109.947791 # average overall mshr miss latency system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu0.kern.inst.arm 0 # number of arm instructions executed -system.cpu0.kern.inst.quiesce 83356 # number of quiesce instructions executed +system.cpu0.kern.inst.quiesce 3039 # number of quiesce instructions executed system.cpu1.kern.inst.arm 0 # number of arm instructions executed system.cpu1.kern.inst.quiesce 0 # number of quiesce instructions executed diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/system.terminal b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-switcheroo-o3/system.terminal index 46f8f01b23631a9f3027ecf4cf36ab9f6abb5e78..b3be0ec54a3b181b9aeef0549ffa0061385c846e 100644 GIT binary patch literal 11060 zcmcgy>24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD%LL5zW`AO8=p&@fU_rdx589FQnC>X5=?@MD=e03u{!`K+$(#4gnoTq z&*C%)*%jI%1*+#w-~D>-316Zw^w$G@R9W*vOIcPb&&ce%eaq{6y@gC2>QteM)jz&T zS)5U45k*@$yYKW(>fGi{8Od@*KmPCokZMV$FpR#idbV*!XY?0?ZpRZE19{ji$Z*Is z0>cX|kKSKTweZ_FZ|@H^x|-YtG`txv2Q(@3NLE!|(!Fhnc_ilIfl9elT3JCIEq2zW zsJt*l20|mo^SU9G{xyc^&0hl_!$!WmqOF ze1iQl3ulRpj}MGxnj;oPo~URQ(EF<^idChByL7!Zm!3;RDom0*I>z{%!AY?sL3Lh- zNf9n&6_8~PT<=(z=z2V)Z#jFxbX?NX)Ua`L#4MF*8W!I_Cf0{aS;=zwnpOLkSf*o` z?TIdZ9DVpqv#^dHgTe77llM0|k=~~>8OP9Q(4ISwiiZ9X3CD5ada7J=U{dKBzDcoR zo5G{!gtY}u_O#oA)5k~)TzG%Ah3_6~wU2R+SPD9pxolKYlcD{ZsH(0=W%O@2nesB0 zWtY-?rV>@JXi?@(!FiQueWED`tTmD&22UMh|18T)CKTm}Ocqn36Ika~fds9eE{X&N z+!ZfIBz#Uyi0TZysO!~mJQS1^|G6-H-}7uwAXQ4hAjlP!&y?hgL@s4=;c@6M4AUE5 zQi&|SIFIG>yoy8PSfk14njXXI5#@laMsnAs;*{e+ceKF)^^7ihh3(O7Rm9Wzz>bCW960NPvfLe!KtbgkIIyPk| z?AXG4IyX%Hlfq@F5_VCS9M`p<&<5Lz>5}-F9@XLzK0k*0qRP5KT0FIZhYYufBwXc9 z9UO~uCtk{^M)gvF?li}jPJ`b1gTXmL)WIK{o-SXB1w+i$3zA|B!3cuZ5K@0&2+wy< zLvUx|uU3m_A3`H+v@mIWN{eNxi%~;Fp0@|l{=J15xZ*TKl0U;`tro2gYeS-a2n6;t zM4HDedjP;=8pwp_0jE3O{wou*}o$1Vk-gwh-+p zjz}ad)Vggmge6SlyAXP2azywPhheRSWw|qZ9TDGu9pWb?%do`EjF65uS9he+B9SR7 zH{>zfKTgI!L#j6md7Q+uMpp7P&gWF2&tU)(`a61KwHSAtkqeF*71sMa+cigl(M!jkqW`NF_ zfF4oYr0EI_+>jp2utr*Re(RmH!^9Z4<^#v0PK!AP4OfAKN z3aPVil!U%DXMKI4=R*TCSy)*+&6J#1z+ z-LLVsoUu#$q;f+J-@e&0a1(>_|2V&+@V4o~q?yW*|D{AcsKV5uzu`AM@prB+r2qCh z+wl!J?CN$zRWqwr@N#+>ke%qjfNxPI%wsp}iiI@>r4oYQA;vpd-$Op#J}YoTE~z>v zUFDTtSEyF0EaA4TyysZ3`uAcDI<RLvZ5#P#+V+8{4^fqq9zmc7C8#tS{>~}XS$FC^ z7aE3O_gsCvy5^>|-Z&q_GJXzA@WNle{5a%cSYUwcF0(DuhDWwzsX8c&c1F$1FqNA& zy&hHY(u<9$xv|gouqmOm%Q(OW!klJZd3z$hVI#&oyS^jin#lDks+0hsDNxQ|p>U0b z5%hI?nLn^`8UE1-Xfm7*3Db)vqtCo^5Jq|zYbKXAe#Hwf7MTU5DLfjbF}KYPJ&WpO z^AW9dcY!0s0A8sQSRMeg#^%A}2MVz-(Cw?ej^YT*LcOOs@3wLYm2S_?_Ty%<^GXGJ z!h0{+2?lE<_iw{}ZSqIWOhtQvJ`gfdw7;8jSavsVauqlKwK$O`3Xt9`O(_wEA(Ac5T z^?SNj)l-+Sh$1F;AnNBX#^CO#Dd4N^Q4k!@GO=mvwE{FM1^-Y4(2tmp2j?s#&-UD2 zhhe88(EGBM4ZAss0Mz~mt?;-~_l6Na8S(1CTI-+tdbhvG&O@TfFQBqC{B%3Qy15VT zaH3bpqYd;ucGm~mSOVJ9<4qKazR+xT#uO4%qQg7o`10Jr$R8_SOLk6i2Qcm!^I!ZH z!|z-i9iHs@94}bAV*~N(u`$2V+{&!N%L_)J74rAJ{6+u=E|=Mn5$%O~V1W&8pNBB3 z<93V%n+K*Y#ks7qcl9>6t|y=I20zi)Ig`zBxw*tmwR^Co(HQnl^@^2abi z6-@be6&MdX{%aQ)?FGjE1)JG{3kJeB(I38ixJ8XI>4t~+;RLhwr8conV}aD<=nPLi zn~viJ#->FvgkdrH-0@m8E5=znrj$g=QY1MW%h-UamTT-MQf z8TDiShDr&OcW>WdVr38qOAI-~@&b<2f+_e24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD;4i5zW`Q%KxFO^1)P=#|!|104ho?b=YQX+FXfpw&GH`KwwB=g)2BD(Z4>g z2P6e9MekNEC;(@#LE6d6LwzA$^1JfRc%o22XMjHW;y*DI1k zGNdOR&vfYWVy=Z>zk2<3U!(KcjYs3F>BER-MHZ;C%nJHy4#hHn&bL&khe#_csH4SB zx)cL}r@#;HRF@9EjMB0y>Y!qqXqiLQDV9d5 z(yI2ZlplYI)FaK#emxYOtkSIDJ?pekLAFYxQiW9cD-utQAA~quwaBt6$kH;46@68H z5wG!t^Q+Wf#40>oFjYwgU*uUF1#6Ek&(A50N-f-_i`{YQv4E%iIL?AYjL#{I6erepe^u@#J=O0&7wk;s(5(mRP9Yn zVE}QUhc--4rEQE1Djew= z6iUkw4%J6an`329o6S4EjI_Y1^LIOsY)4tx4k8qV~L3Iy%xAXE>7 zGW6x40<*~l-TCDmq8~wwSgwkQBaHpp(dYB1C%Y&OmP3nmrOJ~-kPBY6ZW8lFG-;cT zwZpTzWDkd?eH3rPA>Y$^{vw=?j;(fPw@HViXiXY=)EMM+^INCW;ZdH2hn8^e2hz~L z$$#*pm`&8Bp>13DsCrF;bV+=myJ&R>n;*h`iHfR56x=s{h74DP*k5OLCf#7ZQFoT5zG? zL1=`n76wg^Y4MQg+|v+&lxIi-CZf~X&*QPms-t9Wni5vXLi{J;>>G>)4S5S4n`K{Tt_sev$MAS{a^ zOkv0$Lg*IB9^qB&hK&}cX)mnJL0tD`i1(2y`~od9Ksa8V-%ym~u}YA+K6lmrVKDv` zQoV)G-6K>LqLQ0$wxkke4gHQ#&QS`>T~B)f;?vc)$<;5{9z1l2U!v8A-vYF~d#;bP zh)`PniVSP|{(F}bEQ@QssU_30i#ExH4iyd=Bu9=rw3G4>^}H#V9x7)HHbh~aBx@Yt zAqo^Z;>q0a?9!FDbPf`-C}0PsAqv@vTAJmcTlZ0(tMG(!&i0BP{J2*AKAEmN>f0`z zWvgsDnO#$-U6%Kg(imB{ltYls60vux-f{D$y&@GFEx=l9k**$WJ5+Qu#Wqe}868VzSw1p9yA=NiVy9p2KX z%ehBaYK5)~)kEH}%HUX9`biWc4E9>OB@7!%ssebRfzz`w%|3$v(#`m4PGJ!tblQiq zq`)3f#jE|I5*}@vEP`-4oqR^3alO?U-ieC;(kWTi35UGD0S5Io_Yp^M!Hy(u@OBij zOKlFh<$|wY?FhFe|F8AWjNKX9<}ETQL;M#C{-6?Fi~fO6dg7m)T?qf(cCImk^!54m zgvxqRu3_b5-yzSULy40iO_;WBrxO!X3sS`gor90JvQkI^7hgX{pn{xIRYp3?OFf-X z6(y>G*>>_HS3>@ed=2)rTj2;3D<(70n;K_4&J>`@Gw%>xVivd~3eRwc>)g`(d`8F{ zH2J7RWqOf$==DdL$1|WcM7l8GA_A>@iD3O%B(P$QT1@z)|s~^k_Doj|tt2W|Pl6a}Zj37gHstHa_C{7IVvrk^~kFl90>hmYxMw zynRF|ZExTX(Rj-kC-;C^Ve;Vi1BKWYsP^S^MUevO1f`RVM_H6>nq3c!=8?-ccXpnj zKu>tg1v^1w4ODA4%dufQ4*sBCL_y2ZdqOU%;U9(^X4{>aEZ2lyU*678Kl3~*KoLaW zL{r;xE2v{h(!7fq6cQG^9cQf2@j)lhsnQDF1bu`H^ItZ=hAj}zjr~z#(aYxJ-pHfr zkR}(GbP<*JUBcW6pWJ|`4{Wr-)>5_=yG}2K@f_2@V6Ddr(5M9bBO-u)M1R~{=d{n8vUCch?%7NbAj9V%imJ7E*M<2H!dc@ypZ`fSU+d7P^iZ9s0 z#&s)|f-417u5i1w&T+}q!ZoGj1U>M=4norgoB&jEv*Snz@K_YqG{fr7^s&oxd z@BA29Fz3%oFdkI=mo|{i2C}`uws&9yLrNQd{_^%3ImVCGFD-V9U~ z42qy1@*6V6kKeq0g^ra%94yi22+ML9P75aBKOTKTYlKDh$vNago!hv&c>QXASJS`z eltBMcnfSj!H}i9n?g%b}0bzo?!tn58!T$lP+EF9` diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini index 68a408e3f..fe256a291 100644 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini @@ -20,7 +20,7 @@ eventq_index=0 init_param=0 intel_mp_pointer=system.intel_mp_pointer intel_mp_table=system.intel_mp_table -kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9 +kernel=/dist/binaries/x86_64-vmlinux-2.6.22.9 kernel_addr_check=true load_addr_mask=18446744073709551615 load_offset=0 @@ -28,7 +28,7 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh smbios_table=system.smbios_table symbolfile= work_begin_ckpt_count=0 @@ -1560,7 +1560,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img +image_file=/dist/disks/linux-x86.img read_only=true [system.pc.south_bridge.ide.disks1] @@ -1583,7 +1583,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks1.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.pc.south_bridge.int_lines0] @@ -1807,6 +1807,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simerr b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simerr index 0067e63a5..0a8bc6fbe 100755 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simerr +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simerr @@ -1,11 +1,11 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Reading current count from inactive timer. warn: Sockets disabled, not accepting gdb connections warn: Don't know what interrupt to clear for console. warn: x86 cpuid: unknown family 0x8086 warn: x86 cpuid: unknown family 0x8086 -warn: x86 cpuid: unimplemented function 8 -warn: x86 cpuid: unimplemented function 8 +warn: x86 cpuid: unknown family 0x8086 warn: Tried to clear PCI interrupt 14 warn: Unknown mouse command 0xe1. warn: instruction 'wbinvd' unimplemented diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout index 86995b769..3b996a550 100755 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout @@ -1,12 +1,12 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 11:13:07 -gem5 started Jun 21 2014 22:16:40 -gem5 executing on phenom -command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing +gem5 compiled Oct 29 2014 09:18:07 +gem5 started Oct 29 2014 09:27:02 +gem5 executing on u200540-lin +command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing -re /work/gem5.latest/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing Global frequency set at 1000000000000 ticks per second -info: kernel located at: /home/stever/m5/m5_system_2.0b3/binaries/x86_64-vmlinux-2.6.22.9 +info: kernel located at: /dist/binaries/x86_64-vmlinux-2.6.22.9 0: rtc: Real-time clock set to Sun Jan 1 00:00:00 2012 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 5137926173000 because m5_exit instruction encountered +Exiting @ tick 5125902116500 because m5_exit instruction encountered diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt index 5b52389f0..7d489dc5f 100644 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt @@ -4,11 +4,11 @@ sim_seconds 5.125902 # Nu sim_ticks 5125902116500 # Number of ticks simulated final_tick 5125902116500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 254798 # Simulator instruction rate (inst/s) -host_op_rate 503662 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 3201100243 # Simulator tick rate (ticks/s) -host_mem_usage 749084 # Number of bytes of host memory used -host_seconds 1601.29 # Real time elapsed on the host +host_inst_rate 196886 # Simulator instruction rate (inst/s) +host_op_rate 389187 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 2473535129 # Simulator tick rate (ticks/s) +host_mem_usage 743248 # Number of bytes of host memory used +host_seconds 2072.30 # Real time elapsed on the host sim_insts 408006726 # Number of instructions simulated sim_ops 806511598 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -426,8 +426,6 @@ system.iocache.fast_writes 46720 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 910 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 910 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 46720 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::pc.south_bridge.ide 910 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 910 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::pc.south_bridge.ide 910 # number of overall MSHR misses @@ -442,16 +440,14 @@ system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 104814946 system.iocache.overall_mshr_miss_latency::total 104814946 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 1 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 115181.259341 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 115181.259341 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide 60928.460338 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60928.460338 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 115181.259341 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 115181.259341 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 115181.259341 # average overall mshr miss latency diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini index 2c304759f..5c0ccd72f 100644 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini @@ -20,7 +20,7 @@ eventq_index=0 init_param=0 intel_mp_pointer=system.intel_mp_pointer intel_mp_table=system.intel_mp_table -kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9 +kernel=/dist/binaries/x86_64-vmlinux-2.6.22.9 kernel_addr_check=true load_addr_mask=18446744073709551615 load_offset=0 @@ -28,7 +28,7 @@ mem_mode=atomic mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh smbios_table=system.smbios_table symbolfile= work_begin_ckpt_count=0 @@ -1616,7 +1616,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img +image_file=/dist/disks/linux-x86.img read_only=true [system.pc.south_bridge.ide.disks1] @@ -1639,7 +1639,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks1.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.pc.south_bridge.int_lines0] @@ -1863,6 +1863,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr index 56f83c534..b4d02041b 100755 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr @@ -1,13 +1,10 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Reading current count from inactive timer. warn: Sockets disabled, not accepting gdb connections warn: Don't know what interrupt to clear for console. -warn: x86 cpuid: unknown family 0xbacc -warn: x86 cpuid: unknown family 0xbacc warn: x86 cpuid: unknown family 0x8086 warn: x86 cpuid: unknown family 0x8086 -warn: x86 cpuid: unimplemented function 8 -warn: x86 cpuid: unimplemented function 8 warn: Tried to clear PCI interrupt 14 warn: Unknown mouse command 0xe1. warn: instruction 'wbinvd' unimplemented diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout index 6a57a8844..ca2891ded 100755 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout @@ -1,9 +1,9 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 21 2014 11:13:07 -gem5 started Jun 21 2014 22:18:32 -gem5 executing on phenom -command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full +gem5 compiled Oct 29 2014 09:18:07 +gem5 started Oct 29 2014 09:28:19 +gem5 executing on u200540-lin +command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full -re /work/gem5.latest/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full Global frequency set at 1000000000000 ticks per second 0: rtc: Real-time clock set to Sun Jan 1 00:00:00 2012 diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt index e53b3f285..847df0bf1 100644 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt @@ -4,11 +4,11 @@ sim_seconds 5.137752 # Nu sim_ticks 5137751757500 # Number of ticks simulated final_tick 5137751757500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 205879 # Simulator instruction rate (inst/s) -host_op_rate 409313 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 4343855741 # Simulator tick rate (ticks/s) -host_mem_usage 976756 # Number of bytes of host memory used -host_seconds 1182.76 # Real time elapsed on the host +host_inst_rate 311526 # Simulator instruction rate (inst/s) +host_op_rate 619354 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 6572918502 # Simulator tick rate (ticks/s) +host_mem_usage 927072 # Number of bytes of host memory used +host_seconds 781.65 # Real time elapsed on the host sim_insts 243506025 # Number of instructions simulated sim_ops 484120527 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -854,8 +854,6 @@ system.iocache.fast_writes 46720 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 734 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 734 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::pc.south_bridge.ide 22056 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 22056 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::pc.south_bridge.ide 734 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 734 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::pc.south_bridge.ide 734 # number of overall MSHR misses @@ -870,16 +868,14 @@ system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 93740027 system.iocache.overall_mshr_miss_latency::total 93740027 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 0.811947 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 0.811947 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::pc.south_bridge.ide 0.472089 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.472089 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 0.811947 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 0.811947 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 0.811947 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 0.811947 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 127711.208447 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 127711.208447 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide 60294.715633 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60294.715633 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 127711.208447 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 127711.208447 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 127711.208447 # average overall mshr miss latency diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt index ed6189e71..57de3b3e6 100644 --- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt @@ -4,11 +4,11 @@ sim_seconds 0.407884 # Nu sim_ticks 407883784500 # Number of ticks simulated final_tick 407883784500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 135225 # Simulator instruction rate (inst/s) -host_op_rate 166480 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 86093843 # Simulator tick rate (ticks/s) -host_mem_usage 2533572 # Number of bytes of host memory used -host_seconds 4737.67 # Real time elapsed on the host +host_inst_rate 91246 # Simulator instruction rate (inst/s) +host_op_rate 112336 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 58093586 # Simulator tick rate (ticks/s) +host_mem_usage 2566152 # Number of bytes of host memory used +host_seconds 7021.15 # Real time elapsed on the host sim_insts 640649298 # Number of instructions simulated sim_ops 788724957 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -420,7 +420,7 @@ system.cpu.numCycles 815767570 # nu system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.fetch.icacheStallCycles 84062545 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 1200075862 # Number of instructions fetch has processed +system.cpu.fetch.Insts 1200075863 # Number of instructions fetch has processed system.cpu.fetch.Branches 233961455 # Number of branches that fetch encountered system.cpu.fetch.predictedBranches 133292629 # Number of branches that fetch has predicted taken system.cpu.fetch.Cycles 716015819 # Number of cycles fetch has run and was not squashing or blocked diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/config.ini b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/config.ini index f7c4e30f8..8f2902a1b 100644 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -339,7 +339,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -362,7 +362,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -527,6 +527,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -577,7 +578,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simerr b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simerr index 20fe2d682..518507880 100755 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simerr +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simerr @@ -1,3 +1,4 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simout b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simout index 2d1ba2c03..537e9e8af 100755 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simout +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/simout @@ -1,13 +1,13 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 22 2014 16:27:55 -gem5 started Jan 22 2014 17:25:12 +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:20:02 gem5 executing on u200540-lin -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing-dual -re tests/run.py build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing-dual +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing-dual -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing-dual Global frequency set at 1000000000000 ticks per second info: kernel located at: /dist/binaries/vmlinux 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 info: Entering event queue @ 0. Starting simulation... -info: Launching CPU 1 @ 688618000 -Exiting @ tick 1960909874500 because m5_exit instruction encountered +info: Launching CPU 1 @ 690168000 +Exiting @ tick 1961826628500 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt index f259fe3aa..dd52d45d1 100644 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.961827 # Nu sim_ticks 1961826628500 # Number of ticks simulated final_tick 1961826628500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 855480 # Simulator instruction rate (inst/s) -host_op_rate 855480 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 27561784483 # Simulator tick rate (ticks/s) -host_mem_usage 318220 # Number of bytes of host memory used -host_seconds 71.18 # Real time elapsed on the host +host_inst_rate 1248737 # Simulator instruction rate (inst/s) +host_op_rate 1248737 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 40231703865 # Simulator tick rate (ticks/s) +host_mem_usage 312404 # Number of bytes of host memory used +host_seconds 48.76 # Real time elapsed on the host sim_insts 60892387 # Number of instructions simulated sim_ops 60892387 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -728,8 +728,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 174 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 174 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 174 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 174 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 174 # number of overall MSHR misses @@ -744,16 +742,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 12199383 system.iocache.overall_mshr_miss_latency::total 12199383 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 1 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 70111.396552 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 70111.396552 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60199.384049 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60199.384049 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 70111.396552 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 70111.396552 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 70111.396552 # average overall mshr miss latency diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/config.ini b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/config.ini index e05c30aba..39571b45c 100644 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/config.ini @@ -15,10 +15,10 @@ boot_cpu_frequency=500 boot_osflags=root=/dev/hda1 console=ttyS0 cache_line_size=64 clk_domain=system.clk_domain -console=/scratch/nilay/GEM5/system/binaries/console +console=/dist/binaries/console eventq_index=0 init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux +kernel=/dist/binaries/vmlinux kernel_addr_check=true load_addr_mask=1099511627775 load_offset=0 @@ -26,8 +26,8 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -pal=/scratch/nilay/GEM5/system/binaries/ts_osfpal -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +pal=/dist/binaries/ts_osfpal +readfile=/work/gem5.latest/tests/halt.sh symbolfile= system_rev=1024 system_type=34 @@ -260,7 +260,7 @@ table_size=65536 [system.disk0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.disk2] @@ -283,7 +283,7 @@ table_size=65536 [system.disk2.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.dvfs_handler] @@ -413,6 +413,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -463,7 +464,7 @@ system=system [system.simple_disk.disk] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-latest.img +image_file=/dist/disks/linux-latest.img read_only=true [system.terminal] diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simerr b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simerr index 20fe2d682..518507880 100755 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simerr +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simerr @@ -1,3 +1,4 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections warn: Prefetch instructions in Alpha do not do anything diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simout b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simout index fa5fb8ad8..612d6e177 100755 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simout +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/simout @@ -1,12 +1,12 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 22 2014 16:27:55 -gem5 started Jan 22 2014 17:24:48 +gem5 compiled Oct 29 2014 09:12:51 +gem5 started Oct 29 2014 09:20:00 gem5 executing on u200540-lin -command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing -re tests/run.py build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing +command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing -re /work/gem5.latest/tests/run.py build/ALPHA/tests/opt/quick/fs/10.linux-boot/alpha/linux/tsunami-simple-timing Global frequency set at 1000000000000 ticks per second info: kernel located at: /dist/binaries/vmlinux 0: system.tsunami.io.rtc: Real-time clock set to Thu Jan 1 00:00:00 2009 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 1920428041000 because m5_exit instruction encountered +Exiting @ tick 1919439025000 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt index a2e01807e..04dd39221 100644 --- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt @@ -4,11 +4,11 @@ sim_seconds 1.919439 # Nu sim_ticks 1919439025000 # Number of ticks simulated final_tick 1919439025000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 960719 # Simulator instruction rate (inst/s) -host_op_rate 960718 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 32869301826 # Simulator tick rate (ticks/s) -host_mem_usage 317196 # Number of bytes of host memory used -host_seconds 58.40 # Real time elapsed on the host +host_inst_rate 1406989 # Simulator instruction rate (inst/s) +host_op_rate 1406988 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 48137648137 # Simulator tick rate (ticks/s) +host_mem_usage 309300 # Number of bytes of host memory used +host_seconds 39.87 # Real time elapsed on the host sim_insts 56102180 # Number of instructions simulated sim_ops 56102180 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -412,8 +412,6 @@ system.iocache.fast_writes 41552 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::tsunami.ide 41552 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 41552 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::tsunami.ide 173 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 173 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::tsunami.ide 173 # number of overall MSHR misses @@ -428,16 +426,14 @@ system.iocache.overall_mshr_miss_latency::tsunami.ide 15526633 system.iocache.overall_mshr_miss_latency::total 15526633 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::tsunami.ide 0.999904 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.999904 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 89749.323699 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 89749.323699 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide 60458.661533 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60458.661533 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 89749.323699 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 89749.323699 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 89749.323699 # average overall mshr miss latency diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/config.ini b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/config.ini index 2198282f2..e4e3f0a2b 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=atomic -mem_ranges=0:134217727 -memories=system.realview.nvmem system.physmem +mem_ranges=2147483648:2415919103 +memories=system.realview.nvmem system.physmem system.realview.vram multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -278,6 +278,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu0.istage2_mmu] @@ -570,6 +571,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu1.istage2_mmu] @@ -707,15 +709,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -734,8 +737,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -770,7 +773,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.l2c.tags] type=LRU @@ -793,8 +796,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.l2c.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -824,47 +827,38 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=0:134217727 -port=system.membus.master[6] +range=2147483648:2415919103 +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -934,18 +928,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -954,8 +948,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -963,51 +957,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -1017,38 +1089,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -1057,13 +1202,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -1072,20 +1217,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -1096,7 +1241,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -1105,10 +1268,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -1116,10 +1279,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -1131,18 +1294,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -1153,34 +1328,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -1188,21 +1341,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -1212,9 +1354,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -1227,9 +1369,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -1241,8 +1383,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -1255,10 +1397,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -1266,10 +1408,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -1277,10 +1419,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -1288,10 +1474,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simerr b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simerr index 9dee17aa2..af6ec8fad 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simerr +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simerr @@ -1,13 +1,39 @@ warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR +warn: instruction 'mcr bpiall' unimplemented +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simout b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simout index bf118f1e9..c57bb127b 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simout +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/simout @@ -1,15 +1,32 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 23 2014 12:08:08 -gem5 started Jan 23 2014 17:07:33 +gem5 compiled Oct 29 2014 15:46:15 +gem5 started Oct 29 2014 15:58:03 gem5 executing on u200540-lin -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic-dual -re tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic-dual +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic-dual -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic-dual Global frequency set at 1000000000000 ticks per second -info: kernel located at: /dist/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu0.isa: ISA system set to: 0x6a97800 0x6a97800 - 0: system.cpu1.isa: ISA system set to: 0x6a97800 0x6a97800 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu0.isa: ISA system set to: 0x530db00 0x530db00 + 0: system.cpu1.isa: ISA system set to: 0x530db00 0x530db00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 912096767500 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2802882496500 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt index 2e680c93e..53a29a0e7 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt @@ -1,300 +1,312 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.900830 # Number of seconds simulated -sim_ticks 900829868000 # Number of ticks simulated -final_tick 900829868000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.802882 # Number of seconds simulated +sim_ticks 2802882496500 # Number of ticks simulated +final_tick 2802882496500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 1355321 # Simulator instruction rate (inst/s) -host_op_rate 1632835 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 19839612971 # Simulator tick rate (ticks/s) -host_mem_usage 467260 # Number of bytes of host memory used -host_seconds 45.41 # Real time elapsed on the host -sim_insts 61539136 # Number of instructions simulated -sim_ops 74139862 # Number of ops (including micro ops) simulated +host_inst_rate 1330236 # Simulator instruction rate (inst/s) +host_op_rate 1620871 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 25395755903 # Simulator tick rate (ticks/s) +host_mem_usage 564312 # Number of bytes of host memory used +host_seconds 110.37 # Real time elapsed on the host +sim_insts 146815698 # Number of instructions simulated +sim_ops 178892459 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.realview.nvmem.bytes_read::cpu0.inst 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::cpu1.inst 48 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 68 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu0.inst 20 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu1.inst 48 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 68 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu0.inst 5 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::cpu1.inst 12 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 17 # Number of read requests responded to by this memory -system.realview.nvmem.bw_read::cpu0.inst 22 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::cpu1.inst 53 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::total 75 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu0.inst 22 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu1.inst 53 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::total 75 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu0.inst 22 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu1.inst 53 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::total 75 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bytes_read::realview.clcd 39321600 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.dtb.walker 64 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::cpu0.inst 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::cpu1.inst 52 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 76 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu0.inst 24 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu1.inst 52 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 76 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu0.inst 6 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::cpu1.inst 13 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 19 # Number of read requests responded to by this memory +system.realview.nvmem.bw_read::cpu0.inst 9 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::cpu1.inst 19 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::total 27 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu0.inst 9 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu1.inst 19 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::total 27 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu0.inst 9 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu1.inst 19 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::total 27 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.dtb.walker 512 # Number of bytes read from this memory system.physmem.bytes_read::cpu0.itb.walker 128 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.inst 468620 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.data 6508860 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.inst 266564 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.data 2938616 # Number of bytes read from this memory -system.physmem.bytes_read::total 49504452 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu0.inst 468620 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::cpu1.inst 266564 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 735184 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3365568 # Number of bytes written to this memory -system.physmem.bytes_written::cpu0.data 3027048 # Number of bytes written to this memory +system.physmem.bytes_read::cpu0.inst 1117476 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.data 9458684 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.dtb.walker 128 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.inst 149780 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.data 1082912 # Number of bytes read from this memory +system.physmem.bytes_read::total 11810580 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu0.inst 1117476 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::cpu1.inst 149780 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1267256 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6081216 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu0.data 17704 # Number of bytes written to this memory system.physmem.bytes_written::cpu1.data 40 # Number of bytes written to this memory -system.physmem.bytes_written::total 6392656 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 4915200 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.dtb.walker 1 # Number of read requests responded to by this memory +system.physmem.bytes_written::total 8417296 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.dtb.walker 8 # Number of read requests responded to by this memory system.physmem.num_reads::cpu0.itb.walker 2 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.inst 13550 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.data 101760 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.inst 4256 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.data 45934 # Number of read requests responded to by this memory -system.physmem.num_reads::total 5080703 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 52587 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu0.data 756762 # Number of write requests responded to by this memory +system.physmem.num_reads::cpu0.inst 25914 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.data 148317 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.dtb.walker 2 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.inst 2495 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.data 16944 # Number of read requests responded to by this memory +system.physmem.num_reads::total 193697 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 95019 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu0.data 4426 # Number of write requests responded to by this memory system.physmem.num_writes::cpu1.data 10 # Number of write requests responded to by this memory -system.physmem.num_writes::total 809359 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 43650418 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.dtb.walker 71 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.itb.walker 142 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.inst 520209 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.data 7225404 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.inst 295909 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.data 3262121 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 54954275 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu0.inst 520209 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu1.inst 295909 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 816119 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 3736075 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu0.data 3360288 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu1.data 44 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 7096408 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 3736075 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 43650418 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.dtb.walker 71 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.itb.walker 142 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.inst 520209 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.data 10585693 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.inst 295909 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.data 3262165 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 62050682 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 6129610 # Transaction distribution -system.membus.trans_dist::ReadResp 6129610 # Transaction distribution -system.membus.trans_dist::WriteReq 767040 # Transaction distribution -system.membus.trans_dist::WriteResp 767040 # Transaction distribution -system.membus.trans_dist::Writeback 52587 # Transaction distribution -system.membus.trans_dist::UpgradeReq 37380 # Transaction distribution -system.membus.trans_dist::SCUpgradeReq 20039 # Transaction distribution -system.membus.trans_dist::UpgradeResp 14449 # Transaction distribution -system.membus.trans_dist::ReadExReq 163617 # Transaction distribution -system.membus.trans_dist::ReadExResp 136674 # Transaction distribution -system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 2382414 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 34 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 8564 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.a9scu.pio 4 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.local_cpu_timer.pio 682 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1995948 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::total 4387646 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 9830400 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 9830400 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 14218046 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 2389580 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 68 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 17128 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.a9scu.pio 8 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.local_cpu_timer.pio 1364 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 16575508 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::total 18983656 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 39321600 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 39321600 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 58305256 # Cumulative packet size per connected master and slave (bytes) +system.physmem.num_writes::total 135679 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 343 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.dtb.walker 183 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.itb.walker 46 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.inst 398688 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.data 3374627 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.dtb.walker 46 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.inst 53438 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.data 386357 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 4213726 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu0.inst 398688 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu1.inst 53438 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 452126 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2169629 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 827126 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu0.data 6316 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu1.data 14 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 3003086 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2169629 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 827468 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.dtb.walker 183 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.itb.walker 46 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.inst 398688 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.data 3380944 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.dtb.walker 46 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.inst 53438 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.data 386371 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 7216812 # Total bandwidth to/from this memory (bytes/s) +system.membus.trans_dist::ReadReq 75963 # Transaction distribution +system.membus.trans_dist::ReadResp 75963 # Transaction distribution +system.membus.trans_dist::WriteReq 30903 # Transaction distribution +system.membus.trans_dist::WriteResp 30903 # Transaction distribution +system.membus.trans_dist::Writeback 95019 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 60332 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 40886 # Transaction distribution +system.membus.trans_dist::UpgradeResp 15607 # Transaction distribution +system.membus.trans_dist::ReadExReq 196321 # Transaction distribution +system.membus.trans_dist::ReadExResp 152216 # Transaction distribution +system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 107918 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 38 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 13468 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 652185 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::total 773609 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72952 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72952 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 846561 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 162808 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 76 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 26936 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 17908580 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::total 18098400 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2334464 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2334464 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 20432864 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 295628 # Request fanout histogram +system.membus.snoop_fanout::samples 460731 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 295628 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 460731 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 295628 # Request fanout histogram +system.membus.snoop_fanout::total 460731 # Request fanout histogram system.cpu_clk_domain.clock 500 # Clock period in ticks -system.l2c.tags.replacements 60014 # number of replacements -system.l2c.tags.tagsinuse 50124.590156 # Cycle average of tags in use -system.l2c.tags.total_refs 136044 # Total number of references to valid blocks. -system.l2c.tags.sampled_refs 120331 # Sample count of references to valid blocks. -system.l2c.tags.avg_refs 1.130581 # Average number of references to valid blocks. +system.l2c.tags.replacements 107723 # number of replacements +system.l2c.tags.tagsinuse 62123.921751 # Cycle average of tags in use +system.l2c.tags.total_refs 208051 # Total number of references to valid blocks. +system.l2c.tags.sampled_refs 168144 # Sample count of references to valid blocks. +system.l2c.tags.avg_refs 1.237338 # Average number of references to valid blocks. system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.l2c.tags.occ_blocks::writebacks 37074.868959 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.dtb.walker 0.077014 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.itb.walker 1.053163 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.inst 4876.195614 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.data 5801.198822 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.inst 1684.572168 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.data 686.624416 # Average occupied blocks per requestor -system.l2c.tags.occ_percent::writebacks 0.565718 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000001 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.itb.walker 0.000016 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.inst 0.074405 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.data 0.088519 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.inst 0.025705 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.data 0.010477 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::total 0.764841 # Average percentage of cache occupancy -system.l2c.tags.occ_task_id_blocks::1023 3 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1024 60314 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::3 1 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::4 2 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::0 13 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::1 81 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::2 1748 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::3 13321 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::4 45151 # Occupied blocks per task id -system.l2c.tags.occ_task_id_percent::1023 0.000046 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1024 0.920319 # Percentage of cache occupancy per task id -system.l2c.tags.tag_accesses 3837449 # Number of tag accesses -system.l2c.tags.data_accesses 3837449 # Number of data accesses -system.l2c.ReadReq_hits::cpu0.dtb.walker 59 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.itb.walker 32 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.inst 12381 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.data 37925 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.dtb.walker 68 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.itb.walker 43 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.inst 18539 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.data 11807 # number of ReadReq hits -system.l2c.ReadReq_hits::total 80854 # number of ReadReq hits -system.l2c.Writeback_hits::writebacks 175673 # number of Writeback hits -system.l2c.Writeback_hits::total 175673 # number of Writeback hits -system.l2c.UpgradeReq_hits::cpu0.data 221 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::cpu1.data 174 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::total 395 # number of UpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu0.data 20 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu1.data 20 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::total 40 # number of SCUpgradeReq hits -system.l2c.ReadExReq_hits::cpu0.data 7332 # number of ReadExReq hits -system.l2c.ReadExReq_hits::cpu1.data 6046 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 13378 # number of ReadExReq hits -system.l2c.demand_hits::cpu0.dtb.walker 59 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.itb.walker 32 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.inst 12381 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.data 45257 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.dtb.walker 68 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.itb.walker 43 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.inst 18539 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.data 17853 # number of demand (read+write) hits -system.l2c.demand_hits::total 94232 # number of demand (read+write) hits -system.l2c.overall_hits::cpu0.dtb.walker 59 # number of overall hits -system.l2c.overall_hits::cpu0.itb.walker 32 # number of overall hits -system.l2c.overall_hits::cpu0.inst 12381 # number of overall hits -system.l2c.overall_hits::cpu0.data 45257 # number of overall hits -system.l2c.overall_hits::cpu1.dtb.walker 68 # number of overall hits -system.l2c.overall_hits::cpu1.itb.walker 43 # number of overall hits -system.l2c.overall_hits::cpu1.inst 18539 # number of overall hits -system.l2c.overall_hits::cpu1.data 17853 # number of overall hits -system.l2c.overall_hits::total 94232 # number of overall hits -system.l2c.ReadReq_misses::cpu0.dtb.walker 1 # number of ReadReq misses +system.l2c.tags.occ_blocks::writebacks 48622.171138 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.dtb.walker 2.975943 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.itb.walker 0.030392 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.inst 7348.709599 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.data 3778.182164 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.dtb.walker 1.823425 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.inst 1628.255131 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.data 741.773959 # Average occupied blocks per requestor +system.l2c.tags.occ_percent::writebacks 0.741915 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000045 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.itb.walker 0.000000 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.inst 0.112132 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.data 0.057650 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000028 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.inst 0.024845 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.data 0.011319 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::total 0.947936 # Average percentage of cache occupancy +system.l2c.tags.occ_task_id_blocks::1023 6 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1024 60415 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1023::4 6 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::0 32 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::1 73 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::2 1884 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::3 13069 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::4 45357 # Occupied blocks per task id +system.l2c.tags.occ_task_id_percent::1023 0.000092 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1024 0.921860 # Percentage of cache occupancy per task id +system.l2c.tags.tag_accesses 4905185 # Number of tag accesses +system.l2c.tags.data_accesses 4905185 # Number of data accesses +system.l2c.ReadReq_hits::cpu0.dtb.walker 79 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.itb.walker 74 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.inst 28057 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.data 75985 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.dtb.walker 42 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.itb.walker 33 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.inst 11512 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.data 11347 # number of ReadReq hits +system.l2c.ReadReq_hits::total 127129 # number of ReadReq hits +system.l2c.Writeback_hits::writebacks 225966 # number of Writeback hits +system.l2c.Writeback_hits::total 225966 # number of Writeback hits +system.l2c.UpgradeReq_hits::cpu0.data 512 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::cpu1.data 65 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::total 577 # number of UpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu0.data 56 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu1.data 11 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::total 67 # number of SCUpgradeReq hits +system.l2c.ReadExReq_hits::cpu0.data 13971 # number of ReadExReq hits +system.l2c.ReadExReq_hits::cpu1.data 3083 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 17054 # number of ReadExReq hits +system.l2c.demand_hits::cpu0.dtb.walker 79 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.itb.walker 74 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.inst 28057 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.data 89956 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.dtb.walker 42 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.itb.walker 33 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.inst 11512 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.data 14430 # number of demand (read+write) hits +system.l2c.demand_hits::total 144183 # number of demand (read+write) hits +system.l2c.overall_hits::cpu0.dtb.walker 79 # number of overall hits +system.l2c.overall_hits::cpu0.itb.walker 74 # number of overall hits +system.l2c.overall_hits::cpu0.inst 28057 # number of overall hits +system.l2c.overall_hits::cpu0.data 89956 # number of overall hits +system.l2c.overall_hits::cpu1.dtb.walker 42 # number of overall hits +system.l2c.overall_hits::cpu1.itb.walker 33 # number of overall hits +system.l2c.overall_hits::cpu1.inst 11512 # number of overall hits +system.l2c.overall_hits::cpu1.data 14430 # number of overall hits +system.l2c.overall_hits::total 144183 # number of overall hits +system.l2c.ReadReq_misses::cpu0.dtb.walker 8 # number of ReadReq misses system.l2c.ReadReq_misses::cpu0.itb.walker 2 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.inst 6907 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.data 9458 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.inst 4159 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.data 1478 # number of ReadReq misses -system.l2c.ReadReq_misses::total 22005 # number of ReadReq misses -system.l2c.UpgradeReq_misses::cpu0.data 5858 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::cpu1.data 6485 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 12343 # number of UpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu0.data 694 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu1.data 773 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::total 1467 # number of SCUpgradeReq misses -system.l2c.ReadExReq_misses::cpu0.data 92836 # number of ReadExReq misses -system.l2c.ReadExReq_misses::cpu1.data 44477 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 137313 # number of ReadExReq misses -system.l2c.demand_misses::cpu0.dtb.walker 1 # number of demand (read+write) misses +system.l2c.ReadReq_misses::cpu0.inst 16897 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.data 11316 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.dtb.walker 2 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.inst 2330 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.data 1142 # number of ReadReq misses +system.l2c.ReadReq_misses::total 31697 # number of ReadReq misses +system.l2c.UpgradeReq_misses::cpu0.data 9967 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::cpu1.data 3302 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 13269 # number of UpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu0.data 763 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu1.data 1181 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::total 1944 # number of SCUpgradeReq misses +system.l2c.ReadExReq_misses::cpu0.data 136796 # number of ReadExReq misses +system.l2c.ReadExReq_misses::cpu1.data 15814 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 152610 # number of ReadExReq misses +system.l2c.demand_misses::cpu0.dtb.walker 8 # number of demand (read+write) misses system.l2c.demand_misses::cpu0.itb.walker 2 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.inst 6907 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.data 102294 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.inst 4159 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.data 45955 # number of demand (read+write) misses -system.l2c.demand_misses::total 159318 # number of demand (read+write) misses -system.l2c.overall_misses::cpu0.dtb.walker 1 # number of overall misses +system.l2c.demand_misses::cpu0.inst 16897 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.data 148112 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.dtb.walker 2 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.inst 2330 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.data 16956 # number of demand (read+write) misses +system.l2c.demand_misses::total 184307 # number of demand (read+write) misses +system.l2c.overall_misses::cpu0.dtb.walker 8 # number of overall misses system.l2c.overall_misses::cpu0.itb.walker 2 # number of overall misses -system.l2c.overall_misses::cpu0.inst 6907 # number of overall misses -system.l2c.overall_misses::cpu0.data 102294 # number of overall misses -system.l2c.overall_misses::cpu1.inst 4159 # number of overall misses -system.l2c.overall_misses::cpu1.data 45955 # number of overall misses -system.l2c.overall_misses::total 159318 # number of overall misses -system.l2c.ReadReq_accesses::cpu0.dtb.walker 60 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.itb.walker 34 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.inst 19288 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.data 47383 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.dtb.walker 68 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.itb.walker 43 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.inst 22698 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.data 13285 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 102859 # number of ReadReq accesses(hits+misses) -system.l2c.Writeback_accesses::writebacks 175673 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 175673 # number of Writeback accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu0.data 6079 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu1.data 6659 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 12738 # number of UpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu0.data 714 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu1.data 793 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::total 1507 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu0.data 100168 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu1.data 50523 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 150691 # number of ReadExReq accesses(hits+misses) -system.l2c.demand_accesses::cpu0.dtb.walker 60 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.itb.walker 34 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.inst 19288 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.data 147551 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.dtb.walker 68 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.itb.walker 43 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.inst 22698 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.data 63808 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 253550 # number of demand (read+write) accesses -system.l2c.overall_accesses::cpu0.dtb.walker 60 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.itb.walker 34 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.inst 19288 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.data 147551 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.dtb.walker 68 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.itb.walker 43 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.inst 22698 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.data 63808 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 253550 # number of overall (read+write) accesses -system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.016667 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.058824 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.inst 0.358098 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.data 0.199607 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.inst 0.183232 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.data 0.111253 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.213934 # miss rate for ReadReq accesses -system.l2c.UpgradeReq_miss_rate::cpu0.data 0.963645 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::cpu1.data 0.973870 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::total 0.968990 # miss rate for UpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.971989 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.974779 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::total 0.973457 # miss rate for SCUpgradeReq accesses -system.l2c.ReadExReq_miss_rate::cpu0.data 0.926803 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::cpu1.data 0.880332 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::total 0.911222 # miss rate for ReadExReq accesses -system.l2c.demand_miss_rate::cpu0.dtb.walker 0.016667 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.itb.walker 0.058824 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.inst 0.358098 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.data 0.693279 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.inst 0.183232 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.data 0.720207 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.628349 # miss rate for demand accesses -system.l2c.overall_miss_rate::cpu0.dtb.walker 0.016667 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.itb.walker 0.058824 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.inst 0.358098 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.data 0.693279 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.inst 0.183232 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.data 0.720207 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.628349 # miss rate for overall accesses +system.l2c.overall_misses::cpu0.inst 16897 # number of overall misses +system.l2c.overall_misses::cpu0.data 148112 # number of overall misses +system.l2c.overall_misses::cpu1.dtb.walker 2 # number of overall misses +system.l2c.overall_misses::cpu1.inst 2330 # number of overall misses +system.l2c.overall_misses::cpu1.data 16956 # number of overall misses +system.l2c.overall_misses::total 184307 # number of overall misses +system.l2c.ReadReq_accesses::cpu0.dtb.walker 87 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.itb.walker 76 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.inst 44954 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.data 87301 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.dtb.walker 44 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.itb.walker 33 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.inst 13842 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.data 12489 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 158826 # number of ReadReq accesses(hits+misses) +system.l2c.Writeback_accesses::writebacks 225966 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 225966 # number of Writeback accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu0.data 10479 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu1.data 3367 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 13846 # number of UpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu0.data 819 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu1.data 1192 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::total 2011 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu0.data 150767 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu1.data 18897 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 169664 # number of ReadExReq accesses(hits+misses) +system.l2c.demand_accesses::cpu0.dtb.walker 87 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.itb.walker 76 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.inst 44954 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.data 238068 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.dtb.walker 44 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.itb.walker 33 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.inst 13842 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.data 31386 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 328490 # number of demand (read+write) accesses +system.l2c.overall_accesses::cpu0.dtb.walker 87 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.itb.walker 76 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.inst 44954 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.data 238068 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.dtb.walker 44 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.itb.walker 33 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.inst 13842 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.data 31386 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 328490 # number of overall (read+write) accesses +system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.091954 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.026316 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.inst 0.375873 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.data 0.129621 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.045455 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.inst 0.168328 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.data 0.091440 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.199571 # miss rate for ReadReq accesses +system.l2c.UpgradeReq_miss_rate::cpu0.data 0.951140 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::cpu1.data 0.980695 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::total 0.958327 # miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.931624 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.990772 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::total 0.966683 # miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_miss_rate::cpu0.data 0.907334 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::cpu1.data 0.836852 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::total 0.899484 # miss rate for ReadExReq accesses +system.l2c.demand_miss_rate::cpu0.dtb.walker 0.091954 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.itb.walker 0.026316 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.inst 0.375873 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.data 0.622142 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.dtb.walker 0.045455 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.inst 0.168328 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.data 0.540241 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.561073 # miss rate for demand accesses +system.l2c.overall_miss_rate::cpu0.dtb.walker 0.091954 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.itb.walker 0.026316 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.inst 0.375873 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.data 0.622142 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.dtb.walker 0.045455 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.inst 0.168328 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.data 0.540241 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.561073 # miss rate for overall accesses system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked @@ -303,101 +315,129 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.l2c.fast_writes 0 # number of fast writes performed system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.writebacks::writebacks 52587 # number of writebacks -system.l2c.writebacks::total 52587 # number of writebacks +system.l2c.writebacks::writebacks 95019 # number of writebacks +system.l2c.writebacks::total 95019 # number of writebacks system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.toL2Bus.trans_dist::ReadReq 1357667 # Transaction distribution -system.toL2Bus.trans_dist::ReadResp 1357667 # Transaction distribution -system.toL2Bus.trans_dist::WriteReq 767040 # Transaction distribution -system.toL2Bus.trans_dist::WriteResp 767040 # Transaction distribution -system.toL2Bus.trans_dist::Writeback 175673 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeReq 37136 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeReq 20079 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeResp 57215 # Transaction distribution -system.toL2Bus.trans_dist::ReadExReq 177634 # Transaction distribution -system.toL2Bus.trans_dist::ReadExResp 177634 # Transaction distribution -system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 2263595 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 2631190 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count::total 4894785 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 23563666 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 15087382 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size::total 38651048 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.snoops 0 # Total snoops (count) -system.toL2Bus.snoop_fanout::samples 575784 # Request fanout histogram -system.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.toL2Bus.trans_dist::ReadReq 305028 # Transaction distribution +system.toL2Bus.trans_dist::ReadResp 305028 # Transaction distribution +system.toL2Bus.trans_dist::WriteReq 30903 # Transaction distribution +system.toL2Bus.trans_dist::WriteResp 30903 # Transaction distribution +system.toL2Bus.trans_dist::Writeback 225966 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeReq 60515 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeReq 40953 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeResp 101468 # Transaction distribution +system.toL2Bus.trans_dist::ReadExReq 213769 # Transaction distribution +system.toL2Bus.trans_dist::ReadExResp 213769 # Transaction distribution +system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 1117772 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 410530 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count::total 1528302 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 34667382 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 10427306 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size::total 45094688 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.snoops 36713 # Total snoops (count) +system.toL2Bus.snoop_fanout::samples 838693 # Request fanout histogram +system.toL2Bus.snoop_fanout::mean 1.043491 # Request fanout histogram +system.toL2Bus.snoop_fanout::stdev 0.203961 # Request fanout histogram system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::1 575784 100.00% 100.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.toL2Bus.snoop_fanout::1 802217 95.65% 95.65% # Request fanout histogram +system.toL2Bus.snoop_fanout::2 36476 4.35% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::total 575784 # Request fanout histogram -system.iobus.trans_dist::ReadReq 6098452 # Transaction distribution -system.iobus.trans_dist::ReadResp 6098452 # Transaction distribution -system.iobus.trans_dist::WriteReq 7955 # Transaction distribution -system.iobus.trans_dist::WriteResp 7955 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30522 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7906 # Packet count per connected master and slave (bytes) +system.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.toL2Bus.snoop_fanout::total 838693 # Request fanout histogram +system.iobus.trans_dist::ReadReq 31002 # Transaction distribution +system.iobus.trans_dist::ReadResp 31002 # Transaction distribution +system.iobus.trans_dist::WriteReq 59433 # Transaction distribution +system.iobus.trans_dist::WriteResp 23209 # Transaction distribution +system.iobus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 56624 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 122 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 684 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 120 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 488 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 834 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2382414 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 9830400 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 9830400 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 12212814 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 40294 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 15812 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 107918 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72952 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72952 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 180870 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 71568 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 244 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 1368 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 84 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 268 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 441 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2389580 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 39321600 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 39321600 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 41711180 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 162808 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321248 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321248 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2484056 # Cumulative packet size per connected master and slave (bytes) system.cpu0.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -421,25 +461,25 @@ system.cpu0.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu0.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu0.dtb.inst_hits 0 # ITB inst hits system.cpu0.dtb.inst_misses 0 # ITB inst misses -system.cpu0.dtb.read_hits 7391828 # DTB read hits -system.cpu0.dtb.read_misses 1916 # DTB read misses -system.cpu0.dtb.write_hits 6659769 # DTB write hits -system.cpu0.dtb.write_misses 1130 # DTB write misses -system.cpu0.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.dtb.flush_entries 1223 # Number of entries that have been flushed from TLB +system.cpu0.dtb.read_hits 20338466 # DTB read hits +system.cpu0.dtb.read_misses 6871 # DTB read misses +system.cpu0.dtb.write_hits 16389914 # DTB write hits +system.cpu0.dtb.write_misses 1093 # DTB write misses +system.cpu0.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.dtb.flush_entries 3499 # Number of entries that have been flushed from TLB system.cpu0.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu0.dtb.prefetch_faults 84 # Number of TLB faults due to prefetch +system.cpu0.dtb.prefetch_faults 1788 # Number of TLB faults due to prefetch system.cpu0.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.dtb.perms_faults 185 # Number of TLB faults due to permissions restrictions -system.cpu0.dtb.read_accesses 7393744 # DTB read accesses -system.cpu0.dtb.write_accesses 6660899 # DTB write accesses +system.cpu0.dtb.perms_faults 282 # Number of TLB faults due to permissions restrictions +system.cpu0.dtb.read_accesses 20345337 # DTB read accesses +system.cpu0.dtb.write_accesses 16391007 # DTB write accesses system.cpu0.dtb.inst_accesses 0 # ITB inst accesses -system.cpu0.dtb.hits 14051597 # DTB hits -system.cpu0.dtb.misses 3046 # DTB misses -system.cpu0.dtb.accesses 14054643 # DTB accesses +system.cpu0.dtb.hits 36728380 # DTB hits +system.cpu0.dtb.misses 7964 # DTB misses +system.cpu0.dtb.accesses 36736344 # DTB accesses system.cpu0.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -461,127 +501,129 @@ system.cpu0.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu0.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu0.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu0.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu0.itb.inst_hits 37936653 # ITB inst hits -system.cpu0.itb.inst_misses 1207 # ITB inst misses +system.cpu0.itb.inst_hits 97433991 # ITB inst hits +system.cpu0.itb.inst_misses 3358 # ITB inst misses system.cpu0.itb.read_hits 0 # DTB read hits system.cpu0.itb.read_misses 0 # DTB read misses system.cpu0.itb.write_hits 0 # DTB write hits system.cpu0.itb.write_misses 0 # DTB write misses -system.cpu0.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.itb.flush_entries 848 # Number of entries that have been flushed from TLB +system.cpu0.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.itb.flush_entries 2160 # Number of entries that have been flushed from TLB system.cpu0.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu0.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu0.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu0.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu0.itb.read_accesses 0 # DTB read accesses system.cpu0.itb.write_accesses 0 # DTB write accesses -system.cpu0.itb.inst_accesses 37937860 # ITB inst accesses -system.cpu0.itb.hits 37936653 # DTB hits -system.cpu0.itb.misses 1207 # DTB misses -system.cpu0.itb.accesses 37937860 # DTB accesses -system.cpu0.numCycles 1801220958 # number of cpu cycles simulated +system.cpu0.itb.inst_accesses 97437349 # ITB inst accesses +system.cpu0.itb.hits 97433991 # DTB hits +system.cpu0.itb.misses 3358 # DTB misses +system.cpu0.itb.accesses 97437349 # DTB accesses +system.cpu0.numCycles 5605766965 # number of cpu cycles simulated system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu0.committedInsts 37699441 # Number of instructions committed -system.cpu0.committedOps 44947195 # Number of ops (including micro ops) committed -system.cpu0.num_int_alu_accesses 39864660 # Number of integer alu accesses -system.cpu0.num_fp_alu_accesses 4171 # Number of float alu accesses -system.cpu0.num_func_calls 1205511 # number of times a function call or return occured -system.cpu0.num_conditional_control_insts 4698026 # number of instructions that are conditional controls -system.cpu0.num_int_insts 39864660 # number of integer instructions -system.cpu0.num_fp_insts 4171 # number of float instructions -system.cpu0.num_int_register_reads 70364659 # number of times the integer registers were read -system.cpu0.num_int_register_writes 26109079 # number of times the integer registers were written -system.cpu0.num_fp_register_reads 3915 # number of times the floating registers were read -system.cpu0.num_fp_register_writes 256 # number of times the floating registers were written -system.cpu0.num_cc_register_reads 134799783 # number of times the CC registers were read -system.cpu0.num_cc_register_writes 18388749 # number of times the CC registers were written -system.cpu0.num_mem_refs 14597797 # number of memory refs -system.cpu0.num_load_insts 7571468 # Number of load instructions -system.cpu0.num_store_insts 7026329 # Number of store instructions -system.cpu0.num_idle_cycles 1756040520.255098 # Number of idle cycles -system.cpu0.num_busy_cycles 45180437.744902 # Number of busy cycles -system.cpu0.not_idle_fraction 0.025083 # Percentage of non-idle cycles -system.cpu0.idle_fraction 0.974917 # Percentage of idle cycles -system.cpu0.Branches 6054439 # Number of branches fetched -system.cpu0.op_class::No_OpClass 13280 0.03% 0.03% # Class of executed instruction -system.cpu0.op_class::IntAlu 30339474 67.42% 67.45% # Class of executed instruction -system.cpu0.op_class::IntMult 51765 0.12% 67.56% # Class of executed instruction -system.cpu0.op_class::IntDiv 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatAdd 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatCmp 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatCvt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatMult 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatDiv 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::FloatSqrt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdAdd 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdAddAcc 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdAlu 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdCmp 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdCvt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdMisc 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdMult 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdMultAcc 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdShift 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdShiftAcc 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdSqrt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatAdd 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatAlu 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatCmp 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatCvt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatDiv 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatMisc 639 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatMult 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::SimdFloatSqrt 0 0.00% 67.56% # Class of executed instruction -system.cpu0.op_class::MemRead 7571468 16.82% 84.39% # Class of executed instruction -system.cpu0.op_class::MemWrite 7026329 15.61% 100.00% # Class of executed instruction +system.cpu0.committedInsts 95421538 # Number of instructions committed +system.cpu0.committedOps 115553717 # Number of ops (including micro ops) committed +system.cpu0.num_int_alu_accesses 100756647 # Number of integer alu accesses +system.cpu0.num_fp_alu_accesses 9755 # Number of float alu accesses +system.cpu0.num_func_calls 7999979 # number of times a function call or return occured +system.cpu0.num_conditional_control_insts 13203645 # number of instructions that are conditional controls +system.cpu0.num_int_insts 100756647 # number of integer instructions +system.cpu0.num_fp_insts 9755 # number of float instructions +system.cpu0.num_int_register_reads 182446507 # number of times the integer registers were read +system.cpu0.num_int_register_writes 69131058 # number of times the integer registers were written +system.cpu0.num_fp_register_reads 7495 # number of times the floating registers were read +system.cpu0.num_fp_register_writes 2264 # number of times the floating registers were written +system.cpu0.num_cc_register_reads 349951369 # number of times the CC registers were read +system.cpu0.num_cc_register_writes 44905035 # number of times the CC registers were written +system.cpu0.num_mem_refs 37871263 # number of memory refs +system.cpu0.num_load_insts 20596038 # Number of load instructions +system.cpu0.num_store_insts 17275225 # Number of store instructions +system.cpu0.num_idle_cycles 5488189135.402444 # Number of idle cycles +system.cpu0.num_busy_cycles 117577829.597556 # Number of busy cycles +system.cpu0.not_idle_fraction 0.020974 # Percentage of non-idle cycles +system.cpu0.idle_fraction 0.979026 # Percentage of idle cycles +system.cpu0.Branches 21940727 # Number of branches fetched +system.cpu0.op_class::No_OpClass 2273 0.00% 0.00% # Class of executed instruction +system.cpu0.op_class::IntAlu 78883166 67.49% 67.50% # Class of executed instruction +system.cpu0.op_class::IntMult 110618 0.09% 67.59% # Class of executed instruction +system.cpu0.op_class::IntDiv 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatAdd 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatCmp 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatCvt 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatMult 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatDiv 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::FloatSqrt 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdAdd 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdAddAcc 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdAlu 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdCmp 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdCvt 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdMisc 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdMult 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdMultAcc 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdShift 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdShiftAcc 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdSqrt 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatAdd 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatAlu 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatCmp 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatCvt 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatDiv 0 0.00% 67.59% # Class of executed instruction +system.cpu0.op_class::SimdFloatMisc 8087 0.01% 67.60% # Class of executed instruction +system.cpu0.op_class::SimdFloatMult 0 0.00% 67.60% # Class of executed instruction +system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 67.60% # Class of executed instruction +system.cpu0.op_class::SimdFloatSqrt 0 0.00% 67.60% # Class of executed instruction +system.cpu0.op_class::MemRead 20596038 17.62% 85.22% # Class of executed instruction +system.cpu0.op_class::MemWrite 17275225 14.78% 100.00% # Class of executed instruction system.cpu0.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu0.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu0.op_class::total 45002955 # Class of executed instruction +system.cpu0.op_class::total 116875407 # Class of executed instruction system.cpu0.kern.inst.arm 0 # number of arm instructions executed -system.cpu0.kern.inst.quiesce 42789 # number of quiesce instructions executed -system.cpu0.icache.tags.replacements 346148 # number of replacements -system.cpu0.icache.tags.tagsinuse 511.428315 # Cycle average of tags in use -system.cpu0.icache.tags.total_refs 37590948 # Total number of references to valid blocks. -system.cpu0.icache.tags.sampled_refs 346660 # Sample count of references to valid blocks. -system.cpu0.icache.tags.avg_refs 108.437512 # Average number of references to valid blocks. -system.cpu0.icache.tags.warmup_cycle 4521683000 # Cycle when the warmup percentage was hit. -system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.428315 # Average occupied blocks per requestor -system.cpu0.icache.tags.occ_percent::cpu0.inst 0.998883 # Average percentage of cache occupancy -system.cpu0.icache.tags.occ_percent::total 0.998883 # Average percentage of cache occupancy +system.cpu0.kern.inst.quiesce 1971 # number of quiesce instructions executed +system.cpu0.icache.tags.replacements 1109428 # number of replacements +system.cpu0.icache.tags.tagsinuse 511.809991 # Cycle average of tags in use +system.cpu0.icache.tags.total_refs 96326384 # Total number of references to valid blocks. +system.cpu0.icache.tags.sampled_refs 1109940 # Sample count of references to valid blocks. +system.cpu0.icache.tags.avg_refs 86.785217 # Average number of references to valid blocks. +system.cpu0.icache.tags.warmup_cycle 6345717500 # Cycle when the warmup percentage was hit. +system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.809991 # Average occupied blocks per requestor +system.cpu0.icache.tags.occ_percent::cpu0.inst 0.999629 # Average percentage of cache occupancy +system.cpu0.icache.tags.occ_percent::total 0.999629 # Average percentage of cache occupancy system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::2 512 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::0 212 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::1 90 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::2 210 # Occupied blocks per task id system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.icache.tags.tag_accesses 76221879 # Number of tag accesses -system.cpu0.icache.tags.data_accesses 76221879 # Number of data accesses -system.cpu0.icache.ReadReq_hits::cpu0.inst 37590948 # number of ReadReq hits -system.cpu0.icache.ReadReq_hits::total 37590948 # number of ReadReq hits -system.cpu0.icache.demand_hits::cpu0.inst 37590948 # number of demand (read+write) hits -system.cpu0.icache.demand_hits::total 37590948 # number of demand (read+write) hits -system.cpu0.icache.overall_hits::cpu0.inst 37590948 # number of overall hits -system.cpu0.icache.overall_hits::total 37590948 # number of overall hits -system.cpu0.icache.ReadReq_misses::cpu0.inst 346661 # number of ReadReq misses -system.cpu0.icache.ReadReq_misses::total 346661 # number of ReadReq misses -system.cpu0.icache.demand_misses::cpu0.inst 346661 # number of demand (read+write) misses -system.cpu0.icache.demand_misses::total 346661 # number of demand (read+write) misses -system.cpu0.icache.overall_misses::cpu0.inst 346661 # number of overall misses -system.cpu0.icache.overall_misses::total 346661 # number of overall misses -system.cpu0.icache.ReadReq_accesses::cpu0.inst 37937609 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.ReadReq_accesses::total 37937609 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.demand_accesses::cpu0.inst 37937609 # number of demand (read+write) accesses -system.cpu0.icache.demand_accesses::total 37937609 # number of demand (read+write) accesses -system.cpu0.icache.overall_accesses::cpu0.inst 37937609 # number of overall (read+write) accesses -system.cpu0.icache.overall_accesses::total 37937609 # number of overall (read+write) accesses -system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.009138 # miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_miss_rate::total 0.009138 # miss rate for ReadReq accesses -system.cpu0.icache.demand_miss_rate::cpu0.inst 0.009138 # miss rate for demand accesses -system.cpu0.icache.demand_miss_rate::total 0.009138 # miss rate for demand accesses -system.cpu0.icache.overall_miss_rate::cpu0.inst 0.009138 # miss rate for overall accesses -system.cpu0.icache.overall_miss_rate::total 0.009138 # miss rate for overall accesses +system.cpu0.icache.tags.tag_accesses 195982615 # Number of tag accesses +system.cpu0.icache.tags.data_accesses 195982615 # Number of data accesses +system.cpu0.icache.ReadReq_hits::cpu0.inst 96326384 # number of ReadReq hits +system.cpu0.icache.ReadReq_hits::total 96326384 # number of ReadReq hits +system.cpu0.icache.demand_hits::cpu0.inst 96326384 # number of demand (read+write) hits +system.cpu0.icache.demand_hits::total 96326384 # number of demand (read+write) hits +system.cpu0.icache.overall_hits::cpu0.inst 96326384 # number of overall hits +system.cpu0.icache.overall_hits::total 96326384 # number of overall hits +system.cpu0.icache.ReadReq_misses::cpu0.inst 1109949 # number of ReadReq misses +system.cpu0.icache.ReadReq_misses::total 1109949 # number of ReadReq misses +system.cpu0.icache.demand_misses::cpu0.inst 1109949 # number of demand (read+write) misses +system.cpu0.icache.demand_misses::total 1109949 # number of demand (read+write) misses +system.cpu0.icache.overall_misses::cpu0.inst 1109949 # number of overall misses +system.cpu0.icache.overall_misses::total 1109949 # number of overall misses +system.cpu0.icache.ReadReq_accesses::cpu0.inst 97436333 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.ReadReq_accesses::total 97436333 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.demand_accesses::cpu0.inst 97436333 # number of demand (read+write) accesses +system.cpu0.icache.demand_accesses::total 97436333 # number of demand (read+write) accesses +system.cpu0.icache.overall_accesses::cpu0.inst 97436333 # number of overall (read+write) accesses +system.cpu0.icache.overall_accesses::total 97436333 # number of overall (read+write) accesses +system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.011392 # miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_miss_rate::total 0.011392 # miss rate for ReadReq accesses +system.cpu0.icache.demand_miss_rate::cpu0.inst 0.011392 # miss rate for demand accesses +system.cpu0.icache.demand_miss_rate::total 0.011392 # miss rate for demand accesses +system.cpu0.icache.overall_miss_rate::cpu0.inst 0.011392 # miss rate for overall accesses +system.cpu0.icache.overall_miss_rate::total 0.011392 # miss rate for overall accesses system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -600,121 +642,123 @@ system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 0 system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_issued 0 # number of hwpf issued system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu0.l2cache.tags.replacements 133971 # number of replacements -system.cpu0.l2cache.tags.tagsinuse 15179.385733 # Cycle average of tags in use -system.cpu0.l2cache.tags.total_refs 737408 # Total number of references to valid blocks. -system.cpu0.l2cache.tags.sampled_refs 149269 # Sample count of references to valid blocks. -system.cpu0.l2cache.tags.avg_refs 4.940128 # Average number of references to valid blocks. -system.cpu0.l2cache.tags.warmup_cycle 992860000 # Cycle when the warmup percentage was hit. -system.cpu0.l2cache.tags.occ_blocks::writebacks 7074.912262 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 8.111336 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.268775 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 3357.655544 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.data 4738.437815 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_percent::writebacks 0.431818 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.000495 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000016 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.204935 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.289211 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::total 0.926476 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_task_id_blocks::1023 20 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_blocks::1024 15278 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 2 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 11 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 7 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 3216 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 5292 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 6770 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.001221 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.932495 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.tag_accesses 17962499 # Number of tag accesses -system.cpu0.l2cache.tags.data_accesses 17962499 # Number of data accesses -system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 4364 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 1619 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.inst 326789 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.data 179454 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::total 512226 # number of ReadReq hits -system.cpu0.l2cache.Writeback_hits::writebacks 323282 # number of Writeback hits -system.cpu0.l2cache.Writeback_hits::total 323282 # number of Writeback hits -system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 2 # number of UpgradeReq hits -system.cpu0.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits -system.cpu0.l2cache.ReadExReq_hits::cpu0.data 38112 # number of ReadExReq hits -system.cpu0.l2cache.ReadExReq_hits::total 38112 # number of ReadExReq hits -system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 4364 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.itb.walker 1619 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.inst 326789 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.data 217566 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::total 550338 # number of demand (read+write) hits -system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 4364 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.itb.walker 1619 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.inst 326789 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.data 217566 # number of overall hits -system.cpu0.l2cache.overall_hits::total 550338 # number of overall hits -system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 89 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 56 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.inst 19767 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.data 70654 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::total 90566 # number of ReadReq misses -system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 12767 # number of UpgradeReq misses -system.cpu0.l2cache.UpgradeReq_misses::total 12767 # number of UpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 8852 # number of SCUpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::total 8852 # number of SCUpgradeReq misses -system.cpu0.l2cache.ReadExReq_misses::cpu0.data 114761 # number of ReadExReq misses -system.cpu0.l2cache.ReadExReq_misses::total 114761 # number of ReadExReq misses -system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 89 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.itb.walker 56 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.inst 19767 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.data 185415 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::total 205327 # number of demand (read+write) misses -system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 89 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.itb.walker 56 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.inst 19767 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.data 185415 # number of overall misses -system.cpu0.l2cache.overall_misses::total 205327 # number of overall misses -system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 4453 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 1675 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 346556 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.data 250108 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::total 602792 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::writebacks 323282 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::total 323282 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 12769 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::total 12769 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 8852 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::total 8852 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 152873 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::total 152873 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 4453 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 1675 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.inst 346556 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.data 402981 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::total 755665 # number of demand (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 4453 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 1675 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.inst 346556 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.data 402981 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::total 755665 # number of overall (read+write) accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.019987 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.033433 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.057038 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.282494 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::total 0.150244 # miss rate for ReadReq accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.999843 # miss rate for UpgradeReq accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.999843 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.tags.replacements 252470 # number of replacements +system.cpu0.l2cache.tags.tagsinuse 16140.899010 # Cycle average of tags in use +system.cpu0.l2cache.tags.total_refs 1809063 # Total number of references to valid blocks. +system.cpu0.l2cache.tags.sampled_refs 268660 # Sample count of references to valid blocks. +system.cpu0.l2cache.tags.avg_refs 6.733652 # Average number of references to valid blocks. +system.cpu0.l2cache.tags.warmup_cycle 1814551000 # Cycle when the warmup percentage was hit. +system.cpu0.l2cache.tags.occ_blocks::writebacks 8130.897895 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 1.403919 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.095149 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 4678.277611 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.data 3330.224436 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_percent::writebacks 0.496271 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.000086 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000006 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.285539 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.203261 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::total 0.985162 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_task_id_blocks::1023 9 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_blocks::1024 16181 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 1 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 4 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 4 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 280 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 5558 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 7600 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 2662 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.000549 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.987610 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.tag_accesses 39435786 # Number of tag accesses +system.cpu0.l2cache.tags.data_accesses 39435786 # Number of data accesses +system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 7516 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 3210 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.inst 1064995 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.data 352145 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::total 1427866 # number of ReadReq hits +system.cpu0.l2cache.Writeback_hits::writebacks 511188 # number of Writeback hits +system.cpu0.l2cache.Writeback_hits::total 511188 # number of Writeback hits +system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 17 # number of UpgradeReq hits +system.cpu0.l2cache.UpgradeReq_hits::total 17 # number of UpgradeReq hits +system.cpu0.l2cache.ReadExReq_hits::cpu0.data 94088 # number of ReadExReq hits +system.cpu0.l2cache.ReadExReq_hits::total 94088 # number of ReadExReq hits +system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 7516 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.itb.walker 3210 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.inst 1064995 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.data 446233 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::total 1521954 # number of demand (read+write) hits +system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 7516 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.itb.walker 3210 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.inst 1064995 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.data 446233 # number of overall hits +system.cpu0.l2cache.overall_hits::total 1521954 # number of overall hits +system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 216 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 135 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.inst 44954 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.data 128031 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::total 173336 # number of ReadReq misses +system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 26217 # number of UpgradeReq misses +system.cpu0.l2cache.UpgradeReq_misses::total 26217 # number of UpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 18426 # number of SCUpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::total 18426 # number of SCUpgradeReq misses +system.cpu0.l2cache.ReadExReq_misses::cpu0.data 175429 # number of ReadExReq misses +system.cpu0.l2cache.ReadExReq_misses::total 175429 # number of ReadExReq misses +system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 216 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.itb.walker 135 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.inst 44954 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.data 303460 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::total 348765 # number of demand (read+write) misses +system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 216 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.itb.walker 135 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.inst 44954 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.data 303460 # number of overall misses +system.cpu0.l2cache.overall_misses::total 348765 # number of overall misses +system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 7732 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 3345 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 1109949 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.data 480176 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::total 1601202 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::writebacks 511188 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::total 511188 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 26234 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::total 26234 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 18426 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::total 18426 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 269517 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::total 269517 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 7732 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 3345 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.inst 1109949 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.data 749693 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::total 1870719 # number of demand (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 7732 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 3345 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.inst 1109949 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.data 749693 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::total 1870719 # number of overall (read+write) accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.027936 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.040359 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.040501 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.266633 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::total 0.108254 # miss rate for ReadReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.999352 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.999352 # miss rate for UpgradeReq accesses system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.data 1 # miss rate for SCUpgradeReq accesses system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 1 # miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.750695 # miss rate for ReadExReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::total 0.750695 # miss rate for ReadExReq accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.019987 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.033433 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.057038 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.460109 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::total 0.271717 # miss rate for demand accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.019987 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.033433 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.057038 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.460109 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::total 0.271717 # miss rate for overall accesses +system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.650901 # miss rate for ReadExReq accesses +system.cpu0.l2cache.ReadExReq_miss_rate::total 0.650901 # miss rate for ReadExReq accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.027936 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.040359 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.040501 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.404779 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::total 0.186434 # miss rate for demand accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.027936 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.040359 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.040501 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.404779 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::total 0.186434 # miss rate for overall accesses system.cpu0.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -723,79 +767,81 @@ system.cpu0.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu0.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.l2cache.fast_writes 0 # number of fast writes performed system.cpu0.l2cache.cache_copies 0 # number of cache copies performed -system.cpu0.l2cache.writebacks::writebacks 114351 # number of writebacks -system.cpu0.l2cache.writebacks::total 114351 # number of writebacks +system.cpu0.l2cache.writebacks::writebacks 192932 # number of writebacks +system.cpu0.l2cache.writebacks::total 192932 # number of writebacks system.cpu0.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.dcache.tags.replacements 371621 # number of replacements -system.cpu0.dcache.tags.tagsinuse 458.751149 # Cycle average of tags in use -system.cpu0.dcache.tags.total_refs 12812322 # Total number of references to valid blocks. -system.cpu0.dcache.tags.sampled_refs 371931 # Sample count of references to valid blocks. -system.cpu0.dcache.tags.avg_refs 34.448115 # Average number of references to valid blocks. -system.cpu0.dcache.tags.warmup_cycle 22109000 # Cycle when the warmup percentage was hit. -system.cpu0.dcache.tags.occ_blocks::cpu0.data 458.751149 # Average occupied blocks per requestor -system.cpu0.dcache.tags.occ_percent::cpu0.data 0.895998 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_percent::total 0.895998 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_task_id_blocks::1024 310 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::2 310 # Occupied blocks per task id -system.cpu0.dcache.tags.occ_task_id_percent::1024 0.605469 # Percentage of cache occupancy per task id -system.cpu0.dcache.tags.tag_accesses 26837769 # Number of tag accesses -system.cpu0.dcache.tags.data_accesses 26837769 # Number of data accesses -system.cpu0.dcache.ReadReq_hits::cpu0.data 6854480 # number of ReadReq hits -system.cpu0.dcache.ReadReq_hits::total 6854480 # number of ReadReq hits -system.cpu0.dcache.WriteReq_hits::cpu0.data 5591690 # number of WriteReq hits -system.cpu0.dcache.WriteReq_hits::total 5591690 # number of WriteReq hits -system.cpu0.dcache.SoftPFReq_hits::cpu0.data 77211 # number of SoftPFReq hits -system.cpu0.dcache.SoftPFReq_hits::total 77211 # number of SoftPFReq hits -system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 134223 # number of LoadLockedReq hits -system.cpu0.dcache.LoadLockedReq_hits::total 134223 # number of LoadLockedReq hits -system.cpu0.dcache.StoreCondReq_hits::cpu0.data 135188 # number of StoreCondReq hits -system.cpu0.dcache.StoreCondReq_hits::total 135188 # number of StoreCondReq hits -system.cpu0.dcache.demand_hits::cpu0.data 12446170 # number of demand (read+write) hits -system.cpu0.dcache.demand_hits::total 12446170 # number of demand (read+write) hits -system.cpu0.dcache.overall_hits::cpu0.data 12523381 # number of overall hits -system.cpu0.dcache.overall_hits::total 12523381 # number of overall hits -system.cpu0.dcache.ReadReq_misses::cpu0.data 187851 # number of ReadReq misses -system.cpu0.dcache.ReadReq_misses::total 187851 # number of ReadReq misses -system.cpu0.dcache.WriteReq_misses::cpu0.data 165642 # number of WriteReq misses -system.cpu0.dcache.WriteReq_misses::total 165642 # number of WriteReq misses -system.cpu0.dcache.SoftPFReq_misses::cpu0.data 51876 # number of SoftPFReq misses -system.cpu0.dcache.SoftPFReq_misses::total 51876 # number of SoftPFReq misses -system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 10381 # number of LoadLockedReq misses -system.cpu0.dcache.LoadLockedReq_misses::total 10381 # number of LoadLockedReq misses -system.cpu0.dcache.StoreCondReq_misses::cpu0.data 8852 # number of StoreCondReq misses -system.cpu0.dcache.StoreCondReq_misses::total 8852 # number of StoreCondReq misses -system.cpu0.dcache.demand_misses::cpu0.data 353493 # number of demand (read+write) misses -system.cpu0.dcache.demand_misses::total 353493 # number of demand (read+write) misses -system.cpu0.dcache.overall_misses::cpu0.data 405369 # number of overall misses -system.cpu0.dcache.overall_misses::total 405369 # number of overall misses -system.cpu0.dcache.ReadReq_accesses::cpu0.data 7042331 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.ReadReq_accesses::total 7042331 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::cpu0.data 5757332 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::total 5757332 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 129087 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::total 129087 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 144604 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::total 144604 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 144040 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::total 144040 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.demand_accesses::cpu0.data 12799663 # number of demand (read+write) accesses -system.cpu0.dcache.demand_accesses::total 12799663 # number of demand (read+write) accesses -system.cpu0.dcache.overall_accesses::cpu0.data 12928750 # number of overall (read+write) accesses -system.cpu0.dcache.overall_accesses::total 12928750 # number of overall (read+write) accesses -system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.026675 # miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_miss_rate::total 0.026675 # miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.028771 # miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_miss_rate::total 0.028771 # miss rate for WriteReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.401869 # miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::total 0.401869 # miss rate for SoftPFReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.071789 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.071789 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.061455 # miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::total 0.061455 # miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_miss_rate::cpu0.data 0.027617 # miss rate for demand accesses -system.cpu0.dcache.demand_miss_rate::total 0.027617 # miss rate for demand accesses -system.cpu0.dcache.overall_miss_rate::cpu0.data 0.031354 # miss rate for overall accesses -system.cpu0.dcache.overall_miss_rate::total 0.031354 # miss rate for overall accesses +system.cpu0.dcache.tags.replacements 693475 # number of replacements +system.cpu0.dcache.tags.tagsinuse 494.745909 # Cycle average of tags in use +system.cpu0.dcache.tags.total_refs 35929913 # Total number of references to valid blocks. +system.cpu0.dcache.tags.sampled_refs 693987 # Sample count of references to valid blocks. +system.cpu0.dcache.tags.avg_refs 51.773179 # Average number of references to valid blocks. +system.cpu0.dcache.tags.warmup_cycle 23662000 # Cycle when the warmup percentage was hit. +system.cpu0.dcache.tags.occ_blocks::cpu0.data 494.745909 # Average occupied blocks per requestor +system.cpu0.dcache.tags.occ_percent::cpu0.data 0.966301 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_percent::total 0.966301 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::0 277 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::1 205 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id +system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id +system.cpu0.dcache.tags.tag_accesses 74108905 # Number of tag accesses +system.cpu0.dcache.tags.data_accesses 74108905 # Number of data accesses +system.cpu0.dcache.ReadReq_hits::cpu0.data 19107323 # number of ReadReq hits +system.cpu0.dcache.ReadReq_hits::total 19107323 # number of ReadReq hits +system.cpu0.dcache.WriteReq_hits::cpu0.data 15689235 # number of WriteReq hits +system.cpu0.dcache.WriteReq_hits::total 15689235 # number of WriteReq hits +system.cpu0.dcache.SoftPFReq_hits::cpu0.data 346054 # number of SoftPFReq hits +system.cpu0.dcache.SoftPFReq_hits::total 346054 # number of SoftPFReq hits +system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 379605 # number of LoadLockedReq hits +system.cpu0.dcache.LoadLockedReq_hits::total 379605 # number of LoadLockedReq hits +system.cpu0.dcache.StoreCondReq_hits::cpu0.data 363036 # number of StoreCondReq hits +system.cpu0.dcache.StoreCondReq_hits::total 363036 # number of StoreCondReq hits +system.cpu0.dcache.demand_hits::cpu0.data 34796558 # number of demand (read+write) hits +system.cpu0.dcache.demand_hits::total 34796558 # number of demand (read+write) hits +system.cpu0.dcache.overall_hits::cpu0.data 35142612 # number of overall hits +system.cpu0.dcache.overall_hits::total 35142612 # number of overall hits +system.cpu0.dcache.ReadReq_misses::cpu0.data 373110 # number of ReadReq misses +system.cpu0.dcache.ReadReq_misses::total 373110 # number of ReadReq misses +system.cpu0.dcache.WriteReq_misses::cpu0.data 295751 # number of WriteReq misses +system.cpu0.dcache.WriteReq_misses::total 295751 # number of WriteReq misses +system.cpu0.dcache.SoftPFReq_misses::cpu0.data 100324 # number of SoftPFReq misses +system.cpu0.dcache.SoftPFReq_misses::total 100324 # number of SoftPFReq misses +system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 6742 # number of LoadLockedReq misses +system.cpu0.dcache.LoadLockedReq_misses::total 6742 # number of LoadLockedReq misses +system.cpu0.dcache.StoreCondReq_misses::cpu0.data 18426 # number of StoreCondReq misses +system.cpu0.dcache.StoreCondReq_misses::total 18426 # number of StoreCondReq misses +system.cpu0.dcache.demand_misses::cpu0.data 668861 # number of demand (read+write) misses +system.cpu0.dcache.demand_misses::total 668861 # number of demand (read+write) misses +system.cpu0.dcache.overall_misses::cpu0.data 769185 # number of overall misses +system.cpu0.dcache.overall_misses::total 769185 # number of overall misses +system.cpu0.dcache.ReadReq_accesses::cpu0.data 19480433 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.ReadReq_accesses::total 19480433 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::cpu0.data 15984986 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::total 15984986 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 446378 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::total 446378 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 386347 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::total 386347 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 381462 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::total 381462 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.demand_accesses::cpu0.data 35465419 # number of demand (read+write) accesses +system.cpu0.dcache.demand_accesses::total 35465419 # number of demand (read+write) accesses +system.cpu0.dcache.overall_accesses::cpu0.data 35911797 # number of overall (read+write) accesses +system.cpu0.dcache.overall_accesses::total 35911797 # number of overall (read+write) accesses +system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.019153 # miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_miss_rate::total 0.019153 # miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.018502 # miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_miss_rate::total 0.018502 # miss rate for WriteReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.224751 # miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::total 0.224751 # miss rate for SoftPFReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.017451 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.017451 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.048304 # miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::total 0.048304 # miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_miss_rate::cpu0.data 0.018860 # miss rate for demand accesses +system.cpu0.dcache.demand_miss_rate::total 0.018860 # miss rate for demand accesses +system.cpu0.dcache.overall_miss_rate::cpu0.data 0.021419 # miss rate for overall accesses +system.cpu0.dcache.overall_miss_rate::total 0.021419 # miss rate for overall accesses system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -804,45 +850,45 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.dcache.fast_writes 0 # number of fast writes performed system.cpu0.dcache.cache_copies 0 # number of cache copies performed -system.cpu0.dcache.writebacks::writebacks 323282 # number of writebacks -system.cpu0.dcache.writebacks::total 323282 # number of writebacks +system.cpu0.dcache.writebacks::writebacks 511188 # number of writebacks +system.cpu0.dcache.writebacks::total 511188 # number of writebacks system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.toL2Bus.trans_dist::ReadReq 689270 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadResp 689270 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteReq 763494 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteResp 763494 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::Writeback 323282 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeReq 12769 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 8852 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeResp 21621 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExReq 152873 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExResp 152873 # Transaction distribution -system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 706618 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2854542 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 4790 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 11848 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count::total 3577798 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 22212896 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 49695730 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 9580 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 23696 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size::total 71941902 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.snoops 229047 # Total snoops (count) -system.cpu0.toL2Bus.snoop_fanout::samples 1276029 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::mean 5.135706 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::stdev 0.342476 # Request fanout histogram +system.cpu0.toL2Bus.trans_dist::ReadReq 1651550 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadResp 1651550 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteReq 28399 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteResp 28399 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::Writeback 511188 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeReq 26234 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 18426 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeResp 44660 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExReq 269517 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExResp 269517 # Transaction distribution +system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 2237944 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2219872 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 12828 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 28796 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count::total 4499440 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 71072828 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 80887162 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 25656 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 57592 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size::total 152043238 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.snoops 321922 # Total snoops (count) +system.cpu0.toL2Bus.snoop_fanout::samples 2655621 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::mean 5.082587 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::stdev 0.275257 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::5 1102864 86.43% 86.43% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::6 173165 13.57% 100.00% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::5 2436302 91.74% 91.74% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::6 219319 8.26% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::total 1276029 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::total 2655621 # Request fanout histogram system.cpu1.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -866,25 +912,25 @@ system.cpu1.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu1.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu1.dtb.inst_hits 0 # ITB inst hits system.cpu1.dtb.inst_misses 0 # ITB inst misses -system.cpu1.dtb.read_hits 6029083 # DTB read hits -system.cpu1.dtb.read_misses 5405 # DTB read misses -system.cpu1.dtb.write_hits 4781968 # DTB write hits -system.cpu1.dtb.write_misses 1104 # DTB write misses -system.cpu1.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.dtb.flush_entries 2367 # Number of entries that have been flushed from TLB +system.cpu1.dtb.read_hits 12172110 # DTB read hits +system.cpu1.dtb.read_misses 2853 # DTB read misses +system.cpu1.dtb.write_hits 7585805 # DTB write hits +system.cpu1.dtb.write_misses 506 # DTB write misses +system.cpu1.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.dtb.flush_entries 2013 # Number of entries that have been flushed from TLB system.cpu1.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu1.dtb.prefetch_faults 185 # Number of TLB faults due to prefetch +system.cpu1.dtb.prefetch_faults 290 # Number of TLB faults due to prefetch system.cpu1.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.dtb.perms_faults 267 # Number of TLB faults due to permissions restrictions -system.cpu1.dtb.read_accesses 6034488 # DTB read accesses -system.cpu1.dtb.write_accesses 4783072 # DTB write accesses +system.cpu1.dtb.perms_faults 163 # Number of TLB faults due to permissions restrictions +system.cpu1.dtb.read_accesses 12174963 # DTB read accesses +system.cpu1.dtb.write_accesses 7586311 # DTB write accesses system.cpu1.dtb.inst_accesses 0 # ITB inst accesses -system.cpu1.dtb.hits 10811051 # DTB hits -system.cpu1.dtb.misses 6509 # DTB misses -system.cpu1.dtb.accesses 10817560 # DTB accesses +system.cpu1.dtb.hits 19757915 # DTB hits +system.cpu1.dtb.misses 3359 # DTB misses +system.cpu1.dtb.accesses 19761274 # DTB accesses system.cpu1.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -906,130 +952,128 @@ system.cpu1.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu1.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu1.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu1.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu1.itb.inst_hits 24627232 # ITB inst hits -system.cpu1.itb.inst_misses 3166 # ITB inst misses +system.cpu1.itb.inst_hits 53664371 # ITB inst hits +system.cpu1.itb.inst_misses 1734 # ITB inst misses system.cpu1.itb.read_hits 0 # DTB read hits system.cpu1.itb.read_misses 0 # DTB read misses system.cpu1.itb.write_hits 0 # DTB write hits system.cpu1.itb.write_misses 0 # DTB write misses -system.cpu1.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.itb.flush_entries 1581 # Number of entries that have been flushed from TLB +system.cpu1.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.itb.flush_entries 1136 # Number of entries that have been flushed from TLB system.cpu1.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu1.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu1.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu1.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu1.itb.read_accesses 0 # DTB read accesses system.cpu1.itb.write_accesses 0 # DTB write accesses -system.cpu1.itb.inst_accesses 24630398 # ITB inst accesses -system.cpu1.itb.hits 24627232 # DTB hits -system.cpu1.itb.misses 3166 # DTB misses -system.cpu1.itb.accesses 24630398 # DTB accesses -system.cpu1.numCycles 1801708036 # number of cpu cycles simulated +system.cpu1.itb.inst_accesses 53666105 # ITB inst accesses +system.cpu1.itb.hits 53664371 # DTB hits +system.cpu1.itb.misses 1734 # DTB misses +system.cpu1.itb.accesses 53666105 # DTB accesses +system.cpu1.numCycles 5605295863 # number of cpu cycles simulated system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu1.committedInsts 23839695 # Number of instructions committed -system.cpu1.committedOps 29192667 # Number of ops (including micro ops) committed -system.cpu1.num_int_alu_accesses 25548618 # Number of integer alu accesses -system.cpu1.num_fp_alu_accesses 5779 # Number of float alu accesses -system.cpu1.num_func_calls 987959 # number of times a function call or return occured -system.cpu1.num_conditional_control_insts 2987443 # number of instructions that are conditional controls -system.cpu1.num_int_insts 25548618 # number of integer instructions -system.cpu1.num_fp_insts 5779 # number of float instructions -system.cpu1.num_int_register_reads 48280801 # number of times the integer registers were read -system.cpu1.num_int_register_writes 17496069 # number of times the integer registers were written -system.cpu1.num_fp_register_reads 3771 # number of times the floating registers were read -system.cpu1.num_fp_register_writes 2012 # number of times the floating registers were written -system.cpu1.num_cc_register_reads 86968126 # number of times the CC registers were read -system.cpu1.num_cc_register_writes 11050847 # number of times the CC registers were written -system.cpu1.num_mem_refs 11166773 # number of memory refs -system.cpu1.num_load_insts 6206724 # Number of load instructions -system.cpu1.num_store_insts 4960049 # Number of store instructions -system.cpu1.num_idle_cycles 1771724648.110516 # Number of idle cycles -system.cpu1.num_busy_cycles 29983387.889484 # Number of busy cycles -system.cpu1.not_idle_fraction 0.016642 # Percentage of non-idle cycles -system.cpu1.idle_fraction 0.983358 # Percentage of idle cycles -system.cpu1.Branches 4459767 # Number of branches fetched -system.cpu1.op_class::No_OpClass 15552 0.05% 0.05% # Class of executed instruction -system.cpu1.op_class::IntAlu 18047467 61.65% 61.71% # Class of executed instruction -system.cpu1.op_class::IntMult 40427 0.14% 61.85% # Class of executed instruction -system.cpu1.op_class::IntDiv 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatAdd 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatCmp 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatCvt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatMult 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatDiv 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::FloatSqrt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdAdd 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdAddAcc 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdAlu 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdCmp 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdCvt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdMisc 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdMult 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdMultAcc 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdShift 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdShiftAcc 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdSqrt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatAdd 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatAlu 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatCmp 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatCvt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatDiv 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatMisc 1550 0.01% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatMult 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::SimdFloatSqrt 0 0.00% 61.85% # Class of executed instruction -system.cpu1.op_class::MemRead 6206724 21.20% 83.06% # Class of executed instruction -system.cpu1.op_class::MemWrite 4960049 16.94% 100.00% # Class of executed instruction +system.cpu1.committedInsts 51394160 # Number of instructions committed +system.cpu1.committedOps 63338742 # Number of ops (including micro ops) committed +system.cpu1.num_int_alu_accesses 56976202 # Number of integer alu accesses +system.cpu1.num_fp_alu_accesses 1792 # Number of float alu accesses +system.cpu1.num_func_calls 9170283 # number of times a function call or return occured +system.cpu1.num_conditional_control_insts 5966381 # number of instructions that are conditional controls +system.cpu1.num_int_insts 56976202 # number of integer instructions +system.cpu1.num_fp_insts 1792 # number of float instructions +system.cpu1.num_int_register_reads 110660301 # number of times the integer registers were read +system.cpu1.num_int_register_writes 41292600 # number of times the integer registers were written +system.cpu1.num_fp_register_reads 1276 # number of times the floating registers were read +system.cpu1.num_fp_register_writes 516 # number of times the floating registers were written +system.cpu1.num_cc_register_reads 196241872 # number of times the CC registers were read +system.cpu1.num_cc_register_writes 18891627 # number of times the CC registers were written +system.cpu1.num_mem_refs 20022980 # number of memory refs +system.cpu1.num_load_insts 12287666 # Number of load instructions +system.cpu1.num_store_insts 7735314 # Number of store instructions +system.cpu1.num_idle_cycles 5539691262.121797 # Number of idle cycles +system.cpu1.num_busy_cycles 65604600.878203 # Number of busy cycles +system.cpu1.not_idle_fraction 0.011704 # Percentage of non-idle cycles +system.cpu1.idle_fraction 0.988296 # Percentage of idle cycles +system.cpu1.Branches 15216192 # Number of branches fetched +system.cpu1.op_class::No_OpClass 66 0.00% 0.00% # Class of executed instruction +system.cpu1.op_class::IntAlu 45395839 69.36% 69.36% # Class of executed instruction +system.cpu1.op_class::IntMult 28345 0.04% 69.40% # Class of executed instruction +system.cpu1.op_class::IntDiv 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatAdd 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatCmp 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatCvt 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatMult 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatDiv 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::FloatSqrt 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdAdd 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdAddAcc 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdAlu 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdCmp 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdCvt 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdMisc 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdMult 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdMultAcc 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdShift 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdShiftAcc 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdSqrt 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatAdd 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatAlu 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatCmp 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatCvt 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatDiv 0 0.00% 69.40% # Class of executed instruction +system.cpu1.op_class::SimdFloatMisc 3315 0.01% 69.41% # Class of executed instruction +system.cpu1.op_class::SimdFloatMult 0 0.00% 69.41% # Class of executed instruction +system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 69.41% # Class of executed instruction +system.cpu1.op_class::SimdFloatSqrt 0 0.00% 69.41% # Class of executed instruction +system.cpu1.op_class::MemRead 12287666 18.77% 88.18% # Class of executed instruction +system.cpu1.op_class::MemWrite 7735314 11.82% 100.00% # Class of executed instruction system.cpu1.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu1.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu1.op_class::total 29271769 # Class of executed instruction +system.cpu1.op_class::total 65450545 # Class of executed instruction system.cpu1.kern.inst.arm 0 # number of arm instructions executed -system.cpu1.kern.inst.quiesce 48299 # number of quiesce instructions executed -system.cpu1.icache.tags.replacements 398154 # number of replacements -system.cpu1.icache.tags.tagsinuse 474.812776 # Cycle average of tags in use -system.cpu1.icache.tags.total_refs 24230251 # Total number of references to valid blocks. -system.cpu1.icache.tags.sampled_refs 398666 # Sample count of references to valid blocks. -system.cpu1.icache.tags.avg_refs 60.778323 # Average number of references to valid blocks. -system.cpu1.icache.tags.warmup_cycle 103932913000 # Cycle when the warmup percentage was hit. -system.cpu1.icache.tags.occ_blocks::cpu1.inst 474.812776 # Average occupied blocks per requestor -system.cpu1.icache.tags.occ_percent::cpu1.inst 0.927369 # Average percentage of cache occupancy -system.cpu1.icache.tags.occ_percent::total 0.927369 # Average percentage of cache occupancy +system.cpu1.kern.inst.quiesce 2734 # number of quiesce instructions executed +system.cpu1.icache.tags.replacements 523179 # number of replacements +system.cpu1.icache.tags.tagsinuse 499.711075 # Cycle average of tags in use +system.cpu1.icache.tags.total_refs 53141770 # Total number of references to valid blocks. +system.cpu1.icache.tags.sampled_refs 523691 # Sample count of references to valid blocks. +system.cpu1.icache.tags.avg_refs 101.475431 # Average number of references to valid blocks. +system.cpu1.icache.tags.warmup_cycle 76931405000 # Cycle when the warmup percentage was hit. +system.cpu1.icache.tags.occ_blocks::cpu1.inst 499.711075 # Average occupied blocks per requestor +system.cpu1.icache.tags.occ_percent::cpu1.inst 0.975998 # Average percentage of cache occupancy +system.cpu1.icache.tags.occ_percent::total 0.975998 # Average percentage of cache occupancy system.cpu1.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::0 217 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::1 62 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::2 226 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::3 7 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::2 477 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::3 35 # Occupied blocks per task id system.cpu1.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu1.icache.tags.tag_accesses 49656500 # Number of tag accesses -system.cpu1.icache.tags.data_accesses 49656500 # Number of data accesses -system.cpu1.icache.ReadReq_hits::cpu1.inst 24230251 # number of ReadReq hits -system.cpu1.icache.ReadReq_hits::total 24230251 # number of ReadReq hits -system.cpu1.icache.demand_hits::cpu1.inst 24230251 # number of demand (read+write) hits -system.cpu1.icache.demand_hits::total 24230251 # number of demand (read+write) hits -system.cpu1.icache.overall_hits::cpu1.inst 24230251 # number of overall hits -system.cpu1.icache.overall_hits::total 24230251 # number of overall hits -system.cpu1.icache.ReadReq_misses::cpu1.inst 398666 # number of ReadReq misses -system.cpu1.icache.ReadReq_misses::total 398666 # number of ReadReq misses -system.cpu1.icache.demand_misses::cpu1.inst 398666 # number of demand (read+write) misses -system.cpu1.icache.demand_misses::total 398666 # number of demand (read+write) misses -system.cpu1.icache.overall_misses::cpu1.inst 398666 # number of overall misses -system.cpu1.icache.overall_misses::total 398666 # number of overall misses -system.cpu1.icache.ReadReq_accesses::cpu1.inst 24628917 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.ReadReq_accesses::total 24628917 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.demand_accesses::cpu1.inst 24628917 # number of demand (read+write) accesses -system.cpu1.icache.demand_accesses::total 24628917 # number of demand (read+write) accesses -system.cpu1.icache.overall_accesses::cpu1.inst 24628917 # number of overall (read+write) accesses -system.cpu1.icache.overall_accesses::total 24628917 # number of overall (read+write) accesses -system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.016187 # miss rate for ReadReq accesses -system.cpu1.icache.ReadReq_miss_rate::total 0.016187 # miss rate for ReadReq accesses -system.cpu1.icache.demand_miss_rate::cpu1.inst 0.016187 # miss rate for demand accesses -system.cpu1.icache.demand_miss_rate::total 0.016187 # miss rate for demand accesses -system.cpu1.icache.overall_miss_rate::cpu1.inst 0.016187 # miss rate for overall accesses -system.cpu1.icache.overall_miss_rate::total 0.016187 # miss rate for overall accesses +system.cpu1.icache.tags.tag_accesses 107854613 # Number of tag accesses +system.cpu1.icache.tags.data_accesses 107854613 # Number of data accesses +system.cpu1.icache.ReadReq_hits::cpu1.inst 53141770 # number of ReadReq hits +system.cpu1.icache.ReadReq_hits::total 53141770 # number of ReadReq hits +system.cpu1.icache.demand_hits::cpu1.inst 53141770 # number of demand (read+write) hits +system.cpu1.icache.demand_hits::total 53141770 # number of demand (read+write) hits +system.cpu1.icache.overall_hits::cpu1.inst 53141770 # number of overall hits +system.cpu1.icache.overall_hits::total 53141770 # number of overall hits +system.cpu1.icache.ReadReq_misses::cpu1.inst 523691 # number of ReadReq misses +system.cpu1.icache.ReadReq_misses::total 523691 # number of ReadReq misses +system.cpu1.icache.demand_misses::cpu1.inst 523691 # number of demand (read+write) misses +system.cpu1.icache.demand_misses::total 523691 # number of demand (read+write) misses +system.cpu1.icache.overall_misses::cpu1.inst 523691 # number of overall misses +system.cpu1.icache.overall_misses::total 523691 # number of overall misses +system.cpu1.icache.ReadReq_accesses::cpu1.inst 53665461 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.ReadReq_accesses::total 53665461 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.demand_accesses::cpu1.inst 53665461 # number of demand (read+write) accesses +system.cpu1.icache.demand_accesses::total 53665461 # number of demand (read+write) accesses +system.cpu1.icache.overall_accesses::cpu1.inst 53665461 # number of overall (read+write) accesses +system.cpu1.icache.overall_accesses::total 53665461 # number of overall (read+write) accesses +system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.009758 # miss rate for ReadReq accesses +system.cpu1.icache.ReadReq_miss_rate::total 0.009758 # miss rate for ReadReq accesses +system.cpu1.icache.demand_miss_rate::cpu1.inst 0.009758 # miss rate for demand accesses +system.cpu1.icache.demand_miss_rate::total 0.009758 # miss rate for demand accesses +system.cpu1.icache.overall_miss_rate::cpu1.inst 0.009758 # miss rate for overall accesses +system.cpu1.icache.overall_miss_rate::total 0.009758 # miss rate for overall accesses system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1048,123 +1092,121 @@ system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 0 system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_issued 0 # number of hwpf issued system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu1.l2cache.tags.replacements 88565 # number of replacements -system.cpu1.l2cache.tags.tagsinuse 12390.036216 # Cycle average of tags in use -system.cpu1.l2cache.tags.total_refs 691452 # Total number of references to valid blocks. -system.cpu1.l2cache.tags.sampled_refs 104644 # Sample count of references to valid blocks. -system.cpu1.l2cache.tags.avg_refs 6.607660 # Average number of references to valid blocks. -system.cpu1.l2cache.tags.warmup_cycle 876305009500 # Cycle when the warmup percentage was hit. -system.cpu1.l2cache.tags.occ_blocks::writebacks 6229.071421 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 8.886003 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 2.649559 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 3323.104999 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.data 2826.324234 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_percent::writebacks 0.380192 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.000542 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000162 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.202826 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.172505 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::total 0.756228 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_task_id_blocks::1023 13 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_blocks::1024 16066 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 3 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 8 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 2 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::0 74 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::1 380 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 3299 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 9480 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 2833 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.000793 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.980591 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.tag_accesses 15740589 # Number of tag accesses -system.cpu1.l2cache.tags.data_accesses 15740589 # Number of data accesses -system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 5896 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 2700 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.inst 375664 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.data 151551 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::total 535811 # number of ReadReq hits -system.cpu1.l2cache.Writeback_hits::writebacks 209707 # number of Writeback hits -system.cpu1.l2cache.Writeback_hits::total 209707 # number of Writeback hits -system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 21 # number of UpgradeReq hits -system.cpu1.l2cache.UpgradeReq_hits::total 21 # number of UpgradeReq hits -system.cpu1.l2cache.ReadExReq_hits::cpu1.data 48287 # number of ReadExReq hits -system.cpu1.l2cache.ReadExReq_hits::total 48287 # number of ReadExReq hits -system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 5896 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.itb.walker 2700 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.inst 375664 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.data 199838 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::total 584098 # number of demand (read+write) hits -system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 5896 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.itb.walker 2700 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.inst 375664 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.data 199838 # number of overall hits -system.cpu1.l2cache.overall_hits::total 584098 # number of overall hits -system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 349 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 263 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.inst 22734 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.data 51350 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::total 74696 # number of ReadReq misses -system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 18752 # number of UpgradeReq misses -system.cpu1.l2cache.UpgradeReq_misses::total 18752 # number of UpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 11227 # number of SCUpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::total 11227 # number of SCUpgradeReq misses -system.cpu1.l2cache.ReadExReq_misses::cpu1.data 68490 # number of ReadExReq misses -system.cpu1.l2cache.ReadExReq_misses::total 68490 # number of ReadExReq misses -system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 349 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.itb.walker 263 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.inst 22734 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.data 119840 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::total 143186 # number of demand (read+write) misses -system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 349 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.itb.walker 263 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.inst 22734 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.data 119840 # number of overall misses -system.cpu1.l2cache.overall_misses::total 143186 # number of overall misses -system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 6245 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 2963 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 398398 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.data 202901 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::total 610507 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::writebacks 209707 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::total 209707 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 18773 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::total 18773 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 11227 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::total 11227 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 116777 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::total 116777 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 6245 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 2963 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.inst 398398 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.data 319678 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::total 727284 # number of demand (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 6245 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 2963 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.inst 398398 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.data 319678 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::total 727284 # number of overall (read+write) accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.055885 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.088761 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.057064 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.253079 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::total 0.122351 # miss rate for ReadReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.998881 # miss rate for UpgradeReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.998881 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.tags.replacements 48552 # number of replacements +system.cpu1.l2cache.tags.tagsinuse 15311.760536 # Cycle average of tags in use +system.cpu1.l2cache.tags.total_refs 716558 # Total number of references to valid blocks. +system.cpu1.l2cache.tags.sampled_refs 63379 # Sample count of references to valid blocks. +system.cpu1.l2cache.tags.avg_refs 11.305922 # Average number of references to valid blocks. +system.cpu1.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu1.l2cache.tags.occ_blocks::writebacks 8243.045220 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 2.958358 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 2.015688 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 3303.816337 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.data 3759.924934 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_percent::writebacks 0.503116 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.000181 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000123 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.201649 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.229488 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::total 0.934556 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_task_id_blocks::1023 18 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_blocks::1024 14809 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 6 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 3 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 9 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 540 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 9336 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 4933 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.001099 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.903870 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.tag_accesses 15206583 # Number of tag accesses +system.cpu1.l2cache.tags.data_accesses 15206583 # Number of data accesses +system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 3143 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 1725 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.inst 509849 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.data 99406 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::total 614123 # number of ReadReq hits +system.cpu1.l2cache.Writeback_hits::writebacks 120669 # number of Writeback hits +system.cpu1.l2cache.Writeback_hits::total 120669 # number of Writeback hits +system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 8 # number of UpgradeReq hits +system.cpu1.l2cache.UpgradeReq_hits::total 8 # number of UpgradeReq hits +system.cpu1.l2cache.ReadExReq_hits::cpu1.data 19820 # number of ReadExReq hits +system.cpu1.l2cache.ReadExReq_hits::total 19820 # number of ReadExReq hits +system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 3143 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.itb.walker 1725 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.inst 509849 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.data 119226 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::total 633943 # number of demand (read+write) hits +system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 3143 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.itb.walker 1725 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.inst 509849 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.data 119226 # number of overall hits +system.cpu1.l2cache.overall_hits::total 633943 # number of overall hits +system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 348 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 271 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.inst 13842 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.data 73217 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::total 87678 # number of ReadReq misses +system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 28845 # number of UpgradeReq misses +system.cpu1.l2cache.UpgradeReq_misses::total 28845 # number of UpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 22527 # number of SCUpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::total 22527 # number of SCUpgradeReq misses +system.cpu1.l2cache.ReadExReq_misses::cpu1.data 43793 # number of ReadExReq misses +system.cpu1.l2cache.ReadExReq_misses::total 43793 # number of ReadExReq misses +system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 348 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.itb.walker 271 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.inst 13842 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.data 117010 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::total 131471 # number of demand (read+write) misses +system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 348 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.itb.walker 271 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.inst 13842 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.data 117010 # number of overall misses +system.cpu1.l2cache.overall_misses::total 131471 # number of overall misses +system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 3491 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 1996 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 523691 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.data 172623 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::total 701801 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::writebacks 120669 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::total 120669 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 28853 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::total 28853 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 22527 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::total 22527 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 63613 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::total 63613 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 3491 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 1996 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.inst 523691 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.data 236236 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::total 765414 # number of demand (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 3491 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 1996 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.inst 523691 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.data 236236 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::total 765414 # number of overall (read+write) accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.099685 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.135772 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.026432 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.424144 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::total 0.124933 # miss rate for ReadReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.999723 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.999723 # miss rate for UpgradeReq accesses system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.data 1 # miss rate for SCUpgradeReq accesses system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 1 # miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.586502 # miss rate for ReadExReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::total 0.586502 # miss rate for ReadExReq accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.055885 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.088761 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.057064 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.374877 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::total 0.196878 # miss rate for demand accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.055885 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.088761 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.057064 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.374877 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::total 0.196878 # miss rate for overall accesses +system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.688428 # miss rate for ReadExReq accesses +system.cpu1.l2cache.ReadExReq_miss_rate::total 0.688428 # miss rate for ReadExReq accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.099685 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.135772 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.026432 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.495310 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::total 0.171765 # miss rate for demand accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.099685 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.135772 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.026432 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.495310 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::total 0.171765 # miss rate for overall accesses system.cpu1.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1173,81 +1215,80 @@ system.cpu1.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu1.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.l2cache.fast_writes 0 # number of fast writes performed system.cpu1.l2cache.cache_copies 0 # number of cache copies performed -system.cpu1.l2cache.writebacks::writebacks 61322 # number of writebacks -system.cpu1.l2cache.writebacks::total 61322 # number of writebacks +system.cpu1.l2cache.writebacks::writebacks 33034 # number of writebacks +system.cpu1.l2cache.writebacks::total 33034 # number of writebacks system.cpu1.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.dcache.tags.replacements 299305 # number of replacements -system.cpu1.dcache.tags.tagsinuse 464.628152 # Cycle average of tags in use -system.cpu1.dcache.tags.total_refs 9384005 # Total number of references to valid blocks. -system.cpu1.dcache.tags.sampled_refs 299817 # Sample count of references to valid blocks. -system.cpu1.dcache.tags.avg_refs 31.299109 # Average number of references to valid blocks. -system.cpu1.dcache.tags.warmup_cycle 94422670000 # Cycle when the warmup percentage was hit. -system.cpu1.dcache.tags.occ_blocks::cpu1.data 464.628152 # Average occupied blocks per requestor -system.cpu1.dcache.tags.occ_percent::cpu1.data 0.907477 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_percent::total 0.907477 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::0 286 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::1 206 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::2 20 # Occupied blocks per task id -system.cpu1.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu1.dcache.tags.tag_accesses 19727044 # Number of tag accesses -system.cpu1.dcache.tags.data_accesses 19727044 # Number of data accesses -system.cpu1.dcache.ReadReq_hits::cpu1.data 4592285 # number of ReadReq hits -system.cpu1.dcache.ReadReq_hits::total 4592285 # number of ReadReq hits -system.cpu1.dcache.WriteReq_hits::cpu1.data 4538287 # number of WriteReq hits -system.cpu1.dcache.WriteReq_hits::total 4538287 # number of WriteReq hits -system.cpu1.dcache.SoftPFReq_hits::cpu1.data 35329 # number of SoftPFReq hits -system.cpu1.dcache.SoftPFReq_hits::total 35329 # number of SoftPFReq hits -system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 94231 # number of LoadLockedReq hits -system.cpu1.dcache.LoadLockedReq_hits::total 94231 # number of LoadLockedReq hits -system.cpu1.dcache.StoreCondReq_hits::cpu1.data 93873 # number of StoreCondReq hits -system.cpu1.dcache.StoreCondReq_hits::total 93873 # number of StoreCondReq hits -system.cpu1.dcache.demand_hits::cpu1.data 9130572 # number of demand (read+write) hits -system.cpu1.dcache.demand_hits::total 9130572 # number of demand (read+write) hits -system.cpu1.dcache.overall_hits::cpu1.data 9165901 # number of overall hits -system.cpu1.dcache.overall_hits::total 9165901 # number of overall hits -system.cpu1.dcache.ReadReq_misses::cpu1.data 163656 # number of ReadReq misses -system.cpu1.dcache.ReadReq_misses::total 163656 # number of ReadReq misses -system.cpu1.dcache.WriteReq_misses::cpu1.data 135550 # number of WriteReq misses -system.cpu1.dcache.WriteReq_misses::total 135550 # number of WriteReq misses -system.cpu1.dcache.SoftPFReq_misses::cpu1.data 28044 # number of SoftPFReq misses -system.cpu1.dcache.SoftPFReq_misses::total 28044 # number of SoftPFReq misses -system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 11201 # number of LoadLockedReq misses -system.cpu1.dcache.LoadLockedReq_misses::total 11201 # number of LoadLockedReq misses -system.cpu1.dcache.StoreCondReq_misses::cpu1.data 11227 # number of StoreCondReq misses -system.cpu1.dcache.StoreCondReq_misses::total 11227 # number of StoreCondReq misses -system.cpu1.dcache.demand_misses::cpu1.data 299206 # number of demand (read+write) misses -system.cpu1.dcache.demand_misses::total 299206 # number of demand (read+write) misses -system.cpu1.dcache.overall_misses::cpu1.data 327250 # number of overall misses -system.cpu1.dcache.overall_misses::total 327250 # number of overall misses -system.cpu1.dcache.ReadReq_accesses::cpu1.data 4755941 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.ReadReq_accesses::total 4755941 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::cpu1.data 4673837 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::total 4673837 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 63373 # number of SoftPFReq accesses(hits+misses) -system.cpu1.dcache.SoftPFReq_accesses::total 63373 # number of SoftPFReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 105432 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::total 105432 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 105100 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::total 105100 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.demand_accesses::cpu1.data 9429778 # number of demand (read+write) accesses -system.cpu1.dcache.demand_accesses::total 9429778 # number of demand (read+write) accesses -system.cpu1.dcache.overall_accesses::cpu1.data 9493151 # number of overall (read+write) accesses -system.cpu1.dcache.overall_accesses::total 9493151 # number of overall (read+write) accesses -system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.034411 # miss rate for ReadReq accesses -system.cpu1.dcache.ReadReq_miss_rate::total 0.034411 # miss rate for ReadReq accesses -system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.029002 # miss rate for WriteReq accesses -system.cpu1.dcache.WriteReq_miss_rate::total 0.029002 # miss rate for WriteReq accesses -system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.442523 # miss rate for SoftPFReq accesses -system.cpu1.dcache.SoftPFReq_miss_rate::total 0.442523 # miss rate for SoftPFReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.106239 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.106239 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.106822 # miss rate for StoreCondReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::total 0.106822 # miss rate for StoreCondReq accesses -system.cpu1.dcache.demand_miss_rate::cpu1.data 0.031730 # miss rate for demand accesses -system.cpu1.dcache.demand_miss_rate::total 0.031730 # miss rate for demand accesses -system.cpu1.dcache.overall_miss_rate::cpu1.data 0.034472 # miss rate for overall accesses -system.cpu1.dcache.overall_miss_rate::total 0.034472 # miss rate for overall accesses +system.cpu1.dcache.tags.replacements 191901 # number of replacements +system.cpu1.dcache.tags.tagsinuse 472.757627 # Cycle average of tags in use +system.cpu1.dcache.tags.total_refs 19500351 # Total number of references to valid blocks. +system.cpu1.dcache.tags.sampled_refs 192255 # Sample count of references to valid blocks. +system.cpu1.dcache.tags.avg_refs 101.429617 # Average number of references to valid blocks. +system.cpu1.dcache.tags.warmup_cycle 105851562500 # Cycle when the warmup percentage was hit. +system.cpu1.dcache.tags.occ_blocks::cpu1.data 472.757627 # Average occupied blocks per requestor +system.cpu1.dcache.tags.occ_percent::cpu1.data 0.923355 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_percent::total 0.923355 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_task_id_blocks::1024 354 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::2 341 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::3 13 # Occupied blocks per task id +system.cpu1.dcache.tags.occ_task_id_percent::1024 0.691406 # Percentage of cache occupancy per task id +system.cpu1.dcache.tags.tag_accesses 39745522 # Number of tag accesses +system.cpu1.dcache.tags.data_accesses 39745522 # Number of data accesses +system.cpu1.dcache.ReadReq_hits::cpu1.data 11856979 # number of ReadReq hits +system.cpu1.dcache.ReadReq_hits::total 11856979 # number of ReadReq hits +system.cpu1.dcache.WriteReq_hits::cpu1.data 7396120 # number of WriteReq hits +system.cpu1.dcache.WriteReq_hits::total 7396120 # number of WriteReq hits +system.cpu1.dcache.SoftPFReq_hits::cpu1.data 50084 # number of SoftPFReq hits +system.cpu1.dcache.SoftPFReq_hits::total 50084 # number of SoftPFReq hits +system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 91418 # number of LoadLockedReq hits +system.cpu1.dcache.LoadLockedReq_hits::total 91418 # number of LoadLockedReq hits +system.cpu1.dcache.StoreCondReq_hits::cpu1.data 72426 # number of StoreCondReq hits +system.cpu1.dcache.StoreCondReq_hits::total 72426 # number of StoreCondReq hits +system.cpu1.dcache.demand_hits::cpu1.data 19253099 # number of demand (read+write) hits +system.cpu1.dcache.demand_hits::total 19253099 # number of demand (read+write) hits +system.cpu1.dcache.overall_hits::cpu1.data 19303183 # number of overall hits +system.cpu1.dcache.overall_hits::total 19303183 # number of overall hits +system.cpu1.dcache.ReadReq_misses::cpu1.data 136590 # number of ReadReq misses +system.cpu1.dcache.ReadReq_misses::total 136590 # number of ReadReq misses +system.cpu1.dcache.WriteReq_misses::cpu1.data 92466 # number of WriteReq misses +system.cpu1.dcache.WriteReq_misses::total 92466 # number of WriteReq misses +system.cpu1.dcache.SoftPFReq_misses::cpu1.data 30716 # number of SoftPFReq misses +system.cpu1.dcache.SoftPFReq_misses::total 30716 # number of SoftPFReq misses +system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 5317 # number of LoadLockedReq misses +system.cpu1.dcache.LoadLockedReq_misses::total 5317 # number of LoadLockedReq misses +system.cpu1.dcache.StoreCondReq_misses::cpu1.data 22527 # number of StoreCondReq misses +system.cpu1.dcache.StoreCondReq_misses::total 22527 # number of StoreCondReq misses +system.cpu1.dcache.demand_misses::cpu1.data 229056 # number of demand (read+write) misses +system.cpu1.dcache.demand_misses::total 229056 # number of demand (read+write) misses +system.cpu1.dcache.overall_misses::cpu1.data 259772 # number of overall misses +system.cpu1.dcache.overall_misses::total 259772 # number of overall misses +system.cpu1.dcache.ReadReq_accesses::cpu1.data 11993569 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.ReadReq_accesses::total 11993569 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::cpu1.data 7488586 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::total 7488586 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 80800 # number of SoftPFReq accesses(hits+misses) +system.cpu1.dcache.SoftPFReq_accesses::total 80800 # number of SoftPFReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 96735 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::total 96735 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 94953 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::total 94953 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.demand_accesses::cpu1.data 19482155 # number of demand (read+write) accesses +system.cpu1.dcache.demand_accesses::total 19482155 # number of demand (read+write) accesses +system.cpu1.dcache.overall_accesses::cpu1.data 19562955 # number of overall (read+write) accesses +system.cpu1.dcache.overall_accesses::total 19562955 # number of overall (read+write) accesses +system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.011389 # miss rate for ReadReq accesses +system.cpu1.dcache.ReadReq_miss_rate::total 0.011389 # miss rate for ReadReq accesses +system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.012348 # miss rate for WriteReq accesses +system.cpu1.dcache.WriteReq_miss_rate::total 0.012348 # miss rate for WriteReq accesses +system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.380149 # miss rate for SoftPFReq accesses +system.cpu1.dcache.SoftPFReq_miss_rate::total 0.380149 # miss rate for SoftPFReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.054965 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.054965 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.237244 # miss rate for StoreCondReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::total 0.237244 # miss rate for StoreCondReq accesses +system.cpu1.dcache.demand_miss_rate::cpu1.data 0.011757 # miss rate for demand accesses +system.cpu1.dcache.demand_miss_rate::total 0.011757 # miss rate for demand accesses +system.cpu1.dcache.overall_miss_rate::cpu1.data 0.013279 # miss rate for overall accesses +system.cpu1.dcache.overall_miss_rate::total 0.013279 # miss rate for overall accesses system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1256,60 +1297,88 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.dcache.fast_writes 0 # number of fast writes performed system.cpu1.dcache.cache_copies 0 # number of cache copies performed -system.cpu1.dcache.writebacks::writebacks 209707 # number of writebacks -system.cpu1.dcache.writebacks::total 209707 # number of writebacks +system.cpu1.dcache.writebacks::writebacks 120669 # number of writebacks +system.cpu1.dcache.writebacks::total 120669 # number of writebacks system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.toL2Bus.trans_dist::ReadReq 1728836 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadResp 1728836 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteReq 3546 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteResp 3546 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::Writeback 209707 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeReq 18773 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 11227 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeResp 30000 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExReq 116777 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExResp 116777 # Transaction distribution -system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 797550 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 3132383 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 12644 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 25448 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count::total 3968025 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 25515060 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 36101346 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 25288 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 50896 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size::total 61692590 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.snoops 259574 # Total snoops (count) -system.cpu1.toL2Bus.snoop_fanout::samples 1204043 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::mean 5.188487 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::stdev 0.391100 # Request fanout histogram +system.cpu1.toL2Bus.trans_dist::ReadReq 709063 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadResp 709063 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteReq 2504 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteResp 2504 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::Writeback 120669 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeReq 28853 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 22527 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeResp 51380 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExReq 63613 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExResp 63613 # Transaction distribution +system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1047738 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 707355 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 6616 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 12080 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count::total 1773789 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 33516936 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 22861090 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 13232 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 24160 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size::total 56415418 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.snoops 499577 # Total snoops (count) +system.cpu1.toL2Bus.snoop_fanout::samples 1371208 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::mean 5.313508 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::stdev 0.463919 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::5 977097 81.15% 81.15% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::6 226946 18.85% 100.00% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::5 941324 68.65% 68.65% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::6 429884 31.35% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::total 1204043 # Request fanout histogram -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.cpu1.toL2Bus.snoop_fanout::total 1371208 # Request fanout histogram +system.iocache.tags.replacements 36442 # number of replacements +system.iocache.tags.tagsinuse 14.586086 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36458 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 246641119509 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 14.586086 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.911630 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.911630 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328284 # Number of tag accesses +system.iocache.tags.data_accesses 328284 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 252 # number of ReadReq misses +system.iocache.ReadReq_misses::total 252 # number of ReadReq misses +system.iocache.demand_misses::realview.ide 252 # number of demand (read+write) misses +system.iocache.demand_misses::total 252 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 252 # number of overall misses +system.iocache.overall_misses::total 252 # number of overall misses +system.iocache.ReadReq_accesses::realview.ide 252 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 252 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 252 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 252 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 252 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 252 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/system.terminal b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/system.terminal index f2f53421dffebac150464737e604a5598364b52b..89f9e916acfcff88f477a0ac34f8e6fe738b209f 100644 GIT binary patch literal 11469 zcmcgy>2BM|mY%;8!0&K?`4M@bg+*#5t{aiJZeK@^u4U(5OwbT0vLscT+vOr#{YLW| z^JMd#BB{lZoTPzncgL206HFU&}1~G@%`1+X#7AUkpJXnBrFmg+ZfoU zMOT*(WE!FkIc{YVN}ryclxDf|GjcL=qaaWjDUaU22M88s)9`+@>d`ofT$!d(LSNd# zn7hW@_>~g5QhF5z)il^?o!sP17;eXMdtOChd;@7(^qK#JQHcFPd1uFPXa1_d)d)s|`%5ewQVT`3fe8vZYLBk&}44q%_#4uwY?e?V01p z4i;upx6`q@5N4i8ImIS9Qw8mxvM_cDU#ED1L#DpbGdiYRKkij%?Vt(A`Wq}CM zU6cf{rQf3v=pA8_W4u%wD$-8ZlrS zS|RN>07*lf_5ZtV4EPXsvA#g{4dUN|5BXdhx6nK5s}##qA^i`wnWDs#NgW0?Q@+a9 zr2Q4Ed=xf`9{8*a`T4L7bH{10pKwBtd>Eun+T`Lyh1t_t>>EPVjThk>1J+o!6*kPX zEL#spLxcSIw=*#q^!x3;0d+_~2Irbm@=SiT@UgT0S)Wh)%&sv^bwNlR! zyvaA0v~O|Qu&s2cAK&DJp8Q(#>(+`4ck2hsKZZ}2;HxJ?1I z-BP$=&2DIKbdZ4PTK%m6?RsG#Tl~TY*<@OsZl`p0Z!`opqFFHr^9{R?^L2aD-iand3(vW25}SjtVd}{A<(GIn!jExq4xXu5cK| zpb|&wFO1X2iEMFJuy@#<#u*s>T^#*c^AWHL8g2N%Cqw3fPk~YL(aOe5nGZB)2Pb~g zqG>+8xt6AoZ9||~kGX?`Ad~xW-@FIC()H@~YzSx^(cZx!YG(2!(>P3;|7o1Q(RJV= zT$Zid8yGu#031HS5~u4pJ2-R8gNf+%?Cl$HSOF@Wd3%e~gBEw%Lfn-it`i$_vH?8^Yw=&)C9LVx~~A46eb$B6iFKTMJ4 zNfglC{S;p&a0rOHA>vz{Pn8FDjE9#u_y3sKqRX#T^6!*C3U-G>=9oc3_+U2{9m-T7 zlUjO8Ngjqes>8*1nxYFYPc_cuPMPFhG=LIqqCw|%G_VG*qk-A8j4pmUonE`G!@=ZP zA{j+OFSatBsY1ApBy3+}z3ijH4gh zS^#|va%4c3!Dl&&kaWJ`^$@99JWdoJaD*(MPN|Sn&gaOD+z4rf3_0tHo&d?AFy&t# z1X!gy57g1Ofjr{hIYX9dRkkh&8#d)J6kc))J&mJhP-S1gd7CYfe0bClNInr~p^_=0 zIW_~I0xUDZE*3vPnaE5F$%#3upo?S|%E;l5y#!|(Y!vOel-P{ILio#o^Fu6C*x1vE z^(vJJZJxtvWtAImKwgOi$&QG`TYQc(VX@4xN;0+XvzVhXHdII8XpYAl7D!HDBr9x( z#|o=Ae(38Ogw-2sN?16A_{rxBohvig=j$=*kT{MKsEE*=`$A zAApvDls8dMh|+*lePTttyLzw*`6v}bB9vcZ&%KZUYkNzwbml=V_7n@3dj zRH{?wGG~PcahE@|(jVDF*6}}Q4}XyI59}dRo=A9cv`mJh^C68tqClg^;r#=7i9#I< zfT~z)vWeMLm1-!1N28lh2#6H`)sSY<8CktLis)2MXHM?nJ5)s>GL^&;D=bhgD?j>D z(%Wgsyz%O2H>W&mv~!O2d$tfKz=@EMq{QZIv#&x+WV-Xf)@7y! z;fg;`ka~Sl5n<_!(kKccE{1;nK3pzR3fw=2U&z*|_*H^K_9pV7FMXrmwNajSex+<3 zOS~r6ci?@ z5LOtXj~3pZuo`Pe*u8UrpuOS@Ua=_=+F0Fd1nVt?{sDwHIk*Q9-r`{LzP%Rd@KzOT z_`Z#XhTE*LpnmPJqC4)BR&)IqZIu-1cUn0}Sk2xZYc)C_-V@NFHz@KDHcGY7i3;`^ zT91#%)q>Hx2hp_(7U<^N%JCKrWbG9VsOE76V;VU2?J|nZHp{XdG|G>MH~p(!*hLpC zLV+$0YXzg5$GD6B7X3JP)D(w>H@Do)!z#wyk2@I}(L8(R35JI1G_7VAMeRituM;!{(E~Az zP6NMsbRT(~PU10UDyTCSFEhE=s4U)v#(bAvja{R`rQq#KXmy(1<`* zs8Y1{54LJe1MT;!RSccdjrgin%mii%f*)!!?_okQi>B`mDw<}S-ZX}OJSbXV;V4jd zh07Zuz%uu{!S1dnt9Dc95a=$QkjI(_IOvFZ@o_@kcF~n* zzoL6zcyjV?`Ait*%`t!oGmI0;;US@iw=8C$(+jju4Fl!a>LTA)m`#Iw2e1GtU*<7VSm58?Etu~ILuQmL)X z0(rdNHoY4~^HKLD+28BT63H5hQ8YKG@e|0j1^B0KstmN6EAqt?vG)Y;5cbByharN* z3q7J`)Uqsc0}nZB8E}!*X8z`@Y0xadtZ4H9PMWKcE@Amf zEd@mXy20)nhO*EziWx^Y*nbVvZ47r>9aPIB#RI6XiTsl<5Af9p9yM?U9L?v4;6@mY z&_sqQvIr=W1syi<{~^$Vq@FUOHD7c$Jf1_N!(BctJrlfFB-8MHwh6_T<4>6B()HtT zpYkxv_>u)$)-X(3$PoPim(m61`MP*Kc}Lh2Bx!oU`t>q5_&SGzP-x_{vhx~BH^7P` zvn9^A#u{c>n3vcVwpL}QfU*aLw`9O%&#$7DypCTz*yy2P>j0zAF*JGw-{E9ZT&rjb?|rY62UU z+CVwof>SuoaWy}{vzpvq=V5U#<|uCyy!DE~n@N4eeNe2}JiOwU#cX$Hg@Kf?ST;_U zu3mW3lpbF>E;M1Trk7q&+Gk&S#AAzRl)dF2VgDn$Aw<*K$n(cGWam7JXz=sw>i8DG zUE)?3j=zcw3d?$Z4pnIAA3TLLNZo-D7|)f8T!jEAPrrex)PxaLKqPbr9=#!$V4;|` zJlrPc1XV3ZDHx$3S@At~8w)6Kk;^xbH-|5AL!~k1?YNDko9v*6TE?cke~sy8GS+V% zC+GAF_tjvHS%N!KoRuF(u84P-nXdsTQAfJhGU7V+b|YfS(y z6)N50udNT|7hI%a2Ae)G3Kuj6F&o@gXQ+*%#X=@krL8Ag1p zslN%9IG&2W359wP^*g{Kj2`Eh{b4+;r^tH1UR32t9%oPwT~xXG48d;qT)$c9U}L`t z(>s1}NZIv>xsbFpG34+t-9ZCszk!oBi?%F1K3q^un3mBO0`HM!3_nhWmA>$GE!@iC z`)nw%P)xhHo`4;99^wu4-V?ww~O7^vrQvu9o2;!CMj=v~Sq(WYqcPDSCR z%fV<<^jhfe^UXA)`4p%Y?$N2pXldfbZ>~KGR#}w0%O{m--IhN)KC-_DewLyWgK`C$ z`6EmVb>A=*yG-GeK3`9eZ|dU8D?0QwT(B{5+X#1av>u%DMcmT5`nJHPTtf~nRPs;{ z#mdW6&}&?D!sV-hc}q3EkW=2Y!N)n@!o<#>u-;b_bd34)bbTJZ&`NMbv#5rUjecCG zfo6#zY_n(M!};WaG4Jt?xH2bw@_eJ z+E3vYX-FC{K;r@)7srh~)$8Pp&eQ2H766@I=Ja(i;p-f$I71ui HZNUEr)i{m# literal 5940 zcmbVQX>;4i5zW`Q%KxFO^1)P=2X26|S^5<_t z3Ux?dzOAiXY@CnW|JvRfIO;~q}ycZ zzV7*^M{log)Z*8#Uf&%`bUD5CX>>hVxil@ZP?Tj>(4A>(ix4v3Qz2GT39C^@Ej#N{ zSe)xxXq%zCI05)&JiVbbOM_SjrA(I;1yw*{5I%@59sMZNvMTDZVwRCI^Hl5Nd{l!SuDe~Pj4?TDUzjH+@-6Xy7W}QQ$ZYO;W5VN6h?{!X;fuZ z5a+>Cls=h;>v+eDiLNFi`j)X34BH{Knrc>V0iPuzNrL>x+qBK5LX@Idy`)w95Yw=A zquJ4=kK=crX&zMJgYO<6GJSik0_kls7f}R>+-Bb(%xn5N)NI><>8W%K*Pz1FhXzHu zWoRDNC$!D6v!~4FpWa4l!MXQ$OB*`JQnfMe;7g78U8m!f7qyHl{KD3aWm%OZQ~D1c zC@UgSbScT^GM3evmPJ!3C%R#`HL9}TV6S8B5264lg&F*lMii?sRuPsXOshxy zqQdUHs@9{)NTWFa{ahaoJ~^(b@0!k$BP$y!4M1ijG)*-Fv1Q(s0W7dhR$gSE+_nIq~LPD zgHQ-tDGZvNl46yp3{()I=d~c3&kcm@Xs03K>0+Ea%KQM%D8mG+(h)O)~Aevq5)KD|^P_rzC zFf~K}A%tp_>=E9@ZrDg+n$FzXC^8(r4DnuyA}G)(Lxkh?c+(RN!Au72AXA3G(*3k6`MIEKE+;z4WAU<7x9bf-C^WmXm{1Od6`WmA7J#u}d zxkPCVDl)9e`)^%Nuq>|Cp_ZPOT{KHBbf|F1Al>zbwv&{{sFzK_^ierua3YH8Bw0g& zl?(-W+Ozpxe|PkIx&#%O7qA195rOPPEzNR}u1A^YB08g-v%R8K5Z9vLCv!M-`_7Oq zvSl_IPiNF=m*wx0(iz@UE~BqW@azM95!7+D>Eo0ju97;zqjp%Ebra2KlGSPTgEIJi zM=?wbx-e(E5v5W_@e7*Qi-jm)kOxtSlnF`pcwjixxI-hrCy0_tCZgy=U#>c!sc=i% z$Bw3J&4IcPQ)Crlq6Dc*qky^3mN2$X!VcY5B4WpF`j}=ZT&4A^G zdrueWs>_Fp>YNM}bccv0WCyi{(yHGgK*3A4ha;d6x2u3<>$t4>m`j zR7t)-2jrBO2#jwBRLId>1Is?Wz47T5*W5-FzYdB@^J&}tksXuC_%quHE>WeYBa8piIa$^j z=VGt{1~WImLv-%9WP`8*Da;{eysq#~*;i-vtm~FS-);!~neGOW--=XW+F`j~V)zI-Yh0!%*Pl&WG zF-hGqm=>Jp-P6tGl#tM1AF@Qre325V{U<5W9?;Mci3~WG;F~Wozdwy+A^Cyi)B7EN zEIGs$a#?dublNgE`th0k2_>>6lC{wh#VJGC-zL?;8XIQ4y_&u#G57zi>ZeUk7$R_uE{0xCZG6S!HwLODB?&AVCJ~p- zEpH5~c>9P_x;p@$bq8@>#?agcW`&W6+Yba{TcFyP`-+0qrpCU_c+wUth%_4*&EuAG z@Ms6##8WtE6FPn<+NW6>qKWe{tmiUpIr?xBMEb*)gVB3qCdh>>yQeSjrl_BJo)zFO zTHi!d+mb$rW9g&_AyYdfECvebSb>Uw=b%%i6}k!f2p8tRY=8|16cq}y{ZV4k%Wg(J z*Qbe1Z{-O0tkM$4Z_o|pDUu^cd>W6Xc^ z%@E(Zv3Iz$XA9h?wYD)sINmnl8>5*>OWXsY1)2fBx8fTPv|JFT_RdjN@!cE98=Gw@ zQt*_J$|WwI);T!Y!LdV5jw1^+(yDF;j=Q_*LZgqG9_VlH%DNO~qD(H zzURuo7>>bHahEgP2yF|3=j;0l0tlBW@t$^~mN3pvc3#0O_+23c7c(`9Hung)(lCt= zpn2*$5QG97LB;EGeUafNS?}xMyVSu=u-4P;p5~IK`-bb|!^P}|=M=SxVKJeQY2q#g z)R5l1@#)P#RNx&YgVLOx8mZL7 nmB;H>HxD)aD@X|!X($}(f4aT7Bz@?@qA(y#kXIP!e!TF1dm~)O diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini index 77c7c4efb..8b9ee8e26 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu cpu_clk_domain dvfs_handler intrctrl iobus iocache membus physmem realview terminal vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=atomic -mem_ranges=0:134217727 -memories=system.realview.nvmem system.physmem +mem_ranges=2147483648:2415919103 +memories=system.physmem system.realview.vram system.realview.nvmem multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -278,6 +278,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu.istage2_mmu] @@ -344,7 +345,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.cpu.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.cpu.l2cache.tags] type=LRU @@ -398,15 +399,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -425,8 +427,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -449,8 +451,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -480,47 +482,38 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=0:134217727 -port=system.membus.master[6] +range=2147483648:2415919103 +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -590,18 +583,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -610,8 +603,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -619,51 +612,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -673,38 +744,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -713,13 +857,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -728,20 +872,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -752,7 +896,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -761,10 +923,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -772,10 +934,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -787,18 +949,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -809,34 +983,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -844,21 +996,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -868,9 +1009,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -883,9 +1024,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -897,8 +1038,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -911,10 +1052,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -922,10 +1063,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -933,10 +1074,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -944,10 +1129,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simerr b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simerr index 9dee17aa2..cda172af7 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simerr +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simerr @@ -1,13 +1,32 @@ warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout index c1d447bb6..624db6e54 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout @@ -1,14 +1,31 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 23 2014 12:08:08 -gem5 started Jan 23 2014 17:06:34 +gem5 compiled Oct 29 2014 15:46:15 +gem5 started Oct 29 2014 15:56:38 gem5 executing on u200540-lin -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic -re tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-atomic Global frequency set at 1000000000000 ticks per second -info: kernel located at: /dist/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu.isa: ISA system set to: 0x55f5800 0x55f5800 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu.isa: ISA system set to: 0x55e4b00 0x55e4b00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 2332810269000 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2783853461500 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt index 227319fff..e8036ea95 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt @@ -1,171 +1,203 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.321335 # Number of seconds simulated -sim_ticks 2321335404000 # Number of ticks simulated -final_tick 2321335404000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.783853 # Number of seconds simulated +sim_ticks 2783853461500 # Number of ticks simulated +final_tick 2783853461500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 1308981 # Simulator instruction rate (inst/s) -host_op_rate 1576286 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 50301976363 # Simulator tick rate (ticks/s) -host_mem_usage 455960 # Number of bytes of host memory used -host_seconds 46.15 # Real time elapsed on the host -sim_insts 60406834 # Number of instructions simulated -sim_ops 72742429 # Number of ops (including micro ops) simulated +host_inst_rate 1369296 # Simulator instruction rate (inst/s) +host_op_rate 1666897 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 26699855189 # Simulator tick rate (ticks/s) +host_mem_usage 553552 # Number of bytes of host memory used +host_seconds 104.26 # Real time elapsed on the host +sim_insts 142769281 # Number of instructions simulated +sim_ops 173798567 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.realview.nvmem.bytes_read::cpu.inst 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu.inst 20 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 20 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu.inst 5 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 5 # Number of read requests responded to by this memory +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.dtb.walker 448 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.itb.walker 128 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.inst 1210980 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 10345892 # Number of bytes read from this memory +system.physmem.bytes_read::total 11558408 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 1210980 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1210980 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6521472 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu.data 17524 # Number of bytes written to this memory +system.physmem.bytes_written::total 8857332 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.dtb.walker 7 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.itb.walker 2 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.inst 27375 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 162174 # Number of read requests responded to by this memory +system.physmem.num_reads::total 189573 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 101898 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu.data 4381 # Number of write requests responded to by this memory +system.physmem.num_writes::total 142503 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 345 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.dtb.walker 161 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.itb.walker 46 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 435001 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 3716392 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 4151946 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 435001 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 435001 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2342606 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 832779 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu.data 6295 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 3181680 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2342606 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 833124 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.dtb.walker 161 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.itb.walker 46 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 435001 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 3722687 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 7333626 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bytes_read::cpu.inst 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu.inst 24 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 24 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu.inst 6 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 6 # Number of read requests responded to by this memory system.realview.nvmem.bw_read::cpu.inst 9 # Total read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_read::total 9 # Total read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_inst_read::cpu.inst 9 # Instruction read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_inst_read::total 9 # Instruction read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_total::cpu.inst 9 # Total bandwidth to/from this memory (bytes/s) system.realview.nvmem.bw_total::total 9 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bytes_read::realview.clcd 110100480 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.dtb.walker 320 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.itb.walker 192 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.inst 705416 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 9071832 # Number of bytes read from this memory -system.physmem.bytes_read::total 119878240 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 705416 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 705416 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3703872 # Number of bytes written to this memory -system.physmem.bytes_written::cpu.data 3015816 # Number of bytes written to this memory -system.physmem.bytes_written::total 6719688 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 13762560 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.dtb.walker 5 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.itb.walker 3 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.inst 17234 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 141773 # Number of read requests responded to by this memory -system.physmem.num_reads::total 13921575 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 57873 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu.data 753954 # Number of write requests responded to by this memory -system.physmem.num_writes::total 811827 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 47429803 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.dtb.walker 138 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.itb.walker 83 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.inst 303884 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 3908023 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 51641930 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 303884 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 303884 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1595578 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu.data 1299173 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2894751 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1595578 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 47429803 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.dtb.walker 138 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.itb.walker 83 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 303884 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 5207196 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 54536681 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 14973631 # Transaction distribution -system.membus.trans_dist::ReadResp 14973631 # Transaction distribution -system.membus.trans_dist::WriteReq 763122 # Transaction distribution -system.membus.trans_dist::WriteResp 763122 # Transaction distribution -system.membus.trans_dist::Writeback 57873 # Transaction distribution -system.membus.trans_dist::UpgradeReq 4517 # Transaction distribution -system.membus.trans_dist::UpgradeResp 4517 # Transaction distribution -system.membus.trans_dist::ReadExReq 131874 # Transaction distribution -system.membus.trans_dist::ReadExResp 131874 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 2382824 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 10 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 3360 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 2 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1892845 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4279041 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 27525120 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 27525120 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 31804161 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 2390127 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 20 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 6720 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 4 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16497448 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::total 18894319 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 110100480 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 110100480 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 128994799 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadReq 74236 # Transaction distribution +system.membus.trans_dist::ReadResp 74236 # Transaction distribution +system.membus.trans_dist::WriteReq 27560 # Transaction distribution +system.membus.trans_dist::WriteResp 27560 # Transaction distribution +system.membus.trans_dist::Writeback 101898 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 4507 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 2 # Transaction distribution +system.membus.trans_dist::UpgradeResp 4509 # Transaction distribution +system.membus.trans_dist::ReadExReq 146085 # Transaction distribution +system.membus.trans_dist::ReadExResp 146085 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 105446 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 12 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 1946 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 498794 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::total 606198 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72928 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72928 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 679126 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 159103 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 24 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 3892 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18096444 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::total 18259463 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2333696 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2333696 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 20593159 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 214751 # Request fanout histogram +system.membus.snoop_fanout::samples 322857 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 214751 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 322857 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 214751 # Request fanout histogram +system.membus.snoop_fanout::total 322857 # Request fanout histogram +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.iobus.trans_dist::ReadReq 14945841 # Transaction distribution -system.iobus.trans_dist::ReadResp 14945841 # Transaction distribution -system.iobus.trans_dist::WriteReq 8131 # Transaction distribution -system.iobus.trans_dist::WriteResp 8131 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 29952 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7900 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 476 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 984 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.iobus.trans_dist::ReadReq 30171 # Transaction distribution +system.iobus.trans_dist::ReadResp 30171 # Transaction distribution +system.iobus.trans_dist::WriteReq 59016 # Transaction distribution +system.iobus.trans_dist::WriteResp 22792 # Transaction distribution +system.iobus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 54158 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 116 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 120 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 732 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 834 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2382824 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 27525120 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 27525120 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 29907944 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 39247 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 15800 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 952 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 1968 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 105446 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72928 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72928 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 178374 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 67875 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 232 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 84 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 390 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 441 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2390127 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 110100480 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 110100480 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 112490607 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 159103 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321152 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321152 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2480255 # Cumulative packet size per connected master and slave (bytes) system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses @@ -190,25 +222,25 @@ system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DT system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses -system.cpu.dtb.read_hits 13142243 # DTB read hits -system.cpu.dtb.read_misses 7297 # DTB read misses -system.cpu.dtb.write_hits 11216207 # DTB write hits -system.cpu.dtb.write_misses 2181 # DTB write misses -system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.dtb.flush_entries 3399 # Number of entries that have been flushed from TLB +system.cpu.dtb.read_hits 31525428 # DTB read hits +system.cpu.dtb.read_misses 8580 # DTB read misses +system.cpu.dtb.write_hits 23123837 # DTB write hits +system.cpu.dtb.write_misses 1448 # DTB write misses +system.cpu.dtb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.dtb.flush_entries 4349 # Number of entries that have been flushed from TLB system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu.dtb.prefetch_faults 174 # Number of TLB faults due to prefetch +system.cpu.dtb.prefetch_faults 1613 # Number of TLB faults due to prefetch system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions -system.cpu.dtb.read_accesses 13149540 # DTB read accesses -system.cpu.dtb.write_accesses 11218388 # DTB write accesses +system.cpu.dtb.perms_faults 445 # Number of TLB faults due to permissions restrictions +system.cpu.dtb.read_accesses 31534008 # DTB read accesses +system.cpu.dtb.write_accesses 23125285 # DTB write accesses system.cpu.dtb.inst_accesses 0 # ITB inst accesses -system.cpu.dtb.hits 24358450 # DTB hits -system.cpu.dtb.misses 9478 # DTB misses -system.cpu.dtb.accesses 24367928 # DTB accesses +system.cpu.dtb.hits 54649265 # DTB hits +system.cpu.dtb.misses 10028 # DTB misses +system.cpu.dtb.accesses 54659293 # DTB accesses system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -230,130 +262,130 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.inst_hits 61430007 # ITB inst hits -system.cpu.itb.inst_misses 4471 # ITB inst misses +system.cpu.itb.inst_hits 147035651 # ITB inst hits +system.cpu.itb.inst_misses 4762 # ITB inst misses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses -system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.itb.flush_entries 2370 # Number of entries that have been flushed from TLB +system.cpu.itb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.itb.flush_entries 2913 # Number of entries that have been flushed from TLB system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.write_accesses 0 # DTB write accesses -system.cpu.itb.inst_accesses 61434478 # ITB inst accesses -system.cpu.itb.hits 61430007 # DTB hits -system.cpu.itb.misses 4471 # DTB misses -system.cpu.itb.accesses 61434478 # DTB accesses -system.cpu.numCycles 4642753590 # number of cpu cycles simulated +system.cpu.itb.inst_accesses 147040413 # ITB inst accesses +system.cpu.itb.hits 147035651 # DTB hits +system.cpu.itb.misses 4762 # DTB misses +system.cpu.itb.accesses 147040413 # DTB accesses +system.cpu.numCycles 5567710004 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.committedInsts 60406834 # Number of instructions committed -system.cpu.committedOps 72742429 # Number of ops (including micro ops) committed -system.cpu.num_int_alu_accesses 64191430 # Number of integer alu accesses -system.cpu.num_fp_alu_accesses 10269 # Number of float alu accesses -system.cpu.num_func_calls 2135762 # number of times a function call or return occured -system.cpu.num_conditional_control_insts 7544984 # number of instructions that are conditional controls -system.cpu.num_int_insts 64191430 # number of integer instructions -system.cpu.num_fp_insts 10269 # number of float instructions -system.cpu.num_int_register_reads 116427347 # number of times the integer registers were read -system.cpu.num_int_register_writes 42818107 # number of times the integer registers were written -system.cpu.num_fp_register_reads 7493 # number of times the floating registers were read -system.cpu.num_fp_register_writes 2780 # number of times the floating registers were written -system.cpu.num_cc_register_reads 217570004 # number of times the CC registers were read -system.cpu.num_cc_register_writes 28977741 # number of times the CC registers were written -system.cpu.num_mem_refs 25221274 # number of memory refs -system.cpu.num_load_insts 13499937 # Number of load instructions -system.cpu.num_store_insts 11721337 # Number of store instructions -system.cpu.num_idle_cycles 4568976022.512934 # Number of idle cycles -system.cpu.num_busy_cycles 73777567.487067 # Number of busy cycles -system.cpu.not_idle_fraction 0.015891 # Percentage of non-idle cycles -system.cpu.idle_fraction 0.984109 # Percentage of idle cycles -system.cpu.Branches 10298517 # Number of branches fetched -system.cpu.op_class::No_OpClass 28518 0.04% 0.04% # Class of executed instruction -system.cpu.op_class::IntAlu 47536032 65.23% 65.27% # Class of executed instruction -system.cpu.op_class::IntMult 87771 0.12% 65.39% # Class of executed instruction -system.cpu.op_class::IntDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAddAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAlu 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMisc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMultAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdShift 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdShiftAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatAlu 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMisc 2113 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMultAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::MemRead 13499937 18.52% 83.92% # Class of executed instruction -system.cpu.op_class::MemWrite 11721337 16.08% 100.00% # Class of executed instruction +system.cpu.committedInsts 142769281 # Number of instructions committed +system.cpu.committedOps 173798567 # Number of ops (including micro ops) committed +system.cpu.num_int_alu_accesses 153158502 # Number of integer alu accesses +system.cpu.num_fp_alu_accesses 11484 # Number of float alu accesses +system.cpu.num_func_calls 16873305 # number of times a function call or return occured +system.cpu.num_conditional_control_insts 18730015 # number of instructions that are conditional controls +system.cpu.num_int_insts 153158502 # number of integer instructions +system.cpu.num_fp_insts 11484 # number of float instructions +system.cpu.num_int_register_reads 285052059 # number of times the integer registers were read +system.cpu.num_int_register_writes 107176408 # number of times the integer registers were written +system.cpu.num_fp_register_reads 8772 # number of times the floating registers were read +system.cpu.num_fp_register_writes 2716 # number of times the floating registers were written +system.cpu.num_cc_register_reads 530840054 # number of times the CC registers were read +system.cpu.num_cc_register_writes 62363143 # number of times the CC registers were written +system.cpu.num_mem_refs 55937812 # number of memory refs +system.cpu.num_load_insts 31855061 # Number of load instructions +system.cpu.num_store_insts 24082751 # Number of store instructions +system.cpu.num_idle_cycles 5389631214.604722 # Number of idle cycles +system.cpu.num_busy_cycles 178078789.395278 # Number of busy cycles +system.cpu.not_idle_fraction 0.031984 # Percentage of non-idle cycles +system.cpu.idle_fraction 0.968016 # Percentage of idle cycles +system.cpu.Branches 36396067 # Number of branches fetched +system.cpu.op_class::No_OpClass 2337 0.00% 0.00% # Class of executed instruction +system.cpu.op_class::IntAlu 121149664 68.36% 68.36% # Class of executed instruction +system.cpu.op_class::IntMult 116881 0.07% 68.43% # Class of executed instruction +system.cpu.op_class::IntDiv 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatAdd 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatCmp 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatCvt 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatMult 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatDiv 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::FloatSqrt 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdAdd 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdAddAcc 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdAlu 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdCmp 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdCvt 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdMisc 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdMult 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdMultAcc 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdShift 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdShiftAcc 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdSqrt 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatAdd 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatAlu 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatCmp 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatCvt 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatDiv 0 0.00% 68.43% # Class of executed instruction +system.cpu.op_class::SimdFloatMisc 8569 0.00% 68.44% # Class of executed instruction +system.cpu.op_class::SimdFloatMult 0 0.00% 68.44% # Class of executed instruction +system.cpu.op_class::SimdFloatMultAcc 0 0.00% 68.44% # Class of executed instruction +system.cpu.op_class::SimdFloatSqrt 0 0.00% 68.44% # Class of executed instruction +system.cpu.op_class::MemRead 31855061 17.98% 86.41% # Class of executed instruction +system.cpu.op_class::MemWrite 24082751 13.59% 100.00% # Class of executed instruction system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu.op_class::total 72875708 # Class of executed instruction +system.cpu.op_class::total 177215263 # Class of executed instruction system.cpu.kern.inst.arm 0 # number of arm instructions executed -system.cpu.kern.inst.quiesce 82781 # number of quiesce instructions executed -system.cpu.icache.tags.replacements 850504 # number of replacements -system.cpu.icache.tags.tagsinuse 511.689630 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 60581751 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 851016 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 71.187558 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 5451547500 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 511.689630 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.999394 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.999394 # Average percentage of cache occupancy +system.cpu.kern.inst.quiesce 3080 # number of quiesce instructions executed +system.cpu.icache.tags.replacements 1698994 # number of replacements +system.cpu.icache.tags.tagsinuse 511.663679 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 145339246 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 1699506 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 85.518525 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 7831492000 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 511.663679 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.999343 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.999343 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 201 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 61 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 249 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 197 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 77 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 233 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 5 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 62283783 # Number of tag accesses -system.cpu.icache.tags.data_accesses 62283783 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 60581751 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 60581751 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 60581751 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 60581751 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 60581751 # number of overall hits -system.cpu.icache.overall_hits::total 60581751 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 851016 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 851016 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 851016 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 851016 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 851016 # number of overall misses -system.cpu.icache.overall_misses::total 851016 # number of overall misses -system.cpu.icache.ReadReq_accesses::cpu.inst 61432767 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 61432767 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 61432767 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 61432767 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 61432767 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 61432767 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013853 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.013853 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.013853 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.013853 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.013853 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.013853 # miss rate for overall accesses +system.cpu.icache.tags.tag_accesses 148738270 # Number of tag accesses +system.cpu.icache.tags.data_accesses 148738270 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 145339246 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 145339246 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 145339246 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 145339246 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 145339246 # number of overall hits +system.cpu.icache.overall_hits::total 145339246 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1699512 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1699512 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1699512 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1699512 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1699512 # number of overall misses +system.cpu.icache.overall_misses::total 1699512 # number of overall misses +system.cpu.icache.ReadReq_accesses::cpu.inst 147038758 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 147038758 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 147038758 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 147038758 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 147038758 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 147038758 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.011558 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.011558 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.011558 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.011558 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.011558 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.011558 # miss rate for overall accesses system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -363,115 +395,121 @@ system.cpu.icache.avg_blocked_cycles::no_targets nan system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 62250 # number of replacements -system.cpu.l2cache.tags.tagsinuse 50006.820137 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 1669876 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 127635 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 13.083214 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 2306275686000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 36897.819647 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 2.959772 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.993972 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 7014.485209 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 6090.561537 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.563016 # Average percentage of cache occupancy +system.cpu.l2cache.tags.replacements 110027 # number of replacements +system.cpu.l2cache.tags.tagsinuse 65155.315266 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 2727659 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 175308 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 15.559239 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 48893.414938 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 2.931995 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.004344 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 9064.653997 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 7194.309992 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.746054 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000045 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000015 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.107033 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.092935 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.763044 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.138316 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.109776 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.994191 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1023 5 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 65380 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 65276 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1023::4 5 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 262 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3672 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9281 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 52125 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 180 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3716 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 10700 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 50640 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000076 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997620 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 17035355 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 17035355 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7540 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3151 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.inst 838782 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 366774 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 1216247 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 592630 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 592630 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 113709 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 113709 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.dtb.walker 7540 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.itb.walker 3151 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.inst 838782 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 480483 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1329956 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.dtb.walker 7540 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.itb.walker 3151 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.inst 838782 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 480483 # number of overall hits -system.cpu.l2cache.overall_hits::total 1329956 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 5 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.inst 10608 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 9871 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 20487 # number of ReadReq misses -system.cpu.l2cache.UpgradeReq_misses::cpu.data 2917 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 2917 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 133474 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 133474 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.dtb.walker 5 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.itb.walker 3 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.inst 10608 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 143345 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 153961 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.dtb.walker 5 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.itb.walker 3 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.inst 10608 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 143345 # number of overall misses -system.cpu.l2cache.overall_misses::total 153961 # number of overall misses -system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7545 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3154 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.inst 849390 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 376645 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 1236734 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 592630 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 592630 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2943 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 2943 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 247183 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 247183 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7545 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.itb.walker 3154 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.inst 849390 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 623828 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 1483917 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7545 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.itb.walker 3154 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 849390 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 623828 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 1483917 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000663 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000951 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012489 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026208 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.016565 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991165 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991165 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.539981 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.539981 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000663 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000951 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012489 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.229783 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.103753 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000663 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000951 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012489 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.229783 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.103753 # miss rate for overall accesses +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.996033 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 26202376 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 26202376 # Number of data accesses +system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7597 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3621 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.inst 1681137 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 505491 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 2197846 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 682038 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 682038 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 28 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 28 # number of UpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 151041 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 151041 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.dtb.walker 7597 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.itb.walker 3621 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.inst 1681137 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 656532 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2348887 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.dtb.walker 7597 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.itb.walker 3621 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.inst 1681137 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 656532 # number of overall hits +system.cpu.l2cache.overall_hits::total 2348887 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 7 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 2 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.inst 18358 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 15534 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 33901 # number of ReadReq misses +system.cpu.l2cache.UpgradeReq_misses::cpu.data 2728 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 2728 # number of UpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 2 # number of SCUpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::total 2 # number of SCUpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 147864 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 147864 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.dtb.walker 7 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.itb.walker 2 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.inst 18358 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 163398 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 181765 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.dtb.walker 7 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.itb.walker 2 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.inst 18358 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 163398 # number of overall misses +system.cpu.l2cache.overall_misses::total 181765 # number of overall misses +system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7604 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3623 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.inst 1699495 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.data 521025 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 2231747 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 682038 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 682038 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2756 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 2756 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 2 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::total 2 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 298905 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 298905 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7604 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.itb.walker 3623 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 1699495 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 819930 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2530652 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7604 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.itb.walker 3623 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 1699495 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 819930 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2530652 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000921 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000552 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.010802 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.029814 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.015190 # miss rate for ReadReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989840 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989840 # miss rate for UpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 1 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::total 1 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.494686 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.494686 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000921 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000552 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010802 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.199283 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.071825 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000921 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000552 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010802 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.199283 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.071825 # miss rate for overall accesses system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -480,77 +518,81 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 57873 # number of writebacks -system.cpu.l2cache.writebacks::total 57873 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 101898 # number of writebacks +system.cpu.l2cache.writebacks::total 101898 # number of writebacks system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.tags.replacements 623316 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.997018 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 21798557 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 623828 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 34.943217 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 21757000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.997018 # Average occupied blocks per requestor +system.cpu.dcache.tags.replacements 819402 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.997174 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 53783051 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 819914 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 65.595966 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 23054000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.997174 # Average occupied blocks per requestor system.cpu.dcache.tags.occ_percent::cpu.data 0.999994 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_percent::total 0.999994 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 291 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 197 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 24 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 286 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 196 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 90313368 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 90313368 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 11240238 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 11240238 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 9961313 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 9961313 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 110856 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 110856 # number of SoftPFReq hits -system.cpu.dcache.LoadLockedReq_hits::cpu.data 236011 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 236011 # number of LoadLockedReq hits -system.cpu.dcache.StoreCondReq_hits::cpu.data 247196 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 247196 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 21201551 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 21201551 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 21312407 # number of overall hits -system.cpu.dcache.overall_hits::total 21312407 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 292017 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 292017 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 250126 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 250126 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 73442 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 73442 # number of SoftPFReq misses -system.cpu.dcache.LoadLockedReq_misses::cpu.data 11186 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 11186 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 542143 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 542143 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 615585 # number of overall misses -system.cpu.dcache.overall_misses::total 615585 # number of overall misses -system.cpu.dcache.ReadReq_accesses::cpu.data 11532255 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 11532255 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::cpu.data 10211439 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 10211439 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 184298 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 184298 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::cpu.data 247197 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 247197 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::cpu.data 247196 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 247196 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 21743694 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 21743694 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 21927992 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 21927992 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.025322 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.025322 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.024495 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.024495 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.398496 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.398496 # miss rate for SoftPFReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.045251 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::total 0.045251 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.024933 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.024933 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.028073 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.028073 # miss rate for overall accesses +system.cpu.dcache.tags.tag_accesses 219231854 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 219231854 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 30128262 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 30128262 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 22339512 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 22339512 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 395063 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 395063 # number of SoftPFReq hits +system.cpu.dcache.LoadLockedReq_hits::cpu.data 457334 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 457334 # number of LoadLockedReq hits +system.cpu.dcache.StoreCondReq_hits::cpu.data 460122 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 460122 # number of StoreCondReq hits +system.cpu.dcache.demand_hits::cpu.data 52467774 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 52467774 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 52862837 # number of overall hits +system.cpu.dcache.overall_hits::total 52862837 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 396291 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 396291 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 301661 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 301661 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 116123 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 116123 # number of SoftPFReq misses +system.cpu.dcache.LoadLockedReq_misses::cpu.data 8611 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 8611 # number of LoadLockedReq misses +system.cpu.dcache.StoreCondReq_misses::cpu.data 2 # number of StoreCondReq misses +system.cpu.dcache.StoreCondReq_misses::total 2 # number of StoreCondReq misses +system.cpu.dcache.demand_misses::cpu.data 697952 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 697952 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 814075 # number of overall misses +system.cpu.dcache.overall_misses::total 814075 # number of overall misses +system.cpu.dcache.ReadReq_accesses::cpu.data 30524553 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 30524553 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::cpu.data 22641173 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 22641173 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 511186 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 511186 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::cpu.data 465945 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 465945 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::cpu.data 460124 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 460124 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.demand_accesses::cpu.data 53165726 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 53165726 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 53676912 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 53676912 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012983 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.012983 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013324 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.013324 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.227164 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.227164 # miss rate for SoftPFReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.018481 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::total 0.018481 # miss rate for LoadLockedReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000004 # miss rate for StoreCondReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::total 0.000004 # miss rate for StoreCondReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.013128 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.013128 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.015166 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.015166 # miss rate for overall accesses system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -559,59 +601,88 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 592630 # number of writebacks -system.cpu.dcache.writebacks::total 592630 # number of writebacks +system.cpu.dcache.writebacks::writebacks 682038 # number of writebacks +system.cpu.dcache.writebacks::total 682038 # number of writebacks system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 2445766 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 2445766 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteReq 763122 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteResp 763122 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 592630 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 2943 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 2943 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 247183 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 247183 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1715294 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5740322 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 17852 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 37190 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 7510658 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 54491548 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 83266131 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 35704 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 74380 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 137867763 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 0 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 2097938 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::ReadReq 2288345 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadResp 2288345 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteReq 27560 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteResp 27560 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 682038 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 2756 # Transaction distribution +system.cpu.toL2Bus.trans_dist::SCUpgradeReq 2 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 2758 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 298905 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 298905 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3417070 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2444678 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 18430 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 36996 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 5917174 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 108804860 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 96308747 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 36860 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 73992 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 205224459 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 36632 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 3268415 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 5.011156 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.105033 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::5 2097938 100.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::5 3231951 98.88% 98.88% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::6 36464 1.12% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2097938 # Request fanout histogram -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 3268415 # Request fanout histogram +system.iocache.tags.replacements 36430 # number of replacements +system.iocache.tags.tagsinuse 0.909886 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36446 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 227409698009 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 0.909886 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.056868 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.056868 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328176 # Number of tag accesses +system.iocache.tags.data_accesses 328176 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 240 # number of ReadReq misses +system.iocache.ReadReq_misses::total 240 # number of ReadReq misses +system.iocache.demand_misses::realview.ide 240 # number of demand (read+write) misses +system.iocache.demand_misses::total 240 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 240 # number of overall misses +system.iocache.overall_misses::total 240 # number of overall misses +system.iocache.ReadReq_accesses::realview.ide 240 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 240 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 240 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 240 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 240 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 240 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal index d321164ca91e8dfc210f303a667b79b948431e4b..b3be0ec54a3b181b9aeef0549ffa0061385c846e 100644 GIT binary patch literal 11060 zcmcgy>24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD`6_?62%rvN1^C0s;!oNP} z_5d1$@VbI6q=D|!_kGXpFNBxTHT3J2KB%;Mq_xZom8E2M-LBBX;Kz5a42(dFdEr{VQ@-KR;Og|aBJoW59&u?QjaE#-2pw6F%X^s=)y zh55NKLdOdGixYsKN0S+)SsKJDC{((nC@2F8gYZta>F7(97G++ACEG-=IYu30t4gI7 zwR0_l__LA^G`aZwc}C;#Y9)*A$`l(3Z~>U%#YP^AO8) zgjw%s(}&T!Pc#q8@XqfaA2NA+tpn+8GM7;ViTd@vUbw30=g@E*7pAAeHTx#zo*0-E z3EMP0s!nLT!p@F1n}2#6=>_NB-)&>y9!u54_yS)VbiC%GQgKN_+cj22S&&NUKQJ<7 zc_i~TCD~lXs@%{r&#D#2RhD*%X6&$9N%j~lb&UO9=BbP+%;1?cqF4v8j;$2}w7kbR zI^fRBax)wc4T@KPoQuK0^K8#RWaQWdpB9uqP@FAext8&{$DTeHrZ>Kz96@{Di{!dj zM1eRKU^2R*yP&v3^dpE7%Vn-O!q~4Zt)EXF(MD;oJ(_PyS)3h%T=BL|otQ783D@%M zJ)Yer*KsWOB;JTazN7Q}MK~QDJL#-;oen3_>NNDJHpuz*w@#;HRh||*w&C6PgsFd1 zunttrCTf%8y7oP)UY#IqGTzgjTHe9t$8eujURH>L``XV~!xbS8Hd$5r$IH3!u4Pyv zS;}iN3i>g=_T8gU-;hu&d>Z(+gwIbNXXKRl@By+$I3?VG@v^fD$%EvuKy^Eb18kPtR+hz#M zFvWKvbcO1qZAhVp7sL7$Lp`7>))n6Jamj-pw&lTL$tknu8%ZV zD6K(Brak`kTbmOsiz|JoEz+WmHpzt!6%H9B`rg2Clj0clvM!iDDrXEfL{XI_8z`_= zp(M|Ew4QZ#N8HjSNXR^g9hinlWG8BAwgTO{SF4qb&S=HiUeY>rEX%xQf0W5;fkwlbrC|SW&$x!y$Fh%aXFgra zCAuy|kNChcgJWqCBq~N29JF*{nlQjr=D-6D9A6A+@&WvpZid%0igJa}X(}a5yB5W- zg1j_*+BI1O;dngyghb+~VyiVw;*Aa>oT< zzuFUSNc8{ge`4&WYuLBQqzv(&OZbBdbS?S^KIs_$7OqzTj3-E?AMYC)<5pmXr?eywFVu}_Y%SSVWd82DUf{nbx+d@4zYz=R-6;9rp&c|d?x>eO4JakkH}z= zPy;f&?UL$n4IFWEHF;5DZnHbpzhg?ThUn<=^CiuH499igl0SY;Dvg5wWE5&`D|OR^u5EL(_;7i}MQJ-=-UWH| z5ai&6zkmK^$jxwt2J&>6Weyw%yLN4pNL`==| z$j89JoMxMOjU@xigpav*eP<1{xP{_{GC*inNawE*xWs%2`no@C(C5SOrSNGooDB)x zizcH_JaZ6QdK*(Er#3#~`4)4_l9B`#4U>q==8m3)WxRVtDQzAw;0!KeXzl~E#N@&4 z2LiDzQ0sY`ZfP<09rhznh?bu2xwNiePjtG_@VKf;hGy&AXUEAz{JWp<{`T4?2NP zm6qrx=p$U1|FQ)Z0|VBo?T-?RUN#$c`aX>v8eP4mD^=XL33DfWas#5?bI}HyTj5}K zo!%-ixLGC!YduzgMkU}MiU9fn{qbO*Xdc<9FlY!4XG0=r5REZ)v9qXitYHQ3U!@v)MUQ zNKlCu&y?efo`aS@Ry>wG8O3st@yD3|=BpRJ)?)8)XU`V6uxe~`kp{=x#(X6+m1%*C z7PLSs;P*y+!-1Cf;?DX&-LSw0_qRdl)luEX{M~(0o1#n>>6>yNTUV1$xN@L(H^Zig zeG4H783Wvc=n?-(dXVHp>4#;>7i>}Ox}{9Pl|m|(xLw+;aLLrf9dKwLtGe35A)jBaoj(Z?Rei{(Yj19%gBk89lwT ze&5Mrc1;@`44JuwEwd`TyH};I0rHn1Mi$KYvjU6<75}9JM16p09mL zZi*aZ(hUpo#R+=rV`*ZX#sI0w(HU-bb`{6-#jZqYh`vCHdE&JwR*bVXPQAi}7VjV= zS4%xn*7pIpny}3G;F0<>FpwM@eY&WM%|(X0V9^y$*P<5ga*dARbc{Y3!Z-Uq{i_@% diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/config.ini b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/config.ini index a2ee5f35a..1f2cdefde 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu0 cpu1 cpu_clk_domain dvfs_handler intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=timing -mem_ranges=0:134217727 -memories=system.realview.nvmem system.physmem +mem_ranges=2147483648:2415919103 +memories=system.realview.nvmem system.physmem system.realview.vram multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -274,6 +274,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu0.istage2_mmu] @@ -562,6 +563,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu1.istage2_mmu] @@ -699,15 +701,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -726,8 +729,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -762,7 +765,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.l2c.tags] type=LRU @@ -785,8 +788,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.l2c.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.l2c.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -842,6 +845,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -851,7 +855,7 @@ mem_sched_policy=frfcfs min_writes_per_switch=16 null=false page_policy=open_adaptive -range=0:134217727 +range=2147483648:2415919103 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -880,46 +884,37 @@ tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 write_low_thresh_perc=50 -port=system.membus.master[6] +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -989,18 +984,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -1009,8 +1004,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -1018,51 +1013,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -1072,38 +1145,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -1112,13 +1258,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -1127,20 +1273,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -1151,7 +1297,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -1160,10 +1324,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -1171,10 +1335,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -1186,18 +1350,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -1208,34 +1384,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -1243,21 +1397,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -1267,9 +1410,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -1282,9 +1425,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -1296,8 +1439,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -1310,10 +1453,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -1321,10 +1464,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -1332,10 +1475,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -1343,10 +1530,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simerr b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simerr index 9dee17aa2..887c3abd5 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simerr +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simerr @@ -1,13 +1,40 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR +warn: instruction 'mcr bpiall' unimplemented +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simout b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simout index 2b6d5c5d8..0ab3b3eb3 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simout +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/simout @@ -1,15 +1,32 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 23 2014 12:08:08 -gem5 started Jan 23 2014 17:08:43 +gem5 compiled Oct 29 2014 15:46:15 +gem5 started Oct 29 2014 15:58:33 gem5 executing on u200540-lin -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing-dual -re tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing-dual +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing-dual -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing-dual Global frequency set at 1000000000000 ticks per second -info: kernel located at: /dist/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu0.isa: ISA system set to: 0x6319800 0x6319800 - 0: system.cpu1.isa: ISA system set to: 0x6319800 0x6319800 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu0.isa: ISA system set to: 0x5550b00 0x5550b00 + 0: system.cpu1.isa: ISA system set to: 0x5550b00 0x5550b00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.2cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 1196139241000 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2866929256000 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt index 20253081d..391ab3c97 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt @@ -1,171 +1,196 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.675181 # Number of seconds simulated -sim_ticks 2675180779000 # Number of ticks simulated -final_tick 2675180779000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.866929 # Number of seconds simulated +sim_ticks 2866929256000 # Number of ticks simulated +final_tick 2866929256000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 349036 # Simulator instruction rate (inst/s) -host_op_rate 416751 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 14917331050 # Simulator tick rate (ticks/s) -host_mem_usage 433588 # Number of bytes of host memory used -host_seconds 179.33 # Real time elapsed on the host -sim_insts 62593972 # Number of instructions simulated -sim_ops 74737529 # Number of ops (including micro ops) simulated +host_inst_rate 703930 # Simulator instruction rate (inst/s) +host_op_rate 851474 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 15295798763 # Simulator tick rate (ticks/s) +host_mem_usage 599572 # Number of bytes of host memory used +host_seconds 187.43 # Real time elapsed on the host +sim_insts 131939289 # Number of instructions simulated +sim_ops 159593891 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::realview.clcd 124256256 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.dtb.walker 128 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.itb.walker 256 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.inst 120908 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.data 513788 # Number of bytes read from this memory -system.physmem.bytes_read::cpu0.l2cache.prefetcher 6659968 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.dtb.walker 128 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.inst 37828 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.data 531832 # Number of bytes read from this memory -system.physmem.bytes_read::cpu1.l2cache.prefetcher 3262144 # Number of bytes read from this memory -system.physmem.bytes_read::total 135383236 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu0.inst 120908 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::cpu1.inst 37828 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 158736 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 4300032 # Number of bytes written to this memory -system.physmem.bytes_written::cpu0.data 17000 # Number of bytes written to this memory -system.physmem.bytes_written::cpu1.data 3012136 # Number of bytes written to this memory -system.physmem.bytes_written::total 7329168 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 15532032 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.dtb.walker 2 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.itb.walker 4 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.inst 8117 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.data 8087 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu0.l2cache.prefetcher 104062 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.dtb.walker 2 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.inst 682 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.data 8328 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu1.l2cache.prefetcher 50971 # Number of read requests responded to by this memory -system.physmem.num_reads::total 15712287 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 67188 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu0.data 4250 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu1.data 753034 # Number of write requests responded to by this memory -system.physmem.num_writes::total 824472 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 46447798 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.dtb.walker 48 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.itb.walker 96 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.inst 45196 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.data 192057 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu0.l2cache.prefetcher 2489539 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.dtb.walker 48 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.inst 14140 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.data 198802 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu1.l2cache.prefetcher 1219411 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 50607135 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu0.inst 45196 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu1.inst 14140 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 59337 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1607380 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu0.data 6355 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu1.data 1125956 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2739691 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1607380 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 46447798 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.dtb.walker 48 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.itb.walker 96 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.inst 45196 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.data 198412 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu0.l2cache.prefetcher 2489539 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.dtb.walker 48 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.inst 14140 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.data 1324758 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu1.l2cache.prefetcher 1219411 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 53346826 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 15712287 # Number of read requests accepted -system.physmem.writeReqs 824472 # Number of write requests accepted -system.physmem.readBursts 15712287 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 824472 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 1005465984 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 120384 # Total number of bytes read from write queue -system.physmem.bytesWritten 7344256 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 135383236 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 7329168 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1881 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 709695 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 15472 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 981539 # Per bank write bursts -system.physmem.perBankRdBursts::1 981448 # Per bank write bursts -system.physmem.perBankRdBursts::2 981211 # Per bank write bursts -system.physmem.perBankRdBursts::3 981521 # Per bank write bursts -system.physmem.perBankRdBursts::4 988300 # Per bank write bursts -system.physmem.perBankRdBursts::5 981533 # Per bank write bursts -system.physmem.perBankRdBursts::6 981210 # Per bank write bursts -system.physmem.perBankRdBursts::7 981071 # Per bank write bursts -system.physmem.perBankRdBursts::8 981831 # Per bank write bursts -system.physmem.perBankRdBursts::9 982015 # Per bank write bursts -system.physmem.perBankRdBursts::10 981421 # Per bank write bursts -system.physmem.perBankRdBursts::11 980878 # Per bank write bursts -system.physmem.perBankRdBursts::12 981926 # Per bank write bursts -system.physmem.perBankRdBursts::13 981948 # Per bank write bursts -system.physmem.perBankRdBursts::14 981516 # Per bank write bursts -system.physmem.perBankRdBursts::15 981038 # Per bank write bursts -system.physmem.perBankWrBursts::0 7155 # Per bank write bursts -system.physmem.perBankWrBursts::1 7293 # Per bank write bursts -system.physmem.perBankWrBursts::2 6957 # Per bank write bursts -system.physmem.perBankWrBursts::3 6994 # Per bank write bursts -system.physmem.perBankWrBursts::4 7537 # Per bank write bursts -system.physmem.perBankWrBursts::5 7187 # Per bank write bursts -system.physmem.perBankWrBursts::6 7207 # Per bank write bursts -system.physmem.perBankWrBursts::7 7058 # Per bank write bursts -system.physmem.perBankWrBursts::8 7329 # Per bank write bursts -system.physmem.perBankWrBursts::9 7596 # Per bank write bursts -system.physmem.perBankWrBursts::10 7177 # Per bank write bursts -system.physmem.perBankWrBursts::11 6681 # Per bank write bursts -system.physmem.perBankWrBursts::12 7505 # Per bank write bursts -system.physmem.perBankWrBursts::13 7329 # Per bank write bursts -system.physmem.perBankWrBursts::14 7034 # Per bank write bursts -system.physmem.perBankWrBursts::15 6715 # Per bank write bursts +system.realview.nvmem.bytes_read::cpu0.inst 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::cpu1.inst 52 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 76 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu0.inst 24 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu1.inst 52 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 76 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu0.inst 6 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::cpu1.inst 13 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 19 # Number of read requests responded to by this memory +system.realview.nvmem.bw_read::cpu0.inst 8 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::cpu1.inst 18 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_read::total 27 # Total read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu0.inst 8 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::cpu1.inst 18 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_inst_read::total 27 # Instruction read bandwidth from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu0.inst 8 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::cpu1.inst 18 # Total bandwidth to/from this memory (bytes/s) +system.realview.nvmem.bw_total::total 27 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.dtb.walker 448 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.itb.walker 64 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.inst 234148 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.data 830144 # Number of bytes read from this memory +system.physmem.bytes_read::cpu0.l2cache.prefetcher 9620672 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.dtb.walker 256 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.itb.walker 64 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.inst 49876 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.data 440928 # Number of bytes read from this memory +system.physmem.bytes_read::cpu1.l2cache.prefetcher 1365312 # Number of bytes read from this memory +system.physmem.bytes_read::total 12542872 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu0.inst 234148 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::cpu1.inst 49876 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 284024 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6392960 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu0.data 17704 # Number of bytes written to this memory +system.physmem.bytes_written::cpu1.data 40 # Number of bytes written to this memory +system.physmem.bytes_written::total 8729040 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.dtb.walker 7 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.itb.walker 1 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.inst 12112 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.data 13497 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu0.l2cache.prefetcher 150323 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.dtb.walker 4 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.itb.walker 1 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.inst 934 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.data 6913 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu1.l2cache.prefetcher 21333 # Number of read requests responded to by this memory +system.physmem.num_reads::total 205140 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 99890 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu0.data 4426 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu1.data 10 # Number of write requests responded to by this memory +system.physmem.num_writes::total 140550 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 335 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.dtb.walker 156 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.itb.walker 22 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.inst 81672 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.data 289559 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu0.l2cache.prefetcher 3355741 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.dtb.walker 89 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.itb.walker 22 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.inst 17397 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.data 153798 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu1.l2cache.prefetcher 476228 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 4375020 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu0.inst 81672 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu1.inst 17397 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 99069 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 2229898 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 808648 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu0.data 6175 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu1.data 14 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 3044735 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 2229898 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 808983 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.dtb.walker 156 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.itb.walker 22 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.inst 81672 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.data 295734 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu0.l2cache.prefetcher 3355741 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.dtb.walker 89 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.itb.walker 22 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.inst 17397 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.data 153812 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu1.l2cache.prefetcher 476228 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 7419755 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 205141 # Number of read requests accepted +system.physmem.writeReqs 140550 # Number of write requests accepted +system.physmem.readBursts 205141 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 140550 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 13114752 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 14272 # Total number of bytes read from write queue +system.physmem.bytesWritten 8743552 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 12542936 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 8729040 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 223 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 3913 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 15151 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 12845 # Per bank write bursts +system.physmem.perBankRdBursts::1 12298 # Per bank write bursts +system.physmem.perBankRdBursts::2 13022 # Per bank write bursts +system.physmem.perBankRdBursts::3 12754 # Per bank write bursts +system.physmem.perBankRdBursts::4 21257 # Per bank write bursts +system.physmem.perBankRdBursts::5 12515 # Per bank write bursts +system.physmem.perBankRdBursts::6 12829 # Per bank write bursts +system.physmem.perBankRdBursts::7 12945 # Per bank write bursts +system.physmem.perBankRdBursts::8 12057 # Per bank write bursts +system.physmem.perBankRdBursts::9 12100 # Per bank write bursts +system.physmem.perBankRdBursts::10 12212 # Per bank write bursts +system.physmem.perBankRdBursts::11 11004 # Per bank write bursts +system.physmem.perBankRdBursts::12 11810 # Per bank write bursts +system.physmem.perBankRdBursts::13 12145 # Per bank write bursts +system.physmem.perBankRdBursts::14 11734 # Per bank write bursts +system.physmem.perBankRdBursts::15 11391 # Per bank write bursts +system.physmem.perBankWrBursts::0 8757 # Per bank write bursts +system.physmem.perBankWrBursts::1 8655 # Per bank write bursts +system.physmem.perBankWrBursts::2 9184 # Per bank write bursts +system.physmem.perBankWrBursts::3 8823 # Per bank write bursts +system.physmem.perBankWrBursts::4 8606 # Per bank write bursts +system.physmem.perBankWrBursts::5 8736 # Per bank write bursts +system.physmem.perBankWrBursts::6 8840 # Per bank write bursts +system.physmem.perBankWrBursts::7 8881 # Per bank write bursts +system.physmem.perBankWrBursts::8 8404 # Per bank write bursts +system.physmem.perBankWrBursts::9 8549 # Per bank write bursts +system.physmem.perBankWrBursts::10 8595 # Per bank write bursts +system.physmem.perBankWrBursts::11 8133 # Per bank write bursts +system.physmem.perBankWrBursts::12 8369 # Per bank write bursts +system.physmem.perBankWrBursts::13 8306 # Per bank write bursts +system.physmem.perBankWrBursts::14 8199 # Per bank write bursts +system.physmem.perBankWrBursts::15 7581 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 2675178052500 # Total gap between requests +system.physmem.numWrRetry 1 # Number of times write queue was full causing retry +system.physmem.totGap 2866928814500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) -system.physmem.readPktSize::2 6799 # Read request sizes (log2) -system.physmem.readPktSize::3 15532057 # Read request sizes (log2) +system.physmem.readPktSize::2 9742 # Read request sizes (log2) +system.physmem.readPktSize::3 28 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 173431 # Read request sizes (log2) +system.physmem.readPktSize::6 195371 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) -system.physmem.writePktSize::2 757284 # Write request sizes (log2) +system.physmem.writePktSize::2 4436 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 67188 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1100287 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 996591 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 996926 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 1111424 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 1006011 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 1072049 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 2766642 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 2669294 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3474563 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 133275 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 114946 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 106575 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 103058 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 20020 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 19187 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 18941 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 241 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::17 126 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::18 60 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::19 48 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::20 36 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::21 35 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::22 28 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::23 23 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::24 13 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::25 4 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::26 1 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::27 1 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::28 1 # What read queue length does an incoming req see +system.physmem.writePktSize::6 136114 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 121124 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 21708 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 13339 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 11204 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 9572 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 8231 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 7040 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 6218 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 5357 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 501 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 238 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 142 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 104 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 64 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 45 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 26 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 4 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::17 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see @@ -184,507 +209,511 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 4098 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 4127 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 4820 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 5767 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 6235 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 6391 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 6478 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 6628 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 6692 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 6804 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 6950 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 7066 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 7169 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 7372 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 7024 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 7083 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 7073 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 6754 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 103 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 52 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 26 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 9 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 4 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 4 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 4 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 4 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1051606 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 963.108084 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 883.927529 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 220.726845 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 33004 3.14% 3.14% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 22001 2.09% 5.23% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 9307 0.89% 6.12% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 2514 0.24% 6.35% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 3272 0.31% 6.67% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 2167 0.21% 6.87% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 8722 0.83% 7.70% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 1051 0.10% 7.80% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 969568 92.20% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1051606 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 6601 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 2380.003939 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 98592.588392 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-262143 6595 99.91% 99.91% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::524288-786431 1 0.02% 99.92% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::786432-1.04858e+06 2 0.03% 99.95% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.04858e+06-1.31072e+06 1 0.02% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.31072e+06-1.57286e+06 1 0.02% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::7.60218e+06-7.86432e+06 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 6601 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 6601 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.384336 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.341066 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.250693 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 2463 37.31% 37.31% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 32 0.48% 37.80% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 3686 55.84% 93.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 215 3.26% 96.89% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 85 1.29% 98.18% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 50 0.76% 98.94% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 28 0.42% 99.36% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 18 0.27% 99.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 14 0.21% 99.85% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 7 0.11% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 3 0.05% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 6601 # Writes before turning the bus around for reads -system.physmem.totQLat 408788863752 # Total ticks spent queuing -system.physmem.totMemAccLat 703358976252 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 78552030000 # Total ticks spent in databus transfers -system.physmem.avgQLat 26020.26 # Average queueing delay per DRAM burst +system.physmem.wrQLenPdf::15 2723 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 3287 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 4176 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 5630 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 6226 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 7140 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 7608 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 8446 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 9168 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 10203 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 9843 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 9504 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 9253 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 9714 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 7920 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 7664 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 7594 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 7157 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 408 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 309 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 257 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 190 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 177 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 165 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 181 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 163 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 152 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 142 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 141 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 144 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 128 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 122 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 126 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 107 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 86 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 77 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 66 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 55 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 41 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 30 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 22 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 20 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 17 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 13 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 7 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 6 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 4 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 6 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 4 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 80974 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 269.941463 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 151.852686 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 318.869933 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 39277 48.51% 48.51% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 16073 19.85% 68.36% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 6267 7.74% 76.09% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 3406 4.21% 80.30% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 3201 3.95% 84.25% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1947 2.40% 86.66% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1140 1.41% 88.07% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1004 1.24% 89.31% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 8659 10.69% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 80974 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 6724 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 30.475461 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 574.843547 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 6723 99.99% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::45056-47103 1 0.01% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 6724 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 6724 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 20.317965 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.827449 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 11.656598 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 5486 81.59% 81.59% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 426 6.34% 87.92% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 82 1.22% 89.14% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 201 2.99% 92.13% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 197 2.93% 95.06% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 21 0.31% 95.37% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 19 0.28% 95.66% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 16 0.24% 95.90% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 29 0.43% 96.33% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 5 0.07% 96.40% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 4 0.06% 96.46% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 3 0.04% 96.51% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 175 2.60% 99.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 8 0.12% 99.23% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 7 0.10% 99.33% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 4 0.06% 99.39% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 7 0.10% 99.49% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::84-87 2 0.03% 99.52% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::88-91 2 0.03% 99.55% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 6 0.09% 99.64% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::100-103 2 0.03% 99.67% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-107 1 0.01% 99.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::108-111 2 0.03% 99.72% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 4 0.06% 99.78% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::116-119 3 0.04% 99.82% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::124-127 1 0.01% 99.84% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 8 0.12% 99.96% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::132-135 1 0.01% 99.97% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::140-143 1 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::144-147 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 6724 # Writes before turning the bus around for reads +system.physmem.totQLat 5972474500 # Total ticks spent queuing +system.physmem.totMemAccLat 9814687000 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 1024590000 # Total ticks spent in databus transfers +system.physmem.avgQLat 29145.68 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 44770.26 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 375.85 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.75 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 50.61 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.74 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 47895.68 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 4.57 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 3.05 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 4.38 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 3.04 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 2.96 # Data bus utilization in percentage -system.physmem.busUtilRead 2.94 # Data bus utilization in percentage for reads +system.physmem.busUtil 0.06 # Data bus utilization in percentage +system.physmem.busUtilRead 0.04 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 6.50 # Average read queue length when enqueuing -system.physmem.avgWrQLen 26.70 # Average write queue length when enqueuing -system.physmem.readRowHits 14689438 # Number of row buffer hits during reads -system.physmem.writeRowHits 84116 # Number of row buffer hits during writes -system.physmem.readRowHitRate 93.50 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 73.29 # Row buffer hit rate for writes -system.physmem.avgGap 161771.61 # Average gap between requests -system.physmem.pageHitRate 93.35 # Row buffer hit rate, read and write combined -system.physmem.memoryStateTime::IDLE 2326940534750 # Time in different power states -system.physmem.memoryStateTime::REF 89330020000 # Time in different power states +system.physmem.avgRdQLen 2.00 # Average read queue length when enqueuing +system.physmem.avgWrQLen 25.28 # Average write queue length when enqueuing +system.physmem.readRowHits 175001 # Number of row buffer hits during reads +system.physmem.writeRowHits 85560 # Number of row buffer hits during writes +system.physmem.readRowHitRate 85.40 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 62.62 # Row buffer hit rate for writes +system.physmem.avgGap 8293327.90 # Average gap between requests +system.physmem.pageHitRate 76.29 # Row buffer hit rate, read and write combined +system.physmem.memoryStateTime::IDLE 2731384342500 # Time in different power states +system.physmem.memoryStateTime::REF 95733040000 # Time in different power states system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem.memoryStateTime::ACT 258906121500 # Time in different power states +system.physmem.memoryStateTime::ACT 39811853000 # Time in different power states system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem.actEnergy::0 3975289920 # Energy for activate commands per rank (pJ) -system.physmem.actEnergy::1 3974851440 # Energy for activate commands per rank (pJ) -system.physmem.preEnergy::0 2169057000 # Energy for precharge commands per rank (pJ) -system.physmem.preEnergy::1 2168817750 # Energy for precharge commands per rank (pJ) -system.physmem.readEnergy::0 61291097400 # Energy for read commands per rank (pJ) -system.physmem.readEnergy::1 61250069400 # Energy for read commands per rank (pJ) -system.physmem.writeEnergy::0 371874240 # Energy for write commands per rank (pJ) -system.physmem.writeEnergy::1 371731680 # Energy for write commands per rank (pJ) -system.physmem.refreshEnergy::0 174729519120 # Energy for refresh commands per rank (pJ) -system.physmem.refreshEnergy::1 174729519120 # Energy for refresh commands per rank (pJ) -system.physmem.actBackEnergy::0 149034867885 # Energy for active background per rank (pJ) -system.physmem.actBackEnergy::1 147923300340 # Energy for active background per rank (pJ) -system.physmem.preBackEnergy::0 1474373657250 # Energy for precharge background per rank (pJ) -system.physmem.preBackEnergy::1 1475348716500 # Energy for precharge background per rank (pJ) -system.physmem.totalEnergy::0 1865945362815 # Total energy per rank (pJ) -system.physmem.totalEnergy::1 1865767006230 # Total energy per rank (pJ) -system.physmem.averagePower::0 697.503604 # Core power per rank (mW) -system.physmem.averagePower::1 697.436933 # Core power per rank (mW) -system.realview.nvmem.bytes_read::cpu0.inst 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::cpu1.inst 48 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 68 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu0.inst 20 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu1.inst 48 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 68 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu0.inst 5 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::cpu1.inst 12 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 17 # Number of read requests responded to by this memory -system.realview.nvmem.bw_read::cpu0.inst 7 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::cpu1.inst 18 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_read::total 25 # Total read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu0.inst 7 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::cpu1.inst 18 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_inst_read::total 25 # Instruction read bandwidth from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu0.inst 7 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::cpu1.inst 18 # Total bandwidth to/from this memory (bytes/s) -system.realview.nvmem.bw_total::total 25 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 16891737 # Transaction distribution -system.membus.trans_dist::ReadResp 16891737 # Transaction distribution -system.membus.trans_dist::WriteReq 769090 # Transaction distribution -system.membus.trans_dist::WriteResp 769090 # Transaction distribution -system.membus.trans_dist::Writeback 67188 # Transaction distribution -system.membus.trans_dist::UpgradeReq 56135 # Transaction distribution -system.membus.trans_dist::SCUpgradeReq 22757 # Transaction distribution -system.membus.trans_dist::UpgradeResp 15472 # Transaction distribution -system.membus.trans_dist::SCUpgradeFailReq 1 # Transaction distribution -system.membus.trans_dist::ReadExReq 15580 # Transaction distribution -system.membus.trans_dist::ReadExResp 8709 # Transaction distribution -system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 2384390 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 34 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 13404 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.a9scu.pio 4 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.realview.local_cpu_timer.pio 2098 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 2043502 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.l2c.mem_side::total 4443432 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 31064064 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 31064064 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 35507496 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 2392696 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 68 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 26808 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.a9scu.pio 8 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.realview.local_cpu_timer.pio 4196 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 18456148 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.l2c.mem_side::total 20879924 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 124256256 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 124256256 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 145136180 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 70292 # Total snoops (count) -system.membus.snoop_fanout::samples 326383 # Request fanout histogram +system.physmem.actEnergy::0 323167320 # Energy for activate commands per rank (pJ) +system.physmem.actEnergy::1 288996120 # Energy for activate commands per rank (pJ) +system.physmem.preEnergy::0 176331375 # Energy for precharge commands per rank (pJ) +system.physmem.preEnergy::1 157686375 # Energy for precharge commands per rank (pJ) +system.physmem.readEnergy::0 861627000 # Energy for read commands per rank (pJ) +system.physmem.readEnergy::1 736725600 # Energy for read commands per rank (pJ) +system.physmem.writeEnergy::0 456723360 # Energy for write commands per rank (pJ) +system.physmem.writeEnergy::1 428561280 # Energy for write commands per rank (pJ) +system.physmem.refreshEnergy::0 187253826240 # Energy for refresh commands per rank (pJ) +system.physmem.refreshEnergy::1 187253826240 # Energy for refresh commands per rank (pJ) +system.physmem.actBackEnergy::0 82374692850 # Energy for active background per rank (pJ) +system.physmem.actBackEnergy::1 81185757210 # Energy for active background per rank (pJ) +system.physmem.preBackEnergy::0 1647898682250 # Energy for precharge background per rank (pJ) +system.physmem.preBackEnergy::1 1648941608250 # Energy for precharge background per rank (pJ) +system.physmem.totalEnergy::0 1919345050395 # Total energy per rank (pJ) +system.physmem.totalEnergy::1 1918993161075 # Total energy per rank (pJ) +system.physmem.averagePower::0 669.477790 # Core power per rank (mW) +system.physmem.averagePower::1 669.355049 # Core power per rank (mW) +system.membus.trans_dist::ReadReq 228441 # Transaction distribution +system.membus.trans_dist::ReadResp 228440 # Transaction distribution +system.membus.trans_dist::WriteReq 31177 # Transaction distribution +system.membus.trans_dist::WriteResp 31177 # Transaction distribution +system.membus.trans_dist::Writeback 99890 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 85859 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 41212 # Transaction distribution +system.membus.trans_dist::UpgradeResp 15151 # Transaction distribution +system.membus.trans_dist::SCUpgradeFailReq 3 # Transaction distribution +system.membus.trans_dist::ReadExReq 28398 # Transaction distribution +system.membus.trans_dist::ReadExResp 11478 # Transaction distribution +system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 107964 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.nvmem.port 38 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.realview.gic.pio 14560 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 678158 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.l2c.mem_side::total 800720 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72716 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72716 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 873436 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 162847 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.nvmem.port 76 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.realview.gic.pio 29120 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 18952616 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.l2c.mem_side::total 19144659 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 21463955 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 129081 # Total snoops (count) +system.membus.snoop_fanout::samples 475718 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 326383 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 475718 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 326383 # Request fanout histogram -system.membus.reqLayer0.occupancy 1567209495 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.membus.reqLayer1.occupancy 18000 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 475718 # Request fanout histogram +system.membus.reqLayer0.occupancy 88161999 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.membus.reqLayer1.occupancy 20500 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 11789999 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 12079498 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 2500 # Layer occupancy (ticks) -system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer5.occupancy 2092500 # Layer occupancy (ticks) -system.membus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer6.occupancy 18080219999 # Layer occupancy (ticks) -system.membus.reqLayer6.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 4994463970 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.respLayer2.occupancy 38410223885 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 1.4 # Layer utilization (%) +system.membus.reqLayer5.occupancy 1514580499 # Layer occupancy (ticks) +system.membus.reqLayer5.utilization 0.1 # Layer utilization (%) +system.membus.respLayer2.occupancy 1969894164 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.1 # Layer utilization (%) +system.membus.respLayer3.occupancy 38592409 # Layer occupancy (ticks) +system.membus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu_clk_domain.clock 500 # Clock period in ticks -system.l2c.tags.replacements 91391 # number of replacements -system.l2c.tags.tagsinuse 54779.294121 # Cycle average of tags in use -system.l2c.tags.total_refs 364235 # Total number of references to valid blocks. -system.l2c.tags.sampled_refs 156090 # Sample count of references to valid blocks. -system.l2c.tags.avg_refs 2.333493 # Average number of references to valid blocks. +system.l2c.tags.replacements 132728 # number of replacements +system.l2c.tags.tagsinuse 64199.829322 # Cycle average of tags in use +system.l2c.tags.total_refs 489645 # Total number of references to valid blocks. +system.l2c.tags.sampled_refs 197292 # Sample count of references to valid blocks. +system.l2c.tags.avg_refs 2.481829 # Average number of references to valid blocks. system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.l2c.tags.occ_blocks::writebacks 8096.170170 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.dtb.walker 0.060665 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.itb.walker 1.035962 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.inst 869.411373 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.data 1869.125081 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 29277.356218 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.dtb.walker 1.888363 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.inst 410.348906 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.data 3214.362362 # Average occupied blocks per requestor -system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 11039.535021 # Average occupied blocks per requestor -system.l2c.tags.occ_percent::writebacks 0.123538 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000001 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.itb.walker 0.000016 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.inst 0.013266 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.data 0.028521 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.446737 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000029 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.inst 0.006261 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.data 0.049047 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.168450 # Average percentage of cache occupancy -system.l2c.tags.occ_percent::total 0.835866 # Average percentage of cache occupancy -system.l2c.tags.occ_task_id_blocks::1022 51568 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1023 8 # Occupied blocks per task id -system.l2c.tags.occ_task_id_blocks::1024 13123 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::2 28 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::3 4964 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1022::4 46576 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::3 1 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1023::4 7 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::0 2 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::1 2 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::2 213 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::3 1345 # Occupied blocks per task id -system.l2c.tags.age_task_id_blocks_1024::4 11561 # Occupied blocks per task id -system.l2c.tags.occ_task_id_percent::1022 0.786865 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1023 0.000122 # Percentage of cache occupancy per task id -system.l2c.tags.occ_task_id_percent::1024 0.200241 # Percentage of cache occupancy per task id -system.l2c.tags.tag_accesses 4855174 # Number of tag accesses -system.l2c.tags.data_accesses 4855174 # Number of data accesses -system.l2c.ReadReq_hits::cpu0.dtb.walker 111 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.itb.walker 56 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.inst 5971 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.data 15212 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 88244 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.dtb.walker 87 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.itb.walker 25 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.inst 4855 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.data 12536 # number of ReadReq hits -system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 47744 # number of ReadReq hits -system.l2c.ReadReq_hits::total 174841 # number of ReadReq hits -system.l2c.Writeback_hits::writebacks 208041 # number of Writeback hits -system.l2c.Writeback_hits::total 208041 # number of Writeback hits -system.l2c.UpgradeReq_hits::cpu0.data 3552 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::cpu1.data 1697 # number of UpgradeReq hits -system.l2c.UpgradeReq_hits::total 5249 # number of UpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu0.data 114 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::cpu1.data 201 # number of SCUpgradeReq hits -system.l2c.SCUpgradeReq_hits::total 315 # number of SCUpgradeReq hits -system.l2c.ReadExReq_hits::cpu0.data 2350 # number of ReadExReq hits -system.l2c.ReadExReq_hits::cpu1.data 2153 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 4503 # number of ReadExReq hits -system.l2c.demand_hits::cpu0.dtb.walker 111 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.itb.walker 56 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.inst 5971 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.data 17562 # number of demand (read+write) hits -system.l2c.demand_hits::cpu0.l2cache.prefetcher 88244 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.dtb.walker 87 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.itb.walker 25 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.inst 4855 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.data 14689 # number of demand (read+write) hits -system.l2c.demand_hits::cpu1.l2cache.prefetcher 47744 # number of demand (read+write) hits -system.l2c.demand_hits::total 179344 # number of demand (read+write) hits -system.l2c.overall_hits::cpu0.dtb.walker 111 # number of overall hits -system.l2c.overall_hits::cpu0.itb.walker 56 # number of overall hits -system.l2c.overall_hits::cpu0.inst 5971 # number of overall hits -system.l2c.overall_hits::cpu0.data 17562 # number of overall hits -system.l2c.overall_hits::cpu0.l2cache.prefetcher 88244 # number of overall hits -system.l2c.overall_hits::cpu1.dtb.walker 87 # number of overall hits -system.l2c.overall_hits::cpu1.itb.walker 25 # number of overall hits -system.l2c.overall_hits::cpu1.inst 4855 # number of overall hits -system.l2c.overall_hits::cpu1.data 14689 # number of overall hits -system.l2c.overall_hits::cpu1.l2cache.prefetcher 47744 # number of overall hits -system.l2c.overall_hits::total 179344 # number of overall hits -system.l2c.ReadReq_misses::cpu0.dtb.walker 2 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.itb.walker 4 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.inst 1474 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.data 3581 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 104062 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.dtb.walker 2 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.inst 586 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.data 4041 # number of ReadReq misses -system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 50971 # number of ReadReq misses -system.l2c.ReadReq_misses::total 164723 # number of ReadReq misses -system.l2c.UpgradeReq_misses::cpu0.data 7774 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::cpu1.data 5401 # number of UpgradeReq misses -system.l2c.UpgradeReq_misses::total 13175 # number of UpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu0.data 1167 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::cpu1.data 1038 # number of SCUpgradeReq misses -system.l2c.SCUpgradeReq_misses::total 2205 # number of SCUpgradeReq misses -system.l2c.ReadExReq_misses::cpu0.data 4506 # number of ReadExReq misses -system.l2c.ReadExReq_misses::cpu1.data 4295 # number of ReadExReq misses -system.l2c.ReadExReq_misses::total 8801 # number of ReadExReq misses -system.l2c.demand_misses::cpu0.dtb.walker 2 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.itb.walker 4 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.inst 1474 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.data 8087 # number of demand (read+write) misses -system.l2c.demand_misses::cpu0.l2cache.prefetcher 104062 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.dtb.walker 2 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.inst 586 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.data 8336 # number of demand (read+write) misses -system.l2c.demand_misses::cpu1.l2cache.prefetcher 50971 # number of demand (read+write) misses -system.l2c.demand_misses::total 173524 # number of demand (read+write) misses -system.l2c.overall_misses::cpu0.dtb.walker 2 # number of overall misses -system.l2c.overall_misses::cpu0.itb.walker 4 # number of overall misses -system.l2c.overall_misses::cpu0.inst 1474 # number of overall misses -system.l2c.overall_misses::cpu0.data 8087 # number of overall misses -system.l2c.overall_misses::cpu0.l2cache.prefetcher 104062 # number of overall misses -system.l2c.overall_misses::cpu1.dtb.walker 2 # number of overall misses -system.l2c.overall_misses::cpu1.inst 586 # number of overall misses -system.l2c.overall_misses::cpu1.data 8336 # number of overall misses -system.l2c.overall_misses::cpu1.l2cache.prefetcher 50971 # number of overall misses -system.l2c.overall_misses::total 173524 # number of overall misses -system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 107000 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.itb.walker 298500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.inst 119004500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.data 272579750 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 9018021941 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 164250 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.inst 50120250 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.data 314939500 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 6107091681 # number of ReadReq miss cycles -system.l2c.ReadReq_miss_latency::total 15882327372 # number of ReadReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu0.data 13917901 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::cpu1.data 3379857 # number of UpgradeReq miss cycles -system.l2c.UpgradeReq_miss_latency::total 17297758 # number of UpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::cpu0.data 704472 # number of SCUpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::cpu1.data 4360812 # number of SCUpgradeReq miss cycles -system.l2c.SCUpgradeReq_miss_latency::total 5065284 # number of SCUpgradeReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu0.data 330076436 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::cpu1.data 308773222 # number of ReadExReq miss cycles -system.l2c.ReadExReq_miss_latency::total 638849658 # number of ReadExReq miss cycles -system.l2c.demand_miss_latency::cpu0.dtb.walker 107000 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.itb.walker 298500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.inst 119004500 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.data 602656186 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 9018021941 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.dtb.walker 164250 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.inst 50120250 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.data 623712722 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 6107091681 # number of demand (read+write) miss cycles -system.l2c.demand_miss_latency::total 16521177030 # number of demand (read+write) miss cycles -system.l2c.overall_miss_latency::cpu0.dtb.walker 107000 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.itb.walker 298500 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.inst 119004500 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.data 602656186 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 9018021941 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.dtb.walker 164250 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.inst 50120250 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.data 623712722 # number of overall miss cycles -system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 6107091681 # number of overall miss cycles -system.l2c.overall_miss_latency::total 16521177030 # number of overall miss cycles -system.l2c.ReadReq_accesses::cpu0.dtb.walker 113 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.itb.walker 60 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.inst 7445 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.data 18793 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 192306 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.dtb.walker 89 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.itb.walker 25 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.inst 5441 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.data 16577 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 98715 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 339564 # number of ReadReq accesses(hits+misses) -system.l2c.Writeback_accesses::writebacks 208041 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 208041 # number of Writeback accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu0.data 11326 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::cpu1.data 7098 # number of UpgradeReq accesses(hits+misses) -system.l2c.UpgradeReq_accesses::total 18424 # number of UpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu0.data 1281 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::cpu1.data 1239 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.SCUpgradeReq_accesses::total 2520 # number of SCUpgradeReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu0.data 6856 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::cpu1.data 6448 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 13304 # number of ReadExReq accesses(hits+misses) -system.l2c.demand_accesses::cpu0.dtb.walker 113 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.itb.walker 60 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.inst 7445 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.data 25649 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu0.l2cache.prefetcher 192306 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.dtb.walker 89 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.itb.walker 25 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.inst 5441 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.data 23025 # number of demand (read+write) accesses -system.l2c.demand_accesses::cpu1.l2cache.prefetcher 98715 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 352868 # number of demand (read+write) accesses -system.l2c.overall_accesses::cpu0.dtb.walker 113 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.itb.walker 60 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.inst 7445 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.data 25649 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu0.l2cache.prefetcher 192306 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.dtb.walker 89 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.itb.walker 25 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.inst 5441 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.data 23025 # number of overall (read+write) accesses -system.l2c.overall_accesses::cpu1.l2cache.prefetcher 98715 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 352868 # number of overall (read+write) accesses -system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.017699 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.066667 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.inst 0.197985 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.data 0.190550 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.541127 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.022472 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.inst 0.107701 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.data 0.243771 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.516345 # miss rate for ReadReq accesses -system.l2c.ReadReq_miss_rate::total 0.485101 # miss rate for ReadReq accesses -system.l2c.UpgradeReq_miss_rate::cpu0.data 0.686385 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::cpu1.data 0.760919 # miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_miss_rate::total 0.715100 # miss rate for UpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.911007 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.837772 # miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_miss_rate::total 0.875000 # miss rate for SCUpgradeReq accesses -system.l2c.ReadExReq_miss_rate::cpu0.data 0.657235 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::cpu1.data 0.666098 # miss rate for ReadExReq accesses -system.l2c.ReadExReq_miss_rate::total 0.661530 # miss rate for ReadExReq accesses -system.l2c.demand_miss_rate::cpu0.dtb.walker 0.017699 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.itb.walker 0.066667 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.inst 0.197985 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.data 0.315295 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.541127 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.dtb.walker 0.022472 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.inst 0.107701 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.data 0.362041 # miss rate for demand accesses -system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.516345 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.491753 # miss rate for demand accesses -system.l2c.overall_miss_rate::cpu0.dtb.walker 0.017699 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.itb.walker 0.066667 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.inst 0.197985 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.data 0.315295 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.541127 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.dtb.walker 0.022472 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.inst 0.107701 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.data 0.362041 # miss rate for overall accesses -system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.516345 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.491753 # miss rate for overall accesses -system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 53500 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 74625 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.inst 80735.753053 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.data 76118.332868 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 86660.086689 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 82125 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.inst 85529.436860 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.data 77936.030685 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 119815.025819 # average ReadReq miss latency -system.l2c.ReadReq_avg_miss_latency::total 96418.395561 # average ReadReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 1790.313995 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 625.783559 # average UpgradeReq miss latency -system.l2c.UpgradeReq_avg_miss_latency::total 1312.922808 # average UpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 603.660668 # average SCUpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 4201.167630 # average SCUpgradeReq miss latency -system.l2c.SCUpgradeReq_avg_miss_latency::total 2297.180952 # average SCUpgradeReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu0.data 73252.648913 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::cpu1.data 71891.320605 # average ReadExReq miss latency -system.l2c.ReadExReq_avg_miss_latency::total 72588.303375 # average ReadExReq miss latency -system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 53500 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.itb.walker 74625 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.inst 80735.753053 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.data 74521.600841 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 86660.086689 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 82125 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.inst 85529.436860 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.data 74821.583733 # average overall miss latency -system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 119815.025819 # average overall miss latency -system.l2c.demand_avg_miss_latency::total 95209.752138 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 53500 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.itb.walker 74625 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.inst 80735.753053 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.data 74521.600841 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 86660.086689 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 82125 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.inst 85529.436860 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.data 74821.583733 # average overall miss latency -system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 119815.025819 # average overall miss latency -system.l2c.overall_avg_miss_latency::total 95209.752138 # average overall miss latency +system.l2c.tags.occ_blocks::writebacks 12574.713731 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.dtb.walker 4.829645 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.itb.walker 0.043526 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.inst 1158.059566 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.data 1408.624866 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu0.l2cache.prefetcher 38786.462390 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.dtb.walker 2.540569 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.itb.walker 0.007801 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.inst 536.338892 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.data 908.008157 # Average occupied blocks per requestor +system.l2c.tags.occ_blocks::cpu1.l2cache.prefetcher 8820.200180 # Average occupied blocks per requestor +system.l2c.tags.occ_percent::writebacks 0.191875 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.dtb.walker 0.000074 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.itb.walker 0.000001 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.inst 0.017671 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.data 0.021494 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu0.l2cache.prefetcher 0.591834 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.dtb.walker 0.000039 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.itb.walker 0.000000 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.inst 0.008184 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.data 0.013855 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::cpu1.l2cache.prefetcher 0.134586 # Average percentage of cache occupancy +system.l2c.tags.occ_percent::total 0.979612 # Average percentage of cache occupancy +system.l2c.tags.occ_task_id_blocks::1022 44718 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1023 5 # Occupied blocks per task id +system.l2c.tags.occ_task_id_blocks::1024 19841 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1022::2 168 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1022::3 5098 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1022::4 39452 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1023::4 5 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::0 1 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::1 10 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::2 202 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::3 1574 # Occupied blocks per task id +system.l2c.tags.age_task_id_blocks_1024::4 18054 # Occupied blocks per task id +system.l2c.tags.occ_task_id_percent::1022 0.682343 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1023 0.000076 # Percentage of cache occupancy per task id +system.l2c.tags.occ_task_id_percent::1024 0.302750 # Percentage of cache occupancy per task id +system.l2c.tags.tag_accesses 6148253 # Number of tag accesses +system.l2c.tags.data_accesses 6148253 # Number of data accesses +system.l2c.ReadReq_hits::cpu0.dtb.walker 127 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.itb.walker 159 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.inst 10419 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.data 29225 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu0.l2cache.prefetcher 168428 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.dtb.walker 62 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.itb.walker 50 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.inst 4147 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.data 10318 # number of ReadReq hits +system.l2c.ReadReq_hits::cpu1.l2cache.prefetcher 47800 # number of ReadReq hits +system.l2c.ReadReq_hits::total 270735 # number of ReadReq hits +system.l2c.Writeback_hits::writebacks 240561 # number of Writeback hits +system.l2c.Writeback_hits::total 240561 # number of Writeback hits +system.l2c.UpgradeReq_hits::cpu0.data 9666 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::cpu1.data 1017 # number of UpgradeReq hits +system.l2c.UpgradeReq_hits::total 10683 # number of UpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu0.data 240 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::cpu1.data 136 # number of SCUpgradeReq hits +system.l2c.SCUpgradeReq_hits::total 376 # number of SCUpgradeReq hits +system.l2c.ReadExReq_hits::cpu0.data 4189 # number of ReadExReq hits +system.l2c.ReadExReq_hits::cpu1.data 2493 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 6682 # number of ReadExReq hits +system.l2c.demand_hits::cpu0.dtb.walker 127 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.itb.walker 159 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.inst 10419 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.data 33414 # number of demand (read+write) hits +system.l2c.demand_hits::cpu0.l2cache.prefetcher 168428 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.dtb.walker 62 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.itb.walker 50 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.inst 4147 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.data 12811 # number of demand (read+write) hits +system.l2c.demand_hits::cpu1.l2cache.prefetcher 47800 # number of demand (read+write) hits +system.l2c.demand_hits::total 277417 # number of demand (read+write) hits +system.l2c.overall_hits::cpu0.dtb.walker 127 # number of overall hits +system.l2c.overall_hits::cpu0.itb.walker 159 # number of overall hits +system.l2c.overall_hits::cpu0.inst 10419 # number of overall hits +system.l2c.overall_hits::cpu0.data 33414 # number of overall hits +system.l2c.overall_hits::cpu0.l2cache.prefetcher 168428 # number of overall hits +system.l2c.overall_hits::cpu1.dtb.walker 62 # number of overall hits +system.l2c.overall_hits::cpu1.itb.walker 50 # number of overall hits +system.l2c.overall_hits::cpu1.inst 4147 # number of overall hits +system.l2c.overall_hits::cpu1.data 12811 # number of overall hits +system.l2c.overall_hits::cpu1.l2cache.prefetcher 47800 # number of overall hits +system.l2c.overall_hits::total 277417 # number of overall hits +system.l2c.ReadReq_misses::cpu0.dtb.walker 7 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.itb.walker 1 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.inst 3095 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.data 6926 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu0.l2cache.prefetcher 150324 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.dtb.walker 4 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.itb.walker 1 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.inst 769 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.data 1418 # number of ReadReq misses +system.l2c.ReadReq_misses::cpu1.l2cache.prefetcher 21333 # number of ReadReq misses +system.l2c.ReadReq_misses::total 183878 # number of ReadReq misses +system.l2c.UpgradeReq_misses::cpu0.data 8558 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::cpu1.data 4221 # number of UpgradeReq misses +system.l2c.UpgradeReq_misses::total 12779 # number of UpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu0.data 889 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::cpu1.data 1310 # number of SCUpgradeReq misses +system.l2c.SCUpgradeReq_misses::total 2199 # number of SCUpgradeReq misses +system.l2c.ReadExReq_misses::cpu0.data 6118 # number of ReadExReq misses +system.l2c.ReadExReq_misses::cpu1.data 5533 # number of ReadExReq misses +system.l2c.ReadExReq_misses::total 11651 # number of ReadExReq misses +system.l2c.demand_misses::cpu0.dtb.walker 7 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.itb.walker 1 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.inst 3095 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.data 13044 # number of demand (read+write) misses +system.l2c.demand_misses::cpu0.l2cache.prefetcher 150324 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.dtb.walker 4 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.itb.walker 1 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.inst 769 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.data 6951 # number of demand (read+write) misses +system.l2c.demand_misses::cpu1.l2cache.prefetcher 21333 # number of demand (read+write) misses +system.l2c.demand_misses::total 195529 # number of demand (read+write) misses +system.l2c.overall_misses::cpu0.dtb.walker 7 # number of overall misses +system.l2c.overall_misses::cpu0.itb.walker 1 # number of overall misses +system.l2c.overall_misses::cpu0.inst 3095 # number of overall misses +system.l2c.overall_misses::cpu0.data 13044 # number of overall misses +system.l2c.overall_misses::cpu0.l2cache.prefetcher 150324 # number of overall misses +system.l2c.overall_misses::cpu1.dtb.walker 4 # number of overall misses +system.l2c.overall_misses::cpu1.itb.walker 1 # number of overall misses +system.l2c.overall_misses::cpu1.inst 769 # number of overall misses +system.l2c.overall_misses::cpu1.data 6951 # number of overall misses +system.l2c.overall_misses::cpu1.l2cache.prefetcher 21333 # number of overall misses +system.l2c.overall_misses::total 195529 # number of overall misses +system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 510000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.itb.walker 75000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.inst 268587999 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.data 563686749 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu0.l2cache.prefetcher 15024629496 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 328000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.itb.walker 94250 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.inst 70493000 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.data 122227750 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::cpu1.l2cache.prefetcher 2328609330 # number of ReadReq miss cycles +system.l2c.ReadReq_miss_latency::total 18379241574 # number of ReadReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu0.data 8946128 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::cpu1.data 10070574 # number of UpgradeReq miss cycles +system.l2c.UpgradeReq_miss_latency::total 19016702 # number of UpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu0.data 1175950 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::cpu1.data 2179907 # number of SCUpgradeReq miss cycles +system.l2c.SCUpgradeReq_miss_latency::total 3355857 # number of SCUpgradeReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu0.data 485246640 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::cpu1.data 404862686 # number of ReadExReq miss cycles +system.l2c.ReadExReq_miss_latency::total 890109326 # number of ReadExReq miss cycles +system.l2c.demand_miss_latency::cpu0.dtb.walker 510000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.itb.walker 75000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.inst 268587999 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.data 1048933389 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu0.l2cache.prefetcher 15024629496 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.dtb.walker 328000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.itb.walker 94250 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.inst 70493000 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.data 527090436 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::cpu1.l2cache.prefetcher 2328609330 # number of demand (read+write) miss cycles +system.l2c.demand_miss_latency::total 19269350900 # number of demand (read+write) miss cycles +system.l2c.overall_miss_latency::cpu0.dtb.walker 510000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.itb.walker 75000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.inst 268587999 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.data 1048933389 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu0.l2cache.prefetcher 15024629496 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.dtb.walker 328000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.itb.walker 94250 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.inst 70493000 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.data 527090436 # number of overall miss cycles +system.l2c.overall_miss_latency::cpu1.l2cache.prefetcher 2328609330 # number of overall miss cycles +system.l2c.overall_miss_latency::total 19269350900 # number of overall miss cycles +system.l2c.ReadReq_accesses::cpu0.dtb.walker 134 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.itb.walker 160 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.inst 13514 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.data 36151 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu0.l2cache.prefetcher 318752 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.dtb.walker 66 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.itb.walker 51 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.inst 4916 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.data 11736 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::cpu1.l2cache.prefetcher 69133 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::total 454613 # number of ReadReq accesses(hits+misses) +system.l2c.Writeback_accesses::writebacks 240561 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 240561 # number of Writeback accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu0.data 18224 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::cpu1.data 5238 # number of UpgradeReq accesses(hits+misses) +system.l2c.UpgradeReq_accesses::total 23462 # number of UpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu0.data 1129 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::cpu1.data 1446 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.SCUpgradeReq_accesses::total 2575 # number of SCUpgradeReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu0.data 10307 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::cpu1.data 8026 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 18333 # number of ReadExReq accesses(hits+misses) +system.l2c.demand_accesses::cpu0.dtb.walker 134 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.itb.walker 160 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.inst 13514 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.data 46458 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu0.l2cache.prefetcher 318752 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.dtb.walker 66 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.itb.walker 51 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.inst 4916 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.data 19762 # number of demand (read+write) accesses +system.l2c.demand_accesses::cpu1.l2cache.prefetcher 69133 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 472946 # number of demand (read+write) accesses +system.l2c.overall_accesses::cpu0.dtb.walker 134 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.itb.walker 160 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.inst 13514 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.data 46458 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu0.l2cache.prefetcher 318752 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.dtb.walker 66 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.itb.walker 51 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.inst 4916 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.data 19762 # number of overall (read+write) accesses +system.l2c.overall_accesses::cpu1.l2cache.prefetcher 69133 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 472946 # number of overall (read+write) accesses +system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.052239 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.006250 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.inst 0.229022 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.data 0.191585 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu0.l2cache.prefetcher 0.471602 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.060606 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.itb.walker 0.019608 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.inst 0.156428 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.data 0.120825 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::cpu1.l2cache.prefetcher 0.308579 # miss rate for ReadReq accesses +system.l2c.ReadReq_miss_rate::total 0.404471 # miss rate for ReadReq accesses +system.l2c.UpgradeReq_miss_rate::cpu0.data 0.469601 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::cpu1.data 0.805842 # miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_miss_rate::total 0.544668 # miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.787422 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.905947 # miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_miss_rate::total 0.853981 # miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_miss_rate::cpu0.data 0.593577 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::cpu1.data 0.689385 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_miss_rate::total 0.635521 # miss rate for ReadExReq accesses +system.l2c.demand_miss_rate::cpu0.dtb.walker 0.052239 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.itb.walker 0.006250 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.inst 0.229022 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.data 0.280770 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu0.l2cache.prefetcher 0.471602 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.dtb.walker 0.060606 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.itb.walker 0.019608 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.inst 0.156428 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.data 0.351736 # miss rate for demand accesses +system.l2c.demand_miss_rate::cpu1.l2cache.prefetcher 0.308579 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.413428 # miss rate for demand accesses +system.l2c.overall_miss_rate::cpu0.dtb.walker 0.052239 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.itb.walker 0.006250 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.inst 0.229022 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.data 0.280770 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu0.l2cache.prefetcher 0.471602 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.dtb.walker 0.060606 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.itb.walker 0.019608 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.inst 0.156428 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.data 0.351736 # miss rate for overall accesses +system.l2c.overall_miss_rate::cpu1.l2cache.prefetcher 0.308579 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.413428 # miss rate for overall accesses +system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 72857.142857 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 75000 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.inst 86781.259774 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.data 81387.055876 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu0.l2cache.prefetcher 99948.308294 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 82000 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.itb.walker 94250 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.inst 91668.400520 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.data 86197.284908 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::cpu1.l2cache.prefetcher 109155.267895 # average ReadReq miss latency +system.l2c.ReadReq_avg_miss_latency::total 99953.455954 # average ReadReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 1045.352652 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 2385.826581 # average UpgradeReq miss latency +system.l2c.UpgradeReq_avg_miss_latency::total 1488.121293 # average UpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 1322.778403 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 1664.051145 # average SCUpgradeReq miss latency +system.l2c.SCUpgradeReq_avg_miss_latency::total 1526.083220 # average SCUpgradeReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu0.data 79314.586466 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::cpu1.data 73172.363275 # average ReadExReq miss latency +system.l2c.ReadExReq_avg_miss_latency::total 76397.676251 # average ReadExReq miss latency +system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 72857.142857 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.itb.walker 75000 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.inst 86781.259774 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.data 80415.009890 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu0.l2cache.prefetcher 99948.308294 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 82000 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.itb.walker 94250 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.inst 91668.400520 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.data 75829.439793 # average overall miss latency +system.l2c.demand_avg_miss_latency::cpu1.l2cache.prefetcher 109155.267895 # average overall miss latency +system.l2c.demand_avg_miss_latency::total 98549.836086 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 72857.142857 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.itb.walker 75000 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.inst 86781.259774 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.data 80415.009890 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu0.l2cache.prefetcher 99948.308294 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 82000 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.itb.walker 94250 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.inst 91668.400520 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.data 75829.439793 # average overall miss latency +system.l2c.overall_avg_miss_latency::cpu1.l2cache.prefetcher 109155.267895 # average overall miss latency +system.l2c.overall_avg_miss_latency::total 98549.836086 # average overall miss latency system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked @@ -693,183 +722,189 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.l2c.fast_writes 0 # number of fast writes performed system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.writebacks::writebacks 67188 # number of writebacks -system.l2c.writebacks::total 67188 # number of writebacks -system.l2c.ReadReq_mshr_hits::cpu1.inst 1 # number of ReadReq MSHR hits -system.l2c.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits -system.l2c.demand_mshr_hits::cpu1.inst 1 # number of demand (read+write) MSHR hits -system.l2c.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits -system.l2c.overall_mshr_hits::cpu1.inst 1 # number of overall MSHR hits -system.l2c.overall_mshr_hits::total 1 # number of overall MSHR hits -system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 2 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 4 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.inst 1474 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.data 3581 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 104062 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 2 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.inst 585 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.data 4041 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 50971 # number of ReadReq MSHR misses -system.l2c.ReadReq_mshr_misses::total 164722 # number of ReadReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu0.data 7774 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::cpu1.data 5401 # number of UpgradeReq MSHR misses -system.l2c.UpgradeReq_mshr_misses::total 13175 # number of UpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 1167 # number of SCUpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 1038 # number of SCUpgradeReq MSHR misses -system.l2c.SCUpgradeReq_mshr_misses::total 2205 # number of SCUpgradeReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu0.data 4506 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::cpu1.data 4295 # number of ReadExReq MSHR misses -system.l2c.ReadExReq_mshr_misses::total 8801 # number of ReadExReq MSHR misses -system.l2c.demand_mshr_misses::cpu0.dtb.walker 2 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.itb.walker 4 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.inst 1474 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.data 8087 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 104062 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.dtb.walker 2 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.inst 585 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.data 8336 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 50971 # number of demand (read+write) MSHR misses -system.l2c.demand_mshr_misses::total 173523 # number of demand (read+write) MSHR misses -system.l2c.overall_mshr_misses::cpu0.dtb.walker 2 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.itb.walker 4 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.inst 1474 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.data 8087 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 104062 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.dtb.walker 2 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.inst 585 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.data 8336 # number of overall MSHR misses -system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 50971 # number of overall MSHR misses -system.l2c.overall_mshr_misses::total 173523 # number of overall MSHR misses -system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 82500 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 250000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 100663500 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.data 227794750 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 7718948941 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 138750 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 42844000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.data 264712000 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 5479054183 # number of ReadReq MSHR miss cycles -system.l2c.ReadReq_mshr_miss_latency::total 13834488624 # number of ReadReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 78078748 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 54145386 # number of UpgradeReq MSHR miss cycles -system.l2c.UpgradeReq_mshr_miss_latency::total 132224134 # number of UpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 11801161 # number of SCUpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 10401535 # number of SCUpgradeReq MSHR miss cycles -system.l2c.SCUpgradeReq_mshr_miss_latency::total 22202696 # number of SCUpgradeReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 273742064 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 254569278 # number of ReadExReq MSHR miss cycles -system.l2c.ReadExReq_mshr_miss_latency::total 528311342 # number of ReadExReq MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 82500 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 250000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.inst 100663500 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.data 501536814 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 7718948941 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 138750 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.inst 42844000 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.data 519281278 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 5479054183 # number of demand (read+write) MSHR miss cycles -system.l2c.demand_mshr_miss_latency::total 14362799966 # number of demand (read+write) MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 82500 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 250000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.inst 100663500 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.data 501536814 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 7718948941 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 138750 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.inst 42844000 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.data 519281278 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 5479054183 # number of overall MSHR miss cycles -system.l2c.overall_mshr_miss_latency::total 14362799966 # number of overall MSHR miss cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 352521750 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 156454617998 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 5602750 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 10840620247 # number of ReadReq MSHR uncacheable cycles -system.l2c.ReadReq_mshr_uncacheable_latency::total 167653362745 # number of ReadReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 1361015000 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 15491155851 # number of WriteReq MSHR uncacheable cycles -system.l2c.WriteReq_mshr_uncacheable_latency::total 16852170851 # number of WriteReq MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 352521750 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu0.data 157815632998 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 5602750 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::cpu1.data 26331776098 # number of overall MSHR uncacheable cycles -system.l2c.overall_mshr_uncacheable_latency::total 184505533596 # number of overall MSHR uncacheable cycles -system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.017699 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.066667 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.197985 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.190550 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.541127 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.022472 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.107517 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.243771 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.516345 # mshr miss rate for ReadReq accesses -system.l2c.ReadReq_mshr_miss_rate::total 0.485099 # mshr miss rate for ReadReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.686385 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.760919 # mshr miss rate for UpgradeReq accesses -system.l2c.UpgradeReq_mshr_miss_rate::total 0.715100 # mshr miss rate for UpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.911007 # mshr miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.837772 # mshr miss rate for SCUpgradeReq accesses -system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.875000 # mshr miss rate for SCUpgradeReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.657235 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.666098 # mshr miss rate for ReadExReq accesses -system.l2c.ReadExReq_mshr_miss_rate::total 0.661530 # mshr miss rate for ReadExReq accesses -system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.017699 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.066667 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.inst 0.197985 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.data 0.315295 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.541127 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.022472 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.inst 0.107517 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.data 0.362041 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.516345 # mshr miss rate for demand accesses -system.l2c.demand_mshr_miss_rate::total 0.491750 # mshr miss rate for demand accesses -system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.017699 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.066667 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.inst 0.197985 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.data 0.315295 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.541127 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.022472 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.inst 0.107517 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.data 0.362041 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.516345 # mshr miss rate for overall accesses -system.l2c.overall_mshr_miss_rate::total 0.491750 # mshr miss rate for overall accesses -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 41250 # average ReadReq mshr miss latency +system.l2c.writebacks::writebacks 99890 # number of writebacks +system.l2c.writebacks::total 99890 # number of writebacks +system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 7 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 1 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.inst 3095 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.data 6926 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu0.l2cache.prefetcher 150324 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 4 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.itb.walker 1 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.inst 769 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.data 1418 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::cpu1.l2cache.prefetcher 21333 # number of ReadReq MSHR misses +system.l2c.ReadReq_mshr_misses::total 183878 # number of ReadReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu0.data 8558 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::cpu1.data 4221 # number of UpgradeReq MSHR misses +system.l2c.UpgradeReq_mshr_misses::total 12779 # number of UpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 889 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 1310 # number of SCUpgradeReq MSHR misses +system.l2c.SCUpgradeReq_mshr_misses::total 2199 # number of SCUpgradeReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu0.data 6118 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::cpu1.data 5533 # number of ReadExReq MSHR misses +system.l2c.ReadExReq_mshr_misses::total 11651 # number of ReadExReq MSHR misses +system.l2c.demand_mshr_misses::cpu0.dtb.walker 7 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.itb.walker 1 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.inst 3095 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.data 13044 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu0.l2cache.prefetcher 150324 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.dtb.walker 4 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.itb.walker 1 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.inst 769 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.data 6951 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::cpu1.l2cache.prefetcher 21333 # number of demand (read+write) MSHR misses +system.l2c.demand_mshr_misses::total 195529 # number of demand (read+write) MSHR misses +system.l2c.overall_mshr_misses::cpu0.dtb.walker 7 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.itb.walker 1 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.inst 3095 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.data 13044 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu0.l2cache.prefetcher 150324 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.dtb.walker 4 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.itb.walker 1 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.inst 769 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.data 6951 # number of overall MSHR misses +system.l2c.overall_mshr_misses::cpu1.l2cache.prefetcher 21333 # number of overall MSHR misses +system.l2c.overall_mshr_misses::total 195529 # number of overall MSHR misses +system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 423500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 62500 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 230146499 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.data 477536249 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu0.l2cache.prefetcher 13155934996 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 278000 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.itb.walker 81250 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 60929000 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.data 104521250 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::cpu1.l2cache.prefetcher 2067966830 # number of ReadReq MSHR miss cycles +system.l2c.ReadReq_mshr_miss_latency::total 16097880074 # number of ReadReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 86272013 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 42559203 # number of UpgradeReq MSHR miss cycles +system.l2c.UpgradeReq_mshr_miss_latency::total 128831216 # number of UpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 8927886 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 13175305 # number of SCUpgradeReq MSHR miss cycles +system.l2c.SCUpgradeReq_mshr_miss_latency::total 22103191 # number of SCUpgradeReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 408771858 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 334873814 # number of ReadExReq MSHR miss cycles +system.l2c.ReadExReq_mshr_miss_latency::total 743645672 # number of ReadExReq MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 423500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 62500 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.inst 230146499 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.data 886308107 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu0.l2cache.prefetcher 13155934996 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 278000 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.itb.walker 81250 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.inst 60929000 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.data 439395064 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::cpu1.l2cache.prefetcher 2067966830 # number of demand (read+write) MSHR miss cycles +system.l2c.demand_mshr_miss_latency::total 16841525746 # number of demand (read+write) MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 423500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 62500 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.inst 230146499 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.data 886308107 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 13155934996 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 278000 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.itb.walker 81250 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.inst 60929000 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.data 439395064 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 2067966830 # number of overall MSHR miss cycles +system.l2c.overall_mshr_miss_latency::total 16841525746 # number of overall MSHR miss cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 476853500 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 4797337250 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 9261250 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 814340500 # number of ReadReq MSHR uncacheable cycles +system.l2c.ReadReq_mshr_uncacheable_latency::total 6097792500 # number of ReadReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 3540127500 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 712608500 # number of WriteReq MSHR uncacheable cycles +system.l2c.WriteReq_mshr_uncacheable_latency::total 4252736000 # number of WriteReq MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 476853500 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu0.data 8337464750 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 9261250 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::cpu1.data 1526949000 # number of overall MSHR uncacheable cycles +system.l2c.overall_mshr_uncacheable_latency::total 10350528500 # number of overall MSHR uncacheable cycles +system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.052239 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.006250 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.229022 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.191585 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471602 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.060606 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.156428 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.120825 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::cpu1.l2cache.prefetcher 0.308579 # mshr miss rate for ReadReq accesses +system.l2c.ReadReq_mshr_miss_rate::total 0.404471 # mshr miss rate for ReadReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.469601 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.805842 # mshr miss rate for UpgradeReq accesses +system.l2c.UpgradeReq_mshr_miss_rate::total 0.544668 # mshr miss rate for UpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.787422 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.905947 # mshr miss rate for SCUpgradeReq accesses +system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.853981 # mshr miss rate for SCUpgradeReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.593577 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.689385 # mshr miss rate for ReadExReq accesses +system.l2c.ReadExReq_mshr_miss_rate::total 0.635521 # mshr miss rate for ReadExReq accesses +system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.052239 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.006250 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.inst 0.229022 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.data 0.280770 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471602 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.060606 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.inst 0.156428 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.data 0.351736 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::cpu1.l2cache.prefetcher 0.308579 # mshr miss rate for demand accesses +system.l2c.demand_mshr_miss_rate::total 0.413428 # mshr miss rate for demand accesses +system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.052239 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.006250 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.inst 0.229022 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.data 0.280770 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu0.l2cache.prefetcher 0.471602 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.060606 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.itb.walker 0.019608 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.inst 0.156428 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.data 0.351736 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::cpu1.l2cache.prefetcher 0.308579 # mshr miss rate for overall accesses +system.l2c.overall_mshr_miss_rate::total 0.413428 # mshr miss rate for overall accesses +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 60500 # average ReadReq mshr miss latency system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 68292.740841 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 63612.049707 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 74176.442323 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 69375 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 73237.606838 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 65506.557783 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 107493.558749 # average ReadReq mshr miss latency -system.l2c.ReadReq_avg_mshr_miss_latency::total 83986.890786 # average ReadReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10043.574479 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10025.066839 # average UpgradeReq mshr miss latency -system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10035.987400 # average UpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10112.391602 # average SCUpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10020.746628 # average SCUpgradeReq mshr miss latency -system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10069.249887 # average SCUpgradeReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 60750.569019 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 59271.077532 # average ReadExReq mshr miss latency -system.l2c.ReadExReq_avg_mshr_miss_latency::total 60028.558346 # average ReadExReq mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 41250 # average overall mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 74360.742811 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 68948.346665 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 87517.196163 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 69500 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 81250 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 79231.469441 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 73710.331453 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96937.459804 # average ReadReq mshr miss latency +system.l2c.ReadReq_avg_mshr_miss_latency::total 87546.525816 # average ReadReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10080.861533 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10082.729922 # average UpgradeReq mshr miss latency +system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10081.478676 # average UpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10042.616423 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10057.484733 # average SCUpgradeReq mshr miss latency +system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10051.473852 # average SCUpgradeReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 66814.622099 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 60523.009940 # average ReadExReq mshr miss latency +system.l2c.ReadExReq_avg_mshr_miss_latency::total 63826.767831 # average ReadExReq mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 60500 # average overall mshr miss latency system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 68292.740841 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.data 62017.659701 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 74176.442323 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 69375 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 73237.606838 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.data 62293.819338 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 107493.558749 # average overall mshr miss latency -system.l2c.demand_avg_mshr_miss_latency::total 82771.736116 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 41250 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 74360.742811 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.data 67947.570301 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 87517.196163 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 69500 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.itb.walker 81250 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 79231.469441 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.data 63213.215940 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96937.459804 # average overall mshr miss latency +system.l2c.demand_avg_mshr_miss_latency::total 86133.134962 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 60500 # average overall mshr miss latency system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 62500 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 68292.740841 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.data 62017.659701 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 74176.442323 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 69375 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 73237.606838 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.data 62293.819338 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 107493.558749 # average overall mshr miss latency -system.l2c.overall_avg_mshr_miss_latency::total 82771.736116 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 74360.742811 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.data 67947.570301 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 87517.196163 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 69500 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.itb.walker 81250 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 79231.469441 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.data 63213.215940 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 96937.459804 # average overall mshr miss latency +system.l2c.overall_avg_mshr_miss_latency::total 86133.134962 # average overall mshr miss latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency @@ -884,158 +919,185 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.inst inf system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.toL2Bus.trans_dist::ReadReq 1633013 # Transaction distribution -system.toL2Bus.trans_dist::ReadResp 1633009 # Transaction distribution -system.toL2Bus.trans_dist::WriteReq 769090 # Transaction distribution -system.toL2Bus.trans_dist::WriteResp 769090 # Transaction distribution -system.toL2Bus.trans_dist::Writeback 208041 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeReq 61292 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeReq 23072 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeResp 84364 # Transaction distribution -system.toL2Bus.trans_dist::SCUpgradeFailReq 39 # Transaction distribution -system.toL2Bus.trans_dist::UpgradeFailResp 39 # Transaction distribution -system.toL2Bus.trans_dist::ReadExReq 23321 # Transaction distribution -system.toL2Bus.trans_dist::ReadExResp 23321 # Transaction distribution -system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 2956029 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 2099720 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_count::total 5055749 # Packet count per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 25795270 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 15582958 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.pkt_size::total 41378228 # Cumulative packet size per connected master and slave (bytes) -system.toL2Bus.snoops 171942 # Total snoops (count) -system.toL2Bus.snoop_fanout::samples 753795 # Request fanout histogram -system.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.toL2Bus.trans_dist::ReadReq 633918 # Transaction distribution +system.toL2Bus.trans_dist::ReadResp 633902 # Transaction distribution +system.toL2Bus.trans_dist::WriteReq 31177 # Transaction distribution +system.toL2Bus.trans_dist::WriteResp 31177 # Transaction distribution +system.toL2Bus.trans_dist::Writeback 240561 # Transaction distribution +system.toL2Bus.trans_dist::WriteInvalidateReq 36225 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeReq 96369 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeReq 41588 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeResp 137957 # Transaction distribution +system.toL2Bus.trans_dist::SCUpgradeFailReq 77 # Transaction distribution +system.toL2Bus.trans_dist::UpgradeFailResp 77 # Transaction distribution +system.toL2Bus.trans_dist::ReadExReq 39943 # Transaction distribution +system.toL2Bus.trans_dist::ReadExResp 39943 # Transaction distribution +system.toL2Bus.pkt_count_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 1258028 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 400059 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_count::total 1658087 # Packet count per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu0.l2cache.mem_side::system.l2c.cpu_side 37640280 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size_system.cpu1.l2cache.mem_side::system.l2c.cpu_side 8288315 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.pkt_size::total 45928595 # Cumulative packet size per connected master and slave (bytes) +system.toL2Bus.snoops 305065 # Total snoops (count) +system.toL2Bus.snoop_fanout::samples 1044371 # Request fanout histogram +system.toL2Bus.snoop_fanout::mean 1.034928 # Request fanout histogram +system.toL2Bus.snoop_fanout::stdev 0.183598 # Request fanout histogram system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::1 753795 100.00% 100.00% # Request fanout histogram -system.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.toL2Bus.snoop_fanout::1 1007893 96.51% 96.51% # Request fanout histogram +system.toL2Bus.snoop_fanout::2 36478 3.49% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.toL2Bus.snoop_fanout::total 753795 # Request fanout histogram -system.toL2Bus.reqLayer0.occupancy 2576673570 # Layer occupancy (ticks) +system.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.toL2Bus.snoop_fanout::total 1044371 # Request fanout histogram +system.toL2Bus.reqLayer0.occupancy 1521180751 # Layer occupancy (ticks) system.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.toL2Bus.respLayer0.occupancy 2390227339 # Layer occupancy (ticks) +system.toL2Bus.snoopLayer0.occupancy 1071000 # Layer occupancy (ticks) +system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) +system.toL2Bus.respLayer0.occupancy 2136308825 # Layer occupancy (ticks) system.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) -system.toL2Bus.respLayer1.occupancy 1329617427 # Layer occupancy (ticks) +system.toL2Bus.respLayer1.occupancy 850635338 # Layer occupancy (ticks) system.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.trans_dist::ReadReq 16716140 # Transaction distribution -system.iobus.trans_dist::ReadResp 16716140 # Transaction distribution -system.iobus.trans_dist::WriteReq 8087 # Transaction distribution -system.iobus.trans_dist::WriteResp 8087 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30962 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 8820 # Packet count per connected master and slave (bytes) +system.iobus.trans_dist::ReadReq 31019 # Transaction distribution +system.iobus.trans_dist::ReadResp 31019 # Transaction distribution +system.iobus.trans_dist::WriteReq 59408 # Transaction distribution +system.iobus.trans_dist::WriteResp 59440 # Transaction distribution +system.iobus.trans_dist::WriteInvalidateReq 32 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 56656 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 122 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1044 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 746 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 844 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2384390 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 31064064 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 31064064 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 33448454 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 40731 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 17640 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 107964 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72954 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72954 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 180918 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 71600 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 244 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 2088 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 397 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 446 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2392696 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 124256256 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 124256256 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 126648952 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 21726000 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 162847 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321256 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321256 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2484103 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 40136000 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 4416000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 90000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer2.occupancy 34000 # Layer occupancy (ticks) +system.iobus.reqLayer2.occupancy 26000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 528000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks) -system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks) -system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 445000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 74000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 503000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 17000 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 40000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 2000 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer23.occupancy 5287000 # Layer occupancy (ticks) system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer26.occupancy 15532032000 # Layer occupancy (ticks) -system.iobus.reqLayer26.utilization 0.6 # Layer utilization (%) -system.iobus.respLayer0.occupancy 2376303000 # Layer occupancy (ticks) -system.iobus.respLayer0.utilization 0.1 # Layer utilization (%) -system.iobus.respLayer1.occupancy 39178496115 # Layer occupancy (ticks) -system.iobus.respLayer1.utilization 1.5 # Layer utilization (%) +system.iobus.reqLayer24.occupancy 143000 # Layer occupancy (ticks) +system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer25.occupancy 30680000 # Layer occupancy (ticks) +system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer26.occupancy 102000 # Layer occupancy (ticks) +system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer27.occupancy 326676322 # Layer occupancy (ticks) +system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer28.occupancy 30000 # Layer occupancy (ticks) +system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer0.occupancy 84748000 # Layer occupancy (ticks) +system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer3.occupancy 36842591 # Layer occupancy (ticks) +system.iobus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu0.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1059,25 +1121,25 @@ system.cpu0.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu0.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu0.dtb.inst_hits 0 # ITB inst hits system.cpu0.dtb.inst_misses 0 # ITB inst misses -system.cpu0.dtb.read_hits 7131006 # DTB read hits -system.cpu0.dtb.read_misses 3644 # DTB read misses -system.cpu0.dtb.write_hits 6127729 # DTB write hits -system.cpu0.dtb.write_misses 663 # DTB write misses -system.cpu0.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.dtb.flush_entries 1893 # Number of entries that have been flushed from TLB +system.cpu0.dtb.read_hits 24353899 # DTB read hits +system.cpu0.dtb.read_misses 6408 # DTB read misses +system.cpu0.dtb.write_hits 18126722 # DTB write hits +system.cpu0.dtb.write_misses 1115 # DTB write misses +system.cpu0.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.dtb.flush_entries 3404 # Number of entries that have been flushed from TLB system.cpu0.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu0.dtb.prefetch_faults 116 # Number of TLB faults due to prefetch +system.cpu0.dtb.prefetch_faults 1442 # Number of TLB faults due to prefetch system.cpu0.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu0.dtb.perms_faults 248 # Number of TLB faults due to permissions restrictions -system.cpu0.dtb.read_accesses 7134650 # DTB read accesses -system.cpu0.dtb.write_accesses 6128392 # DTB write accesses +system.cpu0.dtb.perms_faults 282 # Number of TLB faults due to permissions restrictions +system.cpu0.dtb.read_accesses 24360307 # DTB read accesses +system.cpu0.dtb.write_accesses 18127837 # DTB write accesses system.cpu0.dtb.inst_accesses 0 # ITB inst accesses -system.cpu0.dtb.hits 13258735 # DTB hits -system.cpu0.dtb.misses 4307 # DTB misses -system.cpu0.dtb.accesses 13263042 # DTB accesses +system.cpu0.dtb.hits 42480621 # DTB hits +system.cpu0.dtb.misses 7523 # DTB misses +system.cpu0.dtb.accesses 42488144 # DTB accesses system.cpu0.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu0.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu0.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1099,140 +1161,141 @@ system.cpu0.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu0.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu0.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu0.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu0.itb.inst_hits 31182741 # ITB inst hits -system.cpu0.itb.inst_misses 2176 # ITB inst misses +system.cpu0.itb.inst_hits 115074724 # ITB inst hits +system.cpu0.itb.inst_misses 3350 # ITB inst misses system.cpu0.itb.read_hits 0 # DTB read hits system.cpu0.itb.read_misses 0 # DTB read misses system.cpu0.itb.write_hits 0 # DTB write hits system.cpu0.itb.write_misses 0 # DTB write misses -system.cpu0.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu0.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu0.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu0.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu0.itb.flush_entries 1281 # Number of entries that have been flushed from TLB +system.cpu0.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu0.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu0.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu0.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu0.itb.flush_entries 2152 # Number of entries that have been flushed from TLB system.cpu0.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu0.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu0.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu0.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu0.itb.read_accesses 0 # DTB read accesses system.cpu0.itb.write_accesses 0 # DTB write accesses -system.cpu0.itb.inst_accesses 31184917 # ITB inst accesses -system.cpu0.itb.hits 31182741 # DTB hits -system.cpu0.itb.misses 2176 # DTB misses -system.cpu0.itb.accesses 31184917 # DTB accesses -system.cpu0.numCycles 5349463018 # number of cpu cycles simulated +system.cpu0.itb.inst_accesses 115078074 # ITB inst accesses +system.cpu0.itb.hits 115074724 # DTB hits +system.cpu0.itb.misses 3350 # DTB misses +system.cpu0.itb.accesses 115078074 # DTB accesses +system.cpu0.numCycles 5733858512 # number of cpu cycles simulated system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu0.committedInsts 30507218 # Number of instructions committed -system.cpu0.committedOps 36803230 # Number of ops (including micro ops) committed -system.cpu0.num_int_alu_accesses 32859018 # Number of integer alu accesses -system.cpu0.num_fp_alu_accesses 5449 # Number of float alu accesses -system.cpu0.num_func_calls 1290775 # number of times a function call or return occured -system.cpu0.num_conditional_control_insts 3957686 # number of instructions that are conditional controls -system.cpu0.num_int_insts 32859018 # number of integer instructions -system.cpu0.num_fp_insts 5449 # number of float instructions -system.cpu0.num_int_register_reads 60131579 # number of times the integer registers were read -system.cpu0.num_int_register_writes 21902535 # number of times the integer registers were written -system.cpu0.num_fp_register_reads 4535 # number of times the floating registers were read -system.cpu0.num_fp_register_writes 916 # number of times the floating registers were written -system.cpu0.num_cc_register_reads 133610661 # number of times the CC registers were read -system.cpu0.num_cc_register_writes 14490121 # number of times the CC registers were written -system.cpu0.num_mem_refs 13795466 # number of memory refs -system.cpu0.num_load_insts 7343231 # Number of load instructions -system.cpu0.num_store_insts 6452235 # Number of store instructions -system.cpu0.num_idle_cycles 4898257252.279955 # Number of idle cycles -system.cpu0.num_busy_cycles 451205765.720045 # Number of busy cycles -system.cpu0.not_idle_fraction 0.084346 # Percentage of non-idle cycles -system.cpu0.idle_fraction 0.915654 # Percentage of idle cycles -system.cpu0.Branches 5660514 # Number of branches fetched -system.cpu0.op_class::No_OpClass 16321 0.04% 0.04% # Class of executed instruction -system.cpu0.op_class::IntAlu 23591543 62.99% 63.03% # Class of executed instruction -system.cpu0.op_class::IntMult 47189 0.13% 63.16% # Class of executed instruction -system.cpu0.op_class::IntDiv 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatAdd 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatCmp 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatCvt 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatMult 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatDiv 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::FloatSqrt 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdAdd 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdAddAcc 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdAlu 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdCmp 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdCvt 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdMisc 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdMult 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdMultAcc 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdShift 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdShiftAcc 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdSqrt 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatAdd 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatAlu 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatCmp 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatCvt 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatDiv 0 0.00% 63.16% # Class of executed instruction -system.cpu0.op_class::SimdFloatMisc 1591 0.00% 63.17% # Class of executed instruction -system.cpu0.op_class::SimdFloatMult 0 0.00% 63.17% # Class of executed instruction -system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 63.17% # Class of executed instruction -system.cpu0.op_class::SimdFloatSqrt 0 0.00% 63.17% # Class of executed instruction -system.cpu0.op_class::MemRead 7343231 19.61% 82.77% # Class of executed instruction -system.cpu0.op_class::MemWrite 6452235 17.23% 100.00% # Class of executed instruction +system.cpu0.committedInsts 111430460 # Number of instructions committed +system.cpu0.committedOps 134719109 # Number of ops (including micro ops) committed +system.cpu0.num_int_alu_accesses 119427816 # Number of integer alu accesses +system.cpu0.num_fp_alu_accesses 9755 # Number of float alu accesses +system.cpu0.num_func_calls 12527987 # number of times a function call or return occured +system.cpu0.num_conditional_control_insts 14980229 # number of instructions that are conditional controls +system.cpu0.num_int_insts 119427816 # number of integer instructions +system.cpu0.num_fp_insts 9755 # number of float instructions +system.cpu0.num_int_register_reads 220379706 # number of times the integer registers were read +system.cpu0.num_int_register_writes 83050844 # number of times the integer registers were written +system.cpu0.num_fp_register_reads 7495 # number of times the floating registers were read +system.cpu0.num_fp_register_writes 2264 # number of times the floating registers were written +system.cpu0.num_cc_register_reads 488414813 # number of times the CC registers were read +system.cpu0.num_cc_register_writes 49991768 # number of times the CC registers were written +system.cpu0.num_mem_refs 43590115 # number of memory refs +system.cpu0.num_load_insts 24600281 # Number of load instructions +system.cpu0.num_store_insts 18989834 # Number of store instructions +system.cpu0.num_idle_cycles 5477713409.888090 # Number of idle cycles +system.cpu0.num_busy_cycles 256145102.111911 # Number of busy cycles +system.cpu0.not_idle_fraction 0.044672 # Percentage of non-idle cycles +system.cpu0.idle_fraction 0.955328 # Percentage of idle cycles +system.cpu0.Branches 28216928 # Number of branches fetched +system.cpu0.op_class::No_OpClass 2272 0.00% 0.00% # Class of executed instruction +system.cpu0.op_class::IntAlu 94734127 68.43% 68.43% # Class of executed instruction +system.cpu0.op_class::IntMult 104105 0.08% 68.51% # Class of executed instruction +system.cpu0.op_class::IntDiv 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatAdd 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatCmp 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatCvt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatMult 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatDiv 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::FloatSqrt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdAdd 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdAddAcc 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdAlu 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdCmp 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdCvt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdMisc 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdMult 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdMultAcc 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdShift 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdShiftAcc 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdSqrt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatAdd 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatAlu 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatCmp 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatCvt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatDiv 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatMisc 7381 0.01% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatMult 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::SimdFloatSqrt 0 0.00% 68.51% # Class of executed instruction +system.cpu0.op_class::MemRead 24600281 17.77% 86.28% # Class of executed instruction +system.cpu0.op_class::MemWrite 18989834 13.72% 100.00% # Class of executed instruction system.cpu0.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu0.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu0.op_class::total 37452110 # Class of executed instruction +system.cpu0.op_class::total 138438000 # Class of executed instruction system.cpu0.kern.inst.arm 0 # number of arm instructions executed -system.cpu0.kern.inst.quiesce 51950 # number of quiesce instructions executed -system.cpu0.icache.tags.replacements 369506 # number of replacements -system.cpu0.icache.tags.tagsinuse 511.465010 # Cycle average of tags in use -system.cpu0.icache.tags.total_refs 30812705 # Total number of references to valid blocks. -system.cpu0.icache.tags.sampled_refs 370018 # Sample count of references to valid blocks. -system.cpu0.icache.tags.avg_refs 83.273530 # Average number of references to valid blocks. -system.cpu0.icache.tags.warmup_cycle 10201796750 # Cycle when the warmup percentage was hit. -system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.465010 # Average occupied blocks per requestor -system.cpu0.icache.tags.occ_percent::cpu0.inst 0.998955 # Average percentage of cache occupancy -system.cpu0.icache.tags.occ_percent::total 0.998955 # Average percentage of cache occupancy +system.cpu0.kern.inst.quiesce 2074 # number of quiesce instructions executed +system.cpu0.icache.tags.replacements 1061133 # number of replacements +system.cpu0.icache.tags.tagsinuse 511.483144 # Cycle average of tags in use +system.cpu0.icache.tags.total_refs 114013070 # Total number of references to valid blocks. +system.cpu0.icache.tags.sampled_refs 1061645 # Sample count of references to valid blocks. +system.cpu0.icache.tags.avg_refs 107.392838 # Average number of references to valid blocks. +system.cpu0.icache.tags.warmup_cycle 12807152500 # Cycle when the warmup percentage was hit. +system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.483144 # Average occupied blocks per requestor +system.cpu0.icache.tags.occ_percent::cpu0.inst 0.998991 # Average percentage of cache occupancy +system.cpu0.icache.tags.occ_percent::total 0.998991 # Average percentage of cache occupancy system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::2 506 # Occupied blocks per task id -system.cpu0.icache.tags.age_task_id_blocks_1024::3 6 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::0 92 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::1 209 # Occupied blocks per task id +system.cpu0.icache.tags.age_task_id_blocks_1024::2 211 # Occupied blocks per task id system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu0.icache.tags.tag_accesses 62735467 # Number of tag accesses -system.cpu0.icache.tags.data_accesses 62735467 # Number of data accesses -system.cpu0.icache.ReadReq_hits::cpu0.inst 30812705 # number of ReadReq hits -system.cpu0.icache.ReadReq_hits::total 30812705 # number of ReadReq hits -system.cpu0.icache.demand_hits::cpu0.inst 30812705 # number of demand (read+write) hits -system.cpu0.icache.demand_hits::total 30812705 # number of demand (read+write) hits -system.cpu0.icache.overall_hits::cpu0.inst 30812705 # number of overall hits -system.cpu0.icache.overall_hits::total 30812705 # number of overall hits -system.cpu0.icache.ReadReq_misses::cpu0.inst 370019 # number of ReadReq misses -system.cpu0.icache.ReadReq_misses::total 370019 # number of ReadReq misses -system.cpu0.icache.demand_misses::cpu0.inst 370019 # number of demand (read+write) misses -system.cpu0.icache.demand_misses::total 370019 # number of demand (read+write) misses -system.cpu0.icache.overall_misses::cpu0.inst 370019 # number of overall misses -system.cpu0.icache.overall_misses::total 370019 # number of overall misses -system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 3209345752 # number of ReadReq miss cycles -system.cpu0.icache.ReadReq_miss_latency::total 3209345752 # number of ReadReq miss cycles -system.cpu0.icache.demand_miss_latency::cpu0.inst 3209345752 # number of demand (read+write) miss cycles -system.cpu0.icache.demand_miss_latency::total 3209345752 # number of demand (read+write) miss cycles -system.cpu0.icache.overall_miss_latency::cpu0.inst 3209345752 # number of overall miss cycles -system.cpu0.icache.overall_miss_latency::total 3209345752 # number of overall miss cycles -system.cpu0.icache.ReadReq_accesses::cpu0.inst 31182724 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.ReadReq_accesses::total 31182724 # number of ReadReq accesses(hits+misses) -system.cpu0.icache.demand_accesses::cpu0.inst 31182724 # number of demand (read+write) accesses -system.cpu0.icache.demand_accesses::total 31182724 # number of demand (read+write) accesses -system.cpu0.icache.overall_accesses::cpu0.inst 31182724 # number of overall (read+write) accesses -system.cpu0.icache.overall_accesses::total 31182724 # number of overall (read+write) accesses -system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.011866 # miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_miss_rate::total 0.011866 # miss rate for ReadReq accesses -system.cpu0.icache.demand_miss_rate::cpu0.inst 0.011866 # miss rate for demand accesses -system.cpu0.icache.demand_miss_rate::total 0.011866 # miss rate for demand accesses -system.cpu0.icache.overall_miss_rate::cpu0.inst 0.011866 # miss rate for overall accesses -system.cpu0.icache.overall_miss_rate::total 0.011866 # miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 8673.462044 # average ReadReq miss latency -system.cpu0.icache.ReadReq_avg_miss_latency::total 8673.462044 # average ReadReq miss latency -system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 8673.462044 # average overall miss latency -system.cpu0.icache.demand_avg_miss_latency::total 8673.462044 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 8673.462044 # average overall miss latency -system.cpu0.icache.overall_avg_miss_latency::total 8673.462044 # average overall miss latency +system.cpu0.icache.tags.tag_accesses 231211102 # Number of tag accesses +system.cpu0.icache.tags.data_accesses 231211102 # Number of data accesses +system.cpu0.icache.ReadReq_hits::cpu0.inst 114013070 # number of ReadReq hits +system.cpu0.icache.ReadReq_hits::total 114013070 # number of ReadReq hits +system.cpu0.icache.demand_hits::cpu0.inst 114013070 # number of demand (read+write) hits +system.cpu0.icache.demand_hits::total 114013070 # number of demand (read+write) hits +system.cpu0.icache.overall_hits::cpu0.inst 114013070 # number of overall hits +system.cpu0.icache.overall_hits::total 114013070 # number of overall hits +system.cpu0.icache.ReadReq_misses::cpu0.inst 1061654 # number of ReadReq misses +system.cpu0.icache.ReadReq_misses::total 1061654 # number of ReadReq misses +system.cpu0.icache.demand_misses::cpu0.inst 1061654 # number of demand (read+write) misses +system.cpu0.icache.demand_misses::total 1061654 # number of demand (read+write) misses +system.cpu0.icache.overall_misses::cpu0.inst 1061654 # number of overall misses +system.cpu0.icache.overall_misses::total 1061654 # number of overall misses +system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 9000777256 # number of ReadReq miss cycles +system.cpu0.icache.ReadReq_miss_latency::total 9000777256 # number of ReadReq miss cycles +system.cpu0.icache.demand_miss_latency::cpu0.inst 9000777256 # number of demand (read+write) miss cycles +system.cpu0.icache.demand_miss_latency::total 9000777256 # number of demand (read+write) miss cycles +system.cpu0.icache.overall_miss_latency::cpu0.inst 9000777256 # number of overall miss cycles +system.cpu0.icache.overall_miss_latency::total 9000777256 # number of overall miss cycles +system.cpu0.icache.ReadReq_accesses::cpu0.inst 115074724 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.ReadReq_accesses::total 115074724 # number of ReadReq accesses(hits+misses) +system.cpu0.icache.demand_accesses::cpu0.inst 115074724 # number of demand (read+write) accesses +system.cpu0.icache.demand_accesses::total 115074724 # number of demand (read+write) accesses +system.cpu0.icache.overall_accesses::cpu0.inst 115074724 # number of overall (read+write) accesses +system.cpu0.icache.overall_accesses::total 115074724 # number of overall (read+write) accesses +system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.009226 # miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_miss_rate::total 0.009226 # miss rate for ReadReq accesses +system.cpu0.icache.demand_miss_rate::cpu0.inst 0.009226 # miss rate for demand accesses +system.cpu0.icache.demand_miss_rate::total 0.009226 # miss rate for demand accesses +system.cpu0.icache.overall_miss_rate::cpu0.inst 0.009226 # miss rate for overall accesses +system.cpu0.icache.overall_miss_rate::total 0.009226 # miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 8478.070309 # average ReadReq miss latency +system.cpu0.icache.ReadReq_avg_miss_latency::total 8478.070309 # average ReadReq miss latency +system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 8478.070309 # average overall miss latency +system.cpu0.icache.demand_avg_miss_latency::total 8478.070309 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 8478.070309 # average overall miss latency +system.cpu0.icache.overall_avg_miss_latency::total 8478.070309 # average overall miss latency system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1241,364 +1304,360 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.icache.fast_writes 0 # number of fast writes performed system.cpu0.icache.cache_copies 0 # number of cache copies performed -system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 370019 # number of ReadReq MSHR misses -system.cpu0.icache.ReadReq_mshr_misses::total 370019 # number of ReadReq MSHR misses -system.cpu0.icache.demand_mshr_misses::cpu0.inst 370019 # number of demand (read+write) MSHR misses -system.cpu0.icache.demand_mshr_misses::total 370019 # number of demand (read+write) MSHR misses -system.cpu0.icache.overall_mshr_misses::cpu0.inst 370019 # number of overall MSHR misses -system.cpu0.icache.overall_mshr_misses::total 370019 # number of overall MSHR misses -system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 2653955748 # number of ReadReq MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_miss_latency::total 2653955748 # number of ReadReq MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 2653955748 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.demand_mshr_miss_latency::total 2653955748 # number of demand (read+write) MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 2653955748 # number of overall MSHR miss cycles -system.cpu0.icache.overall_mshr_miss_latency::total 2653955748 # number of overall MSHR miss cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 531257750 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 531257750 # number of ReadReq MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 531257750 # number of overall MSHR uncacheable cycles -system.cpu0.icache.overall_mshr_uncacheable_latency::total 531257750 # number of overall MSHR uncacheable cycles -system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.011866 # mshr miss rate for ReadReq accesses -system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.011866 # mshr miss rate for ReadReq accesses -system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.011866 # mshr miss rate for demand accesses -system.cpu0.icache.demand_mshr_miss_rate::total 0.011866 # mshr miss rate for demand accesses -system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.011866 # mshr miss rate for overall accesses -system.cpu0.icache.overall_mshr_miss_rate::total 0.011866 # mshr miss rate for overall accesses -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 7172.485056 # average ReadReq mshr miss latency -system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 7172.485056 # average ReadReq mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 7172.485056 # average overall mshr miss latency -system.cpu0.icache.demand_avg_mshr_miss_latency::total 7172.485056 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 7172.485056 # average overall mshr miss latency -system.cpu0.icache.overall_avg_mshr_miss_latency::total 7172.485056 # average overall mshr miss latency +system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 1061654 # number of ReadReq MSHR misses +system.cpu0.icache.ReadReq_mshr_misses::total 1061654 # number of ReadReq MSHR misses +system.cpu0.icache.demand_mshr_misses::cpu0.inst 1061654 # number of demand (read+write) MSHR misses +system.cpu0.icache.demand_mshr_misses::total 1061654 # number of demand (read+write) MSHR misses +system.cpu0.icache.overall_mshr_misses::cpu0.inst 1061654 # number of overall MSHR misses +system.cpu0.icache.overall_mshr_misses::total 1061654 # number of overall MSHR misses +system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 7407609744 # number of ReadReq MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_miss_latency::total 7407609744 # number of ReadReq MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 7407609744 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.demand_mshr_miss_latency::total 7407609744 # number of demand (read+write) MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 7407609744 # number of overall MSHR miss cycles +system.cpu0.icache.overall_mshr_miss_latency::total 7407609744 # number of overall MSHR miss cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 719278000 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 719278000 # number of ReadReq MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 719278000 # number of overall MSHR uncacheable cycles +system.cpu0.icache.overall_mshr_uncacheable_latency::total 719278000 # number of overall MSHR uncacheable cycles +system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.009226 # mshr miss rate for ReadReq accesses +system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.009226 # mshr miss rate for ReadReq accesses +system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.009226 # mshr miss rate for demand accesses +system.cpu0.icache.demand_mshr_miss_rate::total 0.009226 # mshr miss rate for demand accesses +system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.009226 # mshr miss rate for overall accesses +system.cpu0.icache.overall_mshr_miss_rate::total 0.009226 # mshr miss rate for overall accesses +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 6977.423665 # average ReadReq mshr miss latency +system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 6977.423665 # average ReadReq mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 6977.423665 # average overall mshr miss latency +system.cpu0.icache.demand_avg_mshr_miss_latency::total 6977.423665 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 6977.423665 # average overall mshr miss latency +system.cpu0.icache.overall_avg_mshr_miss_latency::total 6977.423665 # average overall mshr miss latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_identified 4129417 # number of hwpf identified -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 113341 # number of hwpf that were already in mshr -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 3763718 # number of hwpf that were already in the cache -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 300 # number of hwpf that were already in the prefetch queue +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_identified 9923568 # number of hwpf identified +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 227909 # number of hwpf that were already in mshr +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 9246862 # number of hwpf that were already in the cache +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 529 # number of hwpf that were already in the prefetch queue system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 22 # number of hwpf removed because MSHR allocated -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_issued 252036 # number of hwpf issued -system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_span_page 312183 # number of hwpf spanning a virtual page +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 49 # number of hwpf removed because MSHR allocated +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_issued 448219 # number of hwpf issued +system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_span_page 778472 # number of hwpf spanning a virtual page system.cpu0.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu0.l2cache.tags.replacements 213190 # number of replacements -system.cpu0.l2cache.tags.tagsinuse 16168.240053 # Cycle average of tags in use -system.cpu0.l2cache.tags.total_refs 848978 # Total number of references to valid blocks. -system.cpu0.l2cache.tags.sampled_refs 228702 # Sample count of references to valid blocks. -system.cpu0.l2cache.tags.avg_refs 3.712158 # Average number of references to valid blocks. -system.cpu0.l2cache.tags.warmup_cycle 7921739000 # Cycle when the warmup percentage was hit. -system.cpu0.l2cache.tags.occ_blocks::writebacks 4749.054127 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 3.517230 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.260718 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 821.211493 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.data 1542.145038 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 9052.051448 # Average occupied blocks per requestor -system.cpu0.l2cache.tags.occ_percent::writebacks 0.289859 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.000215 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000016 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.050123 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.094125 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.552493 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_percent::total 0.986831 # Average percentage of cache occupancy -system.cpu0.l2cache.tags.occ_task_id_blocks::1022 8284 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_blocks::1023 9 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_blocks::1024 7219 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 1260 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 1944 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 5080 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 3 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1023::4 6 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 1775 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 1943 # Occupied blocks per task id -system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 3501 # Occupied blocks per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.505615 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.000549 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.440613 # Percentage of cache occupancy per task id -system.cpu0.l2cache.tags.tag_accesses 17864213 # Number of tag accesses -system.cpu0.l2cache.tags.data_accesses 17864213 # Number of data accesses -system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 4737 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 2374 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.inst 361048 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::cpu0.data 184302 # number of ReadReq hits -system.cpu0.l2cache.ReadReq_hits::total 552461 # number of ReadReq hits -system.cpu0.l2cache.Writeback_hits::writebacks 286361 # number of Writeback hits -system.cpu0.l2cache.Writeback_hits::total 286361 # number of Writeback hits -system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 5612 # number of UpgradeReq hits -system.cpu0.l2cache.UpgradeReq_hits::total 5612 # number of UpgradeReq hits -system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.data 831 # number of SCUpgradeReq hits -system.cpu0.l2cache.SCUpgradeReq_hits::total 831 # number of SCUpgradeReq hits -system.cpu0.l2cache.ReadExReq_hits::cpu0.data 133749 # number of ReadExReq hits -system.cpu0.l2cache.ReadExReq_hits::total 133749 # number of ReadExReq hits -system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 4737 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.itb.walker 2374 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.inst 361048 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::cpu0.data 318051 # number of demand (read+write) hits -system.cpu0.l2cache.demand_hits::total 686210 # number of demand (read+write) hits -system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 4737 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.itb.walker 2374 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.inst 361048 # number of overall hits -system.cpu0.l2cache.overall_hits::cpu0.data 318051 # number of overall hits -system.cpu0.l2cache.overall_hits::total 686210 # number of overall hits -system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 225 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 146 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.inst 8693 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::cpu0.data 48360 # number of ReadReq misses -system.cpu0.l2cache.ReadReq_misses::total 57424 # number of ReadReq misses -system.cpu0.l2cache.Writeback_misses::writebacks 2 # number of Writeback misses -system.cpu0.l2cache.Writeback_misses::total 2 # number of Writeback misses -system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 18405 # number of UpgradeReq misses -system.cpu0.l2cache.UpgradeReq_misses::total 18405 # number of UpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 10323 # number of SCUpgradeReq misses -system.cpu0.l2cache.SCUpgradeReq_misses::total 10323 # number of SCUpgradeReq misses -system.cpu0.l2cache.SCUpgradeFailReq_misses::cpu0.data 2 # number of SCUpgradeFailReq misses -system.cpu0.l2cache.SCUpgradeFailReq_misses::total 2 # number of SCUpgradeFailReq misses -system.cpu0.l2cache.ReadExReq_misses::cpu0.data 24100 # number of ReadExReq misses -system.cpu0.l2cache.ReadExReq_misses::total 24100 # number of ReadExReq misses -system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 225 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.itb.walker 146 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.inst 8693 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::cpu0.data 72460 # number of demand (read+write) misses -system.cpu0.l2cache.demand_misses::total 81524 # number of demand (read+write) misses -system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 225 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.itb.walker 146 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.inst 8693 # number of overall misses -system.cpu0.l2cache.overall_misses::cpu0.data 72460 # number of overall misses -system.cpu0.l2cache.overall_misses::total 81524 # number of overall misses -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 4897000 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 3307000 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 300815745 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::cpu0.data 1253383203 # number of ReadReq miss cycles -system.cpu0.l2cache.ReadReq_miss_latency::total 1562402948 # number of ReadReq miss cycles -system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.data 288253128 # number of UpgradeReq miss cycles -system.cpu0.l2cache.UpgradeReq_miss_latency::total 288253128 # number of UpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.data 204026156 # number of SCUpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 204026156 # number of SCUpgradeReq miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.data 1056000 # number of SCUpgradeFailReq miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 1056000 # number of SCUpgradeFailReq miss cycles -system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.data 855610215 # number of ReadExReq miss cycles -system.cpu0.l2cache.ReadExReq_miss_latency::total 855610215 # number of ReadExReq miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 4897000 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 3307000 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.inst 300815745 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::cpu0.data 2108993418 # number of demand (read+write) miss cycles -system.cpu0.l2cache.demand_miss_latency::total 2418013163 # number of demand (read+write) miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 4897000 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 3307000 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.inst 300815745 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::cpu0.data 2108993418 # number of overall miss cycles -system.cpu0.l2cache.overall_miss_latency::total 2418013163 # number of overall miss cycles -system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 4962 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 2520 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 369741 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::cpu0.data 232662 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.ReadReq_accesses::total 609885 # number of ReadReq accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::writebacks 286363 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.Writeback_accesses::total 286363 # number of Writeback accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 24017 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.UpgradeReq_accesses::total 24017 # number of UpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 11154 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeReq_accesses::total 11154 # number of SCUpgradeReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeFailReq_accesses::cpu0.data 2 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu0.l2cache.SCUpgradeFailReq_accesses::total 2 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 157849 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.ReadExReq_accesses::total 157849 # number of ReadExReq accesses(hits+misses) -system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 4962 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 2520 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.inst 369741 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::cpu0.data 390511 # number of demand (read+write) accesses -system.cpu0.l2cache.demand_accesses::total 767734 # number of demand (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 4962 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 2520 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.inst 369741 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::cpu0.data 390511 # number of overall (read+write) accesses -system.cpu0.l2cache.overall_accesses::total 767734 # number of overall (read+write) accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.045345 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.057937 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.023511 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.207855 # miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_miss_rate::total 0.094155 # miss rate for ReadReq accesses -system.cpu0.l2cache.Writeback_miss_rate::writebacks 0.000007 # miss rate for Writeback accesses -system.cpu0.l2cache.Writeback_miss_rate::total 0.000007 # miss rate for Writeback accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.766332 # miss rate for UpgradeReq accesses -system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.766332 # miss rate for UpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.data 0.925498 # miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.925498 # miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.tags.replacements 358131 # number of replacements +system.cpu0.l2cache.tags.tagsinuse 16113.840521 # Cycle average of tags in use +system.cpu0.l2cache.tags.total_refs 1936015 # Total number of references to valid blocks. +system.cpu0.l2cache.tags.sampled_refs 374364 # Sample count of references to valid blocks. +system.cpu0.l2cache.tags.avg_refs 5.171477 # Average number of references to valid blocks. +system.cpu0.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu0.l2cache.tags.occ_blocks::writebacks 6748.405331 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.dtb.walker 2.298352 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.itb.walker 0.117074 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.inst 799.968206 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.data 1087.232896 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_blocks::cpu0.l2cache.prefetcher 7475.818663 # Average occupied blocks per requestor +system.cpu0.l2cache.tags.occ_percent::writebacks 0.411890 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.dtb.walker 0.000140 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.itb.walker 0.000007 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.inst 0.048826 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.data 0.066359 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::cpu0.l2cache.prefetcher 0.456288 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_percent::total 0.983511 # Average percentage of cache occupancy +system.cpu0.l2cache.tags.occ_task_id_blocks::1022 7939 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_blocks::1023 3 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_blocks::1024 8291 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::0 41 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::1 127 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::2 1966 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::3 4890 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1022::4 915 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::2 2 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1023::3 1 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::1 150 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::2 2895 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::3 4675 # Occupied blocks per task id +system.cpu0.l2cache.tags.age_task_id_blocks_1024::4 536 # Occupied blocks per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1022 0.484558 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1023 0.000183 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.occ_task_id_percent::1024 0.506042 # Percentage of cache occupancy per task id +system.cpu0.l2cache.tags.tag_accesses 38026831 # Number of tag accesses +system.cpu0.l2cache.tags.data_accesses 38026831 # Number of data accesses +system.cpu0.l2cache.ReadReq_hits::cpu0.dtb.walker 6990 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.itb.walker 3189 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.inst 1045942 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::cpu0.data 372788 # number of ReadReq hits +system.cpu0.l2cache.ReadReq_hits::total 1428909 # number of ReadReq hits +system.cpu0.l2cache.Writeback_hits::writebacks 483936 # number of Writeback hits +system.cpu0.l2cache.Writeback_hits::total 483936 # number of Writeback hits +system.cpu0.l2cache.UpgradeReq_hits::cpu0.data 10087 # number of UpgradeReq hits +system.cpu0.l2cache.UpgradeReq_hits::total 10087 # number of UpgradeReq hits +system.cpu0.l2cache.SCUpgradeReq_hits::cpu0.data 2033 # number of SCUpgradeReq hits +system.cpu0.l2cache.SCUpgradeReq_hits::total 2033 # number of SCUpgradeReq hits +system.cpu0.l2cache.ReadExReq_hits::cpu0.data 212805 # number of ReadExReq hits +system.cpu0.l2cache.ReadExReq_hits::total 212805 # number of ReadExReq hits +system.cpu0.l2cache.demand_hits::cpu0.dtb.walker 6990 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.itb.walker 3189 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.inst 1045942 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::cpu0.data 585593 # number of demand (read+write) hits +system.cpu0.l2cache.demand_hits::total 1641714 # number of demand (read+write) hits +system.cpu0.l2cache.overall_hits::cpu0.dtb.walker 6990 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.itb.walker 3189 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.inst 1045942 # number of overall hits +system.cpu0.l2cache.overall_hits::cpu0.data 585593 # number of overall hits +system.cpu0.l2cache.overall_hits::total 1641714 # number of overall hits +system.cpu0.l2cache.ReadReq_misses::cpu0.dtb.walker 263 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.itb.walker 219 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.inst 15712 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::cpu0.data 83577 # number of ReadReq misses +system.cpu0.l2cache.ReadReq_misses::total 99771 # number of ReadReq misses +system.cpu0.l2cache.UpgradeReq_misses::cpu0.data 29878 # number of UpgradeReq misses +system.cpu0.l2cache.UpgradeReq_misses::total 29878 # number of UpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::cpu0.data 19321 # number of SCUpgradeReq misses +system.cpu0.l2cache.SCUpgradeReq_misses::total 19321 # number of SCUpgradeReq misses +system.cpu0.l2cache.SCUpgradeFailReq_misses::cpu0.data 7 # number of SCUpgradeFailReq misses +system.cpu0.l2cache.SCUpgradeFailReq_misses::total 7 # number of SCUpgradeFailReq misses +system.cpu0.l2cache.ReadExReq_misses::cpu0.data 44921 # number of ReadExReq misses +system.cpu0.l2cache.ReadExReq_misses::total 44921 # number of ReadExReq misses +system.cpu0.l2cache.demand_misses::cpu0.dtb.walker 263 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.itb.walker 219 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.inst 15712 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::cpu0.data 128498 # number of demand (read+write) misses +system.cpu0.l2cache.demand_misses::total 144692 # number of demand (read+write) misses +system.cpu0.l2cache.overall_misses::cpu0.dtb.walker 263 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.itb.walker 219 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.inst 15712 # number of overall misses +system.cpu0.l2cache.overall_misses::cpu0.data 128498 # number of overall misses +system.cpu0.l2cache.overall_misses::total 144692 # number of overall misses +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.dtb.walker 6061000 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.itb.walker 4899500 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.inst 598206723 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::cpu0.data 2260687668 # number of ReadReq miss cycles +system.cpu0.l2cache.ReadReq_miss_latency::total 2869854891 # number of ReadReq miss cycles +system.cpu0.l2cache.UpgradeReq_miss_latency::cpu0.data 524614292 # number of UpgradeReq miss cycles +system.cpu0.l2cache.UpgradeReq_miss_latency::total 524614292 # number of UpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeReq_miss_latency::cpu0.data 377658880 # number of SCUpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeReq_miss_latency::total 377658880 # number of SCUpgradeReq miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::cpu0.data 1333497 # number of SCUpgradeFailReq miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_miss_latency::total 1333497 # number of SCUpgradeFailReq miss cycles +system.cpu0.l2cache.ReadExReq_miss_latency::cpu0.data 1506710587 # number of ReadExReq miss cycles +system.cpu0.l2cache.ReadExReq_miss_latency::total 1506710587 # number of ReadExReq miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.dtb.walker 6061000 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.itb.walker 4899500 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.inst 598206723 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::cpu0.data 3767398255 # number of demand (read+write) miss cycles +system.cpu0.l2cache.demand_miss_latency::total 4376565478 # number of demand (read+write) miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.dtb.walker 6061000 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.itb.walker 4899500 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.inst 598206723 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::cpu0.data 3767398255 # number of overall miss cycles +system.cpu0.l2cache.overall_miss_latency::total 4376565478 # number of overall miss cycles +system.cpu0.l2cache.ReadReq_accesses::cpu0.dtb.walker 7253 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.itb.walker 3408 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.inst 1061654 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::cpu0.data 456365 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.ReadReq_accesses::total 1528680 # number of ReadReq accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::writebacks 483936 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.Writeback_accesses::total 483936 # number of Writeback accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::cpu0.data 39965 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.UpgradeReq_accesses::total 39965 # number of UpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::cpu0.data 21354 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeReq_accesses::total 21354 # number of SCUpgradeReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeFailReq_accesses::cpu0.data 7 # number of SCUpgradeFailReq accesses(hits+misses) +system.cpu0.l2cache.SCUpgradeFailReq_accesses::total 7 # number of SCUpgradeFailReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::cpu0.data 257726 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.ReadExReq_accesses::total 257726 # number of ReadExReq accesses(hits+misses) +system.cpu0.l2cache.demand_accesses::cpu0.dtb.walker 7253 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.itb.walker 3408 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.inst 1061654 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::cpu0.data 714091 # number of demand (read+write) accesses +system.cpu0.l2cache.demand_accesses::total 1786406 # number of demand (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.dtb.walker 7253 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.itb.walker 3408 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.inst 1061654 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::cpu0.data 714091 # number of overall (read+write) accesses +system.cpu0.l2cache.overall_accesses::total 1786406 # number of overall (read+write) accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.dtb.walker 0.036261 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.itb.walker 0.064261 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.inst 0.014800 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::cpu0.data 0.183136 # miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_miss_rate::total 0.065266 # miss rate for ReadReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::cpu0.data 0.747604 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_miss_rate::total 0.747604 # miss rate for UpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_miss_rate::cpu0.data 0.904795 # miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_miss_rate::total 0.904795 # miss rate for SCUpgradeReq accesses system.cpu0.l2cache.SCUpgradeFailReq_miss_rate::cpu0.data 1 # miss rate for SCUpgradeFailReq accesses system.cpu0.l2cache.SCUpgradeFailReq_miss_rate::total 1 # miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.152678 # miss rate for ReadExReq accesses -system.cpu0.l2cache.ReadExReq_miss_rate::total 0.152678 # miss rate for ReadExReq accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.045345 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.057937 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.023511 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.185552 # miss rate for demand accesses -system.cpu0.l2cache.demand_miss_rate::total 0.106188 # miss rate for demand accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.045345 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.057937 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.023511 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.185552 # miss rate for overall accesses -system.cpu0.l2cache.overall_miss_rate::total 0.106188 # miss rate for overall accesses -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 21764.444444 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 22650.684932 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 34604.365006 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.data 25917.766811 # average ReadReq miss latency -system.cpu0.l2cache.ReadReq_avg_miss_latency::total 27208.187308 # average ReadReq miss latency -system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.data 15661.674980 # average UpgradeReq miss latency -system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 15661.674980 # average UpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.data 19764.230941 # average SCUpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 19764.230941 # average SCUpgradeReq miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.data 528000 # average SCUpgradeFailReq miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total 528000 # average SCUpgradeFailReq miss latency -system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.data 35502.498548 # average ReadExReq miss latency -system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 35502.498548 # average ReadExReq miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 21764.444444 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 22650.684932 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 34604.365006 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::cpu0.data 29105.622661 # average overall miss latency -system.cpu0.l2cache.demand_avg_miss_latency::total 29660.138892 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 21764.444444 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 22650.684932 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 34604.365006 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::cpu0.data 29105.622661 # average overall miss latency -system.cpu0.l2cache.overall_avg_miss_latency::total 29660.138892 # average overall miss latency -system.cpu0.l2cache.blocked_cycles::no_mshrs 1020 # number of cycles access was blocked +system.cpu0.l2cache.ReadExReq_miss_rate::cpu0.data 0.174298 # miss rate for ReadExReq accesses +system.cpu0.l2cache.ReadExReq_miss_rate::total 0.174298 # miss rate for ReadExReq accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.dtb.walker 0.036261 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.itb.walker 0.064261 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.inst 0.014800 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::cpu0.data 0.179946 # miss rate for demand accesses +system.cpu0.l2cache.demand_miss_rate::total 0.080996 # miss rate for demand accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.dtb.walker 0.036261 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.itb.walker 0.064261 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.inst 0.014800 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::cpu0.data 0.179946 # miss rate for overall accesses +system.cpu0.l2cache.overall_miss_rate::total 0.080996 # miss rate for overall accesses +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.dtb.walker 23045.627376 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.itb.walker 22372.146119 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.inst 38073.238480 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::cpu0.data 27049.160271 # average ReadReq miss latency +system.cpu0.l2cache.ReadReq_avg_miss_latency::total 28764.419430 # average ReadReq miss latency +system.cpu0.l2cache.UpgradeReq_avg_miss_latency::cpu0.data 17558.547828 # average UpgradeReq miss latency +system.cpu0.l2cache.UpgradeReq_avg_miss_latency::total 17558.547828 # average UpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::cpu0.data 19546.549350 # average SCUpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_miss_latency::total 19546.549350 # average SCUpgradeReq miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu0.data 190499.571429 # average SCUpgradeFailReq miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_miss_latency::total 190499.571429 # average SCUpgradeFailReq miss latency +system.cpu0.l2cache.ReadExReq_avg_miss_latency::cpu0.data 33541.341177 # average ReadExReq miss latency +system.cpu0.l2cache.ReadExReq_avg_miss_latency::total 33541.341177 # average ReadExReq miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.dtb.walker 23045.627376 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.itb.walker 22372.146119 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.inst 38073.238480 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::cpu0.data 29318.730681 # average overall miss latency +system.cpu0.l2cache.demand_avg_miss_latency::total 30247.459970 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.dtb.walker 23045.627376 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.itb.walker 22372.146119 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.inst 38073.238480 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::cpu0.data 29318.730681 # average overall miss latency +system.cpu0.l2cache.overall_avg_miss_latency::total 30247.459970 # average overall miss latency +system.cpu0.l2cache.blocked_cycles::no_mshrs 5815 # number of cycles access was blocked system.cpu0.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu0.l2cache.blocked::no_mshrs 31 # number of cycles access was blocked +system.cpu0.l2cache.blocked::no_mshrs 76 # number of cycles access was blocked system.cpu0.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 32.903226 # average number of cycles each access was blocked +system.cpu0.l2cache.avg_blocked_cycles::no_mshrs 76.513158 # average number of cycles each access was blocked system.cpu0.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.l2cache.fast_writes 0 # number of fast writes performed system.cpu0.l2cache.cache_copies 0 # number of cache copies performed -system.cpu0.l2cache.writebacks::writebacks 141584 # number of writebacks -system.cpu0.l2cache.writebacks::total 141584 # number of writebacks -system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 1192 # number of ReadReq MSHR hits -system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.data 751 # number of ReadReq MSHR hits -system.cpu0.l2cache.ReadReq_mshr_hits::total 1943 # number of ReadReq MSHR hits -system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.data 493 # number of ReadExReq MSHR hits -system.cpu0.l2cache.ReadExReq_mshr_hits::total 493 # number of ReadExReq MSHR hits -system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 1192 # number of demand (read+write) MSHR hits -system.cpu0.l2cache.demand_mshr_hits::cpu0.data 1244 # number of demand (read+write) MSHR hits -system.cpu0.l2cache.demand_mshr_hits::total 2436 # number of demand (read+write) MSHR hits -system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 1192 # number of overall MSHR hits -system.cpu0.l2cache.overall_mshr_hits::cpu0.data 1244 # number of overall MSHR hits -system.cpu0.l2cache.overall_mshr_hits::total 2436 # number of overall MSHR hits -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 225 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 146 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 7501 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.data 47609 # number of ReadReq MSHR misses -system.cpu0.l2cache.ReadReq_mshr_misses::total 55481 # number of ReadReq MSHR misses -system.cpu0.l2cache.Writeback_mshr_misses::writebacks 2 # number of Writeback MSHR misses -system.cpu0.l2cache.Writeback_mshr_misses::total 2 # number of Writeback MSHR misses -system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 252027 # number of HardPFReq MSHR misses -system.cpu0.l2cache.HardPFReq_mshr_misses::total 252027 # number of HardPFReq MSHR misses -system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.data 18405 # number of UpgradeReq MSHR misses -system.cpu0.l2cache.UpgradeReq_mshr_misses::total 18405 # number of UpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.data 10323 # number of SCUpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 10323 # number of SCUpgradeReq MSHR misses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::cpu0.data 2 # number of SCUpgradeFailReq MSHR misses -system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::total 2 # number of SCUpgradeFailReq MSHR misses -system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.data 23607 # number of ReadExReq MSHR misses -system.cpu0.l2cache.ReadExReq_mshr_misses::total 23607 # number of ReadExReq MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 225 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 146 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 7501 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::cpu0.data 71216 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.demand_mshr_misses::total 79088 # number of demand (read+write) MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 225 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 146 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 7501 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.data 71216 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 252027 # number of overall MSHR misses -system.cpu0.l2cache.overall_mshr_misses::total 331115 # number of overall MSHR misses -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 3322000 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 2285000 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 227161754 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.data 910924475 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 1143693229 # number of ReadReq MSHR miss cycles -system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 10450561115 # number of HardPFReq MSHR miss cycles -system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 10450561115 # number of HardPFReq MSHR miss cycles -system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.data 330354697 # number of UpgradeReq MSHR miss cycles -system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 330354697 # number of UpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.data 150011322 # number of SCUpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 150011322 # number of SCUpgradeReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.data 888000 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 888000 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.data 642746273 # number of ReadExReq MSHR miss cycles -system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 642746273 # number of ReadExReq MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 3322000 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 2285000 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 227161754 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.data 1553670748 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.demand_mshr_miss_latency::total 1786439502 # number of demand (read+write) MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 3322000 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 2285000 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 227161754 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.data 1553670748 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 10450561115 # number of overall MSHR miss cycles -system.cpu0.l2cache.overall_mshr_miss_latency::total 12237000617 # number of overall MSHR miss cycles -system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 478295250 # number of ReadReq MSHR uncacheable cycles -system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.data 176453658508 # number of ReadReq MSHR uncacheable cycles -system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 176931953758 # number of ReadReq MSHR uncacheable cycles -system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.data 1575154999 # number of WriteReq MSHR uncacheable cycles -system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 1575154999 # number of WriteReq MSHR uncacheable cycles -system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 478295250 # number of overall MSHR uncacheable cycles -system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.data 178028813507 # number of overall MSHR uncacheable cycles -system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 178507108757 # number of overall MSHR uncacheable cycles -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.045345 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.057937 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.020287 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.data 0.204627 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.090970 # mshr miss rate for ReadReq accesses -system.cpu0.l2cache.Writeback_mshr_miss_rate::writebacks 0.000007 # mshr miss rate for Writeback accesses -system.cpu0.l2cache.Writeback_mshr_miss_rate::total 0.000007 # mshr miss rate for Writeback accesses +system.cpu0.l2cache.writebacks::writebacks 205462 # number of writebacks +system.cpu0.l2cache.writebacks::total 205462 # number of writebacks +system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.inst 2206 # number of ReadReq MSHR hits +system.cpu0.l2cache.ReadReq_mshr_hits::cpu0.data 2737 # number of ReadReq MSHR hits +system.cpu0.l2cache.ReadReq_mshr_hits::total 4943 # number of ReadReq MSHR hits +system.cpu0.l2cache.ReadExReq_mshr_hits::cpu0.data 1219 # number of ReadExReq MSHR hits +system.cpu0.l2cache.ReadExReq_mshr_hits::total 1219 # number of ReadExReq MSHR hits +system.cpu0.l2cache.demand_mshr_hits::cpu0.inst 2206 # number of demand (read+write) MSHR hits +system.cpu0.l2cache.demand_mshr_hits::cpu0.data 3956 # number of demand (read+write) MSHR hits +system.cpu0.l2cache.demand_mshr_hits::total 6162 # number of demand (read+write) MSHR hits +system.cpu0.l2cache.overall_mshr_hits::cpu0.inst 2206 # number of overall MSHR hits +system.cpu0.l2cache.overall_mshr_hits::cpu0.data 3956 # number of overall MSHR hits +system.cpu0.l2cache.overall_mshr_hits::total 6162 # number of overall MSHR hits +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.dtb.walker 263 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.itb.walker 219 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.inst 13506 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::cpu0.data 80840 # number of ReadReq MSHR misses +system.cpu0.l2cache.ReadReq_mshr_misses::total 94828 # number of ReadReq MSHR misses +system.cpu0.l2cache.HardPFReq_mshr_misses::cpu0.l2cache.prefetcher 448214 # number of HardPFReq MSHR misses +system.cpu0.l2cache.HardPFReq_mshr_misses::total 448214 # number of HardPFReq MSHR misses +system.cpu0.l2cache.UpgradeReq_mshr_misses::cpu0.data 29878 # number of UpgradeReq MSHR misses +system.cpu0.l2cache.UpgradeReq_mshr_misses::total 29878 # number of UpgradeReq MSHR misses +system.cpu0.l2cache.SCUpgradeReq_mshr_misses::cpu0.data 19321 # number of SCUpgradeReq MSHR misses +system.cpu0.l2cache.SCUpgradeReq_mshr_misses::total 19321 # number of SCUpgradeReq MSHR misses +system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::cpu0.data 7 # number of SCUpgradeFailReq MSHR misses +system.cpu0.l2cache.SCUpgradeFailReq_mshr_misses::total 7 # number of SCUpgradeFailReq MSHR misses +system.cpu0.l2cache.ReadExReq_mshr_misses::cpu0.data 43702 # number of ReadExReq MSHR misses +system.cpu0.l2cache.ReadExReq_mshr_misses::total 43702 # number of ReadExReq MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.dtb.walker 263 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.itb.walker 219 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.inst 13506 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::cpu0.data 124542 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.demand_mshr_misses::total 138530 # number of demand (read+write) MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.dtb.walker 263 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.itb.walker 219 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.inst 13506 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.data 124542 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::cpu0.l2cache.prefetcher 448214 # number of overall MSHR misses +system.cpu0.l2cache.overall_mshr_misses::total 586744 # number of overall MSHR misses +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.dtb.walker 4219000 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.itb.walker 3366500 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.inst 457538021 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::cpu0.data 1656533968 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_miss_latency::total 2121657489 # number of ReadReq MSHR miss cycles +system.cpu0.l2cache.HardPFReq_mshr_miss_latency::cpu0.l2cache.prefetcher 17785493022 # number of HardPFReq MSHR miss cycles +system.cpu0.l2cache.HardPFReq_mshr_miss_latency::total 17785493022 # number of HardPFReq MSHR miss cycles +system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::cpu0.data 490939499 # number of UpgradeReq MSHR miss cycles +system.cpu0.l2cache.UpgradeReq_mshr_miss_latency::total 490939499 # number of UpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::cpu0.data 261550596 # number of SCUpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_latency::total 261550596 # number of SCUpgradeReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu0.data 1060497 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 1060497 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu0.l2cache.ReadExReq_mshr_miss_latency::cpu0.data 1074359119 # number of ReadExReq MSHR miss cycles +system.cpu0.l2cache.ReadExReq_mshr_miss_latency::total 1074359119 # number of ReadExReq MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.dtb.walker 4219000 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.itb.walker 3366500 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.inst 457538021 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::cpu0.data 2730893087 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.demand_mshr_miss_latency::total 3196016608 # number of demand (read+write) MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.dtb.walker 4219000 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.itb.walker 3366500 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.inst 457538021 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.data 2730893087 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::cpu0.l2cache.prefetcher 17785493022 # number of overall MSHR miss cycles +system.cpu0.l2cache.overall_mshr_miss_latency::total 20981509630 # number of overall MSHR miss cycles +system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.inst 647388500 # number of ReadReq MSHR uncacheable cycles +system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::cpu0.data 5328873750 # number of ReadReq MSHR uncacheable cycles +system.cpu0.l2cache.ReadReq_mshr_uncacheable_latency::total 5976262250 # number of ReadReq MSHR uncacheable cycles +system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::cpu0.data 3987021005 # number of WriteReq MSHR uncacheable cycles +system.cpu0.l2cache.WriteReq_mshr_uncacheable_latency::total 3987021005 # number of WriteReq MSHR uncacheable cycles +system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.inst 647388500 # number of overall MSHR uncacheable cycles +system.cpu0.l2cache.overall_mshr_uncacheable_latency::cpu0.data 9315894755 # number of overall MSHR uncacheable cycles +system.cpu0.l2cache.overall_mshr_uncacheable_latency::total 9963283255 # number of overall MSHR uncacheable cycles +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.036261 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.064261 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.inst 0.012722 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::cpu0.data 0.177139 # mshr miss rate for ReadReq accesses +system.cpu0.l2cache.ReadReq_mshr_miss_rate::total 0.062033 # mshr miss rate for ReadReq accesses system.cpu0.l2cache.HardPFReq_mshr_miss_rate::cpu0.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu0.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses -system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.data 0.766332 # mshr miss rate for UpgradeReq accesses -system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.766332 # mshr miss rate for UpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.925498 # mshr miss rate for SCUpgradeReq accesses -system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.925498 # mshr miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::cpu0.data 0.747604 # mshr miss rate for UpgradeReq accesses +system.cpu0.l2cache.UpgradeReq_mshr_miss_rate::total 0.747604 # mshr miss rate for UpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.904795 # mshr miss rate for SCUpgradeReq accesses +system.cpu0.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.904795 # mshr miss rate for SCUpgradeReq accesses system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_rate::cpu0.data 1 # mshr miss rate for SCUpgradeFailReq accesses system.cpu0.l2cache.SCUpgradeFailReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.data 0.149554 # mshr miss rate for ReadExReq accesses -system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.149554 # mshr miss rate for ReadExReq accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.045345 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.057937 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.020287 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.data 0.182366 # mshr miss rate for demand accesses -system.cpu0.l2cache.demand_mshr_miss_rate::total 0.103015 # mshr miss rate for demand accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.045345 # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.057937 # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.020287 # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.data 0.182366 # mshr miss rate for overall accesses +system.cpu0.l2cache.ReadExReq_mshr_miss_rate::cpu0.data 0.169568 # mshr miss rate for ReadExReq accesses +system.cpu0.l2cache.ReadExReq_mshr_miss_rate::total 0.169568 # mshr miss rate for ReadExReq accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.dtb.walker 0.036261 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.itb.walker 0.064261 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.inst 0.012722 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::cpu0.data 0.174406 # mshr miss rate for demand accesses +system.cpu0.l2cache.demand_mshr_miss_rate::total 0.077547 # mshr miss rate for demand accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.dtb.walker 0.036261 # mshr miss rate for overall accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.itb.walker 0.064261 # mshr miss rate for overall accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.inst 0.012722 # mshr miss rate for overall accesses +system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.data 0.174406 # mshr miss rate for overall accesses system.cpu0.l2cache.overall_mshr_miss_rate::cpu0.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu0.l2cache.overall_mshr_miss_rate::total 0.431289 # mshr miss rate for overall accesses -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 14764.444444 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 15650.684932 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 30284.195974 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.data 19133.451133 # average ReadReq mshr miss latency -system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 20614.142301 # average ReadReq mshr miss latency -system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 41466.037825 # average HardPFReq mshr miss latency -system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 41466.037825 # average HardPFReq mshr miss latency -system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.data 17949.182124 # average UpgradeReq mshr miss latency -system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17949.182124 # average UpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 14531.756466 # average SCUpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14531.756466 # average SCUpgradeReq mshr miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.data 444000 # average SCUpgradeFailReq mshr miss latency -system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 444000 # average SCUpgradeFailReq mshr miss latency -system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.data 27226.935782 # average ReadExReq mshr miss latency -system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 27226.935782 # average ReadExReq mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 14764.444444 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 15650.684932 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 30284.195974 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.data 21816.315828 # average overall mshr miss latency -system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 22587.996940 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 14764.444444 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 15650.684932 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 30284.195974 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.data 21816.315828 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 41466.037825 # average overall mshr miss latency -system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 36956.950356 # average overall mshr miss latency +system.cpu0.l2cache.overall_mshr_miss_rate::total 0.328449 # mshr miss rate for overall accesses +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 16041.825095 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 15372.146119 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.inst 33876.648971 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::cpu0.data 20491.513706 # average ReadReq mshr miss latency +system.cpu0.l2cache.ReadReq_avg_mshr_miss_latency::total 22373.744980 # average ReadReq mshr miss latency +system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 39680.806539 # average HardPFReq mshr miss latency +system.cpu0.l2cache.HardPFReq_avg_mshr_miss_latency::total 39680.806539 # average HardPFReq mshr miss latency +system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu0.data 16431.471283 # average UpgradeReq mshr miss latency +system.cpu0.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16431.471283 # average UpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 13537.114849 # average SCUpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13537.114849 # average SCUpgradeReq mshr miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu0.data 151499.571429 # average SCUpgradeFailReq mshr miss latency +system.cpu0.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 151499.571429 # average SCUpgradeFailReq mshr miss latency +system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::cpu0.data 24583.751750 # average ReadExReq mshr miss latency +system.cpu0.l2cache.ReadExReq_avg_mshr_miss_latency::total 24583.751750 # average ReadExReq mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.dtb.walker 16041.825095 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.itb.walker 15372.146119 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.inst 33876.648971 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::cpu0.data 21927.487008 # average overall mshr miss latency +system.cpu0.l2cache.demand_avg_mshr_miss_latency::total 23070.934873 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.dtb.walker 16041.825095 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.itb.walker 15372.146119 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.inst 33876.648971 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.data 21927.487008 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::cpu0.l2cache.prefetcher 39680.806539 # average overall mshr miss latency +system.cpu0.l2cache.overall_avg_mshr_miss_latency::total 35759.223154 # average overall mshr miss latency system.cpu0.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency system.cpu0.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency system.cpu0.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -1608,104 +1667,106 @@ system.cpu0.l2cache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf system.cpu0.l2cache.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency system.cpu0.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.dcache.tags.replacements 355829 # number of replacements -system.cpu0.dcache.tags.tagsinuse 496.967445 # Cycle average of tags in use -system.cpu0.dcache.tags.total_refs 11721464 # Total number of references to valid blocks. -system.cpu0.dcache.tags.sampled_refs 356159 # Sample count of references to valid blocks. -system.cpu0.dcache.tags.avg_refs 32.910762 # Average number of references to valid blocks. -system.cpu0.dcache.tags.warmup_cycle 767187000 # Cycle when the warmup percentage was hit. -system.cpu0.dcache.tags.occ_blocks::cpu0.data 496.967445 # Average occupied blocks per requestor -system.cpu0.dcache.tags.occ_percent::cpu0.data 0.970640 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_percent::total 0.970640 # Average percentage of cache occupancy -system.cpu0.dcache.tags.occ_task_id_blocks::1024 330 # Occupied blocks per task id -system.cpu0.dcache.tags.age_task_id_blocks_1024::2 330 # Occupied blocks per task id -system.cpu0.dcache.tags.occ_task_id_percent::1024 0.644531 # Percentage of cache occupancy per task id -system.cpu0.dcache.tags.tag_accesses 24668842 # Number of tag accesses -system.cpu0.dcache.tags.data_accesses 24668842 # Number of data accesses -system.cpu0.dcache.ReadReq_hits::cpu0.data 5548461 # number of ReadReq hits -system.cpu0.dcache.ReadReq_hits::total 5548461 # number of ReadReq hits -system.cpu0.dcache.WriteReq_hits::cpu0.data 5771889 # number of WriteReq hits -system.cpu0.dcache.WriteReq_hits::total 5771889 # number of WriteReq hits -system.cpu0.dcache.SoftPFReq_hits::cpu0.data 62661 # number of SoftPFReq hits -system.cpu0.dcache.SoftPFReq_hits::total 62661 # number of SoftPFReq hits -system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 153118 # number of LoadLockedReq hits -system.cpu0.dcache.LoadLockedReq_hits::total 153118 # number of LoadLockedReq hits -system.cpu0.dcache.StoreCondReq_hits::cpu0.data 152372 # number of StoreCondReq hits -system.cpu0.dcache.StoreCondReq_hits::total 152372 # number of StoreCondReq hits -system.cpu0.dcache.demand_hits::cpu0.data 11320350 # number of demand (read+write) hits -system.cpu0.dcache.demand_hits::total 11320350 # number of demand (read+write) hits -system.cpu0.dcache.overall_hits::cpu0.data 11383011 # number of overall hits -system.cpu0.dcache.overall_hits::total 11383011 # number of overall hits -system.cpu0.dcache.ReadReq_misses::cpu0.data 178532 # number of ReadReq misses -system.cpu0.dcache.ReadReq_misses::total 178532 # number of ReadReq misses -system.cpu0.dcache.WriteReq_misses::cpu0.data 183693 # number of WriteReq misses -system.cpu0.dcache.WriteReq_misses::total 183693 # number of WriteReq misses -system.cpu0.dcache.SoftPFReq_misses::cpu0.data 66756 # number of SoftPFReq misses -system.cpu0.dcache.SoftPFReq_misses::total 66756 # number of SoftPFReq misses -system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 10498 # number of LoadLockedReq misses -system.cpu0.dcache.LoadLockedReq_misses::total 10498 # number of LoadLockedReq misses -system.cpu0.dcache.StoreCondReq_misses::cpu0.data 11173 # number of StoreCondReq misses -system.cpu0.dcache.StoreCondReq_misses::total 11173 # number of StoreCondReq misses -system.cpu0.dcache.demand_misses::cpu0.data 362225 # number of demand (read+write) misses -system.cpu0.dcache.demand_misses::total 362225 # number of demand (read+write) misses -system.cpu0.dcache.overall_misses::cpu0.data 428981 # number of overall misses -system.cpu0.dcache.overall_misses::total 428981 # number of overall misses -system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 2139066005 # number of ReadReq miss cycles -system.cpu0.dcache.ReadReq_miss_latency::total 2139066005 # number of ReadReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 2832298001 # number of WriteReq miss cycles -system.cpu0.dcache.WriteReq_miss_latency::total 2832298001 # number of WriteReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 176126000 # number of LoadLockedReq miss cycles -system.cpu0.dcache.LoadLockedReq_miss_latency::total 176126000 # number of LoadLockedReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 261398841 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondReq_miss_latency::total 261398841 # number of StoreCondReq miss cycles -system.cpu0.dcache.StoreCondFailReq_miss_latency::cpu0.data 1128000 # number of StoreCondFailReq miss cycles -system.cpu0.dcache.StoreCondFailReq_miss_latency::total 1128000 # number of StoreCondFailReq miss cycles -system.cpu0.dcache.demand_miss_latency::cpu0.data 4971364006 # number of demand (read+write) miss cycles -system.cpu0.dcache.demand_miss_latency::total 4971364006 # number of demand (read+write) miss cycles -system.cpu0.dcache.overall_miss_latency::cpu0.data 4971364006 # number of overall miss cycles -system.cpu0.dcache.overall_miss_latency::total 4971364006 # number of overall miss cycles -system.cpu0.dcache.ReadReq_accesses::cpu0.data 5726993 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.ReadReq_accesses::total 5726993 # number of ReadReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::cpu0.data 5955582 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.WriteReq_accesses::total 5955582 # number of WriteReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 129417 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.SoftPFReq_accesses::total 129417 # number of SoftPFReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 163616 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.LoadLockedReq_accesses::total 163616 # number of LoadLockedReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 163545 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.StoreCondReq_accesses::total 163545 # number of StoreCondReq accesses(hits+misses) -system.cpu0.dcache.demand_accesses::cpu0.data 11682575 # number of demand (read+write) accesses -system.cpu0.dcache.demand_accesses::total 11682575 # number of demand (read+write) accesses -system.cpu0.dcache.overall_accesses::cpu0.data 11811992 # number of overall (read+write) accesses -system.cpu0.dcache.overall_accesses::total 11811992 # number of overall (read+write) accesses -system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.031174 # miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_miss_rate::total 0.031174 # miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.030844 # miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_miss_rate::total 0.030844 # miss rate for WriteReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.515821 # miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_miss_rate::total 0.515821 # miss rate for SoftPFReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.064162 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.064162 # miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.068318 # miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_miss_rate::total 0.068318 # miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_miss_rate::cpu0.data 0.031006 # miss rate for demand accesses -system.cpu0.dcache.demand_miss_rate::total 0.031006 # miss rate for demand accesses -system.cpu0.dcache.overall_miss_rate::cpu0.data 0.036317 # miss rate for overall accesses -system.cpu0.dcache.overall_miss_rate::total 0.036317 # miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 11981.415124 # average ReadReq miss latency -system.cpu0.dcache.ReadReq_avg_miss_latency::total 11981.415124 # average ReadReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 15418.649600 # average WriteReq miss latency -system.cpu0.dcache.WriteReq_avg_miss_latency::total 15418.649600 # average WriteReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 16777.100400 # average LoadLockedReq miss latency -system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 16777.100400 # average LoadLockedReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 23395.582297 # average StoreCondReq miss latency -system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 23395.582297 # average StoreCondReq miss latency +system.cpu0.dcache.tags.replacements 658799 # number of replacements +system.cpu0.dcache.tags.tagsinuse 485.164758 # Cycle average of tags in use +system.cpu0.dcache.tags.total_refs 41683742 # Total number of references to valid blocks. +system.cpu0.dcache.tags.sampled_refs 659311 # Sample count of references to valid blocks. +system.cpu0.dcache.tags.avg_refs 63.223186 # Average number of references to valid blocks. +system.cpu0.dcache.tags.warmup_cycle 1016179000 # Cycle when the warmup percentage was hit. +system.cpu0.dcache.tags.occ_blocks::cpu0.data 485.164758 # Average occupied blocks per requestor +system.cpu0.dcache.tags.occ_percent::cpu0.data 0.947587 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_percent::total 0.947587 # Average percentage of cache occupancy +system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::0 106 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::1 315 # Occupied blocks per task id +system.cpu0.dcache.tags.age_task_id_blocks_1024::2 91 # Occupied blocks per task id +system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id +system.cpu0.dcache.tags.tag_accesses 85573160 # Number of tag accesses +system.cpu0.dcache.tags.data_accesses 85573160 # Number of data accesses +system.cpu0.dcache.ReadReq_hits::cpu0.data 23155425 # number of ReadReq hits +system.cpu0.dcache.ReadReq_hits::total 23155425 # number of ReadReq hits +system.cpu0.dcache.WriteReq_hits::cpu0.data 17431620 # number of WriteReq hits +system.cpu0.dcache.WriteReq_hits::total 17431620 # number of WriteReq hits +system.cpu0.dcache.SoftPFReq_hits::cpu0.data 323179 # number of SoftPFReq hits +system.cpu0.dcache.SoftPFReq_hits::total 323179 # number of SoftPFReq hits +system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 358328 # number of LoadLockedReq hits +system.cpu0.dcache.LoadLockedReq_hits::total 358328 # number of LoadLockedReq hits +system.cpu0.dcache.StoreCondReq_hits::cpu0.data 353864 # number of StoreCondReq hits +system.cpu0.dcache.StoreCondReq_hits::total 353864 # number of StoreCondReq hits +system.cpu0.dcache.demand_hits::cpu0.data 40587045 # number of demand (read+write) hits +system.cpu0.dcache.demand_hits::total 40587045 # number of demand (read+write) hits +system.cpu0.dcache.overall_hits::cpu0.data 40910224 # number of overall hits +system.cpu0.dcache.overall_hits::total 40910224 # number of overall hits +system.cpu0.dcache.ReadReq_misses::cpu0.data 360428 # number of ReadReq misses +system.cpu0.dcache.ReadReq_misses::total 360428 # number of ReadReq misses +system.cpu0.dcache.WriteReq_misses::cpu0.data 297691 # number of WriteReq misses +system.cpu0.dcache.WriteReq_misses::total 297691 # number of WriteReq misses +system.cpu0.dcache.SoftPFReq_misses::cpu0.data 106192 # number of SoftPFReq misses +system.cpu0.dcache.SoftPFReq_misses::total 106192 # number of SoftPFReq misses +system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 21416 # number of LoadLockedReq misses +system.cpu0.dcache.LoadLockedReq_misses::total 21416 # number of LoadLockedReq misses +system.cpu0.dcache.StoreCondReq_misses::cpu0.data 21370 # number of StoreCondReq misses +system.cpu0.dcache.StoreCondReq_misses::total 21370 # number of StoreCondReq misses +system.cpu0.dcache.demand_misses::cpu0.data 658119 # number of demand (read+write) misses +system.cpu0.dcache.demand_misses::total 658119 # number of demand (read+write) misses +system.cpu0.dcache.overall_misses::cpu0.data 764311 # number of overall misses +system.cpu0.dcache.overall_misses::total 764311 # number of overall misses +system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 4473033768 # number of ReadReq miss cycles +system.cpu0.dcache.ReadReq_miss_latency::total 4473033768 # number of ReadReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 4445222415 # number of WriteReq miss cycles +system.cpu0.dcache.WriteReq_miss_latency::total 4445222415 # number of WriteReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 335592501 # number of LoadLockedReq miss cycles +system.cpu0.dcache.LoadLockedReq_miss_latency::total 335592501 # number of LoadLockedReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 473344116 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondReq_miss_latency::total 473344116 # number of StoreCondReq miss cycles +system.cpu0.dcache.StoreCondFailReq_miss_latency::cpu0.data 1450500 # number of StoreCondFailReq miss cycles +system.cpu0.dcache.StoreCondFailReq_miss_latency::total 1450500 # number of StoreCondFailReq miss cycles +system.cpu0.dcache.demand_miss_latency::cpu0.data 8918256183 # number of demand (read+write) miss cycles +system.cpu0.dcache.demand_miss_latency::total 8918256183 # number of demand (read+write) miss cycles +system.cpu0.dcache.overall_miss_latency::cpu0.data 8918256183 # number of overall miss cycles +system.cpu0.dcache.overall_miss_latency::total 8918256183 # number of overall miss cycles +system.cpu0.dcache.ReadReq_accesses::cpu0.data 23515853 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.ReadReq_accesses::total 23515853 # number of ReadReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::cpu0.data 17729311 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.WriteReq_accesses::total 17729311 # number of WriteReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 429371 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.SoftPFReq_accesses::total 429371 # number of SoftPFReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 379744 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.LoadLockedReq_accesses::total 379744 # number of LoadLockedReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 375234 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.StoreCondReq_accesses::total 375234 # number of StoreCondReq accesses(hits+misses) +system.cpu0.dcache.demand_accesses::cpu0.data 41245164 # number of demand (read+write) accesses +system.cpu0.dcache.demand_accesses::total 41245164 # number of demand (read+write) accesses +system.cpu0.dcache.overall_accesses::cpu0.data 41674535 # number of overall (read+write) accesses +system.cpu0.dcache.overall_accesses::total 41674535 # number of overall (read+write) accesses +system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.015327 # miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_miss_rate::total 0.015327 # miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.016791 # miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_miss_rate::total 0.016791 # miss rate for WriteReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.247320 # miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_miss_rate::total 0.247320 # miss rate for SoftPFReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.056396 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.056396 # miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.056951 # miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_miss_rate::total 0.056951 # miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_miss_rate::cpu0.data 0.015956 # miss rate for demand accesses +system.cpu0.dcache.demand_miss_rate::total 0.015956 # miss rate for demand accesses +system.cpu0.dcache.overall_miss_rate::cpu0.data 0.018340 # miss rate for overall accesses +system.cpu0.dcache.overall_miss_rate::total 0.018340 # miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 12410.339286 # average ReadReq miss latency +system.cpu0.dcache.ReadReq_avg_miss_latency::total 12410.339286 # average ReadReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 14932.337273 # average WriteReq miss latency +system.cpu0.dcache.WriteReq_avg_miss_latency::total 14932.337273 # average WriteReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 15670.176550 # average LoadLockedReq miss latency +system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 15670.176550 # average LoadLockedReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 22149.935236 # average StoreCondReq miss latency +system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 22149.935236 # average StoreCondReq miss latency system.cpu0.dcache.StoreCondFailReq_avg_miss_latency::cpu0.data inf # average StoreCondFailReq miss latency system.cpu0.dcache.StoreCondFailReq_avg_miss_latency::total inf # average StoreCondFailReq miss latency -system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 13724.519307 # average overall miss latency -system.cpu0.dcache.demand_avg_miss_latency::total 13724.519307 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 11588.774342 # average overall miss latency -system.cpu0.dcache.overall_avg_miss_latency::total 11588.774342 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 13551.130089 # average overall miss latency +system.cpu0.dcache.demand_avg_miss_latency::total 13551.130089 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 11668.360370 # average overall miss latency +system.cpu0.dcache.overall_avg_miss_latency::total 11668.360370 # average overall miss latency system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1714,82 +1775,82 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu0.dcache.fast_writes 0 # number of fast writes performed system.cpu0.dcache.cache_copies 0 # number of cache copies performed -system.cpu0.dcache.writebacks::writebacks 286365 # number of writebacks -system.cpu0.dcache.writebacks::total 286365 # number of writebacks -system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 3418 # number of ReadReq MSHR hits -system.cpu0.dcache.ReadReq_mshr_hits::total 3418 # number of ReadReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 2438 # number of WriteReq MSHR hits -system.cpu0.dcache.WriteReq_mshr_hits::total 2438 # number of WriteReq MSHR hits -system.cpu0.dcache.demand_mshr_hits::cpu0.data 5856 # number of demand (read+write) MSHR hits -system.cpu0.dcache.demand_mshr_hits::total 5856 # number of demand (read+write) MSHR hits -system.cpu0.dcache.overall_mshr_hits::cpu0.data 5856 # number of overall MSHR hits -system.cpu0.dcache.overall_mshr_hits::total 5856 # number of overall MSHR hits -system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 175114 # number of ReadReq MSHR misses -system.cpu0.dcache.ReadReq_mshr_misses::total 175114 # number of ReadReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 181255 # number of WriteReq MSHR misses -system.cpu0.dcache.WriteReq_mshr_misses::total 181255 # number of WriteReq MSHR misses -system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 47050 # number of SoftPFReq MSHR misses -system.cpu0.dcache.SoftPFReq_mshr_misses::total 47050 # number of SoftPFReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 10498 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.LoadLockedReq_mshr_misses::total 10498 # number of LoadLockedReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 11156 # number of StoreCondReq MSHR misses -system.cpu0.dcache.StoreCondReq_mshr_misses::total 11156 # number of StoreCondReq MSHR misses -system.cpu0.dcache.demand_mshr_misses::cpu0.data 356369 # number of demand (read+write) MSHR misses -system.cpu0.dcache.demand_mshr_misses::total 356369 # number of demand (read+write) MSHR misses -system.cpu0.dcache.overall_mshr_misses::cpu0.data 403419 # number of overall MSHR misses -system.cpu0.dcache.overall_mshr_misses::total 403419 # number of overall MSHR misses -system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 1737360745 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_miss_latency::total 1737360745 # number of ReadReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 2335118999 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.WriteReq_mshr_miss_latency::total 2335118999 # number of WriteReq MSHR miss cycles -system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 699675494 # number of SoftPFReq MSHR miss cycles -system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 699675494 # number of SoftPFReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 155125000 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 155125000 # number of LoadLockedReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 237977159 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 237977159 # number of StoreCondReq MSHR miss cycles -system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.data 1080000 # number of StoreCondFailReq MSHR miss cycles -system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 1080000 # number of StoreCondFailReq MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 4072479744 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.demand_mshr_miss_latency::total 4072479744 # number of demand (read+write) MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 4772155238 # number of overall MSHR miss cycles -system.cpu0.dcache.overall_mshr_miss_latency::total 4772155238 # number of overall MSHR miss cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 185341734990 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 185341734990 # number of ReadReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 1669232496 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1669232496 # number of WriteReq MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 187010967486 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.overall_mshr_uncacheable_latency::total 187010967486 # number of overall MSHR uncacheable cycles -system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.030577 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.030577 # mshr miss rate for ReadReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.030434 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.030434 # mshr miss rate for WriteReq accesses -system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.363553 # mshr miss rate for SoftPFReq accesses -system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.363553 # mshr miss rate for SoftPFReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.064162 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.064162 # mshr miss rate for LoadLockedReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.068214 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.068214 # mshr miss rate for StoreCondReq accesses -system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.030504 # mshr miss rate for demand accesses -system.cpu0.dcache.demand_mshr_miss_rate::total 0.030504 # mshr miss rate for demand accesses -system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.034153 # mshr miss rate for overall accesses -system.cpu0.dcache.overall_mshr_miss_rate::total 0.034153 # mshr miss rate for overall accesses -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 9921.312659 # average ReadReq mshr miss latency -system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 9921.312659 # average ReadReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 12883.059772 # average WriteReq mshr miss latency -system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 12883.059772 # average WriteReq mshr miss latency -system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 14870.892540 # average SoftPFReq mshr miss latency -system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 14870.892540 # average SoftPFReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 14776.624119 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14776.624119 # average LoadLockedReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 21331.763984 # average StoreCondReq mshr miss latency -system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 21331.763984 # average StoreCondReq mshr miss latency +system.cpu0.dcache.writebacks::writebacks 483937 # number of writebacks +system.cpu0.dcache.writebacks::total 483937 # number of writebacks +system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 7364 # number of ReadReq MSHR hits +system.cpu0.dcache.ReadReq_mshr_hits::total 7364 # number of ReadReq MSHR hits +system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 15075 # number of LoadLockedReq MSHR hits +system.cpu0.dcache.LoadLockedReq_mshr_hits::total 15075 # number of LoadLockedReq MSHR hits +system.cpu0.dcache.demand_mshr_hits::cpu0.data 7364 # number of demand (read+write) MSHR hits +system.cpu0.dcache.demand_mshr_hits::total 7364 # number of demand (read+write) MSHR hits +system.cpu0.dcache.overall_mshr_hits::cpu0.data 7364 # number of overall MSHR hits +system.cpu0.dcache.overall_mshr_hits::total 7364 # number of overall MSHR hits +system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 353064 # number of ReadReq MSHR misses +system.cpu0.dcache.ReadReq_mshr_misses::total 353064 # number of ReadReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 297691 # number of WriteReq MSHR misses +system.cpu0.dcache.WriteReq_mshr_misses::total 297691 # number of WriteReq MSHR misses +system.cpu0.dcache.SoftPFReq_mshr_misses::cpu0.data 96960 # number of SoftPFReq MSHR misses +system.cpu0.dcache.SoftPFReq_mshr_misses::total 96960 # number of SoftPFReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 6341 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.LoadLockedReq_mshr_misses::total 6341 # number of LoadLockedReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 21361 # number of StoreCondReq MSHR misses +system.cpu0.dcache.StoreCondReq_mshr_misses::total 21361 # number of StoreCondReq MSHR misses +system.cpu0.dcache.demand_mshr_misses::cpu0.data 650755 # number of demand (read+write) MSHR misses +system.cpu0.dcache.demand_mshr_misses::total 650755 # number of demand (read+write) MSHR misses +system.cpu0.dcache.overall_mshr_misses::cpu0.data 747715 # number of overall MSHR misses +system.cpu0.dcache.overall_mshr_misses::total 747715 # number of overall MSHR misses +system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 3674066732 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_miss_latency::total 3674066732 # number of ReadReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 3839615585 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.WriteReq_mshr_miss_latency::total 3839615585 # number of WriteReq MSHR miss cycles +system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu0.data 1190903244 # number of SoftPFReq MSHR miss cycles +system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 1190903244 # number of SoftPFReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 89864249 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 89864249 # number of LoadLockedReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 429815884 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 429815884 # number of StoreCondReq MSHR miss cycles +system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.data 1372500 # number of StoreCondFailReq MSHR miss cycles +system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 1372500 # number of StoreCondFailReq MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 7513682317 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.demand_mshr_miss_latency::total 7513682317 # number of demand (read+write) MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 8704585561 # number of overall MSHR miss cycles +system.cpu0.dcache.overall_mshr_miss_latency::total 8704585561 # number of overall MSHR miss cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 5564939750 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 5564939750 # number of ReadReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 4183945995 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 4183945995 # number of WriteReq MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 9748885745 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.overall_mshr_uncacheable_latency::total 9748885745 # number of overall MSHR uncacheable cycles +system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.015014 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.015014 # mshr miss rate for ReadReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.016791 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.016791 # mshr miss rate for WriteReq accesses +system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu0.data 0.225819 # mshr miss rate for SoftPFReq accesses +system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.225819 # mshr miss rate for SoftPFReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.016698 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.016698 # mshr miss rate for LoadLockedReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.056927 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.056927 # mshr miss rate for StoreCondReq accesses +system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.015778 # mshr miss rate for demand accesses +system.cpu0.dcache.demand_mshr_miss_rate::total 0.015778 # mshr miss rate for demand accesses +system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.017942 # mshr miss rate for overall accesses +system.cpu0.dcache.overall_mshr_miss_rate::total 0.017942 # mshr miss rate for overall accesses +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 10406.234371 # average ReadReq mshr miss latency +system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 10406.234371 # average ReadReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 12897.990148 # average WriteReq mshr miss latency +system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 12897.990148 # average WriteReq mshr miss latency +system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu0.data 12282.417946 # average SoftPFReq mshr miss latency +system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 12282.417946 # average SoftPFReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 14171.936445 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 14171.936445 # average LoadLockedReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 20121.524460 # average StoreCondReq mshr miss latency +system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 20121.524460 # average StoreCondReq mshr miss latency system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu0.data inf # average StoreCondFailReq mshr miss latency system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 11427.704834 # average overall mshr miss latency -system.cpu0.dcache.demand_avg_mshr_miss_latency::total 11427.704834 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 11829.277347 # average overall mshr miss latency -system.cpu0.dcache.overall_avg_mshr_miss_latency::total 11829.277347 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 11546.100018 # average overall mshr miss latency +system.cpu0.dcache.demand_avg_mshr_miss_latency::total 11546.100018 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 11641.582101 # average overall mshr miss latency +system.cpu0.dcache.overall_avg_mshr_miss_latency::total 11641.582101 # average overall mshr miss latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency @@ -1797,56 +1858,57 @@ system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data inf # average overall mshr uncacheable latency system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu0.toL2Bus.trans_dist::ReadReq 1907557 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadResp 1767698 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteReq 12543 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::WriteResp 12543 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::Writeback 286363 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::HardPFReq 331583 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeReq 53089 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 23925 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeResp 60027 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 17 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 39 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExReq 171374 # Transaction distribution -system.cpu0.toL2Bus.trans_dist::ReadExResp 163301 # Transaction distribution -system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 753056 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 3449820 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 6852 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 13348 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_count::total 4223076 # Packet count per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 23690016 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 48159078 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 10080 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 19848 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.pkt_size::total 71879022 # Cumulative packet size per connected master and slave (bytes) -system.cpu0.toL2Bus.snoops 631972 # Total snoops (count) -system.cpu0.toL2Bus.snoop_fanout::samples 1656253 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::mean 5.339000 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::stdev 0.473370 # Request fanout histogram +system.cpu0.toL2Bus.trans_dist::ReadReq 1734717 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadResp 1628862 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteReq 26256 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteResp 26256 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::Writeback 483936 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::HardPFReq 598763 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::WriteInvalidateReq 36225 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeReq 81012 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::SCUpgradeReq 43653 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeResp 101651 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::SCUpgradeFailReq 45 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::UpgradeFailResp 77 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExReq 279403 # Transaction distribution +system.cpu0.toL2Bus.trans_dist::ReadExResp 269117 # Transaction distribution +system.cpu0.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 2141354 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 2250253 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 9809 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 20976 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_count::total 4422392 # Packet count per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.cpu0.l2cache.cpu_side 67981948 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.cpu0.l2cache.cpu_side 80932636 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.itb.walker.dma::system.cpu0.l2cache.cpu_side 13632 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size_system.cpu0.dtb.walker.dma::system.cpu0.l2cache.cpu_side 29012 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.pkt_size::total 148957228 # Cumulative packet size per connected master and slave (bytes) +system.cpu0.toL2Bus.snoops 991588 # Total snoops (count) +system.cpu0.toL2Bus.snoop_fanout::samples 3219253 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::mean 5.272771 # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::stdev 0.445384 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::5 1094784 66.10% 66.10% # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::6 561469 33.90% 100.00% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::5 2341135 72.72% 72.72% # Request fanout histogram +system.cpu0.toL2Bus.snoop_fanout::6 878118 27.28% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu0.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu0.toL2Bus.snoop_fanout::total 1656253 # Request fanout histogram -system.cpu0.toL2Bus.reqLayer0.occupancy 1405252745 # Layer occupancy (ticks) +system.cpu0.toL2Bus.snoop_fanout::total 3219253 # Request fanout histogram +system.cpu0.toL2Bus.reqLayer0.occupancy 1700320883 # Layer occupancy (ticks) system.cpu0.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu0.toL2Bus.snoopLayer0.occupancy 72604500 # Layer occupancy (ticks) +system.cpu0.toL2Bus.snoopLayer0.occupancy 115643997 # Layer occupancy (ticks) system.cpu0.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer0.occupancy 563408502 # Layer occupancy (ticks) -system.cpu0.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer1.occupancy 1726182117 # Layer occupancy (ticks) -system.cpu0.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer2.occupancy 4332000 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer0.occupancy 1603955756 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) +system.cpu0.toL2Bus.respLayer1.occupancy 1150860061 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) +system.cpu0.toL2Bus.respLayer2.occupancy 6401000 # Layer occupancy (ticks) system.cpu0.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu0.toL2Bus.respLayer3.occupancy 8386000 # Layer occupancy (ticks) +system.cpu0.toL2Bus.respLayer3.occupancy 13723500 # Layer occupancy (ticks) system.cpu0.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu1.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses @@ -1871,25 +1933,25 @@ system.cpu1.dstage2_mmu.stage2_tlb.misses 0 # D system.cpu1.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu1.dtb.inst_hits 0 # ITB inst hits system.cpu1.dtb.inst_misses 0 # ITB inst misses -system.cpu1.dtb.read_hits 6599972 # DTB read hits -system.cpu1.dtb.read_misses 3720 # DTB read misses -system.cpu1.dtb.write_hits 5539858 # DTB write hits -system.cpu1.dtb.write_misses 1581 # DTB write misses -system.cpu1.dtb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.dtb.flush_entries 1672 # Number of entries that have been flushed from TLB +system.cpu1.dtb.read_hits 4827395 # DTB read hits +system.cpu1.dtb.read_misses 2744 # DTB read misses +system.cpu1.dtb.write_hits 4131070 # DTB write hits +system.cpu1.dtb.write_misses 524 # DTB write misses +system.cpu1.dtb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.dtb.flush_entries 2012 # Number of entries that have been flushed from TLB system.cpu1.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu1.dtb.prefetch_faults 123 # Number of TLB faults due to prefetch +system.cpu1.dtb.prefetch_faults 437 # Number of TLB faults due to prefetch system.cpu1.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu1.dtb.perms_faults 204 # Number of TLB faults due to permissions restrictions -system.cpu1.dtb.read_accesses 6603692 # DTB read accesses -system.cpu1.dtb.write_accesses 5541439 # DTB write accesses +system.cpu1.dtb.perms_faults 163 # Number of TLB faults due to permissions restrictions +system.cpu1.dtb.read_accesses 4830139 # DTB read accesses +system.cpu1.dtb.write_accesses 4131594 # DTB write accesses system.cpu1.dtb.inst_accesses 0 # ITB inst accesses -system.cpu1.dtb.hits 12139830 # DTB hits -system.cpu1.dtb.misses 5301 # DTB misses -system.cpu1.dtb.accesses 12145131 # DTB accesses +system.cpu1.dtb.hits 8958465 # DTB hits +system.cpu1.dtb.misses 3268 # DTB misses +system.cpu1.dtb.accesses 8961733 # DTB accesses system.cpu1.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu1.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu1.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -1911,142 +1973,141 @@ system.cpu1.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu1.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu1.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu1.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu1.itb.inst_hits 32728613 # ITB inst hits -system.cpu1.itb.inst_misses 2200 # ITB inst misses +system.cpu1.itb.inst_hits 20889672 # ITB inst hits +system.cpu1.itb.inst_misses 1747 # ITB inst misses system.cpu1.itb.read_hits 0 # DTB read hits system.cpu1.itb.read_misses 0 # DTB read misses system.cpu1.itb.write_hits 0 # DTB write hits system.cpu1.itb.write_misses 0 # DTB write misses -system.cpu1.itb.flush_tlb 4 # Number of times complete TLB was flushed -system.cpu1.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu1.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu1.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu1.itb.flush_entries 1176 # Number of entries that have been flushed from TLB +system.cpu1.itb.flush_tlb 66 # Number of times complete TLB was flushed +system.cpu1.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu1.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu1.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu1.itb.flush_entries 1149 # Number of entries that have been flushed from TLB system.cpu1.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu1.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu1.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu1.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu1.itb.read_accesses 0 # DTB read accesses system.cpu1.itb.write_accesses 0 # DTB write accesses -system.cpu1.itb.inst_accesses 32730813 # ITB inst accesses -system.cpu1.itb.hits 32728613 # DTB hits -system.cpu1.itb.misses 2200 # DTB misses -system.cpu1.itb.accesses 32730813 # DTB accesses -system.cpu1.numCycles 5350361558 # number of cpu cycles simulated +system.cpu1.itb.inst_accesses 20891419 # ITB inst accesses +system.cpu1.itb.hits 20889672 # DTB hits +system.cpu1.itb.misses 1747 # DTB misses +system.cpu1.itb.accesses 20891419 # DTB accesses +system.cpu1.numCycles 5732950771 # number of cpu cycles simulated system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu1.committedInsts 32086754 # Number of instructions committed -system.cpu1.committedOps 37934299 # Number of ops (including micro ops) committed -system.cpu1.num_int_alu_accesses 33961237 # Number of integer alu accesses -system.cpu1.num_fp_alu_accesses 4436 # Number of float alu accesses -system.cpu1.num_func_calls 973285 # number of times a function call or return occured -system.cpu1.num_conditional_control_insts 3888456 # number of instructions that are conditional controls -system.cpu1.num_int_insts 33961237 # number of integer instructions -system.cpu1.num_fp_insts 4436 # number of float instructions -system.cpu1.num_int_register_reads 60527961 # number of times the integer registers were read -system.cpu1.num_int_register_writes 22681940 # number of times the integer registers were written -system.cpu1.num_fp_register_reads 3022 # number of times the floating registers were read -system.cpu1.num_fp_register_writes 1416 # number of times the floating registers were written -system.cpu1.num_cc_register_reads 134686779 # number of times the CC registers were read -system.cpu1.num_cc_register_writes 15567897 # number of times the CC registers were written -system.cpu1.num_mem_refs 12531559 # number of memory refs -system.cpu1.num_load_insts 6744563 # Number of load instructions -system.cpu1.num_store_insts 5786996 # Number of store instructions -system.cpu1.num_idle_cycles 5182201093.372063 # Number of idle cycles -system.cpu1.num_busy_cycles 168160464.627937 # Number of busy cycles -system.cpu1.not_idle_fraction 0.031430 # Percentage of non-idle cycles -system.cpu1.idle_fraction 0.968570 # Percentage of idle cycles -system.cpu1.Branches 5094014 # Number of branches fetched -system.cpu1.op_class::No_OpClass 12501 0.03% 0.03% # Class of executed instruction -system.cpu1.op_class::IntAlu 25826807 67.22% 67.25% # Class of executed instruction -system.cpu1.op_class::IntMult 50699 0.13% 67.38% # Class of executed instruction -system.cpu1.op_class::IntDiv 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatAdd 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatCmp 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatCvt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatMult 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatDiv 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::FloatSqrt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdAdd 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdAddAcc 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdAlu 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdCmp 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdCvt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdMisc 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdMult 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdMultAcc 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdShift 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdShiftAcc 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdSqrt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatAdd 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatAlu 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatCmp 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatCvt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatDiv 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatMisc 745 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatMult 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::SimdFloatSqrt 0 0.00% 67.38% # Class of executed instruction -system.cpu1.op_class::MemRead 6744563 17.55% 84.94% # Class of executed instruction -system.cpu1.op_class::MemWrite 5786996 15.06% 100.00% # Class of executed instruction +system.cpu1.committedInsts 20508829 # Number of instructions committed +system.cpu1.committedOps 24874782 # Number of ops (including micro ops) committed +system.cpu1.num_int_alu_accesses 22190598 # Number of integer alu accesses +system.cpu1.num_fp_alu_accesses 1792 # Number of float alu accesses +system.cpu1.num_func_calls 1209607 # number of times a function call or return occured +system.cpu1.num_conditional_control_insts 2572400 # number of instructions that are conditional controls +system.cpu1.num_int_insts 22190598 # number of integer instructions +system.cpu1.num_fp_insts 1792 # number of float instructions +system.cpu1.num_int_register_reads 39855869 # number of times the integer registers were read +system.cpu1.num_int_register_writes 15449003 # number of times the integer registers were written +system.cpu1.num_fp_register_reads 1276 # number of times the floating registers were read +system.cpu1.num_fp_register_writes 516 # number of times the floating registers were written +system.cpu1.num_cc_register_reads 90462747 # number of times the CC registers were read +system.cpu1.num_cc_register_writes 8862782 # number of times the CC registers were written +system.cpu1.num_mem_refs 9247846 # number of memory refs +system.cpu1.num_load_insts 4946569 # Number of load instructions +system.cpu1.num_store_insts 4301277 # Number of store instructions +system.cpu1.num_idle_cycles 5671538888.273010 # Number of idle cycles +system.cpu1.num_busy_cycles 61411882.726990 # Number of busy cycles +system.cpu1.not_idle_fraction 0.010712 # Percentage of non-idle cycles +system.cpu1.idle_fraction 0.989288 # Percentage of idle cycles +system.cpu1.Branches 3892747 # Number of branches fetched +system.cpu1.op_class::No_OpClass 67 0.00% 0.00% # Class of executed instruction +system.cpu1.op_class::IntAlu 16017837 63.30% 63.30% # Class of executed instruction +system.cpu1.op_class::IntMult 33571 0.13% 63.44% # Class of executed instruction +system.cpu1.op_class::IntDiv 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatAdd 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatCmp 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatCvt 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatMult 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatDiv 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::FloatSqrt 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdAdd 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdAddAcc 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdAlu 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdCmp 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdCvt 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdMisc 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdMult 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdMultAcc 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdShift 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdShiftAcc 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdSqrt 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatAdd 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatAlu 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatCmp 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatCvt 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatDiv 0 0.00% 63.44% # Class of executed instruction +system.cpu1.op_class::SimdFloatMisc 4039 0.02% 63.45% # Class of executed instruction +system.cpu1.op_class::SimdFloatMult 0 0.00% 63.45% # Class of executed instruction +system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 63.45% # Class of executed instruction +system.cpu1.op_class::SimdFloatSqrt 0 0.00% 63.45% # Class of executed instruction +system.cpu1.op_class::MemRead 4946569 19.55% 83.00% # Class of executed instruction +system.cpu1.op_class::MemWrite 4301277 17.00% 100.00% # Class of executed instruction system.cpu1.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu1.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu1.op_class::total 38422311 # Class of executed instruction +system.cpu1.op_class::total 25303360 # Class of executed instruction system.cpu1.kern.inst.arm 0 # number of arm instructions executed -system.cpu1.kern.inst.quiesce 40934 # number of quiesce instructions executed -system.cpu1.icache.tags.replacements 375227 # number of replacements -system.cpu1.icache.tags.tagsinuse 498.528279 # Cycle average of tags in use -system.cpu1.icache.tags.total_refs 32352870 # Total number of references to valid blocks. -system.cpu1.icache.tags.sampled_refs 375739 # Sample count of references to valid blocks. -system.cpu1.icache.tags.avg_refs 86.104636 # Average number of references to valid blocks. -system.cpu1.icache.tags.warmup_cycle 79843888000 # Cycle when the warmup percentage was hit. -system.cpu1.icache.tags.occ_blocks::cpu1.inst 498.528279 # Average occupied blocks per requestor -system.cpu1.icache.tags.occ_percent::cpu1.inst 0.973688 # Average percentage of cache occupancy -system.cpu1.icache.tags.occ_percent::total 0.973688 # Average percentage of cache occupancy +system.cpu1.kern.inst.quiesce 2751 # number of quiesce instructions executed +system.cpu1.icache.tags.replacements 565233 # number of replacements +system.cpu1.icache.tags.tagsinuse 498.685358 # Cycle average of tags in use +system.cpu1.icache.tags.total_refs 20323921 # Total number of references to valid blocks. +system.cpu1.icache.tags.sampled_refs 565745 # Sample count of references to valid blocks. +system.cpu1.icache.tags.avg_refs 35.924173 # Average number of references to valid blocks. +system.cpu1.icache.tags.warmup_cycle 115078716000 # Cycle when the warmup percentage was hit. +system.cpu1.icache.tags.occ_blocks::cpu1.inst 498.685358 # Average occupied blocks per requestor +system.cpu1.icache.tags.occ_percent::cpu1.inst 0.973995 # Average percentage of cache occupancy +system.cpu1.icache.tags.occ_percent::total 0.973995 # Average percentage of cache occupancy system.cpu1.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::0 108 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::1 177 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::2 223 # Occupied blocks per task id -system.cpu1.icache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::2 400 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::3 109 # Occupied blocks per task id +system.cpu1.icache.tags.age_task_id_blocks_1024::4 3 # Occupied blocks per task id system.cpu1.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu1.icache.tags.tag_accesses 65832957 # Number of tag accesses -system.cpu1.icache.tags.data_accesses 65832957 # Number of data accesses -system.cpu1.icache.ReadReq_hits::cpu1.inst 32352870 # number of ReadReq hits -system.cpu1.icache.ReadReq_hits::total 32352870 # number of ReadReq hits -system.cpu1.icache.demand_hits::cpu1.inst 32352870 # number of demand (read+write) hits -system.cpu1.icache.demand_hits::total 32352870 # number of demand (read+write) hits -system.cpu1.icache.overall_hits::cpu1.inst 32352870 # number of overall hits -system.cpu1.icache.overall_hits::total 32352870 # number of overall hits -system.cpu1.icache.ReadReq_misses::cpu1.inst 375739 # number of ReadReq misses -system.cpu1.icache.ReadReq_misses::total 375739 # number of ReadReq misses -system.cpu1.icache.demand_misses::cpu1.inst 375739 # number of demand (read+write) misses -system.cpu1.icache.demand_misses::total 375739 # number of demand (read+write) misses -system.cpu1.icache.overall_misses::cpu1.inst 375739 # number of overall misses -system.cpu1.icache.overall_misses::total 375739 # number of overall misses -system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 3159151510 # number of ReadReq miss cycles -system.cpu1.icache.ReadReq_miss_latency::total 3159151510 # number of ReadReq miss cycles -system.cpu1.icache.demand_miss_latency::cpu1.inst 3159151510 # number of demand (read+write) miss cycles -system.cpu1.icache.demand_miss_latency::total 3159151510 # number of demand (read+write) miss cycles -system.cpu1.icache.overall_miss_latency::cpu1.inst 3159151510 # number of overall miss cycles -system.cpu1.icache.overall_miss_latency::total 3159151510 # number of overall miss cycles -system.cpu1.icache.ReadReq_accesses::cpu1.inst 32728609 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.ReadReq_accesses::total 32728609 # number of ReadReq accesses(hits+misses) -system.cpu1.icache.demand_accesses::cpu1.inst 32728609 # number of demand (read+write) accesses -system.cpu1.icache.demand_accesses::total 32728609 # number of demand (read+write) accesses -system.cpu1.icache.overall_accesses::cpu1.inst 32728609 # number of overall (read+write) accesses -system.cpu1.icache.overall_accesses::total 32728609 # number of overall (read+write) accesses -system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.011480 # miss rate for ReadReq accesses -system.cpu1.icache.ReadReq_miss_rate::total 0.011480 # miss rate for ReadReq accesses -system.cpu1.icache.demand_miss_rate::cpu1.inst 0.011480 # miss rate for demand accesses -system.cpu1.icache.demand_miss_rate::total 0.011480 # miss rate for demand accesses -system.cpu1.icache.overall_miss_rate::cpu1.inst 0.011480 # miss rate for overall accesses -system.cpu1.icache.overall_miss_rate::total 0.011480 # miss rate for overall accesses -system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 8407.834987 # average ReadReq miss latency -system.cpu1.icache.ReadReq_avg_miss_latency::total 8407.834987 # average ReadReq miss latency -system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 8407.834987 # average overall miss latency -system.cpu1.icache.demand_avg_miss_latency::total 8407.834987 # average overall miss latency -system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 8407.834987 # average overall miss latency -system.cpu1.icache.overall_avg_miss_latency::total 8407.834987 # average overall miss latency +system.cpu1.icache.tags.tag_accesses 42345080 # Number of tag accesses +system.cpu1.icache.tags.data_accesses 42345080 # Number of data accesses +system.cpu1.icache.ReadReq_hits::cpu1.inst 20323921 # number of ReadReq hits +system.cpu1.icache.ReadReq_hits::total 20323921 # number of ReadReq hits +system.cpu1.icache.demand_hits::cpu1.inst 20323921 # number of demand (read+write) hits +system.cpu1.icache.demand_hits::total 20323921 # number of demand (read+write) hits +system.cpu1.icache.overall_hits::cpu1.inst 20323921 # number of overall hits +system.cpu1.icache.overall_hits::total 20323921 # number of overall hits +system.cpu1.icache.ReadReq_misses::cpu1.inst 565746 # number of ReadReq misses +system.cpu1.icache.ReadReq_misses::total 565746 # number of ReadReq misses +system.cpu1.icache.demand_misses::cpu1.inst 565746 # number of demand (read+write) misses +system.cpu1.icache.demand_misses::total 565746 # number of demand (read+write) misses +system.cpu1.icache.overall_misses::cpu1.inst 565746 # number of overall misses +system.cpu1.icache.overall_misses::total 565746 # number of overall misses +system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4684636281 # number of ReadReq miss cycles +system.cpu1.icache.ReadReq_miss_latency::total 4684636281 # number of ReadReq miss cycles +system.cpu1.icache.demand_miss_latency::cpu1.inst 4684636281 # number of demand (read+write) miss cycles +system.cpu1.icache.demand_miss_latency::total 4684636281 # number of demand (read+write) miss cycles +system.cpu1.icache.overall_miss_latency::cpu1.inst 4684636281 # number of overall miss cycles +system.cpu1.icache.overall_miss_latency::total 4684636281 # number of overall miss cycles +system.cpu1.icache.ReadReq_accesses::cpu1.inst 20889667 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.ReadReq_accesses::total 20889667 # number of ReadReq accesses(hits+misses) +system.cpu1.icache.demand_accesses::cpu1.inst 20889667 # number of demand (read+write) accesses +system.cpu1.icache.demand_accesses::total 20889667 # number of demand (read+write) accesses +system.cpu1.icache.overall_accesses::cpu1.inst 20889667 # number of overall (read+write) accesses +system.cpu1.icache.overall_accesses::total 20889667 # number of overall (read+write) accesses +system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.027083 # miss rate for ReadReq accesses +system.cpu1.icache.ReadReq_miss_rate::total 0.027083 # miss rate for ReadReq accesses +system.cpu1.icache.demand_miss_rate::cpu1.inst 0.027083 # miss rate for demand accesses +system.cpu1.icache.demand_miss_rate::total 0.027083 # miss rate for demand accesses +system.cpu1.icache.overall_miss_rate::cpu1.inst 0.027083 # miss rate for overall accesses +system.cpu1.icache.overall_miss_rate::total 0.027083 # miss rate for overall accesses +system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 8280.458511 # average ReadReq miss latency +system.cpu1.icache.ReadReq_avg_miss_latency::total 8280.458511 # average ReadReq miss latency +system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 8280.458511 # average overall miss latency +system.cpu1.icache.demand_avg_miss_latency::total 8280.458511 # average overall miss latency +system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 8280.458511 # average overall miss latency +system.cpu1.icache.overall_avg_miss_latency::total 8280.458511 # average overall miss latency system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -2055,361 +2116,356 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.icache.fast_writes 0 # number of fast writes performed system.cpu1.icache.cache_copies 0 # number of cache copies performed -system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 375739 # number of ReadReq MSHR misses -system.cpu1.icache.ReadReq_mshr_misses::total 375739 # number of ReadReq MSHR misses -system.cpu1.icache.demand_mshr_misses::cpu1.inst 375739 # number of demand (read+write) MSHR misses -system.cpu1.icache.demand_mshr_misses::total 375739 # number of demand (read+write) MSHR misses -system.cpu1.icache.overall_mshr_misses::cpu1.inst 375739 # number of overall MSHR misses -system.cpu1.icache.overall_mshr_misses::total 375739 # number of overall MSHR misses -system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 2595414990 # number of ReadReq MSHR miss cycles -system.cpu1.icache.ReadReq_mshr_miss_latency::total 2595414990 # number of ReadReq MSHR miss cycles -system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 2595414990 # number of demand (read+write) MSHR miss cycles -system.cpu1.icache.demand_mshr_miss_latency::total 2595414990 # number of demand (read+write) MSHR miss cycles -system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 2595414990 # number of overall MSHR miss cycles -system.cpu1.icache.overall_mshr_miss_latency::total 2595414990 # number of overall MSHR miss cycles -system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 8511750 # number of ReadReq MSHR uncacheable cycles -system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 8511750 # number of ReadReq MSHR uncacheable cycles -system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 8511750 # number of overall MSHR uncacheable cycles -system.cpu1.icache.overall_mshr_uncacheable_latency::total 8511750 # number of overall MSHR uncacheable cycles -system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.011480 # mshr miss rate for ReadReq accesses -system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.011480 # mshr miss rate for ReadReq accesses -system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.011480 # mshr miss rate for demand accesses -system.cpu1.icache.demand_mshr_miss_rate::total 0.011480 # mshr miss rate for demand accesses -system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.011480 # mshr miss rate for overall accesses -system.cpu1.icache.overall_mshr_miss_rate::total 0.011480 # mshr miss rate for overall accesses -system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 6907.494271 # average ReadReq mshr miss latency -system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 6907.494271 # average ReadReq mshr miss latency -system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 6907.494271 # average overall mshr miss latency -system.cpu1.icache.demand_avg_mshr_miss_latency::total 6907.494271 # average overall mshr miss latency -system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 6907.494271 # average overall mshr miss latency -system.cpu1.icache.overall_avg_mshr_miss_latency::total 6907.494271 # average overall mshr miss latency +system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 565746 # number of ReadReq MSHR misses +system.cpu1.icache.ReadReq_mshr_misses::total 565746 # number of ReadReq MSHR misses +system.cpu1.icache.demand_mshr_misses::cpu1.inst 565746 # number of demand (read+write) MSHR misses +system.cpu1.icache.demand_mshr_misses::total 565746 # number of demand (read+write) MSHR misses +system.cpu1.icache.overall_mshr_misses::cpu1.inst 565746 # number of overall MSHR misses +system.cpu1.icache.overall_mshr_misses::total 565746 # number of overall MSHR misses +system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 3835844219 # number of ReadReq MSHR miss cycles +system.cpu1.icache.ReadReq_mshr_miss_latency::total 3835844219 # number of ReadReq MSHR miss cycles +system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 3835844219 # number of demand (read+write) MSHR miss cycles +system.cpu1.icache.demand_mshr_miss_latency::total 3835844219 # number of demand (read+write) MSHR miss cycles +system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 3835844219 # number of overall MSHR miss cycles +system.cpu1.icache.overall_mshr_miss_latency::total 3835844219 # number of overall MSHR miss cycles +system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 14025750 # number of ReadReq MSHR uncacheable cycles +system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 14025750 # number of ReadReq MSHR uncacheable cycles +system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 14025750 # number of overall MSHR uncacheable cycles +system.cpu1.icache.overall_mshr_uncacheable_latency::total 14025750 # number of overall MSHR uncacheable cycles +system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.027083 # mshr miss rate for ReadReq accesses +system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.027083 # mshr miss rate for ReadReq accesses +system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.027083 # mshr miss rate for demand accesses +system.cpu1.icache.demand_mshr_miss_rate::total 0.027083 # mshr miss rate for demand accesses +system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.027083 # mshr miss rate for overall accesses +system.cpu1.icache.overall_mshr_miss_rate::total 0.027083 # mshr miss rate for overall accesses +system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 6780.152611 # average ReadReq mshr miss latency +system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 6780.152611 # average ReadReq mshr miss latency +system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 6780.152611 # average overall mshr miss latency +system.cpu1.icache.demand_avg_mshr_miss_latency::total 6780.152611 # average overall mshr miss latency +system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 6780.152611 # average overall mshr miss latency +system.cpu1.icache.overall_avg_mshr_miss_latency::total 6780.152611 # average overall mshr miss latency system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu1.icache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency system.cpu1.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_identified 3539349 # number of hwpf identified -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 109722 # number of hwpf that were already in mshr -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 3291325 # number of hwpf that were already in the cache -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 217 # number of hwpf that were already in the prefetch queue +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_identified 4613211 # number of hwpf identified +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 23452 # number of hwpf that were already in mshr +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 4471751 # number of hwpf that were already in the cache +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 253 # number of hwpf that were already in the prefetch queue system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 15 # number of hwpf removed because MSHR allocated -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_issued 138070 # number of hwpf issued -system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_span_page 329563 # number of hwpf spanning a virtual page +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 21 # number of hwpf removed because MSHR allocated +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_issued 117734 # number of hwpf issued +system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_span_page 522133 # number of hwpf spanning a virtual page system.cpu1.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time -system.cpu1.l2cache.tags.replacements 122650 # number of replacements -system.cpu1.l2cache.tags.tagsinuse 15477.303394 # Cycle average of tags in use -system.cpu1.l2cache.tags.total_refs 769651 # Total number of references to valid blocks. -system.cpu1.l2cache.tags.sampled_refs 138796 # Sample count of references to valid blocks. -system.cpu1.l2cache.tags.avg_refs 5.545196 # Average number of references to valid blocks. -system.cpu1.l2cache.tags.warmup_cycle 2606454315500 # Cycle when the warmup percentage was hit. -system.cpu1.l2cache.tags.occ_blocks::writebacks 5482.269126 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 12.040765 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 0.187836 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 603.787912 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.data 2723.851785 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 6655.165971 # Average occupied blocks per requestor -system.cpu1.l2cache.tags.occ_percent::writebacks 0.334611 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.000735 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000011 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.036852 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.166251 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.406199 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_percent::total 0.944660 # Average percentage of cache occupancy -system.cpu1.l2cache.tags.occ_task_id_blocks::1022 7087 # Occupied blocks per task id +system.cpu1.l2cache.tags.replacements 85099 # number of replacements +system.cpu1.l2cache.tags.tagsinuse 15602.150946 # Cycle average of tags in use +system.cpu1.l2cache.tags.total_refs 830949 # Total number of references to valid blocks. +system.cpu1.l2cache.tags.sampled_refs 100297 # Sample count of references to valid blocks. +system.cpu1.l2cache.tags.avg_refs 8.284884 # Average number of references to valid blocks. +system.cpu1.l2cache.tags.warmup_cycle 2855978416500 # Cycle when the warmup percentage was hit. +system.cpu1.l2cache.tags.occ_blocks::writebacks 4730.109881 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.dtb.walker 5.755019 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.itb.walker 0.314200 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.inst 871.040386 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.data 1529.848587 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_blocks::cpu1.l2cache.prefetcher 8465.082873 # Average occupied blocks per requestor +system.cpu1.l2cache.tags.occ_percent::writebacks 0.288703 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.dtb.walker 0.000351 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.itb.walker 0.000019 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.inst 0.053164 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.data 0.093375 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::cpu1.l2cache.prefetcher 0.516668 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_percent::total 0.952280 # Average percentage of cache occupancy +system.cpu1.l2cache.tags.occ_task_id_blocks::1022 9308 # Occupied blocks per task id system.cpu1.l2cache.tags.occ_task_id_blocks::1023 8 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_blocks::1024 9051 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::0 22 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::1 39 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 481 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 4215 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 2330 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 3 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::3 4 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 1 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::1 96 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 1744 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 5747 # Occupied blocks per task id -system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 1414 # Occupied blocks per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.432556 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.occ_task_id_blocks::1024 5882 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::2 64 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::3 1130 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1022::4 8114 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::2 5 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1023::4 3 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::2 274 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::3 1134 # Occupied blocks per task id +system.cpu1.l2cache.tags.age_task_id_blocks_1024::4 4474 # Occupied blocks per task id +system.cpu1.l2cache.tags.occ_task_id_percent::1022 0.568115 # Percentage of cache occupancy per task id system.cpu1.l2cache.tags.occ_task_id_percent::1023 0.000488 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.552429 # Percentage of cache occupancy per task id -system.cpu1.l2cache.tags.tag_accesses 16022455 # Number of tag accesses -system.cpu1.l2cache.tags.data_accesses 16022455 # Number of data accesses -system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 6174 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 2268 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.inst 369218 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::cpu1.data 169436 # number of ReadReq hits -system.cpu1.l2cache.ReadReq_hits::total 547096 # number of ReadReq hits -system.cpu1.l2cache.Writeback_hits::writebacks 225255 # number of Writeback hits -system.cpu1.l2cache.Writeback_hits::total 225255 # number of Writeback hits -system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 1340 # number of UpgradeReq hits -system.cpu1.l2cache.UpgradeReq_hits::total 1340 # number of UpgradeReq hits -system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.data 885 # number of SCUpgradeReq hits -system.cpu1.l2cache.SCUpgradeReq_hits::total 885 # number of SCUpgradeReq hits -system.cpu1.l2cache.ReadExReq_hits::cpu1.data 86607 # number of ReadExReq hits -system.cpu1.l2cache.ReadExReq_hits::total 86607 # number of ReadExReq hits -system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 6174 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.itb.walker 2268 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.inst 369218 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::cpu1.data 256043 # number of demand (read+write) hits -system.cpu1.l2cache.demand_hits::total 633703 # number of demand (read+write) hits -system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 6174 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.itb.walker 2268 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.inst 369218 # number of overall hits -system.cpu1.l2cache.overall_hits::cpu1.data 256043 # number of overall hits -system.cpu1.l2cache.overall_hits::total 633703 # number of overall hits -system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 268 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 169 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.inst 6377 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::cpu1.data 56923 # number of ReadReq misses -system.cpu1.l2cache.ReadReq_misses::total 63737 # number of ReadReq misses -system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 20417 # number of UpgradeReq misses -system.cpu1.l2cache.UpgradeReq_misses::total 20417 # number of UpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 12784 # number of SCUpgradeReq misses -system.cpu1.l2cache.SCUpgradeReq_misses::total 12784 # number of SCUpgradeReq misses -system.cpu1.l2cache.SCUpgradeFailReq_misses::cpu1.data 2 # number of SCUpgradeFailReq misses -system.cpu1.l2cache.SCUpgradeFailReq_misses::total 2 # number of SCUpgradeFailReq misses -system.cpu1.l2cache.ReadExReq_misses::cpu1.data 23524 # number of ReadExReq misses -system.cpu1.l2cache.ReadExReq_misses::total 23524 # number of ReadExReq misses -system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 268 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.itb.walker 169 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.inst 6377 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::cpu1.data 80447 # number of demand (read+write) misses -system.cpu1.l2cache.demand_misses::total 87261 # number of demand (read+write) misses -system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 268 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.itb.walker 169 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.inst 6377 # number of overall misses -system.cpu1.l2cache.overall_misses::cpu1.data 80447 # number of overall misses -system.cpu1.l2cache.overall_misses::total 87261 # number of overall misses -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 5694000 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 3369000 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 191106990 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::cpu1.data 1462989443 # number of ReadReq miss cycles -system.cpu1.l2cache.ReadReq_miss_latency::total 1663159433 # number of ReadReq miss cycles -system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.data 341145571 # number of UpgradeReq miss cycles -system.cpu1.l2cache.UpgradeReq_miss_latency::total 341145571 # number of UpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.data 259918262 # number of SCUpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 259918262 # number of SCUpgradeReq miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.data 478999 # number of SCUpgradeFailReq miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 478999 # number of SCUpgradeFailReq miss cycles -system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.data 892976093 # number of ReadExReq miss cycles -system.cpu1.l2cache.ReadExReq_miss_latency::total 892976093 # number of ReadExReq miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 5694000 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 3369000 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.inst 191106990 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::cpu1.data 2355965536 # number of demand (read+write) miss cycles -system.cpu1.l2cache.demand_miss_latency::total 2556135526 # number of demand (read+write) miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 5694000 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 3369000 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.inst 191106990 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::cpu1.data 2355965536 # number of overall miss cycles -system.cpu1.l2cache.overall_miss_latency::total 2556135526 # number of overall miss cycles -system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 6442 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 2437 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 375595 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::cpu1.data 226359 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.ReadReq_accesses::total 610833 # number of ReadReq accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::writebacks 225255 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.Writeback_accesses::total 225255 # number of Writeback accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 21757 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.UpgradeReq_accesses::total 21757 # number of UpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 13669 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeReq_accesses::total 13669 # number of SCUpgradeReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeFailReq_accesses::cpu1.data 2 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu1.l2cache.SCUpgradeFailReq_accesses::total 2 # number of SCUpgradeFailReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 110131 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.ReadExReq_accesses::total 110131 # number of ReadExReq accesses(hits+misses) -system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 6442 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 2437 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.inst 375595 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::cpu1.data 336490 # number of demand (read+write) accesses -system.cpu1.l2cache.demand_accesses::total 720964 # number of demand (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 6442 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 2437 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.inst 375595 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::cpu1.data 336490 # number of overall (read+write) accesses -system.cpu1.l2cache.overall_accesses::total 720964 # number of overall (read+write) accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.041602 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.069348 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.016978 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.251472 # miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_miss_rate::total 0.104344 # miss rate for ReadReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.938411 # miss rate for UpgradeReq accesses -system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.938411 # miss rate for UpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.data 0.935255 # miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.935255 # miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.tags.occ_task_id_percent::1024 0.359009 # Percentage of cache occupancy per task id +system.cpu1.l2cache.tags.tag_accesses 16690228 # Number of tag accesses +system.cpu1.l2cache.tags.data_accesses 16690228 # Number of data accesses +system.cpu1.l2cache.ReadReq_hits::cpu1.dtb.walker 3013 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.itb.walker 1699 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.inst 560147 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::cpu1.data 123235 # number of ReadReq hits +system.cpu1.l2cache.ReadReq_hits::total 688094 # number of ReadReq hits +system.cpu1.l2cache.Writeback_hits::writebacks 134926 # number of Writeback hits +system.cpu1.l2cache.Writeback_hits::total 134926 # number of Writeback hits +system.cpu1.l2cache.UpgradeReq_hits::cpu1.data 1530 # number of UpgradeReq hits +system.cpu1.l2cache.UpgradeReq_hits::total 1530 # number of UpgradeReq hits +system.cpu1.l2cache.SCUpgradeReq_hits::cpu1.data 889 # number of SCUpgradeReq hits +system.cpu1.l2cache.SCUpgradeReq_hits::total 889 # number of SCUpgradeReq hits +system.cpu1.l2cache.ReadExReq_hits::cpu1.data 39290 # number of ReadExReq hits +system.cpu1.l2cache.ReadExReq_hits::total 39290 # number of ReadExReq hits +system.cpu1.l2cache.demand_hits::cpu1.dtb.walker 3013 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.itb.walker 1699 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.inst 560147 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::cpu1.data 162525 # number of demand (read+write) hits +system.cpu1.l2cache.demand_hits::total 727384 # number of demand (read+write) hits +system.cpu1.l2cache.overall_hits::cpu1.dtb.walker 3013 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.itb.walker 1699 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.inst 560147 # number of overall hits +system.cpu1.l2cache.overall_hits::cpu1.data 162525 # number of overall hits +system.cpu1.l2cache.overall_hits::total 727384 # number of overall hits +system.cpu1.l2cache.ReadReq_misses::cpu1.dtb.walker 347 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.itb.walker 282 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.inst 5599 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::cpu1.data 70297 # number of ReadReq misses +system.cpu1.l2cache.ReadReq_misses::total 76525 # number of ReadReq misses +system.cpu1.l2cache.UpgradeReq_misses::cpu1.data 29432 # number of UpgradeReq misses +system.cpu1.l2cache.UpgradeReq_misses::total 29432 # number of UpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::cpu1.data 22334 # number of SCUpgradeReq misses +system.cpu1.l2cache.SCUpgradeReq_misses::total 22334 # number of SCUpgradeReq misses +system.cpu1.l2cache.SCUpgradeFailReq_misses::cpu1.data 3 # number of SCUpgradeFailReq misses +system.cpu1.l2cache.SCUpgradeFailReq_misses::total 3 # number of SCUpgradeFailReq misses +system.cpu1.l2cache.ReadExReq_misses::cpu1.data 33500 # number of ReadExReq misses +system.cpu1.l2cache.ReadExReq_misses::total 33500 # number of ReadExReq misses +system.cpu1.l2cache.demand_misses::cpu1.dtb.walker 347 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.itb.walker 282 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.inst 5599 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::cpu1.data 103797 # number of demand (read+write) misses +system.cpu1.l2cache.demand_misses::total 110025 # number of demand (read+write) misses +system.cpu1.l2cache.overall_misses::cpu1.dtb.walker 347 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.itb.walker 282 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.inst 5599 # number of overall misses +system.cpu1.l2cache.overall_misses::cpu1.data 103797 # number of overall misses +system.cpu1.l2cache.overall_misses::total 110025 # number of overall misses +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.dtb.walker 7263500 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.itb.walker 5687750 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.inst 191326469 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::cpu1.data 1549353898 # number of ReadReq miss cycles +system.cpu1.l2cache.ReadReq_miss_latency::total 1753631617 # number of ReadReq miss cycles +system.cpu1.l2cache.UpgradeReq_miss_latency::cpu1.data 537113129 # number of UpgradeReq miss cycles +system.cpu1.l2cache.UpgradeReq_miss_latency::total 537113129 # number of UpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeReq_miss_latency::cpu1.data 436542574 # number of SCUpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeReq_miss_latency::total 436542574 # number of SCUpgradeReq miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::cpu1.data 1696500 # number of SCUpgradeFailReq miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_miss_latency::total 1696500 # number of SCUpgradeFailReq miss cycles +system.cpu1.l2cache.ReadExReq_miss_latency::cpu1.data 1074535378 # number of ReadExReq miss cycles +system.cpu1.l2cache.ReadExReq_miss_latency::total 1074535378 # number of ReadExReq miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.dtb.walker 7263500 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.itb.walker 5687750 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.inst 191326469 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::cpu1.data 2623889276 # number of demand (read+write) miss cycles +system.cpu1.l2cache.demand_miss_latency::total 2828166995 # number of demand (read+write) miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.dtb.walker 7263500 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.itb.walker 5687750 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.inst 191326469 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::cpu1.data 2623889276 # number of overall miss cycles +system.cpu1.l2cache.overall_miss_latency::total 2828166995 # number of overall miss cycles +system.cpu1.l2cache.ReadReq_accesses::cpu1.dtb.walker 3360 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.itb.walker 1981 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.inst 565746 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::cpu1.data 193532 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.ReadReq_accesses::total 764619 # number of ReadReq accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::writebacks 134926 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.Writeback_accesses::total 134926 # number of Writeback accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::cpu1.data 30962 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.UpgradeReq_accesses::total 30962 # number of UpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::cpu1.data 23223 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeReq_accesses::total 23223 # number of SCUpgradeReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeFailReq_accesses::cpu1.data 3 # number of SCUpgradeFailReq accesses(hits+misses) +system.cpu1.l2cache.SCUpgradeFailReq_accesses::total 3 # number of SCUpgradeFailReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::cpu1.data 72790 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.ReadExReq_accesses::total 72790 # number of ReadExReq accesses(hits+misses) +system.cpu1.l2cache.demand_accesses::cpu1.dtb.walker 3360 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.itb.walker 1981 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.inst 565746 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::cpu1.data 266322 # number of demand (read+write) accesses +system.cpu1.l2cache.demand_accesses::total 837409 # number of demand (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.dtb.walker 3360 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.itb.walker 1981 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.inst 565746 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::cpu1.data 266322 # number of overall (read+write) accesses +system.cpu1.l2cache.overall_accesses::total 837409 # number of overall (read+write) accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.dtb.walker 0.103274 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.itb.walker 0.142352 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.inst 0.009897 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::cpu1.data 0.363232 # miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_miss_rate::total 0.100083 # miss rate for ReadReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::cpu1.data 0.950585 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_miss_rate::total 0.950585 # miss rate for UpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_miss_rate::cpu1.data 0.961719 # miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_miss_rate::total 0.961719 # miss rate for SCUpgradeReq accesses system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::cpu1.data 1 # miss rate for SCUpgradeFailReq accesses system.cpu1.l2cache.SCUpgradeFailReq_miss_rate::total 1 # miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.213600 # miss rate for ReadExReq accesses -system.cpu1.l2cache.ReadExReq_miss_rate::total 0.213600 # miss rate for ReadExReq accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.041602 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.069348 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.016978 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.239077 # miss rate for demand accesses -system.cpu1.l2cache.demand_miss_rate::total 0.121034 # miss rate for demand accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.041602 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.069348 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.016978 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.239077 # miss rate for overall accesses -system.cpu1.l2cache.overall_miss_rate::total 0.121034 # miss rate for overall accesses -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 21246.268657 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 19934.911243 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 29968.165281 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.data 25701.200622 # average ReadReq miss latency -system.cpu1.l2cache.ReadReq_avg_miss_latency::total 26094.096569 # average ReadReq miss latency -system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.data 16708.898026 # average UpgradeReq miss latency -system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 16708.898026 # average UpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.data 20331.528630 # average SCUpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 20331.528630 # average SCUpgradeReq miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.data 239499.500000 # average SCUpgradeFailReq miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total 239499.500000 # average SCUpgradeFailReq miss latency -system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.data 37960.214802 # average ReadExReq miss latency -system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 37960.214802 # average ReadExReq miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 21246.268657 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 19934.911243 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 29968.165281 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::cpu1.data 29285.934044 # average overall miss latency -system.cpu1.l2cache.demand_avg_miss_latency::total 29292.989148 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 21246.268657 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 19934.911243 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 29968.165281 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::cpu1.data 29285.934044 # average overall miss latency -system.cpu1.l2cache.overall_avg_miss_latency::total 29292.989148 # average overall miss latency -system.cpu1.l2cache.blocked_cycles::no_mshrs 579 # number of cycles access was blocked +system.cpu1.l2cache.ReadExReq_miss_rate::cpu1.data 0.460228 # miss rate for ReadExReq accesses +system.cpu1.l2cache.ReadExReq_miss_rate::total 0.460228 # miss rate for ReadExReq accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.dtb.walker 0.103274 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.itb.walker 0.142352 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.inst 0.009897 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::cpu1.data 0.389742 # miss rate for demand accesses +system.cpu1.l2cache.demand_miss_rate::total 0.131387 # miss rate for demand accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.dtb.walker 0.103274 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.itb.walker 0.142352 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.inst 0.009897 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::cpu1.data 0.389742 # miss rate for overall accesses +system.cpu1.l2cache.overall_miss_rate::total 0.131387 # miss rate for overall accesses +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.dtb.walker 20932.276657 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.itb.walker 20169.326241 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.inst 34171.542954 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::cpu1.data 22040.114059 # average ReadReq miss latency +system.cpu1.l2cache.ReadReq_avg_miss_latency::total 22915.800287 # average ReadReq miss latency +system.cpu1.l2cache.UpgradeReq_avg_miss_latency::cpu1.data 18249.290874 # average UpgradeReq miss latency +system.cpu1.l2cache.UpgradeReq_avg_miss_latency::total 18249.290874 # average UpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::cpu1.data 19546.098952 # average SCUpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_miss_latency::total 19546.098952 # average SCUpgradeReq miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::cpu1.data 565500 # average SCUpgradeFailReq miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_miss_latency::total 565500 # average SCUpgradeFailReq miss latency +system.cpu1.l2cache.ReadExReq_avg_miss_latency::cpu1.data 32075.682925 # average ReadExReq miss latency +system.cpu1.l2cache.ReadExReq_avg_miss_latency::total 32075.682925 # average ReadExReq miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.dtb.walker 20932.276657 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.itb.walker 20169.326241 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.inst 34171.542954 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::cpu1.data 25279.047333 # average overall miss latency +system.cpu1.l2cache.demand_avg_miss_latency::total 25704.767053 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.dtb.walker 20932.276657 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.itb.walker 20169.326241 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.inst 34171.542954 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::cpu1.data 25279.047333 # average overall miss latency +system.cpu1.l2cache.overall_avg_miss_latency::total 25704.767053 # average overall miss latency +system.cpu1.l2cache.blocked_cycles::no_mshrs 1025 # number of cycles access was blocked system.cpu1.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu1.l2cache.blocked::no_mshrs 19 # number of cycles access was blocked +system.cpu1.l2cache.blocked::no_mshrs 35 # number of cycles access was blocked system.cpu1.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 30.473684 # average number of cycles each access was blocked +system.cpu1.l2cache.avg_blocked_cycles::no_mshrs 29.285714 # average number of cycles each access was blocked system.cpu1.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.l2cache.fast_writes 0 # number of fast writes performed system.cpu1.l2cache.cache_copies 0 # number of cache copies performed -system.cpu1.l2cache.writebacks::writebacks 66455 # number of writebacks -system.cpu1.l2cache.writebacks::total 66455 # number of writebacks -system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 767 # number of ReadReq MSHR hits -system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.data 80 # number of ReadReq MSHR hits -system.cpu1.l2cache.ReadReq_mshr_hits::total 847 # number of ReadReq MSHR hits -system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.data 1344 # number of ReadExReq MSHR hits -system.cpu1.l2cache.ReadExReq_mshr_hits::total 1344 # number of ReadExReq MSHR hits -system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 767 # number of demand (read+write) MSHR hits -system.cpu1.l2cache.demand_mshr_hits::cpu1.data 1424 # number of demand (read+write) MSHR hits -system.cpu1.l2cache.demand_mshr_hits::total 2191 # number of demand (read+write) MSHR hits -system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 767 # number of overall MSHR hits -system.cpu1.l2cache.overall_mshr_hits::cpu1.data 1424 # number of overall MSHR hits -system.cpu1.l2cache.overall_mshr_hits::total 2191 # number of overall MSHR hits -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 268 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 169 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 5610 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.data 56843 # number of ReadReq MSHR misses -system.cpu1.l2cache.ReadReq_mshr_misses::total 62890 # number of ReadReq MSHR misses -system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 138069 # number of HardPFReq MSHR misses -system.cpu1.l2cache.HardPFReq_mshr_misses::total 138069 # number of HardPFReq MSHR misses -system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.data 20417 # number of UpgradeReq MSHR misses -system.cpu1.l2cache.UpgradeReq_mshr_misses::total 20417 # number of UpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.data 12784 # number of SCUpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 12784 # number of SCUpgradeReq MSHR misses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::cpu1.data 2 # number of SCUpgradeFailReq MSHR misses -system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::total 2 # number of SCUpgradeFailReq MSHR misses -system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.data 22180 # number of ReadExReq MSHR misses -system.cpu1.l2cache.ReadExReq_mshr_misses::total 22180 # number of ReadExReq MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 268 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 169 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 5610 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::cpu1.data 79023 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.demand_mshr_misses::total 85070 # number of demand (read+write) MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 268 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 169 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 5610 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.data 79023 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 138069 # number of overall MSHR misses -system.cpu1.l2cache.overall_mshr_misses::total 223139 # number of overall MSHR misses -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 3817500 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 2186000 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 137414260 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.data 1062900207 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 1206317967 # number of ReadReq MSHR miss cycles -system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 7048181570 # number of HardPFReq MSHR miss cycles -system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 7048181570 # number of HardPFReq MSHR miss cycles -system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.data 332046976 # number of UpgradeReq MSHR miss cycles -system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 332046976 # number of UpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.data 180785968 # number of SCUpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 180785968 # number of SCUpgradeReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.data 373999 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 373999 # number of SCUpgradeFailReq MSHR miss cycles -system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.data 591403879 # number of ReadExReq MSHR miss cycles -system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 591403879 # number of ReadExReq MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 3817500 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 2186000 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 137414260 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.data 1654304086 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.demand_mshr_miss_latency::total 1797721846 # number of demand (read+write) MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 3817500 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 2186000 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 137414260 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.data 1654304086 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 7048181570 # number of overall MSHR miss cycles -system.cpu1.l2cache.overall_mshr_miss_latency::total 8845903416 # number of overall MSHR miss cycles -system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 7648750 # number of ReadReq MSHR uncacheable cycles -system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.data 12231230753 # number of ReadReq MSHR uncacheable cycles -system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 12238879503 # number of ReadReq MSHR uncacheable cycles -system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.data 28539732155 # number of WriteReq MSHR uncacheable cycles -system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 28539732155 # number of WriteReq MSHR uncacheable cycles -system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 7648750 # number of overall MSHR uncacheable cycles -system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.data 40770962908 # number of overall MSHR uncacheable cycles -system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 40778611658 # number of overall MSHR uncacheable cycles -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.041602 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.069348 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.014936 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.data 0.251119 # mshr miss rate for ReadReq accesses -system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.102958 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.writebacks::writebacks 35099 # number of writebacks +system.cpu1.l2cache.writebacks::total 35099 # number of writebacks +system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.inst 685 # number of ReadReq MSHR hits +system.cpu1.l2cache.ReadReq_mshr_hits::cpu1.data 96 # number of ReadReq MSHR hits +system.cpu1.l2cache.ReadReq_mshr_hits::total 781 # number of ReadReq MSHR hits +system.cpu1.l2cache.ReadExReq_mshr_hits::cpu1.data 214 # number of ReadExReq MSHR hits +system.cpu1.l2cache.ReadExReq_mshr_hits::total 214 # number of ReadExReq MSHR hits +system.cpu1.l2cache.demand_mshr_hits::cpu1.inst 685 # number of demand (read+write) MSHR hits +system.cpu1.l2cache.demand_mshr_hits::cpu1.data 310 # number of demand (read+write) MSHR hits +system.cpu1.l2cache.demand_mshr_hits::total 995 # number of demand (read+write) MSHR hits +system.cpu1.l2cache.overall_mshr_hits::cpu1.inst 685 # number of overall MSHR hits +system.cpu1.l2cache.overall_mshr_hits::cpu1.data 310 # number of overall MSHR hits +system.cpu1.l2cache.overall_mshr_hits::total 995 # number of overall MSHR hits +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.dtb.walker 347 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.itb.walker 282 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.inst 4914 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::cpu1.data 70201 # number of ReadReq MSHR misses +system.cpu1.l2cache.ReadReq_mshr_misses::total 75744 # number of ReadReq MSHR misses +system.cpu1.l2cache.HardPFReq_mshr_misses::cpu1.l2cache.prefetcher 117733 # number of HardPFReq MSHR misses +system.cpu1.l2cache.HardPFReq_mshr_misses::total 117733 # number of HardPFReq MSHR misses +system.cpu1.l2cache.UpgradeReq_mshr_misses::cpu1.data 29432 # number of UpgradeReq MSHR misses +system.cpu1.l2cache.UpgradeReq_mshr_misses::total 29432 # number of UpgradeReq MSHR misses +system.cpu1.l2cache.SCUpgradeReq_mshr_misses::cpu1.data 22334 # number of SCUpgradeReq MSHR misses +system.cpu1.l2cache.SCUpgradeReq_mshr_misses::total 22334 # number of SCUpgradeReq MSHR misses +system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::cpu1.data 3 # number of SCUpgradeFailReq MSHR misses +system.cpu1.l2cache.SCUpgradeFailReq_mshr_misses::total 3 # number of SCUpgradeFailReq MSHR misses +system.cpu1.l2cache.ReadExReq_mshr_misses::cpu1.data 33286 # number of ReadExReq MSHR misses +system.cpu1.l2cache.ReadExReq_mshr_misses::total 33286 # number of ReadExReq MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.dtb.walker 347 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.itb.walker 282 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.inst 4914 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::cpu1.data 103487 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.demand_mshr_misses::total 109030 # number of demand (read+write) MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.dtb.walker 347 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.itb.walker 282 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.inst 4914 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.data 103487 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::cpu1.l2cache.prefetcher 117733 # number of overall MSHR misses +system.cpu1.l2cache.overall_mshr_misses::total 226763 # number of overall MSHR misses +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.dtb.walker 4833500 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.itb.walker 3713250 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.inst 143751774 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::cpu1.data 1055636432 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_miss_latency::total 1207934956 # number of ReadReq MSHR miss cycles +system.cpu1.l2cache.HardPFReq_mshr_miss_latency::cpu1.l2cache.prefetcher 3298666709 # number of HardPFReq MSHR miss cycles +system.cpu1.l2cache.HardPFReq_mshr_miss_latency::total 3298666709 # number of HardPFReq MSHR miss cycles +system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::cpu1.data 431077198 # number of UpgradeReq MSHR miss cycles +system.cpu1.l2cache.UpgradeReq_mshr_miss_latency::total 431077198 # number of UpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::cpu1.data 306544179 # number of SCUpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_latency::total 306544179 # number of SCUpgradeReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::cpu1.data 1430500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_latency::total 1430500 # number of SCUpgradeFailReq MSHR miss cycles +system.cpu1.l2cache.ReadExReq_mshr_miss_latency::cpu1.data 820609092 # number of ReadExReq MSHR miss cycles +system.cpu1.l2cache.ReadExReq_mshr_miss_latency::total 820609092 # number of ReadExReq MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.dtb.walker 4833500 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.itb.walker 3713250 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.inst 143751774 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::cpu1.data 1876245524 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.demand_mshr_miss_latency::total 2028544048 # number of demand (read+write) MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.dtb.walker 4833500 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.itb.walker 3713250 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.inst 143751774 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.data 1876245524 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::cpu1.l2cache.prefetcher 3298666709 # number of overall MSHR miss cycles +system.cpu1.l2cache.overall_mshr_miss_latency::total 5327210757 # number of overall MSHR miss cycles +system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.inst 12612250 # number of ReadReq MSHR uncacheable cycles +system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::cpu1.data 916010500 # number of ReadReq MSHR uncacheable cycles +system.cpu1.l2cache.ReadReq_mshr_uncacheable_latency::total 928622750 # number of ReadReq MSHR uncacheable cycles +system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::cpu1.data 796474001 # number of WriteReq MSHR uncacheable cycles +system.cpu1.l2cache.WriteReq_mshr_uncacheable_latency::total 796474001 # number of WriteReq MSHR uncacheable cycles +system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.inst 12612250 # number of overall MSHR uncacheable cycles +system.cpu1.l2cache.overall_mshr_uncacheable_latency::cpu1.data 1712484501 # number of overall MSHR uncacheable cycles +system.cpu1.l2cache.overall_mshr_uncacheable_latency::total 1725096751 # number of overall MSHR uncacheable cycles +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.103274 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.itb.walker 0.142352 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.inst 0.008686 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::cpu1.data 0.362736 # mshr miss rate for ReadReq accesses +system.cpu1.l2cache.ReadReq_mshr_miss_rate::total 0.099061 # mshr miss rate for ReadReq accesses system.cpu1.l2cache.HardPFReq_mshr_miss_rate::cpu1.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu1.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses -system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.data 0.938411 # mshr miss rate for UpgradeReq accesses -system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.938411 # mshr miss rate for UpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.935255 # mshr miss rate for SCUpgradeReq accesses -system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.935255 # mshr miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::cpu1.data 0.950585 # mshr miss rate for UpgradeReq accesses +system.cpu1.l2cache.UpgradeReq_mshr_miss_rate::total 0.950585 # mshr miss rate for UpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.961719 # mshr miss rate for SCUpgradeReq accesses +system.cpu1.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.961719 # mshr miss rate for SCUpgradeReq accesses system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::cpu1.data 1 # mshr miss rate for SCUpgradeFailReq accesses system.cpu1.l2cache.SCUpgradeFailReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeFailReq accesses -system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.data 0.201397 # mshr miss rate for ReadExReq accesses -system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.201397 # mshr miss rate for ReadExReq accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.041602 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.069348 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.014936 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.data 0.234845 # mshr miss rate for demand accesses -system.cpu1.l2cache.demand_mshr_miss_rate::total 0.117995 # mshr miss rate for demand accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.041602 # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.069348 # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.014936 # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.data 0.234845 # mshr miss rate for overall accesses +system.cpu1.l2cache.ReadExReq_mshr_miss_rate::cpu1.data 0.457288 # mshr miss rate for ReadExReq accesses +system.cpu1.l2cache.ReadExReq_mshr_miss_rate::total 0.457288 # mshr miss rate for ReadExReq accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.dtb.walker 0.103274 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.itb.walker 0.142352 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.inst 0.008686 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::cpu1.data 0.388578 # mshr miss rate for demand accesses +system.cpu1.l2cache.demand_mshr_miss_rate::total 0.130199 # mshr miss rate for demand accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.dtb.walker 0.103274 # mshr miss rate for overall accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.itb.walker 0.142352 # mshr miss rate for overall accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.inst 0.008686 # mshr miss rate for overall accesses +system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.data 0.388578 # mshr miss rate for overall accesses system.cpu1.l2cache.overall_mshr_miss_rate::cpu1.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu1.l2cache.overall_mshr_miss_rate::total 0.309501 # mshr miss rate for overall accesses -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 14244.402985 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 12934.911243 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 24494.520499 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.data 18698.875974 # average ReadReq mshr miss latency -system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 19181.395564 # average ReadReq mshr miss latency -system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 51048.255365 # average HardPFReq mshr miss latency -system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 51048.255365 # average HardPFReq mshr miss latency -system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.data 16263.259832 # average UpgradeReq mshr miss latency -system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16263.259832 # average UpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 14141.580726 # average SCUpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 14141.580726 # average SCUpgradeReq mshr miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.data 186999.500000 # average SCUpgradeFailReq mshr miss latency -system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 186999.500000 # average SCUpgradeFailReq mshr miss latency -system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.data 26663.835843 # average ReadExReq mshr miss latency -system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 26663.835843 # average ReadExReq mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 14244.402985 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 12934.911243 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 24494.520499 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.data 20934.463207 # average overall mshr miss latency -system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 21132.265734 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 14244.402985 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 12934.911243 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 24494.520499 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.data 20934.463207 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 51048.255365 # average overall mshr miss latency -system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 39643.018101 # average overall mshr miss latency +system.cpu1.l2cache.overall_mshr_miss_rate::total 0.270791 # mshr miss rate for overall accesses +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 13929.394813 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.itb.walker 13167.553191 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.inst 29253.515263 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::cpu1.data 15037.341804 # average ReadReq mshr miss latency +system.cpu1.l2cache.ReadReq_avg_mshr_miss_latency::total 15947.599229 # average ReadReq mshr miss latency +system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 28018.199732 # average HardPFReq mshr miss latency +system.cpu1.l2cache.HardPFReq_avg_mshr_miss_latency::total 28018.199732 # average HardPFReq mshr miss latency +system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu1.data 14646.547907 # average UpgradeReq mshr miss latency +system.cpu1.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14646.547907 # average UpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 13725.449046 # average SCUpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 13725.449046 # average SCUpgradeReq mshr miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::cpu1.data 476833.333333 # average SCUpgradeFailReq mshr miss latency +system.cpu1.l2cache.SCUpgradeFailReq_avg_mshr_miss_latency::total 476833.333333 # average SCUpgradeFailReq mshr miss latency +system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::cpu1.data 24653.280418 # average ReadExReq mshr miss latency +system.cpu1.l2cache.ReadExReq_avg_mshr_miss_latency::total 24653.280418 # average ReadExReq mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.dtb.walker 13929.394813 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.itb.walker 13167.553191 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.inst 29253.515263 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::cpu1.data 18130.253307 # average overall mshr miss latency +system.cpu1.l2cache.demand_avg_mshr_miss_latency::total 18605.375108 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.dtb.walker 13929.394813 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.itb.walker 13167.553191 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.inst 29253.515263 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.data 18130.253307 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::cpu1.l2cache.prefetcher 28018.199732 # average overall mshr miss latency +system.cpu1.l2cache.overall_avg_mshr_miss_latency::total 23492.416122 # average overall mshr miss latency system.cpu1.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency system.cpu1.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency system.cpu1.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -2419,106 +2475,105 @@ system.cpu1.l2cache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf system.cpu1.l2cache.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency system.cpu1.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.dcache.tags.replacements 313601 # number of replacements -system.cpu1.dcache.tags.tagsinuse 474.302028 # Cycle average of tags in use -system.cpu1.dcache.tags.total_refs 10949850 # Total number of references to valid blocks. -system.cpu1.dcache.tags.sampled_refs 314113 # Sample count of references to valid blocks. -system.cpu1.dcache.tags.avg_refs 34.859589 # Average number of references to valid blocks. -system.cpu1.dcache.tags.warmup_cycle 76456711000 # Cycle when the warmup percentage was hit. -system.cpu1.dcache.tags.occ_blocks::cpu1.data 474.302028 # Average occupied blocks per requestor -system.cpu1.dcache.tags.occ_percent::cpu1.data 0.926371 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_percent::total 0.926371 # Average percentage of cache occupancy -system.cpu1.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::0 120 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::1 287 # Occupied blocks per task id -system.cpu1.dcache.tags.age_task_id_blocks_1024::2 105 # Occupied blocks per task id -system.cpu1.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu1.dcache.tags.tag_accesses 22948274 # Number of tag accesses -system.cpu1.dcache.tags.data_accesses 22948274 # Number of data accesses -system.cpu1.dcache.ReadReq_hits::cpu1.data 6183420 # number of ReadReq hits -system.cpu1.dcache.ReadReq_hits::total 6183420 # number of ReadReq hits -system.cpu1.dcache.WriteReq_hits::cpu1.data 4558750 # number of WriteReq hits -system.cpu1.dcache.WriteReq_hits::total 4558750 # number of WriteReq hits -system.cpu1.dcache.SoftPFReq_hits::cpu1.data 19290 # number of SoftPFReq hits -system.cpu1.dcache.SoftPFReq_hits::total 19290 # number of SoftPFReq hits -system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 77402 # number of LoadLockedReq hits -system.cpu1.dcache.LoadLockedReq_hits::total 77402 # number of LoadLockedReq hits -system.cpu1.dcache.StoreCondReq_hits::cpu1.data 75753 # number of StoreCondReq hits -system.cpu1.dcache.StoreCondReq_hits::total 75753 # number of StoreCondReq hits -system.cpu1.dcache.demand_hits::cpu1.data 10742170 # number of demand (read+write) hits -system.cpu1.dcache.demand_hits::total 10742170 # number of demand (read+write) hits -system.cpu1.dcache.overall_hits::cpu1.data 10761460 # number of overall hits -system.cpu1.dcache.overall_hits::total 10761460 # number of overall hits -system.cpu1.dcache.ReadReq_misses::cpu1.data 187243 # number of ReadReq misses -system.cpu1.dcache.ReadReq_misses::total 187243 # number of ReadReq misses -system.cpu1.dcache.WriteReq_misses::cpu1.data 134937 # number of WriteReq misses -system.cpu1.dcache.WriteReq_misses::total 134937 # number of WriteReq misses -system.cpu1.dcache.SoftPFReq_misses::cpu1.data 43327 # number of SoftPFReq misses -system.cpu1.dcache.SoftPFReq_misses::total 43327 # number of SoftPFReq misses -system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 12089 # number of LoadLockedReq misses -system.cpu1.dcache.LoadLockedReq_misses::total 12089 # number of LoadLockedReq misses -system.cpu1.dcache.StoreCondReq_misses::cpu1.data 13673 # number of StoreCondReq misses -system.cpu1.dcache.StoreCondReq_misses::total 13673 # number of StoreCondReq misses -system.cpu1.dcache.demand_misses::cpu1.data 322180 # number of demand (read+write) misses -system.cpu1.dcache.demand_misses::total 322180 # number of demand (read+write) misses -system.cpu1.dcache.overall_misses::cpu1.data 365507 # number of overall misses -system.cpu1.dcache.overall_misses::total 365507 # number of overall misses -system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 2299329756 # number of ReadReq miss cycles -system.cpu1.dcache.ReadReq_miss_latency::total 2299329756 # number of ReadReq miss cycles -system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 2509975628 # number of WriteReq miss cycles -system.cpu1.dcache.WriteReq_miss_latency::total 2509975628 # number of WriteReq miss cycles -system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 218034000 # number of LoadLockedReq miss cycles -system.cpu1.dcache.LoadLockedReq_miss_latency::total 218034000 # number of LoadLockedReq miss cycles -system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 317344970 # number of StoreCondReq miss cycles -system.cpu1.dcache.StoreCondReq_miss_latency::total 317344970 # number of StoreCondReq miss cycles -system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.data 524000 # number of StoreCondFailReq miss cycles -system.cpu1.dcache.StoreCondFailReq_miss_latency::total 524000 # number of StoreCondFailReq miss cycles -system.cpu1.dcache.demand_miss_latency::cpu1.data 4809305384 # number of demand (read+write) miss cycles -system.cpu1.dcache.demand_miss_latency::total 4809305384 # number of demand (read+write) miss cycles -system.cpu1.dcache.overall_miss_latency::cpu1.data 4809305384 # number of overall miss cycles -system.cpu1.dcache.overall_miss_latency::total 4809305384 # number of overall miss cycles -system.cpu1.dcache.ReadReq_accesses::cpu1.data 6370663 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.ReadReq_accesses::total 6370663 # number of ReadReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::cpu1.data 4693687 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.WriteReq_accesses::total 4693687 # number of WriteReq accesses(hits+misses) -system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 62617 # number of SoftPFReq accesses(hits+misses) -system.cpu1.dcache.SoftPFReq_accesses::total 62617 # number of SoftPFReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 89491 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.LoadLockedReq_accesses::total 89491 # number of LoadLockedReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 89426 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.StoreCondReq_accesses::total 89426 # number of StoreCondReq accesses(hits+misses) -system.cpu1.dcache.demand_accesses::cpu1.data 11064350 # number of demand (read+write) accesses -system.cpu1.dcache.demand_accesses::total 11064350 # number of demand (read+write) accesses -system.cpu1.dcache.overall_accesses::cpu1.data 11126967 # number of overall (read+write) accesses -system.cpu1.dcache.overall_accesses::total 11126967 # number of overall (read+write) accesses -system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.029391 # miss rate for ReadReq accesses -system.cpu1.dcache.ReadReq_miss_rate::total 0.029391 # miss rate for ReadReq accesses -system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.028749 # miss rate for WriteReq accesses -system.cpu1.dcache.WriteReq_miss_rate::total 0.028749 # miss rate for WriteReq accesses -system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.691937 # miss rate for SoftPFReq accesses -system.cpu1.dcache.SoftPFReq_miss_rate::total 0.691937 # miss rate for SoftPFReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.135086 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.135086 # miss rate for LoadLockedReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.152897 # miss rate for StoreCondReq accesses -system.cpu1.dcache.StoreCondReq_miss_rate::total 0.152897 # miss rate for StoreCondReq accesses -system.cpu1.dcache.demand_miss_rate::cpu1.data 0.029119 # miss rate for demand accesses -system.cpu1.dcache.demand_miss_rate::total 0.029119 # miss rate for demand accesses -system.cpu1.dcache.overall_miss_rate::cpu1.data 0.032849 # miss rate for overall accesses -system.cpu1.dcache.overall_miss_rate::total 0.032849 # miss rate for overall accesses -system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12279.923714 # average ReadReq miss latency -system.cpu1.dcache.ReadReq_avg_miss_latency::total 12279.923714 # average ReadReq miss latency -system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 18601.092569 # average WriteReq miss latency -system.cpu1.dcache.WriteReq_avg_miss_latency::total 18601.092569 # average WriteReq miss latency -system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 18035.734966 # average LoadLockedReq miss latency -system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 18035.734966 # average LoadLockedReq miss latency -system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 23209.607987 # average StoreCondReq miss latency -system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23209.607987 # average StoreCondReq miss latency +system.cpu1.dcache.tags.replacements 218932 # number of replacements +system.cpu1.dcache.tags.tagsinuse 479.958616 # Cycle average of tags in use +system.cpu1.dcache.tags.total_refs 8645395 # Total number of references to valid blocks. +system.cpu1.dcache.tags.sampled_refs 219287 # Sample count of references to valid blocks. +system.cpu1.dcache.tags.avg_refs 39.425023 # Average number of references to valid blocks. +system.cpu1.dcache.tags.warmup_cycle 104115576500 # Cycle when the warmup percentage was hit. +system.cpu1.dcache.tags.occ_blocks::cpu1.data 479.958616 # Average occupied blocks per requestor +system.cpu1.dcache.tags.occ_percent::cpu1.data 0.937419 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_percent::total 0.937419 # Average percentage of cache occupancy +system.cpu1.dcache.tags.occ_task_id_blocks::1024 355 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::2 298 # Occupied blocks per task id +system.cpu1.dcache.tags.age_task_id_blocks_1024::3 57 # Occupied blocks per task id +system.cpu1.dcache.tags.occ_task_id_percent::1024 0.693359 # Percentage of cache occupancy per task id +system.cpu1.dcache.tags.tag_accesses 18161929 # Number of tag accesses +system.cpu1.dcache.tags.data_accesses 18161929 # Number of data accesses +system.cpu1.dcache.ReadReq_hits::cpu1.data 4463105 # number of ReadReq hits +system.cpu1.dcache.ReadReq_hits::total 4463105 # number of ReadReq hits +system.cpu1.dcache.WriteReq_hits::cpu1.data 3919326 # number of WriteReq hits +system.cpu1.dcache.WriteReq_hits::total 3919326 # number of WriteReq hits +system.cpu1.dcache.SoftPFReq_hits::cpu1.data 64192 # number of SoftPFReq hits +system.cpu1.dcache.SoftPFReq_hits::total 64192 # number of SoftPFReq hits +system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 87200 # number of LoadLockedReq hits +system.cpu1.dcache.LoadLockedReq_hits::total 87200 # number of LoadLockedReq hits +system.cpu1.dcache.StoreCondReq_hits::cpu1.data 79632 # number of StoreCondReq hits +system.cpu1.dcache.StoreCondReq_hits::total 79632 # number of StoreCondReq hits +system.cpu1.dcache.demand_hits::cpu1.data 8382431 # number of demand (read+write) hits +system.cpu1.dcache.demand_hits::total 8382431 # number of demand (read+write) hits +system.cpu1.dcache.overall_hits::cpu1.data 8446623 # number of overall hits +system.cpu1.dcache.overall_hits::total 8446623 # number of overall hits +system.cpu1.dcache.ReadReq_misses::cpu1.data 155171 # number of ReadReq misses +system.cpu1.dcache.ReadReq_misses::total 155171 # number of ReadReq misses +system.cpu1.dcache.WriteReq_misses::cpu1.data 103752 # number of WriteReq misses +system.cpu1.dcache.WriteReq_misses::total 103752 # number of WriteReq misses +system.cpu1.dcache.SoftPFReq_misses::cpu1.data 34196 # number of SoftPFReq misses +system.cpu1.dcache.SoftPFReq_misses::total 34196 # number of SoftPFReq misses +system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 17931 # number of LoadLockedReq misses +system.cpu1.dcache.LoadLockedReq_misses::total 17931 # number of LoadLockedReq misses +system.cpu1.dcache.StoreCondReq_misses::cpu1.data 23276 # number of StoreCondReq misses +system.cpu1.dcache.StoreCondReq_misses::total 23276 # number of StoreCondReq misses +system.cpu1.dcache.demand_misses::cpu1.data 258923 # number of demand (read+write) misses +system.cpu1.dcache.demand_misses::total 258923 # number of demand (read+write) misses +system.cpu1.dcache.overall_misses::cpu1.data 293119 # number of overall misses +system.cpu1.dcache.overall_misses::total 293119 # number of overall misses +system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 2220270266 # number of ReadReq miss cycles +system.cpu1.dcache.ReadReq_miss_latency::total 2220270266 # number of ReadReq miss cycles +system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 2272762314 # number of WriteReq miss cycles +system.cpu1.dcache.WriteReq_miss_latency::total 2272762314 # number of WriteReq miss cycles +system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 325809000 # number of LoadLockedReq miss cycles +system.cpu1.dcache.LoadLockedReq_miss_latency::total 325809000 # number of LoadLockedReq miss cycles +system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 538454705 # number of StoreCondReq miss cycles +system.cpu1.dcache.StoreCondReq_miss_latency::total 538454705 # number of StoreCondReq miss cycles +system.cpu1.dcache.StoreCondFailReq_miss_latency::cpu1.data 1810500 # number of StoreCondFailReq miss cycles +system.cpu1.dcache.StoreCondFailReq_miss_latency::total 1810500 # number of StoreCondFailReq miss cycles +system.cpu1.dcache.demand_miss_latency::cpu1.data 4493032580 # number of demand (read+write) miss cycles +system.cpu1.dcache.demand_miss_latency::total 4493032580 # number of demand (read+write) miss cycles +system.cpu1.dcache.overall_miss_latency::cpu1.data 4493032580 # number of overall miss cycles +system.cpu1.dcache.overall_miss_latency::total 4493032580 # number of overall miss cycles +system.cpu1.dcache.ReadReq_accesses::cpu1.data 4618276 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.ReadReq_accesses::total 4618276 # number of ReadReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::cpu1.data 4023078 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.WriteReq_accesses::total 4023078 # number of WriteReq accesses(hits+misses) +system.cpu1.dcache.SoftPFReq_accesses::cpu1.data 98388 # number of SoftPFReq accesses(hits+misses) +system.cpu1.dcache.SoftPFReq_accesses::total 98388 # number of SoftPFReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 105131 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.LoadLockedReq_accesses::total 105131 # number of LoadLockedReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 102908 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.StoreCondReq_accesses::total 102908 # number of StoreCondReq accesses(hits+misses) +system.cpu1.dcache.demand_accesses::cpu1.data 8641354 # number of demand (read+write) accesses +system.cpu1.dcache.demand_accesses::total 8641354 # number of demand (read+write) accesses +system.cpu1.dcache.overall_accesses::cpu1.data 8739742 # number of overall (read+write) accesses +system.cpu1.dcache.overall_accesses::total 8739742 # number of overall (read+write) accesses +system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.033599 # miss rate for ReadReq accesses +system.cpu1.dcache.ReadReq_miss_rate::total 0.033599 # miss rate for ReadReq accesses +system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.025789 # miss rate for WriteReq accesses +system.cpu1.dcache.WriteReq_miss_rate::total 0.025789 # miss rate for WriteReq accesses +system.cpu1.dcache.SoftPFReq_miss_rate::cpu1.data 0.347563 # miss rate for SoftPFReq accesses +system.cpu1.dcache.SoftPFReq_miss_rate::total 0.347563 # miss rate for SoftPFReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.170559 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.170559 # miss rate for LoadLockedReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.226183 # miss rate for StoreCondReq accesses +system.cpu1.dcache.StoreCondReq_miss_rate::total 0.226183 # miss rate for StoreCondReq accesses +system.cpu1.dcache.demand_miss_rate::cpu1.data 0.029963 # miss rate for demand accesses +system.cpu1.dcache.demand_miss_rate::total 0.029963 # miss rate for demand accesses +system.cpu1.dcache.overall_miss_rate::cpu1.data 0.033539 # miss rate for overall accesses +system.cpu1.dcache.overall_miss_rate::total 0.033539 # miss rate for overall accesses +system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 14308.538748 # average ReadReq miss latency +system.cpu1.dcache.ReadReq_avg_miss_latency::total 14308.538748 # average ReadReq miss latency +system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 21905.720507 # average WriteReq miss latency +system.cpu1.dcache.WriteReq_avg_miss_latency::total 21905.720507 # average WriteReq miss latency +system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 18170.152250 # average LoadLockedReq miss latency +system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 18170.152250 # average LoadLockedReq miss latency +system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 23133.472461 # average StoreCondReq miss latency +system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 23133.472461 # average StoreCondReq miss latency system.cpu1.dcache.StoreCondFailReq_avg_miss_latency::cpu1.data inf # average StoreCondFailReq miss latency system.cpu1.dcache.StoreCondFailReq_avg_miss_latency::total inf # average StoreCondFailReq miss latency -system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 14927.386504 # average overall miss latency -system.cpu1.dcache.demand_avg_miss_latency::total 14927.386504 # average overall miss latency -system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 13157.902267 # average overall miss latency -system.cpu1.dcache.overall_avg_miss_latency::total 13157.902267 # average overall miss latency +system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 17352.775072 # average overall miss latency +system.cpu1.dcache.demand_avg_miss_latency::total 17352.775072 # average overall miss latency +system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 15328.356674 # average overall miss latency +system.cpu1.dcache.overall_avg_miss_latency::total 15328.356674 # average overall miss latency system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -2527,82 +2582,82 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu1.dcache.fast_writes 0 # number of fast writes performed system.cpu1.dcache.cache_copies 0 # number of cache copies performed -system.cpu1.dcache.writebacks::writebacks 225255 # number of writebacks -system.cpu1.dcache.writebacks::total 225255 # number of writebacks -system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 794 # number of ReadReq MSHR hits -system.cpu1.dcache.ReadReq_mshr_hits::total 794 # number of ReadReq MSHR hits -system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 3242 # number of WriteReq MSHR hits -system.cpu1.dcache.WriteReq_mshr_hits::total 3242 # number of WriteReq MSHR hits -system.cpu1.dcache.demand_mshr_hits::cpu1.data 4036 # number of demand (read+write) MSHR hits -system.cpu1.dcache.demand_mshr_hits::total 4036 # number of demand (read+write) MSHR hits -system.cpu1.dcache.overall_mshr_hits::cpu1.data 4036 # number of overall MSHR hits -system.cpu1.dcache.overall_mshr_hits::total 4036 # number of overall MSHR hits -system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 186449 # number of ReadReq MSHR misses -system.cpu1.dcache.ReadReq_mshr_misses::total 186449 # number of ReadReq MSHR misses -system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 131695 # number of WriteReq MSHR misses -system.cpu1.dcache.WriteReq_mshr_misses::total 131695 # number of WriteReq MSHR misses -system.cpu1.dcache.SoftPFReq_mshr_misses::cpu1.data 27821 # number of SoftPFReq MSHR misses -system.cpu1.dcache.SoftPFReq_mshr_misses::total 27821 # number of SoftPFReq MSHR misses -system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 12089 # number of LoadLockedReq MSHR misses -system.cpu1.dcache.LoadLockedReq_mshr_misses::total 12089 # number of LoadLockedReq MSHR misses -system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 13671 # number of StoreCondReq MSHR misses -system.cpu1.dcache.StoreCondReq_mshr_misses::total 13671 # number of StoreCondReq MSHR misses -system.cpu1.dcache.demand_mshr_misses::cpu1.data 318144 # number of demand (read+write) MSHR misses -system.cpu1.dcache.demand_mshr_misses::total 318144 # number of demand (read+write) MSHR misses -system.cpu1.dcache.overall_mshr_misses::cpu1.data 345965 # number of overall MSHR misses -system.cpu1.dcache.overall_mshr_misses::total 345965 # number of overall MSHR misses -system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1916001744 # number of ReadReq MSHR miss cycles -system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1916001744 # number of ReadReq MSHR miss cycles -system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 2027549872 # number of WriteReq MSHR miss cycles -system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2027549872 # number of WriteReq MSHR miss cycles -system.cpu1.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 596503999 # number of SoftPFReq MSHR miss cycles -system.cpu1.dcache.SoftPFReq_mshr_miss_latency::total 596503999 # number of SoftPFReq MSHR miss cycles -system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 193851000 # number of LoadLockedReq MSHR miss cycles -system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 193851000 # number of LoadLockedReq MSHR miss cycles -system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 289002030 # number of StoreCondReq MSHR miss cycles -system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 289002030 # number of StoreCondReq MSHR miss cycles -system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 494000 # number of StoreCondFailReq MSHR miss cycles -system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 494000 # number of StoreCondFailReq MSHR miss cycles -system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3943551616 # number of demand (read+write) MSHR miss cycles -system.cpu1.dcache.demand_mshr_miss_latency::total 3943551616 # number of demand (read+write) MSHR miss cycles -system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 4540055615 # number of overall MSHR miss cycles -system.cpu1.dcache.overall_mshr_miss_latency::total 4540055615 # number of overall MSHR miss cycles -system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 12848996742 # number of ReadReq MSHR uncacheable cycles -system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 12848996742 # number of ReadReq MSHR uncacheable cycles -system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 34213847345 # number of WriteReq MSHR uncacheable cycles -system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 34213847345 # number of WriteReq MSHR uncacheable cycles -system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 47062844087 # number of overall MSHR uncacheable cycles -system.cpu1.dcache.overall_mshr_uncacheable_latency::total 47062844087 # number of overall MSHR uncacheable cycles -system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.029267 # mshr miss rate for ReadReq accesses -system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.029267 # mshr miss rate for ReadReq accesses -system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.028058 # mshr miss rate for WriteReq accesses -system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.028058 # mshr miss rate for WriteReq accesses -system.cpu1.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.444304 # mshr miss rate for SoftPFReq accesses -system.cpu1.dcache.SoftPFReq_mshr_miss_rate::total 0.444304 # mshr miss rate for SoftPFReq accesses -system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.135086 # mshr miss rate for LoadLockedReq accesses -system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.135086 # mshr miss rate for LoadLockedReq accesses -system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.152875 # mshr miss rate for StoreCondReq accesses -system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.152875 # mshr miss rate for StoreCondReq accesses -system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.028754 # mshr miss rate for demand accesses -system.cpu1.dcache.demand_mshr_miss_rate::total 0.028754 # mshr miss rate for demand accesses -system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.031092 # mshr miss rate for overall accesses -system.cpu1.dcache.overall_mshr_miss_rate::total 0.031092 # mshr miss rate for overall accesses -system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10276.277931 # average ReadReq mshr miss latency -system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10276.277931 # average ReadReq mshr miss latency -system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15395.799932 # average WriteReq mshr miss latency -system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15395.799932 # average WriteReq mshr miss latency -system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 21440.782107 # average SoftPFReq mshr miss latency -system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::total 21440.782107 # average SoftPFReq mshr miss latency -system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 16035.321367 # average LoadLockedReq mshr miss latency -system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 16035.321367 # average LoadLockedReq mshr miss latency -system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 21139.787141 # average StoreCondReq mshr miss latency -system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 21139.787141 # average StoreCondReq mshr miss latency +system.cpu1.dcache.writebacks::writebacks 134926 # number of writebacks +system.cpu1.dcache.writebacks::total 134926 # number of writebacks +system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 299 # number of ReadReq MSHR hits +system.cpu1.dcache.ReadReq_mshr_hits::total 299 # number of ReadReq MSHR hits +system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 12328 # number of LoadLockedReq MSHR hits +system.cpu1.dcache.LoadLockedReq_mshr_hits::total 12328 # number of LoadLockedReq MSHR hits +system.cpu1.dcache.demand_mshr_hits::cpu1.data 299 # number of demand (read+write) MSHR hits +system.cpu1.dcache.demand_mshr_hits::total 299 # number of demand (read+write) MSHR hits +system.cpu1.dcache.overall_mshr_hits::cpu1.data 299 # number of overall MSHR hits +system.cpu1.dcache.overall_mshr_hits::total 299 # number of overall MSHR hits +system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 154872 # number of ReadReq MSHR misses +system.cpu1.dcache.ReadReq_mshr_misses::total 154872 # number of ReadReq MSHR misses +system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 103752 # number of WriteReq MSHR misses +system.cpu1.dcache.WriteReq_mshr_misses::total 103752 # number of WriteReq MSHR misses +system.cpu1.dcache.SoftPFReq_mshr_misses::cpu1.data 33057 # number of SoftPFReq MSHR misses +system.cpu1.dcache.SoftPFReq_mshr_misses::total 33057 # number of SoftPFReq MSHR misses +system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 5603 # number of LoadLockedReq MSHR misses +system.cpu1.dcache.LoadLockedReq_mshr_misses::total 5603 # number of LoadLockedReq MSHR misses +system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 23226 # number of StoreCondReq MSHR misses +system.cpu1.dcache.StoreCondReq_mshr_misses::total 23226 # number of StoreCondReq MSHR misses +system.cpu1.dcache.demand_mshr_misses::cpu1.data 258624 # number of demand (read+write) MSHR misses +system.cpu1.dcache.demand_mshr_misses::total 258624 # number of demand (read+write) MSHR misses +system.cpu1.dcache.overall_mshr_misses::cpu1.data 291681 # number of overall MSHR misses +system.cpu1.dcache.overall_mshr_misses::total 291681 # number of overall MSHR misses +system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1901749734 # number of ReadReq MSHR miss cycles +system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1901749734 # number of ReadReq MSHR miss cycles +system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 2059007686 # number of WriteReq MSHR miss cycles +system.cpu1.dcache.WriteReq_mshr_miss_latency::total 2059007686 # number of WriteReq MSHR miss cycles +system.cpu1.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 496678249 # number of SoftPFReq MSHR miss cycles +system.cpu1.dcache.SoftPFReq_mshr_miss_latency::total 496678249 # number of SoftPFReq MSHR miss cycles +system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 84335500 # number of LoadLockedReq MSHR miss cycles +system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 84335500 # number of LoadLockedReq MSHR miss cycles +system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 490783295 # number of StoreCondReq MSHR miss cycles +system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 490783295 # number of StoreCondReq MSHR miss cycles +system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 1734500 # number of StoreCondFailReq MSHR miss cycles +system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 1734500 # number of StoreCondFailReq MSHR miss cycles +system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3960757420 # number of demand (read+write) MSHR miss cycles +system.cpu1.dcache.demand_mshr_miss_latency::total 3960757420 # number of demand (read+write) MSHR miss cycles +system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 4457435669 # number of overall MSHR miss cycles +system.cpu1.dcache.overall_mshr_miss_latency::total 4457435669 # number of overall MSHR miss cycles +system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 961034499 # number of ReadReq MSHR uncacheable cycles +system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 961034499 # number of ReadReq MSHR uncacheable cycles +system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 833382499 # number of WriteReq MSHR uncacheable cycles +system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 833382499 # number of WriteReq MSHR uncacheable cycles +system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 1794416998 # number of overall MSHR uncacheable cycles +system.cpu1.dcache.overall_mshr_uncacheable_latency::total 1794416998 # number of overall MSHR uncacheable cycles +system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.033535 # mshr miss rate for ReadReq accesses +system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.033535 # mshr miss rate for ReadReq accesses +system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.025789 # mshr miss rate for WriteReq accesses +system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.025789 # mshr miss rate for WriteReq accesses +system.cpu1.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.335986 # mshr miss rate for SoftPFReq accesses +system.cpu1.dcache.SoftPFReq_mshr_miss_rate::total 0.335986 # mshr miss rate for SoftPFReq accesses +system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.053295 # mshr miss rate for LoadLockedReq accesses +system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.053295 # mshr miss rate for LoadLockedReq accesses +system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.225697 # mshr miss rate for StoreCondReq accesses +system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.225697 # mshr miss rate for StoreCondReq accesses +system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.029929 # mshr miss rate for demand accesses +system.cpu1.dcache.demand_mshr_miss_rate::total 0.029929 # mshr miss rate for demand accesses +system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.033374 # mshr miss rate for overall accesses +system.cpu1.dcache.overall_mshr_miss_rate::total 0.033374 # mshr miss rate for overall accesses +system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12279.493608 # average ReadReq mshr miss latency +system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12279.493608 # average ReadReq mshr miss latency +system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 19845.474651 # average WriteReq mshr miss latency +system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 19845.474651 # average WriteReq mshr miss latency +system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 15024.903924 # average SoftPFReq mshr miss latency +system.cpu1.dcache.SoftPFReq_avg_mshr_miss_latency::total 15024.903924 # average SoftPFReq mshr miss latency +system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 15051.847225 # average LoadLockedReq mshr miss latency +system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 15051.847225 # average LoadLockedReq mshr miss latency +system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 21130.771334 # average StoreCondReq mshr miss latency +system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 21130.771334 # average StoreCondReq mshr miss latency system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu1.data inf # average StoreCondFailReq mshr miss latency system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency -system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 12395.492657 # average overall mshr miss latency -system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12395.492657 # average overall mshr miss latency -system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 13122.875479 # average overall mshr miss latency -system.cpu1.dcache.overall_avg_mshr_miss_latency::total 13122.875479 # average overall mshr miss latency +system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 15314.732662 # average overall mshr miss latency +system.cpu1.dcache.demand_avg_mshr_miss_latency::total 15314.732662 # average overall mshr miss latency +system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 15281.885584 # average overall mshr miss latency +system.cpu1.dcache.overall_avg_mshr_miss_latency::total 15281.885584 # average overall mshr miss latency system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency @@ -2610,81 +2665,146 @@ system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu1.toL2Bus.trans_dist::ReadReq 957719 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadResp 715905 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteReq 756547 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::WriteResp 756547 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::Writeback 225255 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::HardPFReq 189199 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeReq 53977 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 23970 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeResp 50977 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 26 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 39 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExReq 119927 # Transaction distribution -system.cpu1.toL2Bus.trans_dist::ReadExResp 111476 # Transaction distribution -system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 751552 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 2675268 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 6827 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 16819 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_count::total 3450466 # Packet count per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 24038516 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 40612602 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 9748 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 25768 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.pkt_size::total 64686634 # Cumulative packet size per connected master and slave (bytes) -system.cpu1.toL2Bus.snoops 549743 # Total snoops (count) -system.cpu1.toL2Bus.snoop_fanout::samples 1492746 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::mean 5.338347 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::stdev 0.473147 # Request fanout histogram +system.cpu1.toL2Bus.trans_dist::ReadReq 1206103 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadResp 816776 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteReq 4921 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteResp 4921 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::Writeback 134926 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::HardPFReq 169865 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::WriteInvalidateReq 36225 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeReq 86284 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::SCUpgradeReq 42512 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeResp 89712 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::SCUpgradeFailReq 42 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::UpgradeFailResp 77 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExReq 91056 # Transaction distribution +system.cpu1.toL2Bus.trans_dist::ReadExResp 78188 # Transaction distribution +system.cpu1.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 1131848 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 880488 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 5306 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 9281 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_count::total 2026923 # Packet count per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.cpu1.l2cache.cpu_side 36208456 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.cpu1.l2cache.cpu_side 28775795 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.itb.walker.dma::system.cpu1.l2cache.cpu_side 7924 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size_system.cpu1.dtb.walker.dma::system.cpu1.l2cache.cpu_side 13440 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.pkt_size::total 65005615 # Cumulative packet size per connected master and slave (bytes) +system.cpu1.toL2Bus.snoops 818131 # Total snoops (count) +system.cpu1.toL2Bus.snoop_fanout::samples 1761210 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::mean 5.414931 # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::stdev 0.492710 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::5 987680 66.17% 66.17% # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::6 505066 33.83% 100.00% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::5 1030430 58.51% 58.51% # Request fanout histogram +system.cpu1.toL2Bus.snoop_fanout::6 730780 41.49% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram system.cpu1.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram -system.cpu1.toL2Bus.snoop_fanout::total 1492746 # Request fanout histogram -system.cpu1.toL2Bus.reqLayer0.occupancy 1514414783 # Layer occupancy (ticks) -system.cpu1.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu1.toL2Bus.snoopLayer0.occupancy 42402999 # Layer occupancy (ticks) +system.cpu1.toL2Bus.snoop_fanout::total 1761210 # Request fanout histogram +system.cpu1.toL2Bus.reqLayer0.occupancy 658102724 # Layer occupancy (ticks) +system.cpu1.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%) +system.cpu1.toL2Bus.snoopLayer0.occupancy 89600499 # Layer occupancy (ticks) system.cpu1.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer0.occupancy 563804260 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer0.occupancy 848922781 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer1.occupancy 984220768 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer1.occupancy 438669538 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer2.occupancy 4390000 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer2.occupancy 3325250 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu1.toL2Bus.respLayer3.occupancy 10377250 # Layer occupancy (ticks) +system.cpu1.toL2Bus.respLayer3.occupancy 5921500 # Layer occupancy (ticks) system.cpu1.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.iocache.tags.replacements 36443 # number of replacements +system.iocache.tags.tagsinuse 14.446814 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36459 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 277160524000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 14.446814 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.902926 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.902926 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328549 # Number of tag accesses +system.iocache.tags.data_accesses 328549 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 253 # number of ReadReq misses +system.iocache.ReadReq_misses::total 253 # number of ReadReq misses +system.iocache.WriteInvalidateReq_misses::realview.ide 32 # number of WriteInvalidateReq misses +system.iocache.WriteInvalidateReq_misses::total 32 # number of WriteInvalidateReq misses +system.iocache.demand_misses::realview.ide 253 # number of demand (read+write) misses +system.iocache.demand_misses::total 253 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 253 # number of overall misses +system.iocache.overall_misses::total 253 # number of overall misses +system.iocache.ReadReq_miss_latency::realview.ide 31609377 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 31609377 # number of ReadReq miss cycles +system.iocache.demand_miss_latency::realview.ide 31609377 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 31609377 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::realview.ide 31609377 # number of overall miss cycles +system.iocache.overall_miss_latency::total 31609377 # number of overall miss cycles +system.iocache.ReadReq_accesses::realview.ide 253 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 253 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36256 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36256 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 253 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 253 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 253 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 253 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.WriteInvalidateReq_miss_rate::realview.ide 0.000883 # miss rate for WriteInvalidateReq accesses +system.iocache.WriteInvalidateReq_miss_rate::total 0.000883 # miss rate for WriteInvalidateReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses +system.iocache.ReadReq_avg_miss_latency::realview.ide 124938.249012 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 124938.249012 # average ReadReq miss latency +system.iocache.demand_avg_miss_latency::realview.ide 124938.249012 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 124938.249012 # average overall miss latency +system.iocache.overall_avg_miss_latency::realview.ide 124938.249012 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 124938.249012 # average overall miss latency system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed -system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1782387791115 # number of ReadReq MSHR uncacheable cycles -system.iocache.ReadReq_mshr_uncacheable_latency::total 1782387791115 # number of ReadReq MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1782387791115 # number of overall MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::total 1782387791115 # number of overall MSHR uncacheable cycles -system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency -system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency +system.iocache.ReadReq_mshr_misses::realview.ide 253 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 253 # number of ReadReq MSHR misses +system.iocache.demand_mshr_misses::realview.ide 253 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 253 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::realview.ide 253 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 253 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::realview.ide 18452377 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 18452377 # number of ReadReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 2247085536 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2247085536 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::realview.ide 18452377 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 18452377 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::realview.ide 18452377 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 18452377 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_miss_rate::realview.ide 1 # mshr miss rate for ReadReq accesses +system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses +system.iocache.demand_mshr_miss_rate::realview.ide 1 # mshr miss rate for demand accesses +system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses +system.iocache.overall_mshr_miss_rate::realview.ide 1 # mshr miss rate for overall accesses +system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses +system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 72934.296443 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 72934.296443 # average ReadReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::realview.ide 72934.296443 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 72934.296443 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::realview.ide 72934.296443 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 72934.296443 # average overall mshr miss latency system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/system.terminal b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/system.terminal index 69edb08278bd7fd0c50fe092cc7622367cf2d324..cc9c3e8982bfbac87606b687412707ec43cde2ab 100644 GIT binary patch literal 11469 zcmcgy>2BM|mY%;8!0&K?`4M@bg+*#5t{aiJZeK@^u4U(5OwbT0vLscT+vOr#{YLW| z^JMd#BB{lZoTPzncgL206HFU&}1~G@%`1+X#7AUkpJXnBrFmg+ZfoU zMOT*(WE!FkIc{YVN}ryclxDf|GjcL=qaaWjDUaU22M88s)9`+@>d`ofT$!d(LSNd# zn7hW@_>~g5QhF5z)il^?o!sP17;eXMdtOChd;@7(^qK#JQHcFPd1uFPXa1_d)d)s|`%5ewQVT`3fe8vZYLBk&}44q%_#4uwY?e?V01p z4i;upx6`q@5N4i8ImIS9Qw8mxvM_cDU#ED1L#DpbGdiYRKkij%?Vt(A`Wq}CM zU6cf{rQf3v=pA8_W4u%wD$-8ZlrS zS|RN>07*lf_5ZtV4EPXsvA#g{4dUN|5BXdhx6nK5s}##qA^i`wnWDs#NgW0?Q@+a9 zr2Q4Ed=xf`9{8*a`T4L7bH{10pKwBtd>Eun+T`Lyh1t_t>>EPVjThk>1J+o!6*kPX zEL#spLxcSIw=*#q^!x3;0d+_~2Irbm@=SiT@UgT0S)Wh)%&sv^bwNlR! zyvaA0v~O|Qu&s2cAK&DJp8Q(#>(+`4ck2hsKZZ}2;HxJ?1I z-BP$=&2DIKbdZ4PTK%m6?RsG#Tl~TY*<@OsZl`p0Z!`opqFFHr^9{R?^L2aD-iand3(vW25}SjtVd}{A<(GIn!jExq4xXu5cK| zpb|&wFO1X2iEMFJuy@#<#u*s>T^#*c^AWHL8g2N%Cqw3fPk~YL(aOe5nGZB)2Pb~g zqG>+8xt6AoZ9||~kGX?`Ad~xW-@FIC()H@~YzSx^(cZx!YG(2!(>P3;|7o1Q(RJV= zT$Zid8yGu#031HS5~u4pJ2-R8gNf+%?Cl$HSOF@Wd3%e~gBEw%Lfn-it`i$_vH?8^Yw=&)C9LVx~~A46eb$B6iFKTMJ4 zNfglC{S;p&a0rOHA>vz{Pn8FDjE9#u_y3sKqRX#T^6!*C3U-G>=9oc3_+U2{9m-T7 zlUjO8Ngjqes>8*1nxYFYPc_cuPMPFhG=LIqqCw|%G_VG*qk-A8j4pmUonE`G!@=ZP zA{j+OFSatBsY1ApBy3+}z3ijH4gh zS^#|va%4c3!Dl&&kaWJ`^$@99JWdoJaD*(MPN|Sn&gaOD+z4rf3_0tHo&d?AFy&t# z1X!gy57g1Ofjr{hIYX9dRkkh&8#d)J6kc))J&mJhP-S1gd7CYfe0bClNInr~p^_=0 zIW_~I0xUDZE*3vPnaE5F$%#3upo?S|%E;l5y#!|(Y!vOel-P{ILio#o^Fu6C*x1vE z^(vJJZJxtvWtAImKwgOi$&QG`TYQc(VX@4xN;0+XvzVhXHdII8XpYAl7D!HDBr9x( z#|o=Ae(38Ogw-2sN?16A_{rxBohvig=j$=*kT{MKsEE*=`$A zAApvDls8dMh|+*lePTttyLzw*`6v}bB9vcZ&%KZUYkNzwbml=V_7n@3dj zRH{?wGG~PcahE@|(jVDF*6}}Q4}XyI59}dRo=A9cv`mJh^C68tqClg^;r#=7i9#I< zfT~z)vWeMLm1-!1N28lh2#6H`)sSY<8CktLis)2MXHM?nJ5)s>GL^&;D=bhgD?j>D z(%Wgsyz%O2H>W&mv~!O2d$tfKz=@EMq{QZIv#&x+WV-Xf)@7y! z;fg;`ka~Sl5n<_!(kKccE{1;nK3pzR3fw=2U&z*|_*H^K_9pV7FMXrmwNajSex+<3 zOS~r6ci?@ z5LOtXj~3pZuo`Pe*u8UrpuOS@Ua=_=+F0Fd1nVt?{sDwHIk*Q9-r`{LzP%Rd@KzOT z_`Z#XhTE*LpnmPJqC4)BR&)IqZIu-1cUn0}Sk2xZYc)C_-V@NFHz@KDHcGY7i3;`^ zT91#%)q>Hx2hp_(7U<^N%JCKrWbG9VsOE76V;VU2?J|nZHp{XdG|G>MH~p(!*hLpC zLV+$0YXzg5$GD6B7X3JP)D(w>H@Do)!z#wyk2@I}(L8(R35JI1G_7VAMeRituM;!{(E~Az zP6NMsbRT(~PU10UDyTCSFEhE=s4U)v#(bAvja{R`rQq#KXmy(1<`* zs8Y1{54LJe1MT;!RSccdjrgin%mii%f*)!!?_okQi>B`mDw<}S-ZX}OJSbXV;V4jd zh07Zuz%uu{!S1dnt9Dc95a=$QkjI(_IOvFZ@o_@kcF~n* zzoL6zcyjV?`Ait*%`t!oGmI0;;US@iw=8C$(+jju4Fl!a>LTA)m`#Iw2e1GtU*<7VSm58?Etu~ILuQmL)X z0(rdNHoY4~^HKLD+28BT63H5hQ8YKG@e|0j1^B0KstmN6EAqt?vG)Y;5cbByharN* z3q7J`)Uqsc0}nZB8E}!*X8z`@Y0xadtZ4H9PMWKcE@Amf zEd@mXy20)nhO*EziWx^Y*nbVvZ47r>9aPIB#RI6XiTsl<5Af9p9yM?U9L?wZaKkL) z`wi$8!zO4ULzLn!r3;MGb=|fPU5GZqAcZC}Op$Xy?JQ`#f&UMI76Ry*BpUfeFT~@i zHTvP@)6$Q@*F`c7-)Eb^eL4Pw2{2th4o}_@_5?|q9D~RHYkW z#gW+(=UZb9vn9Ot;2AK+O{Zm;vOxEFJjw+Y^Q#o*1PzT!S8R%{+#@ylYiyR*VTN?0r# zCrei^JZVaguN)VeFjvz{FDUJ^FFoS1#WTv@@{h3pk=+oYX>H{BV;iz_9z`_xd3JSt z3*atss|&|pMFxdsy*`I3H1rRiLK>v*KnRTIN=2?h0F`(n9y@{s6u8Lc8_1i(m$;$Q81r`AM$%1o&_gX_)7`(ubTb+2 zH;gfpl;y9Vq-7DZ(7?MInKUxEU{3NJl0u6KNQ} za{bEFT)sAge!QN4VP=N`7!Z=oZQ$07B}llU#~!tbN2mre9*?~$JPSZ1hj@#K@ZGg0 z0GA4tZt>UFhw=+9(lCQf9~gxT8iSY(ZmToY#?fLSld96zle}9Fmh>LKFhN!!ZVJ8) zRHW431WO!GMc;%%J&5`pU=c=-bIkrQ9@bN2Jzy`Y@+6NlsE019+fwbSiNt;DmmL4B2s3uIy=nH}O$TEf>C&Nl#__`Ku zEG_5FtmV_e%oE=2dvGg1cB^SIfwE^qOr)GG8Y<&kJpw0EbX z@Y3aAv?+Qm^!NE@n$dg;R15d$RAjU?@!~hv9tEo`%H8FY%Cv6FpB*3B-vd8O(TPF1 z0?qspriHq1n2KGd@JXMqC&)K-ape^q`Wi0Sn7D0(yE$49PWd8kX>S?L&9blHpq@ zuqy4RaEmk~4H%$t0gsF0#-8eRa*pQd^cM?&PA_x%yAu+s&Qgg?twgL`=%ny;4i5zW`Q%KxFO^1)P=2L=}bRFqmuve%4Fo2$dwipu2zfgv>!uHcYF|N6Wh zkQ5k--mTCUC6Lo^dis1lw}h85H1z8$eNn=+E+ntu7|Cm_|5OhbsFVGV3?LMQYWL07Xm&44^Hy?M&wx0czFcy%XEHCS)PT73M-YZC=Tn8qA+Q=9WI@&vb^Lyo2-;kzRFZ3W2(ay8BeVr4C7F0k>_=kXH}j^x|Ly> ztnq~N%Pd?ZGCmZT$ux&Aiab%#I-s}b=M<|-FYeRD?zr?=!c$?A%|`=GgTP7ZY8~CiFdLE0~T;dNnnCxFvj+$}|m&AB!0qp;A_|e0b?p-Aydh z5oRmVr;pQjpJ@@+(Oob;++_atQU}u8bRpvy8jV}IQB*Yab7VM<3)55Onq!knPxvOq z!Zr<$nj@zzAUV)x3yzDCUU2ID)i!+hP^&J+EqrMZzY98CdDf_;#y4!;L{)V~Dx-hl zf$}nzWuMY~p%PWEX;tP;!O@jxL!xVTTYFUY8|-z6{Xv!hr6`AgvX~Mb#yY|ZglT<` zZ*WkCf!AL_Wym)MJ023e%gNQHjt!9mVot zRK=k>ZxnC)aT-_bA?!1Am~i{Y5w(BU|mPew!3W(b{ATs5Qvx=C@9&!=pSecC4{`KN667t+?$qiIHa~>>qRP5K6x_Fd#u}~*Nx06NIyhX;<@Z5G zHBy!Wl%yqIT$X6Cc@X?S)WeTW_h&Eof+3db2|=-gV1yln)DH~d`R;KDE+_nIwcv8U zgU|?DElipn)8Zl38K@y5&+9<6f42~0*EkN5s|$ zs=*@U9umtMQOPYhUs8p#hOS2_>L`WPuCu)W@#*s0^zzrM03JHTuh8)0ZxNc`J=aHC zD3sQ)Cexn1|K8^W%acZLYKyGuqgisHLxn>IiLvK9Zdx6pp0@=vK;=xpi70N;bd3W% zs7R7$JX!nw-4y;;ItLY5l&}Mn5sBEo0luF@vOqp@F`QFOk7tTkEvgEIKP z9mVr4oP{~twXF1EG{2xlvs}s&2Dy`^%$Shm_g%vY!?gE}0G}XAYL&`zi1YfsKlFWg zrR!qXunkA=CjwX^uMrXzI8_#hOntU|v9l2*gtwKr$?miKF{9~xigs01pf?EYt`)G{ zhI7u)R9AO3H3gYE=JpUB2j&H{#hG=xMSOymY&SFDI9i6ON)Vo1!r>x40evM) z;DMyh&L%Yf2zE|4lgn$0ONEf`9?G(9_yej0O<2}OK-=bz}GeqDKbs{9X~ zl5L-GDux?i5OZq}(P6`HxCGs9@OA{YPhEz)WvZ`VZN~xE`v2s2^MpHg9VoC+Ir6fU z@CQ}srt~*_GBEzmS&y{bZRc4I3~+URHKnRqRBKo{-FL|IQpZCOB7K=uZ)Yb9GZj)e z1lfd-cWZqi*bk2iM3qy$&Pi9FO3zMhxWjDQ_0U;}-}g0G-LnKN^%Wrv+STBU#~BQ# z+>Q?!ePWKfBQVc!zJMLB&*y}E2Ki7GD&~ufNXs8(L_5H-F$T$Hz=Zo9o$J|qo zukmdzl2ueG14OGpI)8)0HKte4>fL7kSip_=5#c@`p2jXq{xPHlX| z(>La+6{RUG8l^Fp%`I(=>SX(fQu@4sYgiV-u}X0A0GKrEQ-7Ybuoq(n%b80K^2 zjQx7t0liDXixdI$Bl_c>oZXe{R2ViY9Nk@uvA7K)0JZ<16>fU!!6f4QE6{9Wt@ZD& z-t7n3C?uNy3W`mWPghfn!5wg6j^V5dakPcL#Y~MmgUv}m#|AthBhXixWiOc8f=cvw z)}5V=&`xNkcwE{UMc90}L(G5j#SmY*v3Iz$=Sy6tb;KNZUu;s>e1QfEh76*W%)mAx zs#dr?S{GneU13L{ARX>GFY2%}fTj&l0u*;6 zgb~x>JXKkNsT=O6%kU8=#i)V7e7(p~DhY*|uSt-f)o59)!r(qt#t1XM%8ikhY~P

_h={_{2%o9`kaJ6hDBjOn4qXJ J&;5Aee*r8EU0whH diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini index 2c07f27f5..f074dc56c 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/config.ini @@ -11,18 +11,18 @@ time_sync_spin_threshold=100000000 [system] type=LinuxArmSystem children=bridge cf0 clk_domain cpu cpu_clk_domain dvfs_handler intrctrl iobus iocache membus physmem realview terminal vncserver voltage_domain -atags_addr=256 -boot_loader=/scratch/nilay/GEM5/system/binaries/boot.arm -boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1 +atags_addr=134217728 +boot_loader=/dist/binaries/boot_emm.arm +boot_osflags=earlyprintk=pl011,0x1c090000 console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=256MB root=/dev/sda1 boot_release_addr=65528 cache_line_size=64 clk_domain=system.clk_domain -dtb_filename= +dtb_filename=/dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb early_kernel_symbols=false enable_context_switch_stats_dump=false eventq_index=0 -flags_addr=268435504 -gic_cpu_addr=520093952 +flags_addr=469827632 +gic_cpu_addr=738205696 have_generic_timer=false have_large_asid_64=false have_lpae=false @@ -30,20 +30,20 @@ have_security=false have_virtualization=false highest_el_is_64=false init_param=0 -kernel=/scratch/nilay/GEM5/system/binaries/vmlinux.arm.smp.fb.2.6.38.8 +kernel=/dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 kernel_addr_check=true load_addr_mask=268435455 -load_offset=0 -machine_type=RealView_PBX +load_offset=2147483648 +machine_type=VExpress_EMM mem_mode=timing -mem_ranges=0:134217727 -memories=system.realview.nvmem system.physmem +mem_ranges=2147483648:2415919103 +memories=system.physmem system.realview.vram system.realview.nvmem multi_proc=true num_work_ids=16 panic_on_oops=true panic_on_panic=true phys_addr_range_64=40 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh reset_addr_64=0 symbolfile= work_begin_ckpt_count=0 @@ -53,14 +53,14 @@ work_cpus_ckpt_count=0 work_end_ckpt_count=0 work_end_exit_count=0 work_item_id=-1 -system_port=system.membus.slave[0] +system_port=system.membus.slave[1] [system.bridge] type=Bridge clk_domain=system.clk_domain delay=50000 eventq_index=0 -ranges=268435456:520093695 1073741824:1610612735 +ranges=788529152:805306367 721420288:725614591 805306368:1073741823 1073741824:1610612735 402653184:469762047 469762048:536870911 req_size=16 resp_size=16 master=system.iobus.slave[0] @@ -86,7 +86,7 @@ table_size=65536 [system.cf0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-arm-ael.img +image_file=/dist/disks/linux-aarch32-ael.img read_only=true [system.clk_domain] @@ -274,6 +274,7 @@ id_mmfr3=34611729 id_pfr0=49 id_pfr1=4113 midr=1091551472 +pmu=Null system=system [system.cpu.istage2_mmu] @@ -340,7 +341,7 @@ tgts_per_mshr=12 two_queue=false write_buffers=8 cpu_side=system.cpu.toL2Bus.master[0] -mem_side=system.membus.slave[1] +mem_side=system.membus.slave[2] [system.cpu.l2cache.tags] type=LRU @@ -394,15 +395,16 @@ type=NoncoherentXBar clk_domain=system.clk_domain eventq_index=0 header_cycles=1 -use_default_range=false +use_default_range=true width=8 -master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc.pio system.realview.flash_fake.pio system.realview.energy_ctrl.pio system.iocache.cpu_side -slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma +default=system.realview.pciconfig.pio +master=system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.hdlcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.cf_ctrl.config system.realview.rtc.pio system.realview.vram.port system.realview.l2x0_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.aaci_fake.pio system.realview.lan_fake.pio system.realview.usb_fake.pio system.realview.mmc_fake.pio system.realview.energy_ctrl.pio system.realview.ide.pio system.realview.ide.config system.realview.ethernet.pio system.realview.ethernet.config system.iocache.cpu_side +slave=system.bridge.master system.realview.clcd.dma system.realview.cf_ctrl.dma system.realview.ide.dma system.realview.ethernet.dma [system.iocache] type=BaseCache children=tags -addr_ranges=0:134217727 +addr_ranges=2147483648:2415919103 assoc=8 clk_domain=system.clk_domain eventq_index=0 @@ -421,8 +423,8 @@ tags=system.iocache.tags tgts_per_mshr=12 two_queue=false write_buffers=8 -cpu_side=system.iobus.master[26] -mem_side=system.membus.slave[2] +cpu_side=system.iobus.master[27] +mem_side=system.membus.slave[3] [system.iocache.tags] type=LRU @@ -445,8 +447,8 @@ system=system use_default_range=false width=8 default=system.membus.badaddr_responder.pio -master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio system.physmem.port -slave=system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side +master=system.bridge.slave system.realview.nvmem.port system.realview.gic.pio system.realview.local_cpu_timer.pio system.realview.vgic.pio system.physmem.port +slave=system.realview.hdlcd.dma system.system_port system.cpu.l2cache.mem_side system.iocache.mem_side [system.membus.badaddr_responder] type=IsaFake @@ -502,6 +504,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 @@ -511,7 +514,7 @@ mem_sched_policy=frfcfs min_writes_per_switch=16 null=false page_policy=open_adaptive -range=0:134217727 +range=2147483648:2415919103 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -540,46 +543,37 @@ tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 write_low_thresh_perc=50 -port=system.membus.master[6] +port=system.membus.master[5] [system.realview] type=RealView -children=a9scu aaci_fake cf_ctrl clcd dmac_fake energy_ctrl flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake local_cpu_timer mmc_fake nvmem realview_io rtc sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd energy_ctrl ethernet generic_timer gic hdlcd ide kmi0 kmi1 l2x0_fake lan_fake local_cpu_timer mmc_fake nvmem pciconfig realview_io rtc sp810_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake usb_fake vgic vram watchdog_fake eventq_index=0 intrctrl=system.intrctrl -pci_cfg_base=0 +pci_cfg_base=805306368 pci_cfg_gen_offsets=false pci_io_base=0 system=system -[system.realview.a9scu] -type=A9SCU -clk_domain=system.clk_domain -eventq_index=0 -pio_addr=520093696 -pio_latency=100000 -system=system -pio=system.membus.master[4] - [system.realview.aaci_fake] type=AmbaFake amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268451840 +pio_addr=470024192 pio_latency=100000 system=system -pio=system.iobus.master[21] +pio=system.iobus.master[18] [system.realview.cf_ctrl] type=IdeController -BAR0=402653184 +BAR0=471465984 BAR0LegacyIO=true -BAR0Size=16 -BAR1=402653440 +BAR0Size=256 +BAR1=471466240 BAR1LegacyIO=true -BAR1Size=1 +BAR1Size=4096 BAR2=1 BAR2LegacyIO=false BAR2Size=8 @@ -649,18 +643,18 @@ VendorID=32902 clk_domain=system.clk_domain config_latency=20000 ctrl_offset=2 -disks=system.cf0 +disks= eventq_index=0 -io_shift=1 +io_shift=2 pci_bus=2 -pci_dev=7 +pci_dev=0 pci_func=0 pio_latency=30000 platform=system.realview system=system -config=system.iobus.master[8] +config=system.iobus.master[9] dma=system.iobus.slave[2] -pio=system.iobus.master[7] +pio=system.iobus.master[8] [system.realview.clcd] type=Pl111 @@ -669,8 +663,8 @@ clk_domain=system.clk_domain enable_capture=true eventq_index=0 gic=system.realview.gic -int_num=55 -pio_addr=268566528 +int_num=46 +pio_addr=471793664 pio_latency=10000 pixel_clock=41667 system=system @@ -678,51 +672,129 @@ vnc=system.vncserver dma=system.iobus.slave[1] pio=system.iobus.master[4] -[system.realview.dmac_fake] -type=AmbaFake -amba_id=0 +[system.realview.energy_ctrl] +type=EnergyCtrl clk_domain=system.clk_domain +dvfs_handler=system.dvfs_handler eventq_index=0 -ignore_access=false -pio_addr=268632064 +pio_addr=470286336 pio_latency=100000 system=system -pio=system.iobus.master[9] +pio=system.iobus.master[22] -[system.realview.energy_ctrl] -type=EnergyCtrl +[system.realview.ethernet] +type=IGbE +BAR0=0 +BAR0LegacyIO=false +BAR0Size=131072 +BAR1=0 +BAR1LegacyIO=false +BAR1Size=0 +BAR2=0 +BAR2LegacyIO=false +BAR2Size=0 +BAR3=0 +BAR3LegacyIO=false +BAR3Size=0 +BAR4=0 +BAR4LegacyIO=false +BAR4Size=0 +BAR5=0 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=2 +Command=0 +DeviceID=4213 +ExpansionROM=0 +HeaderType=0 +InterruptLine=1 +InterruptPin=1 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=255 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=0 +Revision=0 +Status=0 +SubClassCode=0 +SubsystemID=4104 +SubsystemVendorID=32902 +VendorID=32902 clk_domain=system.clk_domain -dvfs_handler=system.dvfs_handler +config_latency=20000 eventq_index=0 -pio_addr=268496896 -pio_latency=100000 +fetch_comp_delay=10000 +fetch_delay=10000 +hardware_address=00:90:00:00:00:01 +pci_bus=0 +pci_dev=0 +pci_func=0 +phy_epid=896 +phy_pid=680 +pio_latency=30000 +platform=system.realview +rx_desc_cache_size=64 +rx_fifo_size=393216 +rx_write_delay=0 system=system +tx_desc_cache_size=64 +tx_fifo_size=393216 +tx_read_delay=0 +wb_comp_delay=10000 +wb_delay=10000 +config=system.iobus.master[26] +dma=system.iobus.slave[4] pio=system.iobus.master[25] -[system.realview.flash_fake] -type=IsaFake -clk_domain=system.clk_domain +[system.realview.generic_timer] +type=GenericTimer eventq_index=0 -fake_mem=true -pio_addr=1073741824 -pio_latency=100000 -pio_size=536870912 -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 +gic=system.realview.gic +int_num=29 system=system -update_data=false -warn_access= -pio=system.iobus.master[24] [system.realview.gic] type=Pl390 clk_domain=system.clk_domain -cpu_addr=520093952 +cpu_addr=738205696 cpu_pio_delay=10000 -dist_addr=520097792 +dist_addr=738201600 dist_pio_delay=10000 eventq_index=0 int_latency=10000 @@ -732,38 +804,111 @@ platform=system.realview system=system pio=system.membus.master[2] -[system.realview.gpio0_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268513280 -pio_latency=100000 -system=system -pio=system.iobus.master[16] - -[system.realview.gpio1_fake] -type=AmbaFake -amba_id=0 +[system.realview.hdlcd] +type=HDLcd +amba_id=1314816 clk_domain=system.clk_domain +enable_capture=true eventq_index=0 -ignore_access=false -pio_addr=268517376 -pio_latency=100000 +gic=system.realview.gic +int_num=117 +pio_addr=721420288 +pio_latency=10000 +pixel_clock=7299 system=system -pio=system.iobus.master[17] +vnc=system.vncserver +dma=system.membus.slave[0] +pio=system.iobus.master[5] -[system.realview.gpio2_fake] -type=AmbaFake -amba_id=0 +[system.realview.ide] +type=IdeController +BAR0=1 +BAR0LegacyIO=false +BAR0Size=8 +BAR1=1 +BAR1LegacyIO=false +BAR1Size=4 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CapabilityPtr=0 +CardbusCIS=0 +ClassCode=1 +Command=0 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=2 +InterruptPin=2 +LatencyTimer=0 +LegacyIOBase=0 +MSICAPBaseOffset=0 +MSICAPCapId=0 +MSICAPMaskBits=0 +MSICAPMsgAddr=0 +MSICAPMsgCtrl=0 +MSICAPMsgData=0 +MSICAPMsgUpperAddr=0 +MSICAPNextCapability=0 +MSICAPPendingBits=0 +MSIXCAPBaseOffset=0 +MSIXCAPCapId=0 +MSIXCAPNextCapability=0 +MSIXMsgCtrl=0 +MSIXPbaOffset=0 +MSIXTableOffset=0 +MaximumLatency=0 +MinimumGrant=0 +PMCAPBaseOffset=0 +PMCAPCapId=0 +PMCAPCapabilities=0 +PMCAPCtrlStatus=0 +PMCAPNextCapability=0 +PXCAPBaseOffset=0 +PXCAPCapId=0 +PXCAPCapabilities=0 +PXCAPDevCap2=0 +PXCAPDevCapabilities=0 +PXCAPDevCtrl=0 +PXCAPDevCtrl2=0 +PXCAPDevStatus=0 +PXCAPLinkCap=0 +PXCAPLinkCtrl=0 +PXCAPLinkStatus=0 +PXCAPNextCapability=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 clk_domain=system.clk_domain +config_latency=20000 +ctrl_offset=0 +disks=system.cf0 eventq_index=0 -ignore_access=false -pio_addr=268521472 -pio_latency=100000 +io_shift=0 +pci_bus=0 +pci_dev=1 +pci_func=0 +pio_latency=30000 +platform=system.realview system=system -pio=system.iobus.master[18] +config=system.iobus.master[24] +dma=system.iobus.slave[3] +pio=system.iobus.master[23] [system.realview.kmi0] type=Pl050 @@ -772,13 +917,13 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=52 +int_num=44 is_mouse=false -pio_addr=268460032 +pio_addr=470155264 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[5] +pio=system.iobus.master[6] [system.realview.kmi1] type=Pl050 @@ -787,20 +932,20 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=1000000 -int_num=53 +int_num=45 is_mouse=true -pio_addr=268464128 +pio_addr=470220800 pio_latency=100000 system=system vnc=system.vncserver -pio=system.iobus.master[6] +pio=system.iobus.master[7] [system.realview.l2x0_fake] type=IsaFake clk_domain=system.clk_domain eventq_index=0 fake_mem=false -pio_addr=520101888 +pio_addr=739246080 pio_latency=100000 pio_size=4095 ret_bad_addr=false @@ -811,7 +956,25 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.membus.master[3] +pio=system.iobus.master[12] + +[system.realview.lan_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=436207616 +pio_latency=100000 +pio_size=65535 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[19] [system.realview.local_cpu_timer] type=CpuLocalTimer @@ -820,10 +983,10 @@ eventq_index=0 gic=system.realview.gic int_num_timer=29 int_num_watchdog=30 -pio_addr=520095232 +pio_addr=738721792 pio_latency=100000 system=system -pio=system.membus.master[5] +pio=system.membus.master[3] [system.realview.mmc_fake] type=AmbaFake @@ -831,10 +994,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268455936 +pio_addr=470089728 pio_latency=100000 system=system -pio=system.iobus.master[22] +pio=system.iobus.master[21] [system.realview.nvmem] type=SimpleMemory @@ -846,18 +1009,30 @@ in_addr_map=true latency=30000 latency_var=0 null=false -range=2147483648:2214592511 +range=0:67108863 port=system.membus.master[1] +[system.realview.pciconfig] +type=PciConfigAll +bus=0 +clk_domain=system.clk_domain +eventq_index=0 +pio_addr=0 +pio_latency=30000 +platform=system.realview +size=268435456 +system=system +pio=system.iobus.default + [system.realview.realview_io] type=RealViewCtrl clk_domain=system.clk_domain eventq_index=0 -idreg=0 -pio_addr=268435456 +idreg=35979264 +pio_addr=469827584 pio_latency=100000 -proc_id0=201326592 -proc_id1=201327138 +proc_id0=335544320 +proc_id1=335544320 system=system pio=system.iobus.master[1] @@ -868,34 +1043,12 @@ clk_domain=system.clk_domain eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=42 -pio_addr=268529664 +int_num=36 +pio_addr=471269376 pio_latency=100000 system=system time=Thu Jan 1 00:00:00 2009 -pio=system.iobus.master[23] - -[system.realview.sci_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268492800 -pio_latency=100000 -system=system -pio=system.iobus.master[20] - -[system.realview.smc_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=269357056 -pio_latency=100000 -system=system -pio=system.iobus.master[13] +pio=system.iobus.master[10] [system.realview.sp810_fake] type=AmbaFake @@ -903,21 +1056,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=true -pio_addr=268439552 -pio_latency=100000 -system=system -pio=system.iobus.master[14] - -[system.realview.ssp_fake] -type=AmbaFake -amba_id=0 -clk_domain=system.clk_domain -eventq_index=0 -ignore_access=false -pio_addr=268488704 +pio_addr=469893120 pio_latency=100000 system=system -pio=system.iobus.master[19] +pio=system.iobus.master[16] [system.realview.timer0] type=Sp804 @@ -927,9 +1069,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=36 -int_num1=36 -pio_addr=268505088 +int_num0=34 +int_num1=34 +pio_addr=470876160 pio_latency=100000 system=system pio=system.iobus.master[2] @@ -942,9 +1084,9 @@ clock0=1000000 clock1=1000000 eventq_index=0 gic=system.realview.gic -int_num0=37 -int_num1=37 -pio_addr=268509184 +int_num0=35 +int_num1=35 +pio_addr=470941696 pio_latency=100000 system=system pio=system.iobus.master[3] @@ -956,8 +1098,8 @@ end_on_eot=false eventq_index=0 gic=system.realview.gic int_delay=100000 -int_num=44 -pio_addr=268472320 +int_num=37 +pio_addr=470351872 pio_latency=100000 platform=system.realview system=system @@ -970,10 +1112,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268476416 +pio_addr=470417408 pio_latency=100000 system=system -pio=system.iobus.master[10] +pio=system.iobus.master[13] [system.realview.uart2_fake] type=AmbaFake @@ -981,10 +1123,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268480512 +pio_addr=470482944 pio_latency=100000 system=system -pio=system.iobus.master[11] +pio=system.iobus.master[14] [system.realview.uart3_fake] type=AmbaFake @@ -992,10 +1134,54 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268484608 +pio_addr=470548480 pio_latency=100000 system=system -pio=system.iobus.master[12] +pio=system.iobus.master[15] + +[system.realview.usb_fake] +type=IsaFake +clk_domain=system.clk_domain +eventq_index=0 +fake_mem=false +pio_addr=452984832 +pio_latency=100000 +pio_size=131071 +ret_bad_addr=false +ret_data16=65535 +ret_data32=4294967295 +ret_data64=18446744073709551615 +ret_data8=255 +system=system +update_data=false +warn_access= +pio=system.iobus.master[20] + +[system.realview.vgic] +type=VGic +clk_domain=system.clk_domain +eventq_index=0 +gic=system.realview.gic +hv_addr=738213888 +pio_delay=10000 +platform=system.realview +ppint=25 +system=system +vcpu_addr=738222080 +pio=system.membus.master[4] + +[system.realview.vram] +type=SimpleMemory +bandwidth=73.000000 +clk_domain=system.clk_domain +conf_table_reported=false +eventq_index=0 +in_addr_map=true +latency=30000 +latency_var=0 +null=false +range=402653184:436207615 +port=system.iobus.master[11] [system.realview.watchdog_fake] type=AmbaFake @@ -1003,10 +1189,10 @@ amba_id=0 clk_domain=system.clk_domain eventq_index=0 ignore_access=false -pio_addr=268500992 +pio_addr=470745088 pio_latency=100000 system=system -pio=system.iobus.master[15] +pio=system.iobus.master[17] [system.terminal] type=Terminal diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simerr b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simerr index 9dee17aa2..dd544abce 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simerr +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simerr @@ -1,13 +1,33 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (256 Mbytes) warn: Sockets disabled, not accepting vnc client connections warn: Sockets disabled, not accepting terminal connections warn: Sockets disabled, not accepting gdb connections +warn: Existing EnergyCtrl, but no enabled DVFSHandler found. +warn: Not doing anything for miscreg ACTLR +warn: Not doing anything for write of miscreg ACTLR warn: The clidr register always reports 0 caches. warn: clidr LoUIS field of 0b001 to match current ARM implementations. warn: The csselr register isn't implemented. -warn: The ccsidr register isn't implemented and always reads as 0. +warn: instruction 'mcr dccmvau' unimplemented +warn: instruction 'mcr icimvau' unimplemented warn: instruction 'mcr bpiallis' unimplemented warn: instruction 'mcr icialluis' unimplemented warn: instruction 'mcr dccimvac' unimplemented -warn: instruction 'mcr dccmvau' unimplemented -warn: instruction 'mcr icimvau' unimplemented -warn: LCD dual screen mode not supported +warn: Tried to read RealView I/O at offset 0x60 that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: Tried to write RVIO at offset 0xa8 (data 0) that doesn't exist +warn: CP14 unimplemented crn[1], opc1[0], crm[3], opc2[4] +warn: CP14 unimplemented crn[1], opc1[0], crm[0], opc2[4] +warn: CP14 unimplemented crn[0], opc1[0], crm[7], opc2[0] +warn: Returning zero for read from miscreg pmcr +warn: Ignoring write to miscreg pmcntenclr +warn: Ignoring write to miscreg pmintenclr +warn: Ignoring write to miscreg pmovsr +warn: Ignoring write to miscreg pmcr diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simout b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simout index a3076394e..7ca64b9c1 100755 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simout +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/simout @@ -1,14 +1,31 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 23 2014 12:08:08 -gem5 started Jan 23 2014 17:08:28 +gem5 compiled Oct 29 2014 15:46:15 +gem5 started Oct 29 2014 15:58:15 gem5 executing on u200540-lin -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing -re tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing +command line: build/ARM/gem5.opt -d build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing -re /work/gem5.latest/tests/run.py build/ARM/tests/opt/quick/fs/10.linux-boot/arm/linux/realview-simple-timing Global frequency set at 1000000000000 ticks per second -info: kernel located at: /dist/binaries/vmlinux.arm.smp.fb.2.6.38.8 - 0: system.cpu.isa: ISA system set to: 0x6b2c800 0x6b2c800 -info: Using bootloader at address 0x80000000 -info: Using kernel entry physical address at 0x8000 +info: kernel located at: /dist/binaries/vmlinux.aarch32.ll_20131205.0-gem5 + 0: system.cpu.isa: ISA system set to: 0x56b5b00 0x56b5b00 +info: Using bootloader at address 0x10 +info: Using kernel entry physical address at 0x80008000 +info: Loading DTB file: /dist/binaries/vexpress.aarch32.ll_20131205.0-gem5.1cpu.dtb at address 0x88000000 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 2616536483000 because m5_exit instruction encountered +info: Read CNTFREQ_EL0 frequency +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +info: trap check M:0 N:0 1:0 2:0 hdcr 0, hcptr 3fff, hstr 0 +Exiting @ tick 2902619131000 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt index a50c29900..f83b43588 100644 --- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt @@ -1,134 +1,137 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 2.614572 # Number of seconds simulated -sim_ticks 2614571564500 # Number of ticks simulated -final_tick 2614571564500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 2.902619 # Number of seconds simulated +sim_ticks 2902619131000 # Number of ticks simulated +final_tick 2902619131000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 393660 # Simulator instruction rate (inst/s) -host_op_rate 470163 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 17100811132 # Simulator tick rate (ticks/s) -host_mem_usage 408168 # Number of bytes of host memory used -host_seconds 152.89 # Real time elapsed on the host -sim_insts 60187274 # Number of instructions simulated -sim_ops 71883961 # Number of ops (including micro ops) simulated +host_inst_rate 744858 # Simulator instruction rate (inst/s) +host_op_rate 898074 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 19216925045 # Simulator tick rate (ticks/s) +host_mem_usage 553548 # Number of bytes of host memory used +host_seconds 151.05 # Real time elapsed on the host +sim_insts 112506996 # Number of instructions simulated +sim_ops 135649573 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::realview.clcd 122683392 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.dtb.walker 320 # Number of bytes read from this memory +system.physmem.bytes_read::realview.ide 960 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.dtb.walker 448 # Number of bytes read from this memory system.physmem.bytes_read::cpu.itb.walker 128 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.inst 704648 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 9109336 # Number of bytes read from this memory -system.physmem.bytes_read::total 132497824 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 704648 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 704648 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3720832 # Number of bytes written to this memory -system.physmem.bytes_written::cpu.data 3016072 # Number of bytes written to this memory -system.physmem.bytes_written::total 6736904 # Number of bytes written to this memory -system.physmem.num_reads::realview.clcd 15335424 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.dtb.walker 5 # Number of read requests responded to by this memory +system.physmem.bytes_read::cpu.inst 1190564 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 9003364 # Number of bytes read from this memory +system.physmem.bytes_read::total 10195464 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 1190564 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1190564 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 5259520 # Number of bytes written to this memory +system.physmem.bytes_written::realview.ide 2318336 # Number of bytes written to this memory +system.physmem.bytes_written::cpu.data 17524 # Number of bytes written to this memory +system.physmem.bytes_written::total 7595380 # Number of bytes written to this memory +system.physmem.num_reads::realview.ide 15 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.dtb.walker 7 # Number of read requests responded to by this memory system.physmem.num_reads::cpu.itb.walker 2 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.inst 17222 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 142359 # Number of read requests responded to by this memory -system.physmem.num_reads::total 15495012 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58138 # Number of write requests responded to by this memory -system.physmem.num_writes::cpu.data 754018 # Number of write requests responded to by this memory -system.physmem.num_writes::total 812156 # Number of write requests responded to by this memory -system.physmem.bw_read::realview.clcd 46922943 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.dtb.walker 122 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.itb.walker 49 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.inst 269508 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 3484065 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 50676687 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 269508 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 269508 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1423113 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu.data 1153563 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2576676 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1423113 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::realview.clcd 46922943 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.dtb.walker 122 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.itb.walker 49 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 269508 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 4637627 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 53253363 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 15495012 # Number of read requests accepted -system.physmem.writeReqs 812156 # Number of write requests accepted -system.physmem.readBursts 15495012 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 812156 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 991563904 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 116864 # Total number of bytes read from write queue -system.physmem.bytesWritten 6748800 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 132497824 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 6736904 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1826 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 706685 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 4511 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 968097 # Per bank write bursts -system.physmem.perBankRdBursts::1 967810 # Per bank write bursts -system.physmem.perBankRdBursts::2 967673 # Per bank write bursts -system.physmem.perBankRdBursts::3 967915 # Per bank write bursts -system.physmem.perBankRdBursts::4 974446 # Per bank write bursts -system.physmem.perBankRdBursts::5 968066 # Per bank write bursts -system.physmem.perBankRdBursts::6 967653 # Per bank write bursts -system.physmem.perBankRdBursts::7 967482 # Per bank write bursts -system.physmem.perBankRdBursts::8 968460 # Per bank write bursts -system.physmem.perBankRdBursts::9 968209 # Per bank write bursts -system.physmem.perBankRdBursts::10 967967 # Per bank write bursts -system.physmem.perBankRdBursts::11 967960 # Per bank write bursts -system.physmem.perBankRdBursts::12 967930 # Per bank write bursts -system.physmem.perBankRdBursts::13 967880 # Per bank write bursts -system.physmem.perBankRdBursts::14 967953 # Per bank write bursts -system.physmem.perBankRdBursts::15 967685 # Per bank write bursts -system.physmem.perBankWrBursts::0 6670 # Per bank write bursts -system.physmem.perBankWrBursts::1 6386 # Per bank write bursts -system.physmem.perBankWrBursts::2 6320 # Per bank write bursts -system.physmem.perBankWrBursts::3 6360 # Per bank write bursts -system.physmem.perBankWrBursts::4 6634 # Per bank write bursts -system.physmem.perBankWrBursts::5 6864 # Per bank write bursts -system.physmem.perBankWrBursts::6 6659 # Per bank write bursts -system.physmem.perBankWrBursts::7 6574 # Per bank write bursts -system.physmem.perBankWrBursts::8 7028 # Per bank write bursts -system.physmem.perBankWrBursts::9 6769 # Per bank write bursts -system.physmem.perBankWrBursts::10 6571 # Per bank write bursts -system.physmem.perBankWrBursts::11 6645 # Per bank write bursts -system.physmem.perBankWrBursts::12 6565 # Per bank write bursts -system.physmem.perBankWrBursts::13 6383 # Per bank write bursts -system.physmem.perBankWrBursts::14 6560 # Per bank write bursts -system.physmem.perBankWrBursts::15 6462 # Per bank write bursts +system.physmem.num_reads::cpu.inst 27056 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 141197 # Number of read requests responded to by this memory +system.physmem.num_reads::total 168277 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 82180 # Number of write requests responded to by this memory +system.physmem.num_writes::realview.ide 36224 # Number of write requests responded to by this memory +system.physmem.num_writes::cpu.data 4381 # Number of write requests responded to by this memory +system.physmem.num_writes::total 122785 # Number of write requests responded to by this memory +system.physmem.bw_read::realview.ide 331 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.dtb.walker 154 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.itb.walker 44 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 410169 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 3101807 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 3512505 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 410169 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 410169 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 1811991 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::realview.ide 798705 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu.data 6037 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 2616733 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 1811991 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::realview.ide 799036 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.dtb.walker 154 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.itb.walker 44 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 410169 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 3107844 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 6129238 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 168277 # Number of read requests accepted +system.physmem.writeReqs 122785 # Number of write requests accepted +system.physmem.readBursts 168277 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 122785 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 10758080 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 11648 # Total number of bytes read from write queue +system.physmem.bytesWritten 7609472 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 10195464 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 7595380 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 182 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 3868 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 4505 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 9709 # Per bank write bursts +system.physmem.perBankRdBursts::1 9253 # Per bank write bursts +system.physmem.perBankRdBursts::2 10215 # Per bank write bursts +system.physmem.perBankRdBursts::3 10266 # Per bank write bursts +system.physmem.perBankRdBursts::4 18988 # Per bank write bursts +system.physmem.perBankRdBursts::5 10225 # Per bank write bursts +system.physmem.perBankRdBursts::6 10580 # Per bank write bursts +system.physmem.perBankRdBursts::7 10353 # Per bank write bursts +system.physmem.perBankRdBursts::8 9698 # Per bank write bursts +system.physmem.perBankRdBursts::9 9938 # Per bank write bursts +system.physmem.perBankRdBursts::10 9924 # Per bank write bursts +system.physmem.perBankRdBursts::11 8855 # Per bank write bursts +system.physmem.perBankRdBursts::12 9985 # Per bank write bursts +system.physmem.perBankRdBursts::13 10410 # Per bank write bursts +system.physmem.perBankRdBursts::14 9933 # Per bank write bursts +system.physmem.perBankRdBursts::15 9763 # Per bank write bursts +system.physmem.perBankWrBursts::0 7210 # Per bank write bursts +system.physmem.perBankWrBursts::1 6831 # Per bank write bursts +system.physmem.perBankWrBursts::2 8029 # Per bank write bursts +system.physmem.perBankWrBursts::3 7890 # Per bank write bursts +system.physmem.perBankWrBursts::4 7400 # Per bank write bursts +system.physmem.perBankWrBursts::5 7418 # Per bank write bursts +system.physmem.perBankWrBursts::6 7750 # Per bank write bursts +system.physmem.perBankWrBursts::7 7625 # Per bank write bursts +system.physmem.perBankWrBursts::8 7363 # Per bank write bursts +system.physmem.perBankWrBursts::9 7566 # Per bank write bursts +system.physmem.perBankWrBursts::10 7503 # Per bank write bursts +system.physmem.perBankWrBursts::11 6751 # Per bank write bursts +system.physmem.perBankWrBursts::12 7436 # Per bank write bursts +system.physmem.perBankWrBursts::13 7741 # Per bank write bursts +system.physmem.perBankWrBursts::14 7284 # Per bank write bursts +system.physmem.perBankWrBursts::15 7101 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 2614567301000 # Total gap between requests +system.physmem.numWrRetry 1 # Number of times write queue was full causing retry +system.physmem.totGap 2902618699500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) -system.physmem.readPktSize::2 6644 # Read request sizes (log2) -system.physmem.readPktSize::3 15335434 # Read request sizes (log2) +system.physmem.readPktSize::2 9558 # Read request sizes (log2) +system.physmem.readPktSize::3 14 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 152934 # Read request sizes (log2) +system.physmem.readPktSize::6 158705 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) -system.physmem.writePktSize::2 754018 # Write request sizes (log2) +system.physmem.writePktSize::2 4381 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 58138 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1126447 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 970731 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 976234 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 1093523 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 987097 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 1054685 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 2721121 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 2624601 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3412795 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 139881 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 116829 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 107818 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 104436 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 19578 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 18770 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 18545 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 95 # What read queue length does an incoming req see +system.physmem.writePktSize::6 118404 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 167256 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 571 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 256 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see @@ -159,313 +162,360 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 3703 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 3729 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 6107 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 6125 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 6132 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 6133 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 6136 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 6126 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 6125 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 6125 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 6125 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 6130 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 6132 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 6127 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 6126 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 6125 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 6124 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 6124 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1027284 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 971.798163 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 905.747967 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 203.998959 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 22800 2.22% 2.22% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 22532 2.19% 4.41% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 8422 0.82% 5.23% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 2556 0.25% 5.48% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 2545 0.25% 5.73% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 1785 0.17% 5.90% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 8607 0.84% 6.74% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 981 0.10% 6.84% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 957056 93.16% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1027284 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 6124 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 2529.911822 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 116281.505657 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-524287 6119 99.92% 99.92% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::524288-1.04858e+06 3 0.05% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1.04858e+06-1.57286e+06 1 0.02% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::8.38861e+06-8.9129e+06 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 6124 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 6124 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.219138 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.190607 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 0.983110 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 2397 39.14% 39.14% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 24 0.39% 39.53% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 3669 59.91% 99.44% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 32 0.52% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 2 0.03% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 6124 # Writes before turning the bus around for reads -system.physmem.totQLat 400730693500 # Total ticks spent queuing -system.physmem.totMemAccLat 691227931000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 77465930000 # Total ticks spent in databus transfers -system.physmem.avgQLat 25864.96 # Average queueing delay per DRAM burst +system.physmem.wrQLenPdf::15 2070 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 2628 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 6016 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 6156 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 6193 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 6817 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 7034 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 7564 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 8052 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 8864 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 8233 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 7730 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 7142 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 6957 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 6255 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 6112 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 6123 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 6074 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 239 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 234 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 217 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 180 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 153 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 128 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 123 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 108 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 113 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 103 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 118 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 135 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 142 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 124 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 117 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 100 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 87 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 70 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 57 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 47 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 53 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 45 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 46 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 36 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 38 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 25 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 18 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 13 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 8 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 2 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 58554 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 313.684599 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 183.647731 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 334.576547 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 21465 36.66% 36.66% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 14645 25.01% 61.67% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 5517 9.42% 71.09% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 3471 5.93% 77.02% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2275 3.89% 80.90% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1576 2.69% 83.60% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1002 1.71% 85.31% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1065 1.82% 87.13% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 7538 12.87% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 58554 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 5863 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 28.669452 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 558.899894 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 5861 99.97% 99.97% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2048-4095 1 0.02% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::40960-43007 1 0.02% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 5863 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 5863 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 20.279379 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.638132 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 12.466375 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 5064 86.37% 86.37% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 42 0.72% 87.09% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 33 0.56% 87.65% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 216 3.68% 91.34% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 215 3.67% 95.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 12 0.20% 95.21% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 16 0.27% 95.48% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 7 0.12% 95.60% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 25 0.43% 96.03% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 3 0.05% 96.08% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 6 0.10% 96.18% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 4 0.07% 96.25% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 164 2.80% 99.04% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 4 0.07% 99.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 3 0.05% 99.16% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 2 0.03% 99.20% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 13 0.22% 99.42% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::88-91 2 0.03% 99.45% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::92-95 1 0.02% 99.47% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 5 0.09% 99.56% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::100-103 1 0.02% 99.57% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-107 3 0.05% 99.62% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::108-111 3 0.05% 99.68% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 2 0.03% 99.71% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::116-119 2 0.03% 99.74% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::124-127 1 0.02% 99.76% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 8 0.14% 99.90% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::132-135 3 0.05% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::140-143 1 0.02% 99.97% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::164-167 1 0.02% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::176-179 1 0.02% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 5863 # Writes before turning the bus around for reads +system.physmem.totQLat 1491787750 # Total ticks spent queuing +system.physmem.totMemAccLat 4643569000 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 840475000 # Total ticks spent in databus transfers +system.physmem.avgQLat 8874.67 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 44614.96 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 379.25 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.58 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 50.68 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.58 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 27624.67 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 3.71 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 2.62 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 3.51 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 2.62 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 2.98 # Data bus utilization in percentage -system.physmem.busUtilRead 2.96 # Data bus utilization in percentage for reads +system.physmem.busUtil 0.05 # Data bus utilization in percentage +system.physmem.busUtilRead 0.03 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 6.80 # Average read queue length when enqueuing -system.physmem.avgWrQLen 28.13 # Average write queue length when enqueuing -system.physmem.readRowHits 14482679 # Number of row buffer hits during reads -system.physmem.writeRowHits 88673 # Number of row buffer hits during writes -system.physmem.readRowHitRate 93.48 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 84.07 # Row buffer hit rate for writes -system.physmem.avgGap 160332.39 # Average gap between requests -system.physmem.pageHitRate 93.41 # Row buffer hit rate, read and write combined -system.physmem.memoryStateTime::IDLE 2239359524750 # Time in different power states -system.physmem.memoryStateTime::REF 87306180000 # Time in different power states +system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing +system.physmem.avgWrQLen 27.72 # Average write queue length when enqueuing +system.physmem.readRowHits 138438 # Number of row buffer hits during reads +system.physmem.writeRowHits 90000 # Number of row buffer hits during writes +system.physmem.readRowHitRate 82.36 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 75.68 # Row buffer hit rate for writes +system.physmem.avgGap 9972509.98 # Average gap between requests +system.physmem.pageHitRate 79.59 # Row buffer hit rate, read and write combined +system.physmem.memoryStateTime::IDLE 2755208941000 # Time in different power states +system.physmem.memoryStateTime::REF 96924620000 # Time in different power states system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem.memoryStateTime::ACT 287902801500 # Time in different power states +system.physmem.memoryStateTime::ACT 50485479500 # Time in different power states system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem.actEnergy::0 3884796720 # Energy for activate commands per rank (pJ) -system.physmem.actEnergy::1 3881470320 # Energy for activate commands per rank (pJ) -system.physmem.preEnergy::0 2119680750 # Energy for precharge commands per rank (pJ) -system.physmem.preEnergy::1 2117865750 # Energy for precharge commands per rank (pJ) -system.physmem.readEnergy::0 60443307600 # Energy for read commands per rank (pJ) -system.physmem.readEnergy::1 60403543200 # Energy for read commands per rank (pJ) -system.physmem.writeEnergy::0 339986160 # Energy for write commands per rank (pJ) -system.physmem.writeEnergy::1 343329840 # Energy for write commands per rank (pJ) -system.physmem.refreshEnergy::0 170770888080 # Energy for refresh commands per rank (pJ) -system.physmem.refreshEnergy::1 170770888080 # Energy for refresh commands per rank (pJ) -system.physmem.actBackEnergy::0 155970246555 # Energy for active background per rank (pJ) -system.physmem.actBackEnergy::1 156681731385 # Energy for active background per rank (pJ) -system.physmem.preBackEnergy::0 1431925089750 # Energy for precharge background per rank (pJ) -system.physmem.preBackEnergy::1 1431300980250 # Energy for precharge background per rank (pJ) -system.physmem.totalEnergy::0 1825453995615 # Total energy per rank (pJ) -system.physmem.totalEnergy::1 1825499808825 # Total energy per rank (pJ) -system.physmem.averagePower::0 698.185571 # Core power per rank (mW) -system.physmem.averagePower::1 698.203093 # Core power per rank (mW) -system.realview.nvmem.bytes_read::cpu.inst 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_read::total 20 # Number of bytes read from this memory -system.realview.nvmem.bytes_inst_read::cpu.inst 20 # Number of instructions bytes read from this memory -system.realview.nvmem.bytes_inst_read::total 20 # Number of instructions bytes read from this memory -system.realview.nvmem.num_reads::cpu.inst 5 # Number of read requests responded to by this memory -system.realview.nvmem.num_reads::total 5 # Number of read requests responded to by this memory +system.physmem.actEnergy::0 226724400 # Energy for activate commands per rank (pJ) +system.physmem.actEnergy::1 215943840 # Energy for activate commands per rank (pJ) +system.physmem.preEnergy::0 123708750 # Energy for precharge commands per rank (pJ) +system.physmem.preEnergy::1 117826500 # Energy for precharge commands per rank (pJ) +system.physmem.readEnergy::0 698794200 # Energy for read commands per rank (pJ) +system.physmem.readEnergy::1 612339000 # Energy for read commands per rank (pJ) +system.physmem.writeEnergy::0 389791440 # Energy for write commands per rank (pJ) +system.physmem.writeEnergy::1 380667600 # Energy for write commands per rank (pJ) +system.physmem.refreshEnergy::0 189584556720 # Energy for refresh commands per rank (pJ) +system.physmem.refreshEnergy::1 189584556720 # Energy for refresh commands per rank (pJ) +system.physmem.actBackEnergy::0 86731413750 # Energy for active background per rank (pJ) +system.physmem.actBackEnergy::1 85564066005 # Energy for active background per rank (pJ) +system.physmem.preBackEnergy::0 1665487627500 # Energy for precharge background per rank (pJ) +system.physmem.preBackEnergy::1 1666511616750 # Energy for precharge background per rank (pJ) +system.physmem.totalEnergy::0 1943242616760 # Total energy per rank (pJ) +system.physmem.totalEnergy::1 1942987016415 # Total energy per rank (pJ) +system.physmem.averagePower::0 669.480430 # Core power per rank (mW) +system.physmem.averagePower::1 669.392372 # Core power per rank (mW) +system.realview.nvmem.bytes_read::cpu.inst 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_read::total 24 # Number of bytes read from this memory +system.realview.nvmem.bytes_inst_read::cpu.inst 24 # Number of instructions bytes read from this memory +system.realview.nvmem.bytes_inst_read::total 24 # Number of instructions bytes read from this memory +system.realview.nvmem.num_reads::cpu.inst 6 # Number of read requests responded to by this memory +system.realview.nvmem.num_reads::total 6 # Number of read requests responded to by this memory system.realview.nvmem.bw_read::cpu.inst 8 # Total read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_read::total 8 # Total read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_inst_read::cpu.inst 8 # Instruction read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_inst_read::total 8 # Instruction read bandwidth from this memory (bytes/s) system.realview.nvmem.bw_total::cpu.inst 8 # Total bandwidth to/from this memory (bytes/s) system.realview.nvmem.bw_total::total 8 # Total bandwidth to/from this memory (bytes/s) -system.membus.trans_dist::ReadReq 16546657 # Transaction distribution -system.membus.trans_dist::ReadResp 16546657 # Transaction distribution -system.membus.trans_dist::WriteReq 763381 # Transaction distribution -system.membus.trans_dist::WriteResp 763381 # Transaction distribution -system.membus.trans_dist::Writeback 58138 # Transaction distribution -system.membus.trans_dist::UpgradeReq 4511 # Transaction distribution -system.membus.trans_dist::UpgradeResp 4511 # Transaction distribution -system.membus.trans_dist::ReadExReq 132459 # Transaction distribution -system.membus.trans_dist::ReadExResp 132459 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 2383082 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 10 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 3840 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 2 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1894372 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4281306 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 30670848 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 30670848 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 34952154 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 2390530 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 20 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 7680 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 4 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16551336 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::total 18949570 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 122683392 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 122683392 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 141632962 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 215583 # Request fanout histogram +system.membus.trans_dist::ReadReq 70650 # Transaction distribution +system.membus.trans_dist::ReadResp 70650 # Transaction distribution +system.membus.trans_dist::WriteReq 27618 # Transaction distribution +system.membus.trans_dist::WriteResp 27618 # Transaction distribution +system.membus.trans_dist::Writeback 82180 # Transaction distribution +system.membus.trans_dist::WriteInvalidateReq 36224 # Transaction distribution +system.membus.trans_dist::WriteInvalidateResp 36224 # Transaction distribution +system.membus.trans_dist::UpgradeReq 4503 # Transaction distribution +system.membus.trans_dist::SCUpgradeReq 2 # Transaction distribution +system.membus.trans_dist::UpgradeResp 4505 # Transaction distribution +system.membus.trans_dist::ReadExReq 128451 # Transaction distribution +system.membus.trans_dist::ReadExResp 128451 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 105550 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 12 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 2122 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 436476 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::total 544160 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 72697 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 72697 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 616857 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 159197 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 24 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 4244 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15471548 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::total 15635013 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 2319296 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 17954309 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 219 # Total snoops (count) +system.membus.snoop_fanout::samples 281834 # Request fanout histogram system.membus.snoop_fanout::mean 1 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 215583 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 281834 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 215583 # Request fanout histogram -system.membus.reqLayer0.occupancy 1204828500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 281834 # Request fanout histogram +system.membus.reqLayer0.occupancy 86774000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer1.occupancy 5000 # Layer occupancy (ticks) +system.membus.reqLayer1.occupancy 6000 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 3334000 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 1752500 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 1000 # Layer occupancy (ticks) -system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer6.occupancy 17917176000 # Layer occupancy (ticks) -system.membus.reqLayer6.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 4952454428 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.respLayer2.occupancy 37912905250 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 1.5 # Layer utilization (%) +system.membus.reqLayer5.occupancy 1264018000 # Layer occupancy (ticks) +system.membus.reqLayer5.utilization 0.0 # Layer utilization (%) +system.membus.respLayer2.occupancy 1594856745 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.1 # Layer utilization (%) +system.membus.respLayer3.occupancy 38339991 # Layer occupancy (ticks) +system.membus.respLayer3.utilization 0.0 # Layer utilization (%) +system.realview.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA +system.realview.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA +system.realview.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA +system.realview.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA +system.realview.ethernet.postedSwi 0 # number of software interrupts posted to CPU +system.realview.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post +system.realview.ethernet.totalSwi 0 # total number of Swi written to ISR +system.realview.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU +system.realview.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post +system.realview.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR +system.realview.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU +system.realview.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post +system.realview.ethernet.totalRxOk 0 # total number of RxOk written to ISR +system.realview.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU +system.realview.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post +system.realview.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR +system.realview.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU +system.realview.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post +system.realview.ethernet.totalTxOk 0 # total number of TxOk written to ISR +system.realview.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU +system.realview.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post +system.realview.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR +system.realview.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU +system.realview.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post +system.realview.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR +system.realview.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU +system.realview.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post +system.realview.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR +system.realview.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post +system.realview.ethernet.postedInterrupts 0 # number of posts to CPU +system.realview.ethernet.droppedPackets 0 # number of packets dropped system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). -system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD). -system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD). -system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes. -system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes. -system.cf0.dma_write_txs 0 # Number of DMA write transactions. -system.iobus.trans_dist::ReadReq 16518783 # Transaction distribution -system.iobus.trans_dist::ReadResp 16518783 # Transaction distribution -system.iobus.trans_dist::WriteReq 8182 # Transaction distribution -system.iobus.trans_dist::WriteResp 8182 # Transaction distribution -system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30038 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7942 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 532 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1040 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes) +system.cf0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD). +system.cf0.dma_read_txs 1 # Number of DMA read transactions (not PRD). +system.cf0.dma_write_full_pages 540 # Number of full page size DMA writes. +system.cf0.dma_write_bytes 2318336 # Number of bytes transfered via DMA writes. +system.cf0.dma_write_txs 631 # Number of DMA write transactions. +system.iobus.trans_dist::ReadReq 30195 # Transaction distribution +system.iobus.trans_dist::ReadResp 30195 # Transaction distribution +system.iobus.trans_dist::WriteReq 59038 # Transaction distribution +system.iobus.trans_dist::WriteResp 59038 # Transaction distribution +system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 54242 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 116 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 34 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 20 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 746 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 850 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 32 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 76 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.lan_fake.pio 4 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.usb_fake.pio 10 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 2383082 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 30670848 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.realview.clcd.dma::total 30670848 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 33053930 # Packet count per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 39333 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 15884 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 1064 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 2080 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide.pio 7244 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ide-pciconf 210 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet.pio 42268 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.ethernet-pciconf 164 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.realview.pciconfig.pio 60 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 105550 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::system.iocache.cpu_side 72916 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.realview.ide.dma::total 72916 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 178466 # Packet count per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.uart.pio 67959 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.realview_io.pio 232 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer0.pio 68 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.timer1.pio 40 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 397 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.kmi1.pio 449 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 64 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.sp810_fake.pio 152 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.lan_fake.pio 8 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.usb_fake.pio 20 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 2390530 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 122683392 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.realview.clcd.dma::total 122683392 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 125073922 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 21111000 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.realview.ide.pio 4753 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ide-pciconf 265 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet.pio 84536 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.ethernet-pciconf 253 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.realview.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 159197 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::system.iocache.cpu_side 2321104 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.realview.ide.dma::total 2321104 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 2480301 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 38529000 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 3976000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 85000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer2.occupancy 532000 # Layer occupancy (ticks) +system.iobus.reqLayer2.occupancy 26000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 526000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks) -system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks) -system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 445000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 74000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 506000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 17000 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 40000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 2000 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks) system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks) -system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks) +system.iobus.reqLayer23.occupancy 5287000 # Layer occupancy (ticks) system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer26.occupancy 15335424000 # Layer occupancy (ticks) -system.iobus.reqLayer26.utilization 0.6 # Layer utilization (%) -system.iobus.respLayer0.occupancy 2374900000 # Layer occupancy (ticks) -system.iobus.respLayer0.utilization 0.1 # Layer utilization (%) -system.iobus.respLayer1.occupancy 38695381750 # Layer occupancy (ticks) -system.iobus.respLayer1.utilization 1.5 # Layer utilization (%) +system.iobus.reqLayer24.occupancy 143000 # Layer occupancy (ticks) +system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer25.occupancy 30680000 # Layer occupancy (ticks) +system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer26.occupancy 102000 # Layer occupancy (ticks) +system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer27.occupancy 326584349 # Layer occupancy (ticks) +system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer28.occupancy 30000 # Layer occupancy (ticks) +system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer0.occupancy 82736000 # Layer occupancy (ticks) +system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) +system.iobus.respLayer3.occupancy 36805009 # Layer occupancy (ticks) +system.iobus.respLayer3.utilization 0.0 # Layer utilization (%) system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses @@ -490,25 +540,25 @@ system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DT system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses -system.cpu.dtb.read_hits 13160242 # DTB read hits -system.cpu.dtb.read_misses 7329 # DTB read misses -system.cpu.dtb.write_hits 11228050 # DTB write hits -system.cpu.dtb.write_misses 2212 # DTB write misses -system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.dtb.flush_entries 3401 # Number of entries that have been flushed from TLB +system.cpu.dtb.read_hits 24532668 # DTB read hits +system.cpu.dtb.read_misses 8148 # DTB read misses +system.cpu.dtb.write_hits 19614514 # DTB write hits +system.cpu.dtb.write_misses 1410 # DTB write misses +system.cpu.dtb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.dtb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.dtb.flush_entries 4272 # Number of entries that have been flushed from TLB system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions -system.cpu.dtb.prefetch_faults 189 # Number of TLB faults due to prefetch +system.cpu.dtb.prefetch_faults 1630 # Number of TLB faults due to prefetch system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions -system.cpu.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions -system.cpu.dtb.read_accesses 13167571 # DTB read accesses -system.cpu.dtb.write_accesses 11230262 # DTB write accesses +system.cpu.dtb.perms_faults 445 # Number of TLB faults due to permissions restrictions +system.cpu.dtb.read_accesses 24540816 # DTB read accesses +system.cpu.dtb.write_accesses 19615924 # DTB write accesses system.cpu.dtb.inst_accesses 0 # ITB inst accesses -system.cpu.dtb.hits 24388292 # DTB hits -system.cpu.dtb.misses 9541 # DTB misses -system.cpu.dtb.accesses 24397833 # DTB accesses +system.cpu.dtb.hits 44147182 # DTB hits +system.cpu.dtb.misses 9558 # DTB misses +system.cpu.dtb.accesses 44156740 # DTB accesses system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits @@ -530,142 +580,142 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.inst_hits 61481095 # ITB inst hits -system.cpu.itb.inst_misses 4471 # ITB inst misses +system.cpu.itb.inst_hits 115605897 # ITB inst hits +system.cpu.itb.inst_misses 4762 # ITB inst misses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses -system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed -system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA -system.cpu.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID -system.cpu.itb.flush_entries 2370 # Number of entries that have been flushed from TLB +system.cpu.itb.flush_tlb 64 # Number of times complete TLB was flushed +system.cpu.itb.flush_tlb_mva 917 # Number of times TLB was flushed by MVA +system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID +system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID +system.cpu.itb.flush_entries 2913 # Number of entries that have been flushed from TLB system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.write_accesses 0 # DTB write accesses -system.cpu.itb.inst_accesses 61485566 # ITB inst accesses -system.cpu.itb.hits 61481095 # DTB hits -system.cpu.itb.misses 4471 # DTB misses -system.cpu.itb.accesses 61485566 # DTB accesses -system.cpu.numCycles 5229143129 # number of cpu cycles simulated +system.cpu.itb.inst_accesses 115610659 # ITB inst accesses +system.cpu.itb.hits 115605897 # DTB hits +system.cpu.itb.misses 4762 # DTB misses +system.cpu.itb.accesses 115610659 # DTB accesses +system.cpu.numCycles 5805238262 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.committedInsts 60187274 # Number of instructions committed -system.cpu.committedOps 71883961 # Number of ops (including micro ops) committed -system.cpu.num_int_alu_accesses 64248492 # Number of integer alu accesses -system.cpu.num_fp_alu_accesses 10269 # Number of float alu accesses -system.cpu.num_func_calls 2139801 # number of times a function call or return occured -system.cpu.num_conditional_control_insts 7549047 # number of instructions that are conditional controls -system.cpu.num_int_insts 64248492 # number of integer instructions -system.cpu.num_fp_insts 10269 # number of float instructions -system.cpu.num_int_register_reads 116110622 # number of times the integer registers were read -system.cpu.num_int_register_writes 42863098 # number of times the integer registers were written -system.cpu.num_fp_register_reads 7493 # number of times the floating registers were read -system.cpu.num_fp_register_writes 2780 # number of times the floating registers were written -system.cpu.num_cc_register_reads 257769006 # number of times the CC registers were read -system.cpu.num_cc_register_writes 28995258 # number of times the CC registers were written -system.cpu.num_mem_refs 25244235 # number of memory refs -system.cpu.num_load_insts 13512788 # Number of load instructions -system.cpu.num_store_insts 11731447 # Number of store instructions -system.cpu.num_idle_cycles 4584209782.584247 # Number of idle cycles -system.cpu.num_busy_cycles 644933346.415753 # Number of busy cycles -system.cpu.not_idle_fraction 0.123334 # Percentage of non-idle cycles -system.cpu.idle_fraction 0.876666 # Percentage of idle cycles -system.cpu.Branches 10306630 # Number of branches fetched -system.cpu.op_class::No_OpClass 28518 0.04% 0.04% # Class of executed instruction -system.cpu.op_class::IntAlu 47577014 65.23% 65.27% # Class of executed instruction -system.cpu.op_class::IntMult 87551 0.12% 65.39% # Class of executed instruction -system.cpu.op_class::IntDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::FloatSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAddAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdAlu 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMisc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdMultAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdShift 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdShiftAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatAdd 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatAlu 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatCmp 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatCvt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatDiv 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMisc 2109 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMult 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatMultAcc 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::SimdFloatSqrt 0 0.00% 65.39% # Class of executed instruction -system.cpu.op_class::MemRead 13512788 18.53% 83.92% # Class of executed instruction -system.cpu.op_class::MemWrite 11731447 16.08% 100.00% # Class of executed instruction +system.cpu.committedInsts 112506996 # Number of instructions committed +system.cpu.committedOps 135649573 # Number of ops (including micro ops) committed +system.cpu.num_int_alu_accesses 119948924 # Number of integer alu accesses +system.cpu.num_fp_alu_accesses 11161 # Number of float alu accesses +system.cpu.num_func_calls 9898964 # number of times a function call or return occured +system.cpu.num_conditional_control_insts 15236398 # number of instructions that are conditional controls +system.cpu.num_int_insts 119948924 # number of integer instructions +system.cpu.num_fp_insts 11161 # number of float instructions +system.cpu.num_int_register_reads 218165442 # number of times the integer registers were read +system.cpu.num_int_register_writes 82686636 # number of times the integer registers were written +system.cpu.num_fp_register_reads 8449 # number of times the floating registers were read +system.cpu.num_fp_register_writes 2716 # number of times the floating registers were written +system.cpu.num_cc_register_reads 489970612 # number of times the CC registers were read +system.cpu.num_cc_register_writes 51914328 # number of times the CC registers were written +system.cpu.num_mem_refs 45428231 # number of memory refs +system.cpu.num_load_insts 24855392 # Number of load instructions +system.cpu.num_store_insts 20572839 # Number of store instructions +system.cpu.num_idle_cycles 5386456122.024144 # Number of idle cycles +system.cpu.num_busy_cycles 418782139.975856 # Number of busy cycles +system.cpu.not_idle_fraction 0.072139 # Percentage of non-idle cycles +system.cpu.idle_fraction 0.927861 # Percentage of idle cycles +system.cpu.Branches 25929456 # Number of branches fetched +system.cpu.op_class::No_OpClass 2337 0.00% 0.00% # Class of executed instruction +system.cpu.op_class::IntAlu 93218055 67.17% 67.18% # Class of executed instruction +system.cpu.op_class::IntMult 114528 0.08% 67.26% # Class of executed instruction +system.cpu.op_class::IntDiv 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatAdd 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatCmp 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatCvt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatMult 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatDiv 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::FloatSqrt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdAdd 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdAddAcc 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdAlu 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdCmp 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdCvt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdMisc 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdMult 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdMultAcc 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdShift 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdShiftAcc 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdSqrt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatAdd 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatAlu 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatCmp 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatCvt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatDiv 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatMisc 8475 0.01% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatMult 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatMultAcc 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::SimdFloatSqrt 0 0.00% 67.26% # Class of executed instruction +system.cpu.op_class::MemRead 24855392 17.91% 85.18% # Class of executed instruction +system.cpu.op_class::MemWrite 20572839 14.82% 100.00% # Class of executed instruction system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction -system.cpu.op_class::total 72939427 # Class of executed instruction +system.cpu.op_class::total 138771626 # Class of executed instruction system.cpu.kern.inst.arm 0 # number of arm instructions executed -system.cpu.kern.inst.quiesce 83004 # number of quiesce instructions executed -system.cpu.icache.tags.replacements 855897 # number of replacements -system.cpu.icache.tags.tagsinuse 510.877214 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 60624686 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 856409 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 70.789408 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 19623933250 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 510.877214 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.997807 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.997807 # Average percentage of cache occupancy +system.cpu.kern.inst.quiesce 3032 # number of quiesce instructions executed +system.cpu.icache.tags.replacements 1699818 # number of replacements +system.cpu.icache.tags.tagsinuse 510.781939 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 113905561 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 1700330 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 66.990267 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 25181626250 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 510.781939 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.997621 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.997621 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 45 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 194 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 266 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 7 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 195 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 264 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 5 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 62337504 # Number of tag accesses -system.cpu.icache.tags.data_accesses 62337504 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 60624686 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 60624686 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 60624686 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 60624686 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 60624686 # number of overall hits -system.cpu.icache.overall_hits::total 60624686 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 856409 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 856409 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 856409 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 856409 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 856409 # number of overall misses -system.cpu.icache.overall_misses::total 856409 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 11766778500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 11766778500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 11766778500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 11766778500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 11766778500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 11766778500 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 61481095 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 61481095 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 61481095 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 61481095 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 61481095 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 61481095 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013930 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.013930 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.013930 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.013930 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.013930 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.013930 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13739.671699 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 13739.671699 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 13739.671699 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 13739.671699 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 13739.671699 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 13739.671699 # average overall miss latency +system.cpu.icache.tags.tag_accesses 117306233 # Number of tag accesses +system.cpu.icache.tags.data_accesses 117306233 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 113905561 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 113905561 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 113905561 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 113905561 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 113905561 # number of overall hits +system.cpu.icache.overall_hits::total 113905561 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1700336 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1700336 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1700336 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1700336 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1700336 # number of overall misses +system.cpu.icache.overall_misses::total 1700336 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 23243215000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 23243215000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 23243215000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 23243215000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 23243215000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 23243215000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 115605897 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 115605897 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 115605897 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 115605897 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 115605897 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 115605897 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014708 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.014708 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.014708 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.014708 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.014708 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.014708 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13669.777620 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 13669.777620 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 13669.777620 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 13669.777620 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 13669.777620 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 13669.777620 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -674,186 +724,196 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 856409 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 856409 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 856409 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 856409 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 856409 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 856409 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10049953500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 10049953500 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10049953500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 10049953500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10049953500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 10049953500 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 440846250 # number of ReadReq MSHR uncacheable cycles -system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 440846250 # number of ReadReq MSHR uncacheable cycles -system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 440846250 # number of overall MSHR uncacheable cycles -system.cpu.icache.overall_mshr_uncacheable_latency::total 440846250 # number of overall MSHR uncacheable cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013930 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013930 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013930 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.013930 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013930 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.013930 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11734.992860 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11734.992860 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11734.992860 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 11734.992860 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11734.992860 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 11734.992860 # average overall mshr miss latency +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1700336 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 1700336 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 1700336 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 1700336 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 1700336 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 1700336 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19835992000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 19835992000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19835992000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 19835992000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19835992000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 19835992000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 598490500 # number of ReadReq MSHR uncacheable cycles +system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 598490500 # number of ReadReq MSHR uncacheable cycles +system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 598490500 # number of overall MSHR uncacheable cycles +system.cpu.icache.overall_mshr_uncacheable_latency::total 598490500 # number of overall MSHR uncacheable cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014708 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014708 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014708 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.014708 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014708 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.014708 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11665.924852 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11665.924852 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11665.924852 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 11665.924852 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11665.924852 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 11665.924852 # average overall mshr miss latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency system.cpu.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 62827 # number of replacements -system.cpu.l2cache.tags.tagsinuse 50749.017881 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 1679035 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 128209 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 13.096077 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 2564785024500 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 37681.898715 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 3.884636 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.000702 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 6996.424673 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 6066.809153 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.574980 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000059 # Average percentage of cache occupancy +system.cpu.l2cache.tags.replacements 88869 # number of replacements +system.cpu.l2cache.tags.tagsinuse 64932.369340 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 2760846 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 154135 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 17.911869 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 50673.822165 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 3.809354 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.012212 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 9580.724019 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 4674.001590 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.773221 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000058 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.106757 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.092572 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.774369 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1023 4 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 65378 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1023::4 4 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 21 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 32 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2139 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7027 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 56159 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000061 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997589 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 17118836 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 17118836 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7538 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3114 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.inst 844199 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 368983 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 1223834 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 595027 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 595027 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 113476 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 113476 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.dtb.walker 7538 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.itb.walker 3114 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.inst 844199 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 482459 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1337310 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.dtb.walker 7538 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.itb.walker 3114 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.inst 844199 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 482459 # number of overall hits -system.cpu.l2cache.overall_hits::total 1337310 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 5 # number of ReadReq misses +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.146190 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.071320 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.990789 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1023 5 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 65261 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1023::4 5 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 18 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 23 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2131 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6951 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 56138 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000076 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.995804 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 26241966 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 26241966 # Number of data accesses +system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7097 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3700 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.inst 1682273 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 514822 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 2207892 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 686231 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 686231 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 23 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 23 # number of UpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 166049 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 166049 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.dtb.walker 7097 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.itb.walker 3700 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.inst 1682273 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 680871 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2373941 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.dtb.walker 7097 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.itb.walker 3700 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.inst 1682273 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 680871 # number of overall hits +system.cpu.l2cache.overall_hits::total 2373941 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 7 # number of ReadReq misses system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 2 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.inst 10596 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 9872 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 20475 # number of ReadReq misses -system.cpu.l2cache.UpgradeReq_misses::cpu.data 2895 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 2895 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 134075 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 134075 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.dtb.walker 5 # number of demand (read+write) misses +system.cpu.l2cache.ReadReq_misses::cpu.inst 18039 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 12191 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 30239 # number of ReadReq misses +system.cpu.l2cache.UpgradeReq_misses::cpu.data 2719 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 2719 # number of UpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 2 # number of SCUpgradeReq misses +system.cpu.l2cache.SCUpgradeReq_misses::total 2 # number of SCUpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 130235 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 130235 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.dtb.walker 7 # number of demand (read+write) misses system.cpu.l2cache.demand_misses::cpu.itb.walker 2 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.inst 10596 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 143947 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 154550 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.dtb.walker 5 # number of overall misses +system.cpu.l2cache.demand_misses::cpu.inst 18039 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 142426 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 160474 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.dtb.walker 7 # number of overall misses system.cpu.l2cache.overall_misses::cpu.itb.walker 2 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.inst 10596 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 143947 # number of overall misses -system.cpu.l2cache.overall_misses::total 154550 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 305250 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 150000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 749772500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 732753250 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1482981000 # number of ReadReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 346985 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 346985 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9334508634 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 9334508634 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 305250 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 150000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 749772500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 10067261884 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 10817489634 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 305250 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 150000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 749772500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 10067261884 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 10817489634 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7543 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3116 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.inst 854795 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 378855 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 1244309 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 595027 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 595027 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2921 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 2921 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 247551 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 247551 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7543 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.itb.walker 3116 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.inst 854795 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 626406 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 1491860 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7543 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.itb.walker 3116 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 854795 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 626406 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 1491860 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000663 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000642 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012396 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026057 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.016455 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991099 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991099 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.541606 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.541606 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000663 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000642 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012396 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.229798 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.103596 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000663 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000642 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012396 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.229798 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.103596 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 61050 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 75000 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70759.956587 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 74225.410251 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 72428.864469 # average ReadReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 119.856649 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 119.856649 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 69621.544911 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69621.544911 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 61050 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 75000 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70759.956587 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69937.281666 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 69993.462530 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 61050 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 75000 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70759.956587 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69937.281666 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 69993.462530 # average overall miss latency +system.cpu.l2cache.overall_misses::cpu.inst 18039 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 142426 # number of overall misses +system.cpu.l2cache.overall_misses::total 160474 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 567750 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 149500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1312883000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 918689000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 2232289250 # number of ReadReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 467980 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 467980 # number of UpgradeReq miss cycles +system.cpu.l2cache.SCUpgradeReq_miss_latency::cpu.data 46998 # number of SCUpgradeReq miss cycles +system.cpu.l2cache.SCUpgradeReq_miss_latency::total 46998 # number of SCUpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8982693466 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 8982693466 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 567750 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 149500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 1312883000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 9901382466 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 11214982716 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 567750 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 149500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 1312883000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 9901382466 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 11214982716 # number of overall miss cycles +system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7104 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3702 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.inst 1700312 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.data 527013 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 2238131 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 686231 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 686231 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2742 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 2742 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 2 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.SCUpgradeReq_accesses::total 2 # number of SCUpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 296284 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 296284 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7104 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.itb.walker 3702 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 1700312 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 823297 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2534415 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7104 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.itb.walker 3702 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 1700312 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 823297 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2534415 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000985 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000540 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.010609 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.023132 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.013511 # miss rate for ReadReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991612 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991612 # miss rate for UpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 1 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_miss_rate::total 1 # miss rate for SCUpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.439561 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.439561 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000985 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000540 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.010609 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.172995 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.063318 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000985 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000540 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.010609 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.172995 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.063318 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 81107.142857 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 74750 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72780.253894 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75357.968994 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 73821.530143 # average ReadReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 172.114748 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 172.114748 # average UpgradeReq miss latency +system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::cpu.data 23499 # average SCUpgradeReq miss latency +system.cpu.l2cache.SCUpgradeReq_avg_miss_latency::total 23499 # average SCUpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 68972.960157 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68972.960157 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 81107.142857 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 74750 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72780.253894 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69519.487074 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 69886.602914 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 81107.142857 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 74750 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72780.253894 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69519.487074 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 69886.602914 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -862,92 +922,100 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 58138 # number of writebacks -system.cpu.l2cache.writebacks::total 58138 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 5 # number of ReadReq MSHR misses +system.cpu.l2cache.writebacks::writebacks 82180 # number of writebacks +system.cpu.l2cache.writebacks::total 82180 # number of writebacks +system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 7 # number of ReadReq MSHR misses system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 2 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 10596 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 9872 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 20475 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2895 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 2895 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 134075 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 134075 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 5 # number of demand (read+write) MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 18039 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 12191 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 30239 # number of ReadReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2719 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::total 2719 # number of UpgradeReq MSHR misses +system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 2 # number of SCUpgradeReq MSHR misses +system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 2 # number of SCUpgradeReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130235 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 130235 # number of ReadExReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 7 # number of demand (read+write) MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 2 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 10596 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 143947 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 154550 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 5 # number of overall MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 18039 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 142426 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 160474 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 7 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 2 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 10596 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 143947 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 154550 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 242750 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.overall_mshr_misses::cpu.inst 18039 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 142426 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 160474 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 480750 # number of ReadReq MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 125000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 617083500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 609612750 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1227064000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 28955895 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 28955895 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7657225866 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7657225866 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 242750 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1087047500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 766535000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1854188250 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 27220719 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 27220719 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 20002 # number of SCUpgradeReq MSHR miss cycles +system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 20002 # number of SCUpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7352957534 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7352957534 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 480750 # number of demand (read+write) MSHR miss cycles system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 125000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 617083500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8266838616 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 8884289866 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 242750 # number of overall MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1087047500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8119492534 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 9207145784 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 480750 # number of overall MSHR miss cycles system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 125000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 617083500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8266838616 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 8884289866 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 349507750 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166662160750 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 167011668500 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 16705919061 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 16705919061 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 349507750 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 183368079811 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::total 183717587561 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000663 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000642 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012396 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026057 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.016455 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991099 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991099 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.541606 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.541606 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000663 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000642 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012396 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.229798 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.103596 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000663 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000642 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012396 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.229798 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.103596 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 48550 # average ReadReq mshr miss latency +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1087047500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8119492534 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 9207145784 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 474790500 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 5385176750 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 5859967250 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 4098166000 # number of WriteReq MSHR uncacheable cycles +system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 4098166000 # number of WriteReq MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 474790500 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 9483342750 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::total 9958133250 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000985 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000540 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.010609 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.023132 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.013511 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991612 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991612 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for SCUpgradeReq accesses +system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for SCUpgradeReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.439561 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.439561 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000985 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000540 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.010609 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.172995 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.063318 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000985 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000540 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.010609 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.172995 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.063318 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 68678.571429 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 62500 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58237.400906 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 61751.696718 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59929.865690 # average ReadReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10002.036269 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10002.036269 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 57111.511214 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57111.511214 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 48550 # average overall mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60260.962359 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62877.122467 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61317.776712 # average ReadReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10011.297904 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10011.297904 # average UpgradeReq mshr miss latency +system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency +system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 56459.151027 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56459.151027 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 68678.571429 # average overall mshr miss latency system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 62500 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58237.400906 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57429.738834 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 57484.890754 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 48550 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60260.962359 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57008.499389 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 57374.688635 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 68678.571429 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 62500 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58237.400906 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57429.738834 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 57484.890754 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60260.962359 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57008.499389 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 57374.688635 # average overall mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency @@ -957,166 +1025,183 @@ system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst inf system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.tags.replacements 625894 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.875658 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 21786154 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 626406 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 34.779606 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 668864250 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.875658 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.999757 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.999757 # Average percentage of cache occupancy +system.cpu.dcache.tags.replacements 822747 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.850534 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 43252597 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 823259 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 52.538262 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 876905250 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.850534 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.999708 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.999708 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 78 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 321 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 113 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 60 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 368 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 82 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 90404594 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 90404594 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 11249411 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 11249411 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 9965441 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 9965441 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 84252 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 84252 # number of SoftPFReq hits -system.cpu.dcache.LoadLockedReq_hits::cpu.data 236461 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 236461 # number of LoadLockedReq hits -system.cpu.dcache.StoreCondReq_hits::cpu.data 247668 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 247668 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 21214852 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 21214852 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 21299104 # number of overall hits -system.cpu.dcache.overall_hits::total 21299104 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 294699 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 294699 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 255299 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 255299 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 100108 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 100108 # number of SoftPFReq misses -system.cpu.dcache.LoadLockedReq_misses::cpu.data 11208 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 11208 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 549998 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 549998 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 650106 # number of overall misses -system.cpu.dcache.overall_misses::total 650106 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 4039018749 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 4039018749 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 11552022511 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 11552022511 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 154983250 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 154983250 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 15591041260 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 15591041260 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 15591041260 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 15591041260 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 11544110 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 11544110 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::cpu.data 10220740 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 10220740 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 184360 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 184360 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::cpu.data 247669 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 247669 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::cpu.data 247668 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 247668 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 21764850 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 21764850 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 21949210 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 21949210 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.025528 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.025528 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.024979 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.024979 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.543003 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.543003 # miss rate for SoftPFReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.045254 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::total 0.045254 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.025270 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.025270 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.029619 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.029619 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13705.573310 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 13705.573310 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45248.992401 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 45248.992401 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13827.913098 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13827.913098 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 28347.450827 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 28347.450827 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 23982.306362 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 23982.306362 # average overall miss latency +system.cpu.dcache.tags.tag_accesses 177194873 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 177194873 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 23122385 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 23122385 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 18831357 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 18831357 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 392121 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 392121 # number of SoftPFReq hits +system.cpu.dcache.LoadLockedReq_hits::cpu.data 443546 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 443546 # number of LoadLockedReq hits +system.cpu.dcache.StoreCondReq_hits::cpu.data 460444 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 460444 # number of StoreCondReq hits +system.cpu.dcache.demand_hits::cpu.data 41953742 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 41953742 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 42345863 # number of overall hits +system.cpu.dcache.overall_hits::total 42345863 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 402167 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 402167 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 299026 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 299026 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 119155 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 119155 # number of SoftPFReq misses +system.cpu.dcache.LoadLockedReq_misses::cpu.data 22691 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 22691 # number of LoadLockedReq misses +system.cpu.dcache.StoreCondReq_misses::cpu.data 2 # number of StoreCondReq misses +system.cpu.dcache.StoreCondReq_misses::total 2 # number of StoreCondReq misses +system.cpu.dcache.demand_misses::cpu.data 701193 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 701193 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 820348 # number of overall misses +system.cpu.dcache.overall_misses::total 820348 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 5900820250 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 5900820250 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 11658401753 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 11658401753 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 279152000 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 279152000 # number of LoadLockedReq miss cycles +system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 53002 # number of StoreCondReq miss cycles +system.cpu.dcache.StoreCondReq_miss_latency::total 53002 # number of StoreCondReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 17559222003 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 17559222003 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 17559222003 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 17559222003 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 23524552 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 23524552 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::cpu.data 19130383 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 19130383 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 511276 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 511276 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::cpu.data 466237 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 466237 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::cpu.data 460446 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 460446 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.demand_accesses::cpu.data 42654935 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 42654935 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 43166211 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 43166211 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.017096 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.017096 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.015631 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.015631 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.233054 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.233054 # miss rate for SoftPFReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.048668 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::total 0.048668 # miss rate for LoadLockedReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000004 # miss rate for StoreCondReq accesses +system.cpu.dcache.StoreCondReq_miss_rate::total 0.000004 # miss rate for StoreCondReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.016439 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.016439 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.019004 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.019004 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14672.562020 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 14672.562020 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38987.919957 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 38987.919957 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 12302.322507 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 12302.322507 # average LoadLockedReq miss latency +system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 26501 # average StoreCondReq miss latency +system.cpu.dcache.StoreCondReq_avg_miss_latency::total 26501 # average StoreCondReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 25041.924268 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 25041.924268 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 21404.601465 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 21404.601465 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 58 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 1 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 33 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 58 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 1.757576 # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 595027 # number of writebacks -system.cpu.dcache.writebacks::total 595027 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 533 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 533 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 4827 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 4827 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 5360 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 5360 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 5360 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 5360 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 294166 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 294166 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 250472 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 250472 # number of WriteReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 73481 # number of SoftPFReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::total 73481 # number of SoftPFReq MSHR misses -system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 11208 # number of LoadLockedReq MSHR misses -system.cpu.dcache.LoadLockedReq_mshr_misses::total 11208 # number of LoadLockedReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 544638 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 544638 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 618119 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 618119 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3444363000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 3444363000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10784804239 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 10784804239 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1224587250 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1224587250 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 132510750 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 132510750 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 14229167239 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 14229167239 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 15453754489 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 15453754489 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182056011250 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182056011250 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 26242438939 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 26242438939 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 208298450189 # number of overall MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::total 208298450189 # number of overall MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.025482 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.025482 # mshr miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024506 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024506 # mshr miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.398573 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.398573 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.045254 # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.045254 # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025024 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.025024 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.028161 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.028161 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11708.909255 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11708.909255 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43057.923596 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43057.923596 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16665.359072 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16665.359072 # average SoftPFReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11822.872056 # average LoadLockedReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11822.872056 # average LoadLockedReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26125.917103 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 26125.917103 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 25001.261066 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 25001.261066 # average overall mshr miss latency +system.cpu.dcache.writebacks::writebacks 686231 # number of writebacks +system.cpu.dcache.writebacks::total 686231 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 627 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 627 # number of ReadReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 14222 # number of LoadLockedReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::total 14222 # number of LoadLockedReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 627 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 627 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 627 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 627 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 401540 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 401540 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 299026 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 299026 # number of WriteReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 117004 # number of SoftPFReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::total 117004 # number of SoftPFReq MSHR misses +system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 8469 # number of LoadLockedReq MSHR misses +system.cpu.dcache.LoadLockedReq_mshr_misses::total 8469 # number of LoadLockedReq MSHR misses +system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 2 # number of StoreCondReq MSHR misses +system.cpu.dcache.StoreCondReq_mshr_misses::total 2 # number of StoreCondReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 700566 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 700566 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 817570 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 817570 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5083703250 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 5083703250 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11002851247 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 11002851247 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1411190000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1411190000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 99471250 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 99471250 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 48998 # number of StoreCondReq MSHR miss cycles +system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 48998 # number of StoreCondReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 16086554497 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 16086554497 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 17497744497 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 17497744497 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 5790648000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 5790648000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 4429678000 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 4429678000 # number of WriteReq MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 10220326000 # number of overall MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::total 10220326000 # number of overall MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.017069 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.017069 # mshr miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015631 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015631 # mshr miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.228847 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.228847 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.018165 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.018165 # mshr miss rate for LoadLockedReq accesses +system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000004 # mshr miss rate for StoreCondReq accesses +system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000004 # mshr miss rate for StoreCondReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016424 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.016424 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.018940 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.018940 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12660.515142 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12660.515142 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36795.633982 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36795.633982 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 12061.040648 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 12061.040648 # average SoftPFReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11745.335931 # average LoadLockedReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11745.335931 # average LoadLockedReq mshr miss latency +system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 24499 # average StoreCondReq mshr miss latency +system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 24499 # average StoreCondReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22962.225539 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 22962.225539 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 21402.136205 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 21402.136205 # average overall mshr miss latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency @@ -1124,75 +1209,139 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 2453657 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 2453657 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteReq 763381 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteResp 763381 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 595027 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 2921 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 2921 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 247551 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 247551 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1724466 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5748697 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 12042 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 26252 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 7511457 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 54733404 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 83586150 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 12464 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 30172 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 138362190 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 18590 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 2108398 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::ReadReq 2294827 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadResp 2294812 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteReq 27618 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteResp 27618 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 686231 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 36225 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 2742 # Transaction distribution +system.cpu.toL2Bus.trans_dist::SCUpgradeReq 2 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 2744 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 296284 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 296284 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3418694 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2456076 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 12917 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 24956 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 5912643 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 108856060 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 96807049 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 14808 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 28416 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 205706333 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 52963 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 3276134 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 5.011129 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.104904 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::5 2108398 100.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::5 3239675 98.89% 98.89% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::6 36459 1.11% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2108398 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 3007986500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 3276134 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 2353775000 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1294797750 # Layer occupancy (ticks) -system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 2533255572 # Layer occupancy (ticks) -system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer2.occupancy 8926000 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoopLayer0.occupancy 328500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) +system.cpu.toL2Bus.respLayer0.occupancy 2564913000 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%) +system.cpu.toL2Bus.respLayer1.occupancy 1311853505 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%) +system.cpu.toL2Bus.respLayer2.occupancy 9215000 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer3.occupancy 18709500 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer3.occupancy 17852250 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.iocache.tags.replacements 0 # number of replacements -system.iocache.tags.tagsinuse 0 # Cycle average of tags in use +system.iocache.tags.replacements 36424 # number of replacements +system.iocache.tags.tagsinuse 1.133398 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks. -system.iocache.tags.avg_refs nan # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.iocache.tags.tag_accesses 0 # Number of tag accesses -system.iocache.tags.data_accesses 0 # Number of data accesses +system.iocache.tags.sampled_refs 36440 # Sample count of references to valid blocks. +system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. +system.iocache.tags.warmup_cycle 298397241000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::realview.ide 1.133398 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::realview.ide 0.070837 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.070837 # Average percentage of cache occupancy +system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id +system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id +system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id +system.iocache.tags.tag_accesses 328122 # Number of tag accesses +system.iocache.tags.data_accesses 328122 # Number of data accesses +system.iocache.WriteInvalidateReq_hits::realview.ide 36224 # number of WriteInvalidateReq hits +system.iocache.WriteInvalidateReq_hits::total 36224 # number of WriteInvalidateReq hits +system.iocache.ReadReq_misses::realview.ide 234 # number of ReadReq misses +system.iocache.ReadReq_misses::total 234 # number of ReadReq misses +system.iocache.demand_misses::realview.ide 234 # number of demand (read+write) misses +system.iocache.demand_misses::total 234 # number of demand (read+write) misses +system.iocache.overall_misses::realview.ide 234 # number of overall misses +system.iocache.overall_misses::total 234 # number of overall misses +system.iocache.ReadReq_miss_latency::realview.ide 28038377 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 28038377 # number of ReadReq miss cycles +system.iocache.demand_miss_latency::realview.ide 28038377 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 28038377 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::realview.ide 28038377 # number of overall miss cycles +system.iocache.overall_miss_latency::total 28038377 # number of overall miss cycles +system.iocache.ReadReq_accesses::realview.ide 234 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 234 # number of ReadReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::realview.ide 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.WriteInvalidateReq_accesses::total 36224 # number of WriteInvalidateReq accesses(hits+misses) +system.iocache.demand_accesses::realview.ide 234 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 234 # number of demand (read+write) accesses +system.iocache.overall_accesses::realview.ide 234 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 234 # number of overall (read+write) accesses +system.iocache.ReadReq_miss_rate::realview.ide 1 # miss rate for ReadReq accesses +system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses +system.iocache.demand_miss_rate::realview.ide 1 # miss rate for demand accesses +system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses +system.iocache.overall_miss_rate::realview.ide 1 # miss rate for overall accesses +system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses +system.iocache.ReadReq_avg_miss_latency::realview.ide 119822.123932 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 119822.123932 # average ReadReq miss latency +system.iocache.demand_avg_miss_latency::realview.ide 119822.123932 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 119822.123932 # average overall miss latency +system.iocache.overall_avg_miss_latency::realview.ide 119822.123932 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 119822.123932 # average overall miss latency system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed +system.iocache.fast_writes 36224 # number of fast writes performed system.iocache.cache_copies 0 # number of cache copies performed -system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1760318460750 # number of ReadReq MSHR uncacheable cycles -system.iocache.ReadReq_mshr_uncacheable_latency::total 1760318460750 # number of ReadReq MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1760318460750 # number of overall MSHR uncacheable cycles -system.iocache.overall_mshr_uncacheable_latency::total 1760318460750 # number of overall MSHR uncacheable cycles -system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency -system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency -system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency +system.iocache.ReadReq_mshr_misses::realview.ide 234 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 234 # number of ReadReq MSHR misses +system.iocache.demand_mshr_misses::realview.ide 234 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 234 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::realview.ide 234 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 234 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::realview.ide 15869377 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 15869377 # number of ReadReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::realview.ide 2206856981 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.WriteInvalidateReq_mshr_miss_latency::total 2206856981 # number of WriteInvalidateReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::realview.ide 15869377 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 15869377 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::realview.ide 15869377 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 15869377 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_miss_rate::realview.ide 1 # mshr miss rate for ReadReq accesses +system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses +system.iocache.demand_mshr_miss_rate::realview.ide 1 # mshr miss rate for demand accesses +system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses +system.iocache.overall_mshr_miss_rate::realview.ide 1 # mshr miss rate for overall accesses +system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses +system.iocache.ReadReq_avg_mshr_miss_latency::realview.ide 67817.850427 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 67817.850427 # average ReadReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::realview.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::realview.ide 67817.850427 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 67817.850427 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::realview.ide 67817.850427 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 67817.850427 # average overall mshr miss latency system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/system.terminal index ca05378491bf6fabff0fe5abb5095cdcca173328..b3be0ec54a3b181b9aeef0549ffa0061385c846e 100644 GIT binary patch literal 11060 zcmcgy>24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuDpHY<>`6_?62%rvN1^U6FV;a{I~ zdjJiK@NNZLh(X<_@B5zHUkERwZ|K)8eNburL=UnkRhE+3cl(yt_j+rYIMgWv6{#P; zNtvHfXB~$7b#~wBo79SUp>u(HZ?s(0n?hDUiqYnuJ59 z@P+4F9=*L<=*6#Jz5a42(dF#Mr}6dlVMwzg3uRem1%0s`V--T?TPoy((!v_l(aX-d z6c*>g2puaNu1)}cp3D}MW@!+spj7FaqM!;W48l9vrK3Npw5*Cctk@=c%`xf}TU9Ex zsJ&|$#GjRXq}j!<$4e*cG%NVbIxS?Fty5LXh^k;s##7@5!#Lix%(5!X(lU!BeUU*C zZ}0^DWg0AF869t!$|Qp?@+?;2#;3QJmlUZ|FYeOSUR`=D;He;vv+x+>Qwk$Rk_@V{ zDv0x7ElZy)bLe`t^y_#xPZUvtuGD(8```e7|rb3pocz8*x_92$( z2(#JIr4N&LpJ*9W;hjG`K4kXxS_jhGWGSNv5)GSugD|h@$Ix&b7pAAuHHRh@o*0=F z3EMP0s!wQ}V`opB%|E@3^n!Em@3t{=kELp3e1R_wI$m>8tGFVe?Ha4HDoLgE9~hak zB9cXyl5DABRc&ZpWOdGQm8E^61v{)!l061X9b^A2i&VxGX7EfJQLF=4$5xI2t?uy` z9dPGWwHZ&x2F3Yr=VCPSJliu683lI1rzI7S6ld#LKFIjoV^5z8)0ix+&s5G(bBpx8q&!X85E2Zr!Q?r8`vB>ZZm;6lHL z&!T49K z>MaBA9+9jNmE3%@6_qG!=y!y2j#60ed)f;SAFsbou78>P@X#@SiB=zd4bk@QxjxcT zp|l1SnfCOjZ(UBXEUxvTwn)n^+9Ve`R5)ai7ZG1t^tB$-_pmo z3!kp#8eJEnM|@zF!LhUo5)~s14qCc3;yrU&01q^9dNHQi2k>9I8DB3bDilJet(0xp zurfsP>!7F%pLR_aK{%aGJ|WS#-s%kRsN%nLPPTob&I&r2=V3~9o&bvK<@m|Bo30q7ij{Jhp1LWudJ0u|(xsxs19Uh3(DDwW6r zX4|b7L)&xy*w;XN)L|I|Lr2?&ciD3O%B;msDK=SFQJxwb)#8zrub53;HGB^71nfwWr z=vgFFAcI*X)PM|cyQDf;V|ll9b2WQWVs5iL)lZtzvkcTbK=kzZ`I6>;4#zPe${*%` zOZbs9gcFl;ourE8r=^rBaoI-vnYP_t>IxJ*m62{ipa%u0Gz$K+QK+-6)GZU5rlp(3 zhs!H2O4|YRE-0eMpa3uY_4E5NH^UqankRS_g|SEjeE3RZfu z(KUAt962Kc4qO(IkAZ_Z%{KE|OFWAU8uzZ#Yeu$#fGWdM86Y${()lX{t}q{hzU~hj zxem;aKMJ2_rFSt^a%$r%o^LU?tSL!g(J+a)Z0_h;SjD?Xl+yhH z`0O|%h!I0`AD9&;4{kpYh;4ytUp`k9ff{Z?u_WVB7Uh~|^MTnsa{1=Y&Jz^q36Hs8 zCupppY@H@-4r~touwJUL<>-S&f2!qRw%wWuayjgi&+lfapLw1Ypa@3aLQ~suD~MwY z(!7fq6cQG^9XeL%_@EQ$RB457fs)>4cq%#6^4xpN4M7k zvk4*qHUA(L?oz7WIOH25&{<-s_3yUa%@^q)Ae#LGDof*!^9jbyHu%V8aKzCL`U_^) zTiR&?+SB7n6oJ0hY<9^M5>%qYGv)MR;GpGC6^|u*qac8w+%e|A`RawQwb(n{*|QZc ztXkW+`W|na@|Db7rX?;~&;qT1-&^s`!@h&aINsSDs2dj8;QlrUy*g^zn7_ME>Qa=+ zGJR9+W9w@630DsE?q=K)5tR*^;iLe!AbP~#OK;*XFL>V2n-~_823Zy^Y`{I~%^RQI3}h7!im)H?8!{z`-@JZ> zj+J6LSYp5tmgO*24dxmY%<3!0&K?`4MWsrK_83<0>$dKzWKwnlBuXri-Dj(+v!6Okl0wBR`l#aak&>9w^;52VFQoJ79a)do+c$5o zVpS+FRKGExzsiy_rMz6^PdWK%nact&27e>7T!Dzw7Ear0Wxh>~B8i{gZM-Nwp~lMh zsfOvchi$yRTa{M8O&+!LAO<{TkX*%?o|HMg*{qb_%puj6U@;!eo zo95;Ajf(RkEB%6ZNCSY>1b`}*6eWQSUHWWKTjyiZ!>iNM3EX(`3ea8K(m!O;i}!MslVe_5Br2%qFrQUclwR1n zktveg~`=#vVyT+z(h&0mf0flvS6Q-2Ky8n78cfC zcwy>cVJ`K1J*N+0mYI}uY?3!u(Ed3K<5uuZN>?~!8d?K8@O`VPpU)#1%_A@6$3tEg zh!9;TSp-}9Es25N6EATF4-P;6uZ<1LLQ6Lu)kZW4V+I(eDl^8;X%lfv`vRkV?lM^oO94 z0=A_U(tQPxG{oufzq{6m4`Cnc3shfg+nF|Nq4zXYITog3`d@4?C0QV|CQNCeLRCDG z_EfCwN!%v7Z~Gfj5TChL6Fh_-JKgrpyPLvxk%3 zYtb~H!BR_OWZM!j>#_H65MIg*1PX`=>~g?uRMT zGD{-5zM1383=RSDHb!Ji%ee}`h4Jw6>gMk=SM>Rn%Kk6skAfZHm^l`Z5Z>2MMUM&< z$*hr|P*%pVj^}Xhy|(DXzf*&AxDzJ%EDk`4wsD~MG7dPSmvO)zI94A&z22bP)q!C4 zpb%l08>H6~v=$ymGNdjZtS(77lARj|>B3WnNtsblM$r>MHp-U>j*kvU#&aCRBEyz} z*bbW-`MpY08Jr*qfyGzZNxMzXXf$Z!G|!S%GP#=0sIl*N*=kc2ApAbMAh-0&u;94I zwiZDjqY}A~WARx|5~Q22cs;~u7LQZJTO1+Fr;{mUlglNtB0oVwA!E+Bl6wPbxm2dm zV9D9=JWU<|#?E{Dwpb&N2&e_6;*bd)%MqBdI(&*CcZO{-KR}tuLUZLDn{~=Z-U{vF zc*bVWNds$ncPS-SXH=fQj5yUhLvFrW7m$a9Ry!s*nPM$E_$5m`MtWy*UStH&&kY0* zSXcC#$DvOAS+l@BV|_z(oqayn2`Ynqem_O>pQcHM)3Mr)yR!g@))mMsD_t#-Vs;U5 z0q9uBGc)DI$j3RqCf0%L%UhR_1R{oGO9K|HNT4*d^dc1^5n;{0n2cRk2JKo|RP78u zs57L!3<{oJkwn<0>SVxyy|A`M&R&w`+=~|8+$iAO2dP3fPF&i5iZruv0=^1~H8omd zgfF1n$)iPQFNf@?WSOqKcTTf9FROzh$S=ZomQINOe0HAat9KTANZ!Fed2La|%zA$f zvl4pp&f<9S7p%-MTl|&G{J)0TLx5e>0Ur9XerPSA@AqkfTowf)*MTrUV{x#4_5;+g z9;Fn*kt62>`J^sQ${1c0xiDM*u4YBq3MZj$_xmYZOxgNVC|iycgFj4JFQvA51hhcq zI%}=cMR*W@jXj)6_$^fC2ylYpov;7m-B^J2KbK6QSikTad<}uRI4(BzEt$~>i$<=9c>y^i$mAoSX*HS z@pgKCMe78;fkmc*75W4TqF+v|z%E-SD)0H;16S8H8iWhWGDDpIq7uT=8Kq^iZqB@a z`956Ehz;%^!#A?EYJRogkiCsq{bgtk`z~ss-Y--0j0 zhL4i*zY-6CVz<15h|V!Y%Ni_~9N?GXt>J?3+nGZR&>w5*J`f+ zqK40r>*cjefYm(PW35JK;~N4x^ad3L9A%{zIy7USq4oH9TrC*Ae-K@(ph34^SB}?c zAfv2lKsApm7}LP9@0MXU+pcOv(5OBh-t@0_VIN(v2nJmo)(S?qk8u~n9r|(Z;uyNU z<8B{TG3Ji^_3+y5?v}e<3ID?B)xNI#LPOaV@XtYSS0nXmg@LZ zS`)7#FqdI-R3}(9DqhZ1zEy9b@Vz~s5~^P0K`KWF`Cwnrw$SCR`;yQp-S4gYl1yNs zAo!t<<}*wvrs**5p`t^xZG>XB#Pf(17LJl^UnosRGvQCD{lSzKEKZ)C{oQ71yA0-Sw9eFMoV{gVoqFC|a(L&0YxPt_<==R~#5SVl~3~kU1eflKbQxyQ%7UA}*ZP6ma zU}F0KPMWKcK4Jl=VXt4OHhfMEI`Ev@a7#_1qweB73K=$TPB6Cp)WH+FmIV(KD<6gq zf4kR4h`qO4*YLw{-x##5Z*BM|gsIBN9J8hd$D6@8bYsWBAK>$n5&U(1AOrYsTeR+n zdmKSw%aXpq6Z-Y~X(BCrcA7R$lTQi(5#{6UxHWKT(xa=3OS(|`eUs4rt52_wUe^{@ zz^yqrv0M)>Fa(Lv&qP7u(nr*wdw_c$lG|049vF=QxcLvvG7xHwO}UT8I19snXkQ%j zAntfX)4yX(K;!Efl4R5uIkc*#^#wz#U(nq&0-{;kV)qS0S?PxOf}!mWAp}m z%2ya6>q7F7Oj{hCLqRBXjak`w4V4>U#gWAt=i6Wna~w41T?bpMiW5M&BjYX1Z$y%# z=r65qXAS2G9J{`GP@!Wpk3(09MvH8=nN}?^aJJS`8w(5!H!mDRY~Ms-E^37oa?9l> zweqkcy5y034A1=BCG1&huWhw^%vBTEveX93=@y*AagLki0iN}k@O>GZ>la6P+u*HN z4BkxYEAAt+V*BulA6JY0ofQ^RLbGg~EL}eGSR+5aa@?E25JxZFP^4?VV3W(YkT=JV zX-nlPhP$}*qT9-#hg!y^>wiw^YBtqx?q+B7GxybCjYWp5IGmLqN98(+QMjG8lc%|> zSNTO;;#LOcO|KD}`G}f6E*Kz-t{R@O&f|=IPdi3gl&OoU6;g!bu(f~!>EKSts=ll@*NFyp!LKDQ!0#nfRGh_3s*E8LBbaU z_NZ+ZEb{`Dd=m=wAnJF3B^b6XG3~1q_%7K0A@`+Nb)YTrkygX>xGS&;@=aY_1*Svaz-QQYFZ*HV z-?HA&|%KYgpd8Ccth~`iOAshX;UJK0vj4sgWFBSlu gUYGPgUQDPuD`6_?62%rvN1^C0s;!oNP} z_5d1$@VbI6q=D|!_kGXpFNBxTHT3J2KB%;Mq_xZom8E2M-LBBX;Kz5a42(dFdEr{VQ@-KR;Og|aBJoW59&u?QjaE#-2pw6F%X^s=)y zh55NKLdOdGixYsKN0S+)SsKJDC{((nC@2F8gYZta>F7(97G++ACEG-=IYu30t4gI7 zwR0_l__LA^G`aZwc}C;#Y9)*A$`l(3Z~>U%#YP^AO8) zgjw%s(}&T!Pc#q8@XqfaA2NA+tpn+8GM7;ViTd@vUbw30=g@E*7pAAeHTx#zo*0-E z3EMP0s!nLT!p@F1n}2#6=>_NB-)&>y9!u54_yS)VbiC%GQgKN_+cj22S&&NUKQJ<7 zc_i~TCD~lXs@%{r&#D#2RhD*%X6&$9N%j~lb&UO9=BbP+%;1?cqF4v8j;$2}w7kbR zI^fRBax)wc4T@KPoQuK0^K8#RWaQWdpB9uqP@FAext8&{$DTeHrZ>Kz96@{Di{!dj zM1eRKU^2R*yP&v3^dpE7%Vn-O!q~4Zt)EXF(MD;oJ(_PyS)3h%T=BL|otQ783D@%M zJ)Yer*KsWOB;JTazN7Q}MK~QDJL#-;oen3_>NNDJHpuz*w@#;HRh||*w&C6PgsFd1 zunttrCTf%8y7oP)UY#IqGTzgjTHe9t$8eujURH>L``XV~!xbS8Hd$5r$IH3!u4Pyv zS;}iN3i>g=_T8gU-;hu&d>Z(+gwIbNXXKRl@By+$I3?VG@v^fD$%EvuKy^Eb18kPtR+hz#M zFvWKvbcO1qZAhVp7sL7$Lp`7>))n6Jamj-pw&lTL$tknu8%ZV zD6K(Brak`kTbmOsiz|JoEz+WmHpzt!6%H9B`rg2Clj0clvM!iDDrXEfL{XI_8z`_= zp(M|Ew4QZ#N8HjSNXR^g9hinlWG8BAwgTO{SF4qb&S=HiUeY>rEX%xQf0W5;fkwlbrC|SW&$x!y$Fh%aXFgra zCAuy|kNChcgJWqCBq~N29JF*{nlQjr=D-6D9A6A+@&WvpZid%0igJa}X(}a5yB5W- zg1j_*+BI1O;dngyghb+~VyiVw;*Aa>oT< zzuFUSNc8{ge`4&WYuLBQqzv(&OZbBdbS?S^KIs_$7OqzTj3-E?AMYC)<5pmXr?eywFVu}_Y%SSVWd82DUf{nbx+d@4zYz=R-6;9rp&c|d?x>eO4JakkH}z= zPy;f&?UL$n4IFWEHF;5DZnHbpzhg?ThUn<=^CiuH499igl0SY;Dvg5wWE5&`D|OR^u5EL(_;7i}MQJ-=-UWH| z5ai&6zkmK^$jxwt2J&>6Weyw%yLN4pNL`==| z$j89JoMxMOjU@xigpav*eP<1{xP{_{GC*inNawE*xWs%2`no@C(C5SOrSNGooDB)x zizcH_JaZ6QdK*(Er#3#~`4)4_l9B`#4U>q==8m3)WxRVtDQzAw;0!KeXzl~E#N@&4 z2LiDzQ0sY`ZfP<09rhznh?bu2xwNiePjtG_@VKf;hGy&AXUEAz{JWp<{`T4?2NP zm6qrx=p$U1|FQ)Z0|VBo?T-?RUN#$c`aX>v8eP4mD^=XL33DfWas#5?bI}HyTj5}K zo!%-ixLGC!YduzgMkU}MiU9fn{qbO*Xdc<9FlY!4XG0=r5REZ)v9qXitYHQ3U!@v)MUQ zNKlCu&y?efo`aS@Ry>wG8O3st@yD3|=BpRJ)?)8)XU`V6uxe~`kp{=x#(X6+m1%*C z7PLSs;P*y+!-1Cf;?DX&-LSw0_qRdl)luEX{M~(0o1#n>>6>yNTUV1$xN@L(H^Zig zeG4H783Wvc=n?-(dXVHp>4#;>7i>}Ox}{9Pl|m|(xLw+;aLLrf9dKwLtGe35A)jBaoj(Z?Rei{(Yj19%gBk89lwT ze&5Mrc1;@`44JuwEwd`TyH};I0rHn1Mi$KYvjU6<75}9JM16p09mL zZi*aZ(hUpo#R+=rV`*ZX#sI0w(HU-bb`{6-#jZqYh`vCHdE&JwR*bVXPQAi}7VjV= zS4%xn*7pIpny}3G;F0<>FpwM@eY&WM%|(X0V9^y$*P<5ga*dARbc{Y3!Z-Uq{i_@% diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini index 2bc3edd20..b395adf7f 100644 --- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini +++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini @@ -20,7 +20,7 @@ eventq_index=0 init_param=0 intel_mp_pointer=system.intel_mp_pointer intel_mp_table=system.intel_mp_table -kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9 +kernel=/dist/binaries/x86_64-vmlinux-2.6.22.9 kernel_addr_check=true load_addr_mask=18446744073709551615 load_offset=0 @@ -28,7 +28,7 @@ mem_mode=timing mem_ranges=0:134217727 memories=system.physmem num_work_ids=16 -readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh +readfile=/work/gem5.latest/tests/halt.sh smbios_table=system.smbios_table symbolfile= work_begin_ckpt_count=0 @@ -1180,7 +1180,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks0.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img +image_file=/dist/disks/linux-x86.img read_only=true [system.pc.south_bridge.ide.disks1] @@ -1203,7 +1203,7 @@ table_size=65536 [system.pc.south_bridge.ide.disks1.image.child] type=RawDiskImage eventq_index=0 -image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img +image_file=/dist/disks/linux-bigswap2.img read_only=true [system.pc.south_bridge.int_lines0] @@ -1427,6 +1427,7 @@ clk_domain=system.clk_domain conf_table_reported=true device_bus_width=8 device_rowbuffer_size=1024 +device_size=536870912 devices_per_rank=8 dll=true eventq_index=0 diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simerr b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simerr index bb1874a4f..f30c0bc17 100755 --- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simerr +++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simerr @@ -1,3 +1,4 @@ +warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes) warn: Sockets disabled, not accepting terminal connections warn: Reading current count from inactive timer. warn: Sockets disabled, not accepting gdb connections diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simout b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simout index f1feb2eac..a4565b1b8 100755 --- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simout +++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/simout @@ -1,12 +1,12 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jan 22 2014 17:10:34 -gem5 started Jan 22 2014 17:30:19 +gem5 compiled Oct 29 2014 09:18:07 +gem5 started Oct 29 2014 09:26:24 gem5 executing on u200540-lin -command line: build/X86/gem5.opt -d build/X86/tests/opt/quick/fs/10.linux-boot/x86/linux/pc-simple-timing -re tests/run.py build/X86/tests/opt/quick/fs/10.linux-boot/x86/linux/pc-simple-timing +command line: build/X86/gem5.opt -d build/X86/tests/opt/quick/fs/10.linux-boot/x86/linux/pc-simple-timing -re /work/gem5.latest/tests/run.py build/X86/tests/opt/quick/fs/10.linux-boot/x86/linux/pc-simple-timing Global frequency set at 1000000000000 ticks per second info: kernel located at: /dist/binaries/x86_64-vmlinux-2.6.22.9 0: rtc: Real-time clock set to Sun Jan 1 00:00:00 2012 info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 5196390180000 because m5_exit instruction encountered +Exiting @ tick 5194410635000 because m5_exit instruction encountered diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt index 89c62f3e3..8675b3331 100644 --- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt +++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt @@ -4,11 +4,11 @@ sim_seconds 5.194411 # Nu sim_ticks 5194410635000 # Number of ticks simulated final_tick 5194410635000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 693425 # Simulator instruction rate (inst/s) -host_op_rate 1336696 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 28047460404 # Simulator tick rate (ticks/s) -host_mem_usage 637768 # Number of bytes of host memory used -host_seconds 185.20 # Real time elapsed on the host +host_inst_rate 1079720 # Simulator instruction rate (inst/s) +host_op_rate 2081347 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 43672253601 # Simulator tick rate (ticks/s) +host_mem_usage 589096 # Number of bytes of host memory used +host_seconds 118.94 # Real time elapsed on the host sim_insts 128422722 # Number of instructions simulated sim_ops 247557000 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -424,8 +424,6 @@ system.iocache.fast_writes 46720 # nu system.iocache.cache_copies 0 # number of cache copies performed system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 847 # number of ReadReq MSHR misses system.iocache.ReadReq_mshr_misses::total 847 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 46720 # number of WriteInvalidateReq MSHR misses system.iocache.demand_mshr_misses::pc.south_bridge.ide 847 # number of demand (read+write) MSHR misses system.iocache.demand_mshr_misses::total 847 # number of demand (read+write) MSHR misses system.iocache.overall_mshr_misses::pc.south_bridge.ide 847 # number of overall MSHR misses @@ -440,16 +438,14 @@ system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 97471186 system.iocache.overall_mshr_miss_latency::total 97471186 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::pc.south_bridge.ide 0.999979 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 0.999979 # mshr miss rate for WriteInvalidateReq accesses system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 115078.141677 # average ReadReq mshr miss latency system.iocache.ReadReq_avg_mshr_miss_latency::total 115078.141677 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide 60522.456336 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 60522.456336 # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide inf # average WriteInvalidateReq mshr miss latency +system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total inf # average WriteInvalidateReq mshr miss latency system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 115078.141677 # average overall mshr miss latency system.iocache.demand_avg_mshr_miss_latency::total 115078.141677 # average overall mshr miss latency system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 115078.141677 # average overall mshr miss latency -- 2.30.2