From a42dd4549b38766ff31c26682d56a1250aad2c0b Mon Sep 17 00:00:00 2001 From: Clifford Wolf Date: Wed, 12 Jun 2013 14:41:33 +0200 Subject: [PATCH] Added "scatter" command --- passes/cmds/Makefile.inc | 1 + passes/cmds/scatter.cc | 72 ++++++++++++++++++++++++++++++++++++++++ 2 files changed, 73 insertions(+) create mode 100644 passes/cmds/scatter.cc diff --git a/passes/cmds/Makefile.inc b/passes/cmds/Makefile.inc index 9bf0fe658..166e91590 100644 --- a/passes/cmds/Makefile.inc +++ b/passes/cmds/Makefile.inc @@ -2,3 +2,4 @@ OBJS += passes/cmds/select.o OBJS += passes/cmds/show.o OBJS += passes/cmds/rename.o +OBJS += passes/cmds/scatter.o diff --git a/passes/cmds/scatter.cc b/passes/cmds/scatter.cc new file mode 100644 index 000000000..c396819a7 --- /dev/null +++ b/passes/cmds/scatter.cc @@ -0,0 +1,72 @@ +/* + * yosys -- Yosys Open SYnthesis Suite + * + * Copyright (C) 2012 Clifford Wolf + * + * Permission to use, copy, modify, and/or distribute this software for any + * purpose with or without fee is hereby granted, provided that the above + * copyright notice and this permission notice appear in all copies. + * + * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES + * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF + * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR + * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES + * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN + * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF + * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. + * + */ + +#include "kernel/register.h" +#include "kernel/celltypes.h" +#include "kernel/rtlil.h" +#include "kernel/log.h" + +struct ScatterPass : public Pass { + ScatterPass() : Pass("scatter", "add additional intermediate nets") { } + virtual void help() + { + // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---| + log("\n"); + log(" scatter [selection]\n"); + log("\n"); + log("This command adds additional intermediate nets on all cell ports. This is used\n"); + log("for testing the correct use of the SigMap halper in passes. If you don't know\n"); + log("what this means: don't worry -- you only need this pass when testing your own\n"); + log("extensions to Yosys.\n"); + log("\n"); + log("Use the opt_clean command to get rid of the additional nets.\n"); + log("\n"); + } + virtual void execute(std::vector args, RTLIL::Design *design) + { + CellTypes ct(design); + extra_args(args, 1, design); + + for (auto &mod_it : design->modules) + { + if (!design->selected(mod_it.second)) + continue; + + for (auto &c : mod_it.second->cells) + for (auto &p : c.second->connections) + { + RTLIL::Wire *wire = new RTLIL::Wire; + wire->name = NEW_ID; + wire->width = p.second.width; + mod_it.second->add(wire); + + if (ct.cell_output(c.second->type, p.first)) { + RTLIL::SigSig sigsig(p.second, wire); + mod_it.second->connections.push_back(sigsig); + } else { + RTLIL::SigSig sigsig(wire, p.second); + mod_it.second->connections.push_back(sigsig); + } + + p.second = wire; + } + } + } +} ScatterPass; + -- 2.30.2