From d314bc806df0b9ebc9387c9e61c54fa39ae498a9 Mon Sep 17 00:00:00 2001 From: lkcl Date: Thu, 17 Dec 2020 02:41:11 +0000 Subject: [PATCH] --- openpower/sv/svp_rewrite/svp64.mdwn | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/openpower/sv/svp_rewrite/svp64.mdwn b/openpower/sv/svp_rewrite/svp64.mdwn index 862058cda..6b27fe87b 100644 --- a/openpower/sv/svp_rewrite/svp64.mdwn +++ b/openpower/sv/svp_rewrite/svp64.mdwn @@ -130,7 +130,7 @@ In the following table, `` denotes the value of the corresponding register fi | 110 | Vector | `SVCR_100` | `SV[F]R_10` | | 111 | Vector | `SVCR_110` | `SV[F]R_11` | -alternative which is understandable and, if EXTRA3 is zero, maps to "no effect" (scalar OpenPOWER ISA field naming) +alternative which is understandable and, if EXTRA3 is zero, maps to "no effect" (scalar OpenPOWER ISA field naming). also, these are the encodings used in the original SV Prefix scheme. the reason why they were chosen is so that scalar registers in v3.0B and prefixed scalar registers have access to the same 32 registers. | R\*_EXTRA3 | Mode | CR Register | Int/FP
Register | |-----------|-------|---------------|---------------------| -- 2.30.2