From dabe812b5ccb7589f1f88882b5202f9cd80ac498 Mon Sep 17 00:00:00 2001 From: lkcl Date: Fri, 10 Jun 2022 11:19:31 +0100 Subject: [PATCH] --- openpower/sv/normal.mdwn | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/openpower/sv/normal.mdwn b/openpower/sv/normal.mdwn index b7999c11e..303356e25 100644 --- a/openpower/sv/normal.mdwn +++ b/openpower/sv/normal.mdwn @@ -50,11 +50,12 @@ The Mode table for Arithmetic and Logical operations | 01 | inv | VLi RC1 | Rc=0: ffirst z/nonz | | 10 | N | dz sz | sat mode: N=0/1 u/s | | 11 | inv | CR-bit | Rc=1: pred-result CR sel | -| 11 | inv | dz RC1 | Rc=0: pred-result z/nonz | +| 11 | inv | zz RC1 | Rc=0: pred-result z/nonz | Fields: * **sz / dz** if predication is enabled will put zeros into the dest (or as src in the case of twin pred) when the predicate bit is zero. otherwise the element is ignored or skipped, depending on context. +* **zz**: both sz and dz are set equal to this flag * **inv CR bit** just as in branches (BO) these bits allow testing of a CR bit and whether it is set (inv=0) or unset (inv=1) * **RG** inverts the Vector Loop order (VL-1 downto 0) rather than the normal 0..VL-1 -- 2.30.2