projects
/
mesa.git
/ search
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
|
commitdiff
|
tree
first ⋅ prev ⋅
next
radeonsi: replace TGSI_SEMANTIC with VARYING_SLOT and FRAG_RESULT
2020-09-01
Sagar Ghuge
intel/isl: Drop unnecessary check on 16bpp depth format
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-06-17
Sagar Ghuge
intel/compiler: Remove unnecessary optimization for MUL
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-06-16
Sagar Ghuge
intel/compiler: Optimize integer add with 0 into mov
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-05-15
Sagar Ghuge
iris: Use modfiy disables for 3DSTATE_WM_DEPTH_STENCIL...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-03-23
Sagar Ghuge
iris: Set patch count threshold in 3DSTATE_HS
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-03-23
Sagar Ghuge
anv: Set patch count threshold in 3DSTATE_HS
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-03-23
Sagar Ghuge
intel/compiler: Track patch count threshold
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-03-23
Sagar Ghuge
intel/genxml: Add patch count threshold field on gen12
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Allow i965_disasm to disassemble c_literal...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Print c_literals 4 byte wide
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Add test for state register as source
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Add test for address register as source
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Set correct address register file and...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Handle STATE_REG in typed source operand
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-25
Sagar Ghuge
intel/tools: Handle illegal instruction
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-13
Sagar Ghuge
intel/isl: Switch to R8_UNORM format for compatiblity
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-02-13
Sagar Ghuge
intel/isl: Move get_format_encoding function to isl
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2020-01-27
Sagar Ghuge
intel/compiler: Clear accumulator register before EOT
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
intel/isl: Allow stencil buffer to support compression...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
iris: Resolve stencil resource prior to copy or used...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
iris: Prepare resources before stencil blit operation
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
iris: Prepare depth resource if clear_depth enable
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
iris: Prepare stencil resource before clear depth stencil
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
iris: Resolve stencil buffer lossless compression with...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
intel/blorp: Set stencil resolve enable bit
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
intel: Track stencil aux usage on Gen12+
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
intel/blorp: Add helper function for stencil buffer...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
intel/blorp: Assign correct view while clearing depth...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-29
Sagar Ghuge
genxml/gen12: Add Stencil Buffer Resolve Enable bit
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
iris: Create resource with aux_usage MCS_CCS
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
intel/isl: Support lossless compression with multisamples
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
iris: Get correct resource aux usage for copy
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
intel/blorp: Use isl_aux_usage_has_mcs instead of comparing
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
iris: Define MCS_CCS state transitions and usages
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
iris: Initialize CCS to fast clear while using with MCS
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-28
Sagar Ghuge
intel/isl: Don't reconfigure aux surfaces for MCS
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-22
Sagar Ghuge
intel/compiler: Refactor disassembly of sources in...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-22
Sagar Ghuge
intel/compiler: Don't move immediate in register
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-22
Sagar Ghuge
intel/compiler: Set bits according to source file
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-22
Sagar Ghuge
intel/compiler: Add Immediate support for 3 source...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-21
Sagar Ghuge
intel: Add missing entry for brw_nir_lower_alpha_to_coverage...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-21
Sagar Ghuge
intel/compiler: Remove emit_alpha_to_coverage workaround...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-21
Sagar Ghuge
nir: Add alpha_to_coverage lowering pass
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-10-11
Sagar Ghuge
intel/eu/gen12: Implement immediate 64 bit constant...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Enable non coherent framebuffer fetch on broadwell
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Free resource if failed to allocate surface state
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Pass isl_surf to fill_surface_state
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Add infrastructure to support non coherent framebuffer...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Add helper functions to get tile offset
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Add helper function to get isl dim layout
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-08-20
Sagar Ghuge
iris: Add render target read entry in binding table
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-30
Sagar Ghuge
iris: Enable EXT_texture_shadow_lod
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-30
Sagar Ghuge
gallium: Add PIPE_CAP_TEXTURE_SHADOW_LOD
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-30
Sagar Ghuge
i965: Enable EXT_texture_shadow_lod
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-26
Sagar Ghuge
nir: Optimize umod lowering
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-24
Sagar Ghuge
nir: Add lowering for nir_op_irem and nir_op_imod
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-23
Sagar Ghuge
anv: Implement VK_KHR_imageless_framebuffer
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
intel/tools: Add assembler unit tests for ROL/ROR instructions
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
intel/tools: Add ROL/ROR support in assembler
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
nir: Add lower_rotate flag and set to true in all drivers
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
intel/compiler: Emit ROR and ROL instruction
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
nir: Add optimization to use ROR/ROL instructions
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
nir: Add urol and uror opcodes
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-07-01
Sagar Ghuge
intel/compiler: Enable the emission of ROR/ROL instructions
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-06-25
Sagar Ghuge
glsl: Fix round64 conversion function
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-06-04
Sagar Ghuge
intel/compiler: Fix assertions in brw_alu3
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/disasm: Disassemble immediate value properly...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/disasm: Disassemble JIP offset for while
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/compiler: Replicate 16 bit immediate value correctly
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/compiler: Print quad value in hex format
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/tools: Add unit tests for assembler
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-05-07
Sagar Ghuge
intel/tools: New i965 instruction assembler tool
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-04-12
Sagar Ghuge
intel/fs: Remove unused condition from opt_algebraic...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-12
Sagar Ghuge
iris: Flag fewer dirty bits in BLORP
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-08
Sagar Ghuge
iris: Track last VS URB entry size
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-08
Sagar Ghuge
iris: Refactor code to share 3DSTATE_URB_* packet
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-04
Sagar Ghuge
spirv: Allow [i/u]mulExtended to use new nir opcode
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-04
Sagar Ghuge
nir/algebraic: Optimize low 32 bit extraction
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-04
Sagar Ghuge
glsl: [u/i]mulExtended optimization for GLSL
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-03-04
Sagar Ghuge
nir/glsl: Add another way of doing lower_imul64 for...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-02-21
Sagar Ghuge
iris: Don't allocate a BO per query object
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do fp32_to_int64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do fp32_to_uint64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do fp64_to_int64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add utility function to round and pack int64_t...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do fp64_to_uint64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add utility function to round and pack uint64_t...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do int64_to_fp32...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do uint64_to_fp32...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do int64_to_fp64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2019-01-10
Sagar Ghuge
glsl: Add "built-in" functions to do uint64_to_fp64...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-12-18
Sagar Ghuge
nir: Add a new lowering option to lower 3D surfaces...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-12-10
Sagar Ghuge
intel/compiler: Always print flag subregister number
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-12-10
Sagar Ghuge
intel/compiler: Set swizzle to BRW_SWIZZLE_XXXX for...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-11-15
Sagar Ghuge
intel/compiler: Disassemble GEN6_SFID_DATAPORT_SAMPLER_CACHE...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-10-26
Sagar Ghuge
intel/compiler: Print message descriptor as immediate...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-10-26
Sagar Ghuge
intel/compiler: Print hex representation along with...
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-10-23
Sagar Ghuge
intel/compiler: Change src1 reg type to unsigned doubleword
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-10-04
Sagar Ghuge
intel: aubinator: Fix memory leaks
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
2018-10-04
Sagar Ghuge
intel/decoder: construct correct xml filename
Signed-off-by:
Sagar Ghuge
<sagar.ghuge@intel.com>
commit
|
commitdiff
|
tree
next