drwxr-xr-x | .. | ||
-rw-r--r-- | 293142 | 2020-01-24_11-56.png | blob | history | raw |
-rw-r--r-- | 148256 | 2020-11-03_13-22.png | blob | history | raw |
-rw-r--r-- | 317169 | 2020-11-03_13-25.png | blob | history | raw |
-rw-r--r-- | 35176 | 2020-11-03_14-08.png | blob | history | raw |
-rw-r--r-- | 123594 | 2020-11-03_14-09.png | blob | history | raw |
-rw-r--r-- | 6279 | ECP5_FPGA.mdwn | blob | history | raw |
-rw-r--r-- | 43102 | chicken.png | blob | history | raw |
-rw-r--r-- | 640 | circuitverse.mdwn | blob | history | raw |
-rw-r--r-- | 11241 | coriolis2.mdwn | blob | history | raw |
-rw-r--r-- | 15776 | demo_cell.png | blob | history | raw |
-rw-r--r-- | 51144 | jtag_wires_ulx3s_fpga.jpg | blob | history | raw |
-rw-r--r-- | 51186 | jtag_wires_ulx3s_stlinkv2_opposite_orientation_to_jtag.jpg | blob | history | raw |
-rw-r--r-- | 118755 | jtag_wires_ulx3s_stlinkv2_same_orientation_as_jtag.jpg | blob | history | raw |
-rw-r--r-- | 103114 | versa_ecp5_x3_connector.jpg | blob | history | raw |