arch: [Patch 1/5] Added RISC-V base instruction set RV64I
authorAlec Roelke <ar4jc@virginia.edu>
Wed, 30 Nov 2016 22:10:28 +0000 (17:10 -0500)
committerAlec Roelke <ar4jc@virginia.edu>
Wed, 30 Nov 2016 22:10:28 +0000 (17:10 -0500)
commite76bfc87640dd236f1527e3f8f19507f0275dad9
treeec4c7d3add594e373cbaf5c0509889720113d6fc
parentce2722cdd97a31f85d36f6c32637b230e3c25c73
arch: [Patch 1/5] Added RISC-V base instruction set RV64I

First of five patches adding RISC-V to GEM5. This patch introduces the
base 64-bit ISA (RV64I) in src/arch/riscv for use with syscall emulation.
The multiply, floating point, and atomic memory instructions will be added
in additional patches, as well as support for more detailed CPU models.
The loader is also modified to be able to parse RISC-V ELF files, and a
"Hello world\!" example for RISC-V is added to test-progs.

Patch 2 will implement the multiply extension, RV64M; patch 3 will implement
the floating point (single- and double-precision) extensions, RV64FD;
patch 4 will implement the atomic memory instructions, RV64A, and patch 5
will add support for timing, minor, and detailed CPU models that is missing
from the first four patches (such as handling locked memory).

[Removed several unused parameters and imports from RiscvInterrupts.py,
RiscvISA.py, and RiscvSystem.py.]
[Fixed copyright information in RISC-V files copied from elsewhere that had
ARM licenses attached.]
[Reorganized instruction definitions in decoder.isa so that they are sorted
by opcode in preparation for the addition of ISA extensions M, A, F, D.]
[Fixed formatting of several files, removed some variables and
instructions that were missed when moving them to other patches, fixed
RISC-V Foundation copyright attribution, and fixed history of files
copied from other architectures using hg copy.]
[Fixed indentation of switch cases in isa.cc.]
[Reorganized syscall descriptions in linux/process.cc to remove large
number of repeated unimplemented system calls and added implmementations
to functions that have received them since it process.cc was first
created.]
[Fixed spacing for some copyright attributions.]
[Replaced the rest of the file copies using hg copy.]
[Fixed style check errors and corrected unaligned memory accesses.]
[Fix some minor formatting mistakes.]
Signed-off by: Alec Roelke

Signed-off by: Jason Lowe-Power <jason@lowepower.com>
60 files changed:
build_opts/RISCV [new file with mode: 0644]
ext/libelf/elf_common.h
src/arch/riscv/RiscvISA.py [new file with mode: 0644]
src/arch/riscv/RiscvInterrupts.py [new file with mode: 0644]
src/arch/riscv/RiscvSystem.py [new file with mode: 0644]
src/arch/riscv/RiscvTLB.py [new file with mode: 0644]
src/arch/riscv/SConscript [new file with mode: 0644]
src/arch/riscv/SConsopts [new file with mode: 0644]
src/arch/riscv/decoder.cc [new file with mode: 0644]
src/arch/riscv/decoder.hh [new file with mode: 0644]
src/arch/riscv/faults.cc [new file with mode: 0644]
src/arch/riscv/faults.hh [new file with mode: 0644]
src/arch/riscv/idle_event.cc [new file with mode: 0644]
src/arch/riscv/idle_event.hh [new file with mode: 0644]
src/arch/riscv/interrupts.cc [new file with mode: 0644]
src/arch/riscv/interrupts.hh [new file with mode: 0644]
src/arch/riscv/isa.cc [new file with mode: 0644]
src/arch/riscv/isa.hh [new file with mode: 0644]
src/arch/riscv/isa/base.isa [new file with mode: 0644]
src/arch/riscv/isa/bitfields.isa [new file with mode: 0644]
src/arch/riscv/isa/decoder.isa [new file with mode: 0644]
src/arch/riscv/isa/formats/basic.isa [new file with mode: 0644]
src/arch/riscv/isa/formats/formats.isa [new file with mode: 0644]
src/arch/riscv/isa/formats/mem.isa [new file with mode: 0644]
src/arch/riscv/isa/formats/type.isa [new file with mode: 0644]
src/arch/riscv/isa/formats/unknown.isa [new file with mode: 0644]
src/arch/riscv/isa/includes.isa [new file with mode: 0644]
src/arch/riscv/isa/main.isa [new file with mode: 0644]
src/arch/riscv/isa/operands.isa [new file with mode: 0644]
src/arch/riscv/isa_traits.hh [new file with mode: 0644]
src/arch/riscv/kernel_stats.hh [new file with mode: 0644]
src/arch/riscv/linux/linux.cc [new file with mode: 0644]
src/arch/riscv/linux/linux.hh [new file with mode: 0644]
src/arch/riscv/linux/process.cc [new file with mode: 0644]
src/arch/riscv/linux/process.hh [new file with mode: 0644]
src/arch/riscv/locked_mem.hh [new file with mode: 0644]
src/arch/riscv/microcode_rom.hh [new file with mode: 0644]
src/arch/riscv/mmapped_ipr.hh [new file with mode: 0644]
src/arch/riscv/pagetable.cc [new file with mode: 0644]
src/arch/riscv/pagetable.hh [new file with mode: 0644]
src/arch/riscv/pra_constants.hh [new file with mode: 0644]
src/arch/riscv/process.cc [new file with mode: 0644]
src/arch/riscv/process.hh [new file with mode: 0644]
src/arch/riscv/pseudo_inst.hh [new file with mode: 0644]
src/arch/riscv/registers.hh [new file with mode: 0644]
src/arch/riscv/remote_gdb.cc [new file with mode: 0644]
src/arch/riscv/remote_gdb.hh [new file with mode: 0644]
src/arch/riscv/stacktrace.cc [new file with mode: 0644]
src/arch/riscv/stacktrace.hh [new file with mode: 0644]
src/arch/riscv/system.cc [new file with mode: 0644]
src/arch/riscv/system.hh [new file with mode: 0644]
src/arch/riscv/tlb.cc [new file with mode: 0644]
src/arch/riscv/tlb.hh [new file with mode: 0644]
src/arch/riscv/types.hh [new file with mode: 0644]
src/arch/riscv/utility.hh [new file with mode: 0644]
src/arch/riscv/vtophys.hh [new file with mode: 0644]
src/base/loader/elf_object.cc
src/base/loader/object_file.hh
src/cpu/BaseCPU.py
src/sim/process.cc