# Cesar Strauss Contributor * [Bugtracker assignments](https://bugs.libre-soc.org/buglist.cgi?email1=cestrauss@gmail.com&emailassigned_to1=1&emailcc1=1&emailtype1=substring&resolution=---) # Status Tracking ## Currently working on 1. ALU CompUnit needs to recognise that RA (src1) can be zero Status: DONE Unit test Status: in progress 2. Something about the above (5), being optional. Status: DONE Unit test Status: in progress 3. CompALUMulti parallel functions unit test Priority: Medium-to-High 4. Code-morph LDSTCompUnit to use RecordObject structure, like CompUnitALU Status: Need a review of Luke's implementation, compared to mine. Priority: Low 5. Test dual ports (two L0CacheBuffer with two ports, 4-4 as well) which write to the same memory Status: not started Priority: High 6. Luke tried two LDs in the score6600 code - they failed. Status: not started, need to check the [prototype] L0CacheBuffer Priority: High 7. Fix a bug in the LDSTCompUnit Status: Luke thinks he fixed it, but needs a review and improving the unit tests. See: Priority: Medium 8. LDSTCompUnit parallel functions unit test Priority: Medium-ish 11. Formal Proof for CompUnit 12. Formal Proof for PartitionedSignal Status: in progress 13. Implement simple VL for-loop in nMigen for TestIssuer Status: in progress ## Completed but not yet submitted: 1. FSM-based ALU example needed (compliant with ALU CompUnit) 2. Fix MSB0 issues in the SVP64 Assembler, Simulator and Decoder ## Submitted for NLNet RFP ## Paid ### NLNet.2019.10.Wishbone * [Bug #475](https://bugs.libre-soc.org/show_bug.cgi?id=475): cxxsim improvements * Ran several Libre-SOC tests under cxxsim * Helped isolate simulator issues by extracting a MVCE (Minimal, Verifiable, Complete Example) in each case. * paid on 2021-05-11 * €250 out of total of €1750