f0128dcf0f09e834f53574bbf67439a83d91ff3c
[mesa.git] / src / amd / common / ac_gpu_info.c
1 /*
2 * Copyright © 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining
5 * a copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
13 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
14 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
15 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
16 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
17 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
18 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 */
25
26 #include "ac_gpu_info.h"
27 #include "addrlib/src/amdgpu_asic_addr.h"
28 #include "sid.h"
29
30 #include "util/macros.h"
31 #include "util/u_math.h"
32
33 #include <stdio.h>
34
35 #include <xf86drm.h>
36 #include "drm-uapi/amdgpu_drm.h"
37
38 #include <amdgpu.h>
39
40 #define CIK_TILE_MODE_COLOR_2D 14
41
42 #define CIK__GB_TILE_MODE__PIPE_CONFIG(x) (((x) >> 6) & 0x1f)
43 #define CIK__PIPE_CONFIG__ADDR_SURF_P2 0
44 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16 4
45 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16 5
46 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32 6
47 #define CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32 7
48 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16 8
49 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16 9
50 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16 10
51 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16 11
52 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16 12
53 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32 13
54 #define CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32 14
55 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16 16
56 #define CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16 17
57
58 static unsigned cik_get_num_tile_pipes(struct amdgpu_gpu_info *info)
59 {
60 unsigned mode2d = info->gb_tile_mode[CIK_TILE_MODE_COLOR_2D];
61
62 switch (CIK__GB_TILE_MODE__PIPE_CONFIG(mode2d)) {
63 case CIK__PIPE_CONFIG__ADDR_SURF_P2:
64 return 2;
65 case CIK__PIPE_CONFIG__ADDR_SURF_P4_8x16:
66 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x16:
67 case CIK__PIPE_CONFIG__ADDR_SURF_P4_16x32:
68 case CIK__PIPE_CONFIG__ADDR_SURF_P4_32x32:
69 return 4;
70 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x16_8x16:
71 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_8x16:
72 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_8x16:
73 case CIK__PIPE_CONFIG__ADDR_SURF_P8_16x32_16x16:
74 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x16:
75 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x32_16x32:
76 case CIK__PIPE_CONFIG__ADDR_SURF_P8_32x64_32x32:
77 return 8;
78 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_8X16:
79 case CIK__PIPE_CONFIG__ADDR_SURF_P16_32X32_16X16:
80 return 16;
81 default:
82 fprintf(stderr, "Invalid GFX7 pipe configuration, assuming P2\n");
83 assert(!"this should never occur");
84 return 2;
85 }
86 }
87
88 static bool has_syncobj(int fd)
89 {
90 uint64_t value;
91 if (drmGetCap(fd, DRM_CAP_SYNCOBJ, &value))
92 return false;
93 return value ? true : false;
94 }
95
96 static uint64_t fix_vram_size(uint64_t size)
97 {
98 /* The VRAM size is underreported, so we need to fix it, because
99 * it's used to compute the number of memory modules for harvesting.
100 */
101 return align64(size, 256*1024*1024);
102 }
103
104 static uint32_t
105 get_l2_cache_size(enum radeon_family family)
106 {
107 switch (family) {
108 case CHIP_KABINI:
109 case CHIP_STONEY:
110 return 128 * 1024;
111 case CHIP_OLAND:
112 case CHIP_HAINAN:
113 case CHIP_ICELAND:
114 return 256 * 1024;
115 case CHIP_PITCAIRN:
116 case CHIP_VERDE:
117 case CHIP_BONAIRE:
118 case CHIP_KAVERI:
119 case CHIP_POLARIS12:
120 case CHIP_CARRIZO:
121 return 512 * 1024;
122 case CHIP_TAHITI:
123 case CHIP_TONGA:
124 return 768 * 1024;
125 break;
126 case CHIP_HAWAII:
127 case CHIP_POLARIS11:
128 return 1024 * 1024;
129 case CHIP_FIJI:
130 case CHIP_POLARIS10:
131 return 2048 * 1024;
132 break;
133 default:
134 return 4096 * 1024;
135 }
136 }
137
138 bool ac_query_gpu_info(int fd, void *dev_p,
139 struct radeon_info *info,
140 struct amdgpu_gpu_info *amdinfo)
141 {
142 struct drm_amdgpu_info_device device_info = {};
143 struct amdgpu_buffer_size_alignments alignment_info = {};
144 struct drm_amdgpu_info_hw_ip dma = {}, compute = {}, uvd = {};
145 struct drm_amdgpu_info_hw_ip uvd_enc = {}, vce = {}, vcn_dec = {}, vcn_jpeg = {};
146 struct drm_amdgpu_info_hw_ip vcn_enc = {}, gfx = {};
147 struct amdgpu_gds_resource_info gds = {};
148 uint32_t vce_version = 0, vce_feature = 0, uvd_version = 0, uvd_feature = 0;
149 int r, i, j;
150 amdgpu_device_handle dev = dev_p;
151 drmDevicePtr devinfo;
152
153 /* Get PCI info. */
154 r = drmGetDevice2(fd, 0, &devinfo);
155 if (r) {
156 fprintf(stderr, "amdgpu: drmGetDevice2 failed.\n");
157 return false;
158 }
159 info->pci_domain = devinfo->businfo.pci->domain;
160 info->pci_bus = devinfo->businfo.pci->bus;
161 info->pci_dev = devinfo->businfo.pci->dev;
162 info->pci_func = devinfo->businfo.pci->func;
163 drmFreeDevice(&devinfo);
164
165 assert(info->drm_major == 3);
166 info->is_amdgpu = true;
167
168 /* Query hardware and driver information. */
169 r = amdgpu_query_gpu_info(dev, amdinfo);
170 if (r) {
171 fprintf(stderr, "amdgpu: amdgpu_query_gpu_info failed.\n");
172 return false;
173 }
174
175 r = amdgpu_query_info(dev, AMDGPU_INFO_DEV_INFO, sizeof(device_info),
176 &device_info);
177 if (r) {
178 fprintf(stderr, "amdgpu: amdgpu_query_info(dev_info) failed.\n");
179 return false;
180 }
181
182 r = amdgpu_query_buffer_size_alignment(dev, &alignment_info);
183 if (r) {
184 fprintf(stderr, "amdgpu: amdgpu_query_buffer_size_alignment failed.\n");
185 return false;
186 }
187
188 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_DMA, 0, &dma);
189 if (r) {
190 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(dma) failed.\n");
191 return false;
192 }
193
194 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_GFX, 0, &gfx);
195 if (r) {
196 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(gfx) failed.\n");
197 return false;
198 }
199
200 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_COMPUTE, 0, &compute);
201 if (r) {
202 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(compute) failed.\n");
203 return false;
204 }
205
206 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_UVD, 0, &uvd);
207 if (r) {
208 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(uvd) failed.\n");
209 return false;
210 }
211
212 if (info->drm_minor >= 17) {
213 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_UVD_ENC, 0, &uvd_enc);
214 if (r) {
215 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(uvd_enc) failed.\n");
216 return false;
217 }
218 }
219
220 if (info->drm_minor >= 17) {
221 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_VCN_DEC, 0, &vcn_dec);
222 if (r) {
223 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vcn_dec) failed.\n");
224 return false;
225 }
226 }
227
228 if (info->drm_minor >= 17) {
229 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_VCN_ENC, 0, &vcn_enc);
230 if (r) {
231 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vcn_enc) failed.\n");
232 return false;
233 }
234 }
235
236 if (info->drm_minor >= 27) {
237 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_VCN_JPEG, 0, &vcn_jpeg);
238 if (r) {
239 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vcn_jpeg) failed.\n");
240 return false;
241 }
242 }
243
244 r = amdgpu_query_firmware_version(dev, AMDGPU_INFO_FW_GFX_ME, 0, 0,
245 &info->me_fw_version,
246 &info->me_fw_feature);
247 if (r) {
248 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(me) failed.\n");
249 return false;
250 }
251
252 r = amdgpu_query_firmware_version(dev, AMDGPU_INFO_FW_GFX_PFP, 0, 0,
253 &info->pfp_fw_version,
254 &info->pfp_fw_feature);
255 if (r) {
256 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(pfp) failed.\n");
257 return false;
258 }
259
260 r = amdgpu_query_firmware_version(dev, AMDGPU_INFO_FW_GFX_CE, 0, 0,
261 &info->ce_fw_version,
262 &info->ce_fw_feature);
263 if (r) {
264 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(ce) failed.\n");
265 return false;
266 }
267
268 r = amdgpu_query_firmware_version(dev, AMDGPU_INFO_FW_UVD, 0, 0,
269 &uvd_version, &uvd_feature);
270 if (r) {
271 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(uvd) failed.\n");
272 return false;
273 }
274
275 r = amdgpu_query_hw_ip_info(dev, AMDGPU_HW_IP_VCE, 0, &vce);
276 if (r) {
277 fprintf(stderr, "amdgpu: amdgpu_query_hw_ip_info(vce) failed.\n");
278 return false;
279 }
280
281 r = amdgpu_query_firmware_version(dev, AMDGPU_INFO_FW_VCE, 0, 0,
282 &vce_version, &vce_feature);
283 if (r) {
284 fprintf(stderr, "amdgpu: amdgpu_query_firmware_version(vce) failed.\n");
285 return false;
286 }
287
288 r = amdgpu_query_sw_info(dev, amdgpu_sw_info_address32_hi, &info->address32_hi);
289 if (r) {
290 fprintf(stderr, "amdgpu: amdgpu_query_sw_info(address32_hi) failed.\n");
291 return false;
292 }
293
294 r = amdgpu_query_gds_info(dev, &gds);
295 if (r) {
296 fprintf(stderr, "amdgpu: amdgpu_query_gds_info failed.\n");
297 return false;
298 }
299
300 if (info->drm_minor >= 9) {
301 struct drm_amdgpu_memory_info meminfo = {};
302
303 r = amdgpu_query_info(dev, AMDGPU_INFO_MEMORY, sizeof(meminfo), &meminfo);
304 if (r) {
305 fprintf(stderr, "amdgpu: amdgpu_query_info(memory) failed.\n");
306 return false;
307 }
308
309 /* Note: usable_heap_size values can be random and can't be relied on. */
310 info->gart_size = meminfo.gtt.total_heap_size;
311 info->vram_size = fix_vram_size(meminfo.vram.total_heap_size);
312 info->vram_vis_size = meminfo.cpu_accessible_vram.total_heap_size;
313 } else {
314 /* This is a deprecated interface, which reports usable sizes
315 * (total minus pinned), but the pinned size computation is
316 * buggy, so the values returned from these functions can be
317 * random.
318 */
319 struct amdgpu_heap_info vram, vram_vis, gtt;
320
321 r = amdgpu_query_heap_info(dev, AMDGPU_GEM_DOMAIN_VRAM, 0, &vram);
322 if (r) {
323 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(vram) failed.\n");
324 return false;
325 }
326
327 r = amdgpu_query_heap_info(dev, AMDGPU_GEM_DOMAIN_VRAM,
328 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
329 &vram_vis);
330 if (r) {
331 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(vram_vis) failed.\n");
332 return false;
333 }
334
335 r = amdgpu_query_heap_info(dev, AMDGPU_GEM_DOMAIN_GTT, 0, &gtt);
336 if (r) {
337 fprintf(stderr, "amdgpu: amdgpu_query_heap_info(gtt) failed.\n");
338 return false;
339 }
340
341 info->gart_size = gtt.heap_size;
342 info->vram_size = fix_vram_size(vram.heap_size);
343 info->vram_vis_size = vram_vis.heap_size;
344 }
345
346 /* Set chip identification. */
347 info->pci_id = amdinfo->asic_id; /* TODO: is this correct? */
348 info->pci_rev_id = amdinfo->pci_rev_id;
349 info->vce_harvest_config = amdinfo->vce_harvest_config;
350
351 #define identify_chip2(asic, chipname) \
352 if (ASICREV_IS(amdinfo->chip_external_rev, asic)) { \
353 info->family = CHIP_##chipname; \
354 info->name = #chipname; \
355 }
356 #define identify_chip(chipname) identify_chip2(chipname, chipname)
357
358 switch (amdinfo->family_id) {
359 case FAMILY_SI:
360 identify_chip(TAHITI);
361 identify_chip(PITCAIRN);
362 identify_chip2(CAPEVERDE, VERDE);
363 identify_chip(OLAND);
364 identify_chip(HAINAN);
365 break;
366 case FAMILY_CI:
367 identify_chip(BONAIRE);
368 identify_chip(HAWAII);
369 break;
370 case FAMILY_KV:
371 identify_chip2(SPECTRE, KAVERI);
372 identify_chip2(SPOOKY, KAVERI);
373 identify_chip2(KALINDI, KABINI);
374 identify_chip2(GODAVARI, KABINI);
375 break;
376 case FAMILY_VI:
377 identify_chip(ICELAND);
378 identify_chip(TONGA);
379 identify_chip(FIJI);
380 identify_chip(POLARIS10);
381 identify_chip(POLARIS11);
382 identify_chip(POLARIS12);
383 identify_chip(VEGAM);
384 break;
385 case FAMILY_CZ:
386 identify_chip(CARRIZO);
387 identify_chip(STONEY);
388 break;
389 case FAMILY_AI:
390 identify_chip(VEGA10);
391 identify_chip(VEGA12);
392 identify_chip(VEGA20);
393 identify_chip(ARCTURUS);
394 break;
395 case FAMILY_RV:
396 identify_chip(RAVEN);
397 identify_chip(RAVEN2);
398 identify_chip(RENOIR);
399 break;
400 case FAMILY_NV:
401 identify_chip(NAVI10);
402 identify_chip(NAVI12);
403 identify_chip(NAVI14);
404 break;
405 }
406
407 if (!info->name) {
408 fprintf(stderr, "amdgpu: unknown (family_id, chip_external_rev): (%u, %u)\n",
409 amdinfo->family_id, amdinfo->chip_external_rev);
410 return false;
411 }
412
413 if (info->family >= CHIP_NAVI10)
414 info->chip_class = GFX10;
415 else if (info->family >= CHIP_VEGA10)
416 info->chip_class = GFX9;
417 else if (info->family >= CHIP_TONGA)
418 info->chip_class = GFX8;
419 else if (info->family >= CHIP_BONAIRE)
420 info->chip_class = GFX7;
421 else if (info->family >= CHIP_TAHITI)
422 info->chip_class = GFX6;
423 else {
424 fprintf(stderr, "amdgpu: Unknown family.\n");
425 return false;
426 }
427
428 info->family_id = amdinfo->family_id;
429 info->chip_external_rev = amdinfo->chip_external_rev;
430 info->marketing_name = amdgpu_get_marketing_name(dev);
431 info->is_pro_graphics = info->marketing_name &&
432 (!strcmp(info->marketing_name, "Pro") ||
433 !strcmp(info->marketing_name, "PRO") ||
434 !strcmp(info->marketing_name, "Frontier"));
435
436 /* Set which chips have dedicated VRAM. */
437 info->has_dedicated_vram =
438 !(amdinfo->ids_flags & AMDGPU_IDS_FLAGS_FUSION);
439
440 /* The kernel can split large buffers in VRAM but not in GTT, so large
441 * allocations can fail or cause buffer movement failures in the kernel.
442 */
443 if (info->has_dedicated_vram)
444 info->max_alloc_size = info->vram_size * 0.8;
445 else
446 info->max_alloc_size = info->gart_size * 0.7;
447
448 info->vram_type = amdinfo->vram_type;
449 info->vram_bit_width = amdinfo->vram_bit_width;
450 info->ce_ram_size = amdinfo->ce_ram_size;
451
452 info->l2_cache_size = get_l2_cache_size(info->family);
453 info->l1_cache_size = 16384;
454
455 /* Set which chips have uncached device memory. */
456 info->has_l2_uncached = info->chip_class >= GFX9;
457
458 /* Set hardware information. */
459 info->gds_size = gds.gds_total_size;
460 info->gds_gfx_partition_size = gds.gds_gfx_partition_size;
461 /* convert the shader/memory clocks from KHz to MHz */
462 info->max_shader_clock = amdinfo->max_engine_clk / 1000;
463 info->max_memory_clock = amdinfo->max_memory_clk / 1000;
464 info->num_tcc_blocks = device_info.num_tcc_blocks;
465 info->max_se = amdinfo->num_shader_engines;
466 info->max_sh_per_se = amdinfo->num_shader_arrays_per_engine;
467 info->has_hw_decode =
468 (uvd.available_rings != 0) || (vcn_dec.available_rings != 0) ||
469 (vcn_jpeg.available_rings != 0);
470 info->uvd_fw_version =
471 uvd.available_rings ? uvd_version : 0;
472 info->vce_fw_version =
473 vce.available_rings ? vce_version : 0;
474 info->uvd_enc_supported =
475 uvd_enc.available_rings ? true : false;
476 info->has_userptr = true;
477 info->has_syncobj = has_syncobj(fd);
478 info->has_syncobj_wait_for_submit = info->has_syncobj && info->drm_minor >= 20;
479 info->has_fence_to_handle = info->has_syncobj && info->drm_minor >= 21;
480 info->has_ctx_priority = info->drm_minor >= 22;
481 info->has_local_buffers = info->drm_minor >= 20;
482 info->kernel_flushes_hdp_before_ib = true;
483 info->htile_cmask_support_1d_tiling = true;
484 info->si_TA_CS_BC_BASE_ADDR_allowed = true;
485 info->has_bo_metadata = true;
486 info->has_gpu_reset_status_query = true;
487 info->has_eqaa_surface_allocator = true;
488 info->has_format_bc1_through_bc7 = true;
489 /* DRM 3.1.0 doesn't flush TC for GFX8 correctly. */
490 info->kernel_flushes_tc_l2_after_ib = info->chip_class != GFX8 ||
491 info->drm_minor >= 2;
492 info->has_indirect_compute_dispatch = true;
493 /* GFX6 doesn't support unaligned loads. */
494 info->has_unaligned_shader_loads = info->chip_class != GFX6;
495 /* Disable sparse mappings on GFX6 due to VM faults in CP DMA. Enable them once
496 * these faults are mitigated in software.
497 * Disable sparse mappings on GFX9 due to hangs.
498 */
499 info->has_sparse_vm_mappings =
500 info->chip_class >= GFX7 && info->chip_class <= GFX8 &&
501 info->drm_minor >= 13;
502 info->has_2d_tiling = true;
503 info->has_read_registers_query = true;
504 info->has_scheduled_fence_dependency = info->drm_minor >= 28;
505
506 info->pa_sc_tile_steering_override = device_info.pa_sc_tile_steering_override;
507 info->num_render_backends = amdinfo->rb_pipes;
508 /* The value returned by the kernel driver was wrong. */
509 if (info->family == CHIP_KAVERI)
510 info->num_render_backends = 2;
511
512 info->clock_crystal_freq = amdinfo->gpu_counter_freq;
513 if (!info->clock_crystal_freq) {
514 fprintf(stderr, "amdgpu: clock crystal frequency is 0, timestamps will be wrong\n");
515 info->clock_crystal_freq = 1;
516 }
517 if (info->chip_class >= GFX10) {
518 info->tcc_cache_line_size = 128;
519
520 if (info->drm_minor >= 35) {
521 info->tcc_harvested = device_info.tcc_disabled_mask != 0;
522 } else {
523 /* This is a hack, but it's all we can do without a kernel upgrade. */
524 info->tcc_harvested =
525 (info->vram_size / info->num_tcc_blocks) != 512*1024*1024;
526 }
527 } else {
528 info->tcc_cache_line_size = 64;
529 }
530 info->gb_addr_config = amdinfo->gb_addr_cfg;
531 if (info->chip_class == GFX9) {
532 info->num_tile_pipes = 1 << G_0098F8_NUM_PIPES(amdinfo->gb_addr_cfg);
533 info->pipe_interleave_bytes =
534 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(amdinfo->gb_addr_cfg);
535 } else {
536 info->num_tile_pipes = cik_get_num_tile_pipes(amdinfo);
537 info->pipe_interleave_bytes =
538 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX6(amdinfo->gb_addr_cfg);
539 }
540 info->r600_has_virtual_memory = true;
541
542 /* LDS is 64KB per CU (4 SIMDs), which is 16KB per SIMD (usage above
543 * 16KB makes some SIMDs unoccupied).
544 *
545 * LDS is 128KB in WGP mode and 64KB in CU mode. Assume the WGP mode is used.
546 */
547 info->lds_size_per_workgroup = info->chip_class >= GFX10 ? 128 * 1024 : 64 * 1024;
548 info->lds_granularity = info->chip_class >= GFX7 ? 128 * 4 : 64 * 4;
549
550 assert(util_is_power_of_two_or_zero(dma.available_rings + 1));
551 assert(util_is_power_of_two_or_zero(compute.available_rings + 1));
552
553 info->has_graphics = gfx.available_rings > 0;
554 info->num_rings[RING_GFX] = util_bitcount(gfx.available_rings);
555 info->num_rings[RING_COMPUTE] = util_bitcount(compute.available_rings);
556 info->num_rings[RING_DMA] = util_bitcount(dma.available_rings);
557 info->num_rings[RING_UVD] = util_bitcount(uvd.available_rings);
558 info->num_rings[RING_VCE] = util_bitcount(vce.available_rings);
559 info->num_rings[RING_UVD_ENC] = util_bitcount(uvd_enc.available_rings);
560 info->num_rings[RING_VCN_DEC] = util_bitcount(vcn_dec.available_rings);
561 info->num_rings[RING_VCN_ENC] = util_bitcount(vcn_enc.available_rings);
562 info->num_rings[RING_VCN_JPEG] = util_bitcount(vcn_jpeg.available_rings);
563
564 /* The mere presence of CLEAR_STATE in the IB causes random GPU hangs
565 * on GFX6. Some CLEAR_STATE cause asic hang on radeon kernel, etc.
566 * SPI_VS_OUT_CONFIG. So only enable GFX7 CLEAR_STATE on amdgpu kernel.
567 */
568 info->has_clear_state = info->chip_class >= GFX7;
569
570 info->has_distributed_tess = info->chip_class >= GFX10 ||
571 (info->chip_class >= GFX8 && info->max_se >= 2);
572
573 info->has_dcc_constant_encode = info->family == CHIP_RAVEN2 ||
574 info->family == CHIP_RENOIR ||
575 info->chip_class >= GFX10;
576
577 info->has_rbplus = info->family == CHIP_STONEY ||
578 info->chip_class >= GFX9;
579
580 /* Some chips have RB+ registers, but don't support RB+. Those must
581 * always disable it.
582 */
583 info->rbplus_allowed = info->has_rbplus &&
584 (info->family == CHIP_STONEY ||
585 info->family == CHIP_VEGA12 ||
586 info->family == CHIP_RAVEN ||
587 info->family == CHIP_RAVEN2 ||
588 info->family == CHIP_RENOIR);
589
590 info->has_out_of_order_rast = info->chip_class >= GFX8 &&
591 info->chip_class <= GFX9 &&
592 info->max_se >= 2;
593
594 /* Whether chips support double rate packed math instructions. */
595 info->has_double_rate_fp16 = info->chip_class >= GFX9;
596
597 /* TODO: Figure out how to use LOAD_CONTEXT_REG on GFX6-GFX7. */
598 info->has_load_ctx_reg_pkt = info->chip_class >= GFX9 ||
599 (info->chip_class >= GFX8 &&
600 info->me_fw_feature >= 41);
601
602 info->cpdma_prefetch_writes_memory = info->chip_class <= GFX8;
603
604 info->has_gfx9_scissor_bug = info->family == CHIP_VEGA10 ||
605 info->family == CHIP_RAVEN;
606
607 info->has_tc_compat_zrange_bug = info->chip_class >= GFX8 &&
608 info->chip_class <= GFX9;
609
610 info->has_msaa_sample_loc_bug = (info->family >= CHIP_POLARIS10 &&
611 info->family <= CHIP_POLARIS12) ||
612 info->family == CHIP_VEGA10 ||
613 info->family == CHIP_RAVEN;
614
615 info->has_ls_vgpr_init_bug = info->family == CHIP_VEGA10 ||
616 info->family == CHIP_RAVEN;
617
618 /* Get the number of good compute units. */
619 info->num_good_compute_units = 0;
620 for (i = 0; i < info->max_se; i++) {
621 for (j = 0; j < info->max_sh_per_se; j++) {
622 /*
623 * The cu bitmap in amd gpu info structure is
624 * 4x4 size array, and it's usually suitable for Vega
625 * ASICs which has 4*2 SE/SH layout.
626 * But for Arcturus, SE/SH layout is changed to 8*1.
627 * To mostly reduce the impact, we make it compatible
628 * with current bitmap array as below:
629 * SE4,SH0 --> cu_bitmap[0][1]
630 * SE5,SH0 --> cu_bitmap[1][1]
631 * SE6,SH0 --> cu_bitmap[2][1]
632 * SE7,SH0 --> cu_bitmap[3][1]
633 */
634 info->cu_mask[i%4][j+i/4] = amdinfo->cu_bitmap[i%4][j+i/4];
635 info->num_good_compute_units +=
636 util_bitcount(info->cu_mask[i][j]);
637 }
638 }
639
640 /* On GFX10, only whole WGPs (in units of 2 CUs) can be disabled,
641 * and max - min <= 2.
642 */
643 unsigned cu_group = info->chip_class >= GFX10 ? 2 : 1;
644 info->max_good_cu_per_sa = DIV_ROUND_UP(info->num_good_compute_units,
645 (info->max_se * info->max_sh_per_se * cu_group)) * cu_group;
646 info->min_good_cu_per_sa = (info->num_good_compute_units /
647 (info->max_se * info->max_sh_per_se * cu_group)) * cu_group;
648
649 memcpy(info->si_tile_mode_array, amdinfo->gb_tile_mode,
650 sizeof(amdinfo->gb_tile_mode));
651 info->enabled_rb_mask = amdinfo->enabled_rb_pipes_mask;
652
653 memcpy(info->cik_macrotile_mode_array, amdinfo->gb_macro_tile_mode,
654 sizeof(amdinfo->gb_macro_tile_mode));
655
656 info->pte_fragment_size = alignment_info.size_local;
657 info->gart_page_size = alignment_info.size_remote;
658
659 if (info->chip_class == GFX6)
660 info->gfx_ib_pad_with_type2 = true;
661
662 unsigned ib_align = 0;
663 ib_align = MAX2(ib_align, gfx.ib_start_alignment);
664 ib_align = MAX2(ib_align, gfx.ib_size_alignment);
665 ib_align = MAX2(ib_align, compute.ib_start_alignment);
666 ib_align = MAX2(ib_align, compute.ib_size_alignment);
667 ib_align = MAX2(ib_align, dma.ib_start_alignment);
668 ib_align = MAX2(ib_align, dma.ib_size_alignment);
669 ib_align = MAX2(ib_align, uvd.ib_start_alignment);
670 ib_align = MAX2(ib_align, uvd.ib_size_alignment);
671 ib_align = MAX2(ib_align, uvd_enc.ib_start_alignment);
672 ib_align = MAX2(ib_align, uvd_enc.ib_size_alignment);
673 ib_align = MAX2(ib_align, vce.ib_start_alignment);
674 ib_align = MAX2(ib_align, vce.ib_size_alignment);
675 ib_align = MAX2(ib_align, vcn_dec.ib_start_alignment);
676 ib_align = MAX2(ib_align, vcn_dec.ib_size_alignment);
677 ib_align = MAX2(ib_align, vcn_enc.ib_start_alignment);
678 ib_align = MAX2(ib_align, vcn_enc.ib_size_alignment);
679 ib_align = MAX2(ib_align, vcn_jpeg.ib_start_alignment);
680 ib_align = MAX2(ib_align, vcn_jpeg.ib_size_alignment);
681 /* GFX10 and maybe GFX9 need this alignment for cache coherency. */
682 if (info->chip_class >= GFX9)
683 ib_align = MAX2(ib_align, info->tcc_cache_line_size);
684 assert(ib_align);
685 info->ib_alignment = ib_align;
686
687 if ((info->drm_minor >= 31 &&
688 (info->family == CHIP_RAVEN ||
689 info->family == CHIP_RAVEN2 ||
690 info->family == CHIP_RENOIR)) ||
691 (info->drm_minor >= 34 &&
692 (info->family == CHIP_NAVI12 ||
693 info->family == CHIP_NAVI14))) {
694 if (info->num_render_backends == 1)
695 info->use_display_dcc_unaligned = true;
696 else
697 info->use_display_dcc_with_retile_blit = true;
698 }
699
700 info->has_gds_ordered_append = info->chip_class >= GFX7 &&
701 info->drm_minor >= 29;
702
703 if (info->chip_class >= GFX9) {
704 unsigned pc_lines = 0;
705
706 switch (info->family) {
707 case CHIP_VEGA10:
708 case CHIP_VEGA12:
709 case CHIP_VEGA20:
710 pc_lines = 2048;
711 break;
712 case CHIP_RAVEN:
713 case CHIP_RAVEN2:
714 case CHIP_RENOIR:
715 case CHIP_NAVI10:
716 case CHIP_NAVI12:
717 pc_lines = 1024;
718 break;
719 case CHIP_NAVI14:
720 pc_lines = 512;
721 break;
722 case CHIP_ARCTURUS:
723 break;
724 default:
725 assert(0);
726 }
727
728 info->pc_lines = pc_lines;
729
730 if (info->chip_class >= GFX10) {
731 info->pbb_max_alloc_count = pc_lines / 3;
732 } else {
733 info->pbb_max_alloc_count =
734 MIN2(128, pc_lines / (4 * info->max_se));
735 }
736 }
737
738 /* The number of SDPs is the same as the number of TCCs for now. */
739 if (info->chip_class >= GFX10)
740 info->num_sdp_interfaces = device_info.num_tcc_blocks;
741
742 info->max_wave64_per_simd = info->family >= CHIP_POLARIS10 &&
743 info->family <= CHIP_VEGAM ? 8 : 10;
744
745 /* The number is per SIMD. There is enough SGPRs for the maximum number
746 * of Wave32, which is double the number for Wave64.
747 */
748 if (info->chip_class >= GFX10) {
749 info->num_physical_sgprs_per_simd = 128 * info->max_wave64_per_simd * 2;
750 info->min_sgpr_alloc = 128;
751 info->sgpr_alloc_granularity = 128;
752 /* Don't use late alloc on small chips. */
753 info->use_late_alloc = info->num_render_backends > 4;
754 } else if (info->chip_class >= GFX8) {
755 info->num_physical_sgprs_per_simd = 800;
756 info->min_sgpr_alloc = 16;
757 info->sgpr_alloc_granularity = 16;
758 info->use_late_alloc = true;
759 } else {
760 info->num_physical_sgprs_per_simd = 512;
761 info->min_sgpr_alloc = 8;
762 info->sgpr_alloc_granularity = 8;
763 /* Potential hang on Kabini: */
764 info->use_late_alloc = info->family != CHIP_KABINI;
765 }
766
767 info->max_sgpr_alloc = info->family == CHIP_TONGA ||
768 info->family == CHIP_ICELAND ? 96 : 104;
769
770 info->min_wave64_vgpr_alloc = 4;
771 info->max_vgpr_alloc = 256;
772 info->wave64_vgpr_alloc_granularity = 4;
773
774 info->num_physical_wave64_vgprs_per_simd = info->chip_class >= GFX10 ? 512 : 256;
775 info->num_simd_per_compute_unit = info->chip_class >= GFX10 ? 2 : 4;
776
777 return true;
778 }
779
780 void ac_compute_driver_uuid(char *uuid, size_t size)
781 {
782 char amd_uuid[] = "AMD-MESA-DRV";
783
784 assert(size >= sizeof(amd_uuid));
785
786 memset(uuid, 0, size);
787 strncpy(uuid, amd_uuid, size);
788 }
789
790 void ac_compute_device_uuid(struct radeon_info *info, char *uuid, size_t size)
791 {
792 uint32_t *uint_uuid = (uint32_t*)uuid;
793
794 assert(size >= sizeof(uint32_t)*4);
795
796 /**
797 * Use the device info directly instead of using a sha1. GL/VK UUIDs
798 * are 16 byte vs 20 byte for sha1, and the truncation that would be
799 * required would get rid of part of the little entropy we have.
800 * */
801 memset(uuid, 0, size);
802 uint_uuid[0] = info->pci_domain;
803 uint_uuid[1] = info->pci_bus;
804 uint_uuid[2] = info->pci_dev;
805 uint_uuid[3] = info->pci_func;
806 }
807
808 void ac_print_gpu_info(struct radeon_info *info)
809 {
810 printf("Device info:\n");
811 printf(" pci (domain:bus:dev.func): %04x:%02x:%02x.%x\n",
812 info->pci_domain, info->pci_bus,
813 info->pci_dev, info->pci_func);
814
815 printf(" name = %s\n", info->name);
816 printf(" marketing_name = %s\n", info->marketing_name);
817 printf(" is_pro_graphics = %u\n", info->is_pro_graphics);
818 printf(" pci_id = 0x%x\n", info->pci_id);
819 printf(" pci_rev_id = 0x%x\n", info->pci_rev_id);
820 printf(" family = %i\n", info->family);
821 printf(" chip_class = %i\n", info->chip_class);
822 printf(" family_id = %i\n", info->family_id);
823 printf(" chip_external_rev = %i\n", info->chip_external_rev);
824 printf(" clock_crystal_freq = %i\n", info->clock_crystal_freq);
825
826 printf("Features:\n");
827 printf(" has_graphics = %i\n", info->has_graphics);
828 printf(" num_rings[RING_GFX] = %i\n", info->num_rings[RING_GFX]);
829 printf(" num_rings[RING_DMA] = %i\n", info->num_rings[RING_DMA]);
830 printf(" num_rings[RING_COMPUTE] = %u\n", info->num_rings[RING_COMPUTE]);
831 printf(" num_rings[RING_UVD] = %i\n", info->num_rings[RING_UVD]);
832 printf(" num_rings[RING_VCE] = %i\n", info->num_rings[RING_VCE]);
833 printf(" num_rings[RING_UVD_ENC] = %i\n", info->num_rings[RING_UVD_ENC]);
834 printf(" num_rings[RING_VCN_DEC] = %i\n", info->num_rings[RING_VCN_DEC]);
835 printf(" num_rings[RING_VCN_ENC] = %i\n", info->num_rings[RING_VCN_ENC]);
836 printf(" num_rings[RING_VCN_JPEG] = %i\n", info->num_rings[RING_VCN_JPEG]);
837 printf(" has_clear_state = %u\n", info->has_clear_state);
838 printf(" has_distributed_tess = %u\n", info->has_distributed_tess);
839 printf(" has_dcc_constant_encode = %u\n", info->has_dcc_constant_encode);
840 printf(" has_rbplus = %u\n", info->has_rbplus);
841 printf(" rbplus_allowed = %u\n", info->rbplus_allowed);
842 printf(" has_load_ctx_reg_pkt = %u\n", info->has_load_ctx_reg_pkt);
843 printf(" has_out_of_order_rast = %u\n", info->has_out_of_order_rast);
844 printf(" cpdma_prefetch_writes_memory = %u\n", info->cpdma_prefetch_writes_memory);
845 printf(" has_gfx9_scissor_bug = %i\n", info->has_gfx9_scissor_bug);
846 printf(" has_tc_compat_zrange_bug = %i\n", info->has_tc_compat_zrange_bug);
847 printf(" has_msaa_sample_loc_bug = %i\n", info->has_msaa_sample_loc_bug);
848 printf(" has_ls_vgpr_init_bug = %i\n", info->has_ls_vgpr_init_bug);
849
850 printf("Display features:\n");
851 printf(" use_display_dcc_unaligned = %u\n", info->use_display_dcc_unaligned);
852 printf(" use_display_dcc_with_retile_blit = %u\n", info->use_display_dcc_with_retile_blit);
853
854 printf("Memory info:\n");
855 printf(" pte_fragment_size = %u\n", info->pte_fragment_size);
856 printf(" gart_page_size = %u\n", info->gart_page_size);
857 printf(" gart_size = %i MB\n", (int)DIV_ROUND_UP(info->gart_size, 1024*1024));
858 printf(" vram_size = %i MB\n", (int)DIV_ROUND_UP(info->vram_size, 1024*1024));
859 printf(" vram_vis_size = %i MB\n", (int)DIV_ROUND_UP(info->vram_vis_size, 1024*1024));
860 printf(" vram_type = %i\n", info->vram_type);
861 printf(" vram_bit_width = %i\n", info->vram_bit_width);
862 printf(" gds_size = %u kB\n", info->gds_size / 1024);
863 printf(" gds_gfx_partition_size = %u kB\n", info->gds_gfx_partition_size / 1024);
864 printf(" max_alloc_size = %i MB\n",
865 (int)DIV_ROUND_UP(info->max_alloc_size, 1024*1024));
866 printf(" min_alloc_size = %u\n", info->min_alloc_size);
867 printf(" address32_hi = %u\n", info->address32_hi);
868 printf(" has_dedicated_vram = %u\n", info->has_dedicated_vram);
869 printf(" num_sdp_interfaces = %u\n", info->num_sdp_interfaces);
870 printf(" num_tcc_blocks = %i\n", info->num_tcc_blocks);
871 printf(" tcc_cache_line_size = %u\n", info->tcc_cache_line_size);
872 printf(" tcc_harvested = %u\n", info->tcc_harvested);
873 printf(" pc_lines = %u\n", info->pc_lines);
874 printf(" lds_size_per_workgroup = %u\n", info->lds_size_per_workgroup);
875 printf(" lds_granularity = %i\n", info->lds_granularity);
876 printf(" max_memory_clock = %i\n", info->max_memory_clock);
877 printf(" ce_ram_size = %i\n", info->ce_ram_size);
878 printf(" l1_cache_size = %i\n", info->l1_cache_size);
879 printf(" l2_cache_size = %i\n", info->l2_cache_size);
880
881 printf("CP info:\n");
882 printf(" gfx_ib_pad_with_type2 = %i\n", info->gfx_ib_pad_with_type2);
883 printf(" ib_alignment = %u\n", info->ib_alignment);
884 printf(" me_fw_version = %i\n", info->me_fw_version);
885 printf(" me_fw_feature = %i\n", info->me_fw_feature);
886 printf(" pfp_fw_version = %i\n", info->pfp_fw_version);
887 printf(" pfp_fw_feature = %i\n", info->pfp_fw_feature);
888 printf(" ce_fw_version = %i\n", info->ce_fw_version);
889 printf(" ce_fw_feature = %i\n", info->ce_fw_feature);
890
891 printf("Multimedia info:\n");
892 printf(" has_hw_decode = %u\n", info->has_hw_decode);
893 printf(" uvd_enc_supported = %u\n", info->uvd_enc_supported);
894 printf(" uvd_fw_version = %u\n", info->uvd_fw_version);
895 printf(" vce_fw_version = %u\n", info->vce_fw_version);
896 printf(" vce_harvest_config = %i\n", info->vce_harvest_config);
897
898 printf("Kernel & winsys capabilities:\n");
899 printf(" drm = %i.%i.%i\n", info->drm_major,
900 info->drm_minor, info->drm_patchlevel);
901 printf(" has_userptr = %i\n", info->has_userptr);
902 printf(" has_syncobj = %u\n", info->has_syncobj);
903 printf(" has_syncobj_wait_for_submit = %u\n", info->has_syncobj_wait_for_submit);
904 printf(" has_fence_to_handle = %u\n", info->has_fence_to_handle);
905 printf(" has_ctx_priority = %u\n", info->has_ctx_priority);
906 printf(" has_local_buffers = %u\n", info->has_local_buffers);
907 printf(" kernel_flushes_hdp_before_ib = %u\n", info->kernel_flushes_hdp_before_ib);
908 printf(" htile_cmask_support_1d_tiling = %u\n", info->htile_cmask_support_1d_tiling);
909 printf(" si_TA_CS_BC_BASE_ADDR_allowed = %u\n", info->si_TA_CS_BC_BASE_ADDR_allowed);
910 printf(" has_bo_metadata = %u\n", info->has_bo_metadata);
911 printf(" has_gpu_reset_status_query = %u\n", info->has_gpu_reset_status_query);
912 printf(" has_eqaa_surface_allocator = %u\n", info->has_eqaa_surface_allocator);
913 printf(" has_format_bc1_through_bc7 = %u\n", info->has_format_bc1_through_bc7);
914 printf(" kernel_flushes_tc_l2_after_ib = %u\n", info->kernel_flushes_tc_l2_after_ib);
915 printf(" has_indirect_compute_dispatch = %u\n", info->has_indirect_compute_dispatch);
916 printf(" has_unaligned_shader_loads = %u\n", info->has_unaligned_shader_loads);
917 printf(" has_sparse_vm_mappings = %u\n", info->has_sparse_vm_mappings);
918 printf(" has_2d_tiling = %u\n", info->has_2d_tiling);
919 printf(" has_read_registers_query = %u\n", info->has_read_registers_query);
920 printf(" has_gds_ordered_append = %u\n", info->has_gds_ordered_append);
921 printf(" has_scheduled_fence_dependency = %u\n", info->has_scheduled_fence_dependency);
922
923 printf("Shader core info:\n");
924 printf(" max_shader_clock = %i\n", info->max_shader_clock);
925 printf(" num_good_compute_units = %i\n", info->num_good_compute_units);
926 printf(" max_good_cu_per_sa = %i\n", info->max_good_cu_per_sa);
927 printf(" min_good_cu_per_sa = %i\n", info->min_good_cu_per_sa);
928 printf(" max_se = %i\n", info->max_se);
929 printf(" max_sh_per_se = %i\n", info->max_sh_per_se);
930 printf(" max_wave64_per_simd = %i\n", info->max_wave64_per_simd);
931 printf(" num_physical_sgprs_per_simd = %i\n", info->num_physical_sgprs_per_simd);
932 printf(" num_physical_wave64_vgprs_per_simd = %i\n", info->num_physical_wave64_vgprs_per_simd);
933 printf(" num_simd_per_compute_unit = %i\n", info->num_simd_per_compute_unit);
934 printf(" min_sgpr_alloc = %i\n", info->min_sgpr_alloc);
935 printf(" max_sgpr_alloc = %i\n", info->max_sgpr_alloc);
936 printf(" sgpr_alloc_granularity = %i\n", info->sgpr_alloc_granularity);
937 printf(" min_wave64_vgpr_alloc = %i\n", info->min_wave64_vgpr_alloc);
938 printf(" max_vgpr_alloc = %i\n", info->max_vgpr_alloc);
939 printf(" wave64_vgpr_alloc_granularity = %i\n", info->wave64_vgpr_alloc_granularity);
940
941 printf("Render backend info:\n");
942 printf(" pa_sc_tile_steering_override = 0x%x\n", info->pa_sc_tile_steering_override);
943 printf(" num_render_backends = %i\n", info->num_render_backends);
944 printf(" num_tile_pipes = %i\n", info->num_tile_pipes);
945 printf(" pipe_interleave_bytes = %i\n", info->pipe_interleave_bytes);
946 printf(" enabled_rb_mask = 0x%x\n", info->enabled_rb_mask);
947 printf(" max_alignment = %u\n", (unsigned)info->max_alignment);
948 printf(" pbb_max_alloc_count = %u\n", info->pbb_max_alloc_count);
949
950 printf("GB_ADDR_CONFIG: 0x%08x\n", info->gb_addr_config);
951 if (info->chip_class >= GFX10) {
952 printf(" num_pipes = %u\n",
953 1 << G_0098F8_NUM_PIPES(info->gb_addr_config));
954 printf(" pipe_interleave_size = %u\n",
955 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(info->gb_addr_config));
956 printf(" max_compressed_frags = %u\n",
957 1 << G_0098F8_MAX_COMPRESSED_FRAGS(info->gb_addr_config));
958 } else if (info->chip_class == GFX9) {
959 printf(" num_pipes = %u\n",
960 1 << G_0098F8_NUM_PIPES(info->gb_addr_config));
961 printf(" pipe_interleave_size = %u\n",
962 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX9(info->gb_addr_config));
963 printf(" max_compressed_frags = %u\n",
964 1 << G_0098F8_MAX_COMPRESSED_FRAGS(info->gb_addr_config));
965 printf(" bank_interleave_size = %u\n",
966 1 << G_0098F8_BANK_INTERLEAVE_SIZE(info->gb_addr_config));
967 printf(" num_banks = %u\n",
968 1 << G_0098F8_NUM_BANKS(info->gb_addr_config));
969 printf(" shader_engine_tile_size = %u\n",
970 16 << G_0098F8_SHADER_ENGINE_TILE_SIZE(info->gb_addr_config));
971 printf(" num_shader_engines = %u\n",
972 1 << G_0098F8_NUM_SHADER_ENGINES_GFX9(info->gb_addr_config));
973 printf(" num_gpus = %u (raw)\n",
974 G_0098F8_NUM_GPUS_GFX9(info->gb_addr_config));
975 printf(" multi_gpu_tile_size = %u (raw)\n",
976 G_0098F8_MULTI_GPU_TILE_SIZE(info->gb_addr_config));
977 printf(" num_rb_per_se = %u\n",
978 1 << G_0098F8_NUM_RB_PER_SE(info->gb_addr_config));
979 printf(" row_size = %u\n",
980 1024 << G_0098F8_ROW_SIZE(info->gb_addr_config));
981 printf(" num_lower_pipes = %u (raw)\n",
982 G_0098F8_NUM_LOWER_PIPES(info->gb_addr_config));
983 printf(" se_enable = %u (raw)\n",
984 G_0098F8_SE_ENABLE(info->gb_addr_config));
985 } else {
986 printf(" num_pipes = %u\n",
987 1 << G_0098F8_NUM_PIPES(info->gb_addr_config));
988 printf(" pipe_interleave_size = %u\n",
989 256 << G_0098F8_PIPE_INTERLEAVE_SIZE_GFX6(info->gb_addr_config));
990 printf(" bank_interleave_size = %u\n",
991 1 << G_0098F8_BANK_INTERLEAVE_SIZE(info->gb_addr_config));
992 printf(" num_shader_engines = %u\n",
993 1 << G_0098F8_NUM_SHADER_ENGINES_GFX6(info->gb_addr_config));
994 printf(" shader_engine_tile_size = %u\n",
995 16 << G_0098F8_SHADER_ENGINE_TILE_SIZE(info->gb_addr_config));
996 printf(" num_gpus = %u (raw)\n",
997 G_0098F8_NUM_GPUS_GFX6(info->gb_addr_config));
998 printf(" multi_gpu_tile_size = %u (raw)\n",
999 G_0098F8_MULTI_GPU_TILE_SIZE(info->gb_addr_config));
1000 printf(" row_size = %u\n",
1001 1024 << G_0098F8_ROW_SIZE(info->gb_addr_config));
1002 printf(" num_lower_pipes = %u (raw)\n",
1003 G_0098F8_NUM_LOWER_PIPES(info->gb_addr_config));
1004 }
1005 }
1006
1007 int
1008 ac_get_gs_table_depth(enum chip_class chip_class, enum radeon_family family)
1009 {
1010 if (chip_class >= GFX9)
1011 return -1;
1012
1013 switch (family) {
1014 case CHIP_OLAND:
1015 case CHIP_HAINAN:
1016 case CHIP_KAVERI:
1017 case CHIP_KABINI:
1018 case CHIP_ICELAND:
1019 case CHIP_CARRIZO:
1020 case CHIP_STONEY:
1021 return 16;
1022 case CHIP_TAHITI:
1023 case CHIP_PITCAIRN:
1024 case CHIP_VERDE:
1025 case CHIP_BONAIRE:
1026 case CHIP_HAWAII:
1027 case CHIP_TONGA:
1028 case CHIP_FIJI:
1029 case CHIP_POLARIS10:
1030 case CHIP_POLARIS11:
1031 case CHIP_POLARIS12:
1032 case CHIP_VEGAM:
1033 return 32;
1034 default:
1035 unreachable("Unknown GPU");
1036 }
1037 }
1038
1039 void
1040 ac_get_raster_config(struct radeon_info *info,
1041 uint32_t *raster_config_p,
1042 uint32_t *raster_config_1_p,
1043 uint32_t *se_tile_repeat_p)
1044 {
1045 unsigned raster_config, raster_config_1, se_tile_repeat;
1046
1047 switch (info->family) {
1048 /* 1 SE / 1 RB */
1049 case CHIP_HAINAN:
1050 case CHIP_KABINI:
1051 case CHIP_STONEY:
1052 raster_config = 0x00000000;
1053 raster_config_1 = 0x00000000;
1054 break;
1055 /* 1 SE / 4 RBs */
1056 case CHIP_VERDE:
1057 raster_config = 0x0000124a;
1058 raster_config_1 = 0x00000000;
1059 break;
1060 /* 1 SE / 2 RBs (Oland is special) */
1061 case CHIP_OLAND:
1062 raster_config = 0x00000082;
1063 raster_config_1 = 0x00000000;
1064 break;
1065 /* 1 SE / 2 RBs */
1066 case CHIP_KAVERI:
1067 case CHIP_ICELAND:
1068 case CHIP_CARRIZO:
1069 raster_config = 0x00000002;
1070 raster_config_1 = 0x00000000;
1071 break;
1072 /* 2 SEs / 4 RBs */
1073 case CHIP_BONAIRE:
1074 case CHIP_POLARIS11:
1075 case CHIP_POLARIS12:
1076 raster_config = 0x16000012;
1077 raster_config_1 = 0x00000000;
1078 break;
1079 /* 2 SEs / 8 RBs */
1080 case CHIP_TAHITI:
1081 case CHIP_PITCAIRN:
1082 raster_config = 0x2a00126a;
1083 raster_config_1 = 0x00000000;
1084 break;
1085 /* 4 SEs / 8 RBs */
1086 case CHIP_TONGA:
1087 case CHIP_POLARIS10:
1088 raster_config = 0x16000012;
1089 raster_config_1 = 0x0000002a;
1090 break;
1091 /* 4 SEs / 16 RBs */
1092 case CHIP_HAWAII:
1093 case CHIP_FIJI:
1094 case CHIP_VEGAM:
1095 raster_config = 0x3a00161a;
1096 raster_config_1 = 0x0000002e;
1097 break;
1098 default:
1099 fprintf(stderr,
1100 "ac: Unknown GPU, using 0 for raster_config\n");
1101 raster_config = 0x00000000;
1102 raster_config_1 = 0x00000000;
1103 break;
1104 }
1105
1106 /* drm/radeon on Kaveri is buggy, so disable 1 RB to work around it.
1107 * This decreases performance by up to 50% when the RB is the bottleneck.
1108 */
1109 if (info->family == CHIP_KAVERI && !info->is_amdgpu)
1110 raster_config = 0x00000000;
1111
1112 /* Fiji: Old kernels have incorrect tiling config. This decreases
1113 * RB performance by 25%. (it disables 1 RB in the second packer)
1114 */
1115 if (info->family == CHIP_FIJI &&
1116 info->cik_macrotile_mode_array[0] == 0x000000e8) {
1117 raster_config = 0x16000012;
1118 raster_config_1 = 0x0000002a;
1119 }
1120
1121 unsigned se_width = 8 << G_028350_SE_XSEL_GFX6(raster_config);
1122 unsigned se_height = 8 << G_028350_SE_YSEL_GFX6(raster_config);
1123
1124 /* I don't know how to calculate this, though this is probably a good guess. */
1125 se_tile_repeat = MAX2(se_width, se_height) * info->max_se;
1126
1127 *raster_config_p = raster_config;
1128 *raster_config_1_p = raster_config_1;
1129 if (se_tile_repeat_p)
1130 *se_tile_repeat_p = se_tile_repeat;
1131 }
1132
1133 void
1134 ac_get_harvested_configs(struct radeon_info *info,
1135 unsigned raster_config,
1136 unsigned *cik_raster_config_1_p,
1137 unsigned *raster_config_se)
1138 {
1139 unsigned sh_per_se = MAX2(info->max_sh_per_se, 1);
1140 unsigned num_se = MAX2(info->max_se, 1);
1141 unsigned rb_mask = info->enabled_rb_mask;
1142 unsigned num_rb = MIN2(info->num_render_backends, 16);
1143 unsigned rb_per_pkr = MIN2(num_rb / num_se / sh_per_se, 2);
1144 unsigned rb_per_se = num_rb / num_se;
1145 unsigned se_mask[4];
1146 unsigned se;
1147
1148 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1149 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1150 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1151 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1152
1153 assert(num_se == 1 || num_se == 2 || num_se == 4);
1154 assert(sh_per_se == 1 || sh_per_se == 2);
1155 assert(rb_per_pkr == 1 || rb_per_pkr == 2);
1156
1157
1158 if (info->chip_class >= GFX7) {
1159 unsigned raster_config_1 = *cik_raster_config_1_p;
1160 if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
1161 (!se_mask[2] && !se_mask[3]))) {
1162 raster_config_1 &= C_028354_SE_PAIR_MAP;
1163
1164 if (!se_mask[0] && !se_mask[1]) {
1165 raster_config_1 |=
1166 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_3);
1167 } else {
1168 raster_config_1 |=
1169 S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_0);
1170 }
1171 *cik_raster_config_1_p = raster_config_1;
1172 }
1173 }
1174
1175 for (se = 0; se < num_se; se++) {
1176 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1177 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1178 int idx = (se / 2) * 2;
1179
1180 raster_config_se[se] = raster_config;
1181 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1182 raster_config_se[se] &= C_028350_SE_MAP;
1183
1184 if (!se_mask[idx]) {
1185 raster_config_se[se] |=
1186 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_3);
1187 } else {
1188 raster_config_se[se] |=
1189 S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_0);
1190 }
1191 }
1192
1193 pkr0_mask &= rb_mask;
1194 pkr1_mask &= rb_mask;
1195 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1196 raster_config_se[se] &= C_028350_PKR_MAP;
1197
1198 if (!pkr0_mask) {
1199 raster_config_se[se] |=
1200 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_3);
1201 } else {
1202 raster_config_se[se] |=
1203 S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_0);
1204 }
1205 }
1206
1207 if (rb_per_se >= 2) {
1208 unsigned rb0_mask = 1 << (se * rb_per_se);
1209 unsigned rb1_mask = rb0_mask << 1;
1210
1211 rb0_mask &= rb_mask;
1212 rb1_mask &= rb_mask;
1213 if (!rb0_mask || !rb1_mask) {
1214 raster_config_se[se] &= C_028350_RB_MAP_PKR0;
1215
1216 if (!rb0_mask) {
1217 raster_config_se[se] |=
1218 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_3);
1219 } else {
1220 raster_config_se[se] |=
1221 S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_0);
1222 }
1223 }
1224
1225 if (rb_per_se > 2) {
1226 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1227 rb1_mask = rb0_mask << 1;
1228 rb0_mask &= rb_mask;
1229 rb1_mask &= rb_mask;
1230 if (!rb0_mask || !rb1_mask) {
1231 raster_config_se[se] &= C_028350_RB_MAP_PKR1;
1232
1233 if (!rb0_mask) {
1234 raster_config_se[se] |=
1235 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_3);
1236 } else {
1237 raster_config_se[se] |=
1238 S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_0);
1239 }
1240 }
1241 }
1242 }
1243 }
1244 }
1245
1246 unsigned ac_get_compute_resource_limits(struct radeon_info *info,
1247 unsigned waves_per_threadgroup,
1248 unsigned max_waves_per_sh,
1249 unsigned threadgroups_per_cu)
1250 {
1251 unsigned compute_resource_limits =
1252 S_00B854_SIMD_DEST_CNTL(waves_per_threadgroup % 4 == 0);
1253
1254 if (info->chip_class >= GFX7) {
1255 unsigned num_cu_per_se = info->num_good_compute_units /
1256 info->max_se;
1257
1258 /* Force even distribution on all SIMDs in CU if the workgroup
1259 * size is 64. This has shown some good improvements if # of CUs
1260 * per SE is not a multiple of 4.
1261 */
1262 if (num_cu_per_se % 4 && waves_per_threadgroup == 1)
1263 compute_resource_limits |= S_00B854_FORCE_SIMD_DIST(1);
1264
1265 assert(threadgroups_per_cu >= 1 && threadgroups_per_cu <= 8);
1266 compute_resource_limits |= S_00B854_WAVES_PER_SH(max_waves_per_sh) |
1267 S_00B854_CU_GROUP_COUNT(threadgroups_per_cu - 1);
1268 } else {
1269 /* GFX6 */
1270 if (max_waves_per_sh) {
1271 unsigned limit_div16 = DIV_ROUND_UP(max_waves_per_sh, 16);
1272 compute_resource_limits |= S_00B854_WAVES_PER_SH_SI(limit_div16);
1273 }
1274 }
1275 return compute_resource_limits;
1276 }