radv/gfx10: enable CLEAR_state
[mesa.git] / src / amd / vulkan / radv_device.c
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #include <stdbool.h>
29 #include <string.h>
30 #include <unistd.h>
31 #include <fcntl.h>
32 #include "radv_debug.h"
33 #include "radv_private.h"
34 #include "radv_shader.h"
35 #include "radv_cs.h"
36 #include "util/disk_cache.h"
37 #include "util/strtod.h"
38 #include "vk_util.h"
39 #include <xf86drm.h>
40 #include <amdgpu.h>
41 #include <amdgpu_drm.h>
42 #include "winsys/amdgpu/radv_amdgpu_winsys_public.h"
43 #include "ac_llvm_util.h"
44 #include "vk_format.h"
45 #include "sid.h"
46 #include "git_sha1.h"
47 #include "util/build_id.h"
48 #include "util/debug.h"
49 #include "util/mesa-sha1.h"
50 #include "compiler/glsl_types.h"
51 #include "util/xmlpool.h"
52
53 static int
54 radv_device_get_cache_uuid(enum radeon_family family, void *uuid)
55 {
56 struct mesa_sha1 ctx;
57 unsigned char sha1[20];
58 unsigned ptr_size = sizeof(void*);
59
60 memset(uuid, 0, VK_UUID_SIZE);
61 _mesa_sha1_init(&ctx);
62
63 if (!disk_cache_get_function_identifier(radv_device_get_cache_uuid, &ctx) ||
64 !disk_cache_get_function_identifier(LLVMInitializeAMDGPUTargetInfo, &ctx))
65 return -1;
66
67 _mesa_sha1_update(&ctx, &family, sizeof(family));
68 _mesa_sha1_update(&ctx, &ptr_size, sizeof(ptr_size));
69 _mesa_sha1_final(&ctx, sha1);
70
71 memcpy(uuid, sha1, VK_UUID_SIZE);
72 return 0;
73 }
74
75 static void
76 radv_get_driver_uuid(void *uuid)
77 {
78 ac_compute_driver_uuid(uuid, VK_UUID_SIZE);
79 }
80
81 static void
82 radv_get_device_uuid(struct radeon_info *info, void *uuid)
83 {
84 ac_compute_device_uuid(info, uuid, VK_UUID_SIZE);
85 }
86
87 static void
88 radv_get_device_name(enum radeon_family family, char *name, size_t name_len)
89 {
90 const char *chip_string;
91
92 switch (family) {
93 case CHIP_TAHITI: chip_string = "AMD RADV TAHITI"; break;
94 case CHIP_PITCAIRN: chip_string = "AMD RADV PITCAIRN"; break;
95 case CHIP_VERDE: chip_string = "AMD RADV CAPE VERDE"; break;
96 case CHIP_OLAND: chip_string = "AMD RADV OLAND"; break;
97 case CHIP_HAINAN: chip_string = "AMD RADV HAINAN"; break;
98 case CHIP_BONAIRE: chip_string = "AMD RADV BONAIRE"; break;
99 case CHIP_KAVERI: chip_string = "AMD RADV KAVERI"; break;
100 case CHIP_KABINI: chip_string = "AMD RADV KABINI"; break;
101 case CHIP_HAWAII: chip_string = "AMD RADV HAWAII"; break;
102 case CHIP_TONGA: chip_string = "AMD RADV TONGA"; break;
103 case CHIP_ICELAND: chip_string = "AMD RADV ICELAND"; break;
104 case CHIP_CARRIZO: chip_string = "AMD RADV CARRIZO"; break;
105 case CHIP_FIJI: chip_string = "AMD RADV FIJI"; break;
106 case CHIP_POLARIS10: chip_string = "AMD RADV POLARIS10"; break;
107 case CHIP_POLARIS11: chip_string = "AMD RADV POLARIS11"; break;
108 case CHIP_POLARIS12: chip_string = "AMD RADV POLARIS12"; break;
109 case CHIP_STONEY: chip_string = "AMD RADV STONEY"; break;
110 case CHIP_VEGAM: chip_string = "AMD RADV VEGA M"; break;
111 case CHIP_VEGA10: chip_string = "AMD RADV VEGA10"; break;
112 case CHIP_VEGA12: chip_string = "AMD RADV VEGA12"; break;
113 case CHIP_VEGA20: chip_string = "AMD RADV VEGA20"; break;
114 case CHIP_RAVEN: chip_string = "AMD RADV RAVEN"; break;
115 case CHIP_RAVEN2: chip_string = "AMD RADV RAVEN2"; break;
116 case CHIP_NAVI10: chip_string = "AMD RADV NAVI10"; break;
117 case CHIP_NAVI12: chip_string = "AMD RADV NAVI12"; break;
118 case CHIP_NAVI14: chip_string = "AMD RADV NAVI14"; break;
119 default: chip_string = "AMD RADV unknown"; break;
120 }
121
122 snprintf(name, name_len, "%s (LLVM " MESA_LLVM_VERSION_STRING ")", chip_string);
123 }
124
125 static uint64_t
126 radv_get_visible_vram_size(struct radv_physical_device *device)
127 {
128 return MIN2(device->rad_info.vram_size, device->rad_info.vram_vis_size);
129 }
130
131 static uint64_t
132 radv_get_vram_size(struct radv_physical_device *device)
133 {
134 return device->rad_info.vram_size - radv_get_visible_vram_size(device);
135 }
136
137 static void
138 radv_physical_device_init_mem_types(struct radv_physical_device *device)
139 {
140 STATIC_ASSERT(RADV_MEM_HEAP_COUNT <= VK_MAX_MEMORY_HEAPS);
141 uint64_t visible_vram_size = radv_get_visible_vram_size(device);
142 uint64_t vram_size = radv_get_vram_size(device);
143 int vram_index = -1, visible_vram_index = -1, gart_index = -1;
144 device->memory_properties.memoryHeapCount = 0;
145 if (vram_size > 0) {
146 vram_index = device->memory_properties.memoryHeapCount++;
147 device->memory_properties.memoryHeaps[vram_index] = (VkMemoryHeap) {
148 .size = vram_size,
149 .flags = VK_MEMORY_HEAP_DEVICE_LOCAL_BIT,
150 };
151 }
152 if (visible_vram_size) {
153 visible_vram_index = device->memory_properties.memoryHeapCount++;
154 device->memory_properties.memoryHeaps[visible_vram_index] = (VkMemoryHeap) {
155 .size = visible_vram_size,
156 .flags = VK_MEMORY_HEAP_DEVICE_LOCAL_BIT,
157 };
158 }
159 if (device->rad_info.gart_size > 0) {
160 gart_index = device->memory_properties.memoryHeapCount++;
161 device->memory_properties.memoryHeaps[gart_index] = (VkMemoryHeap) {
162 .size = device->rad_info.gart_size,
163 .flags = device->rad_info.has_dedicated_vram ? 0 : VK_MEMORY_HEAP_DEVICE_LOCAL_BIT,
164 };
165 }
166
167 STATIC_ASSERT(RADV_MEM_TYPE_COUNT <= VK_MAX_MEMORY_TYPES);
168 unsigned type_count = 0;
169 if (vram_index >= 0) {
170 device->mem_type_indices[type_count] = RADV_MEM_TYPE_VRAM;
171 device->memory_properties.memoryTypes[type_count++] = (VkMemoryType) {
172 .propertyFlags = VK_MEMORY_PROPERTY_DEVICE_LOCAL_BIT,
173 .heapIndex = vram_index,
174 };
175 }
176 if (gart_index >= 0) {
177 device->mem_type_indices[type_count] = RADV_MEM_TYPE_GTT_WRITE_COMBINE;
178 device->memory_properties.memoryTypes[type_count++] = (VkMemoryType) {
179 .propertyFlags = VK_MEMORY_PROPERTY_HOST_VISIBLE_BIT |
180 VK_MEMORY_PROPERTY_HOST_COHERENT_BIT |
181 (device->rad_info.has_dedicated_vram ? 0 : VK_MEMORY_PROPERTY_DEVICE_LOCAL_BIT),
182 .heapIndex = gart_index,
183 };
184 }
185 if (visible_vram_index >= 0) {
186 device->mem_type_indices[type_count] = RADV_MEM_TYPE_VRAM_CPU_ACCESS;
187 device->memory_properties.memoryTypes[type_count++] = (VkMemoryType) {
188 .propertyFlags = VK_MEMORY_PROPERTY_DEVICE_LOCAL_BIT |
189 VK_MEMORY_PROPERTY_HOST_VISIBLE_BIT |
190 VK_MEMORY_PROPERTY_HOST_COHERENT_BIT,
191 .heapIndex = visible_vram_index,
192 };
193 }
194 if (gart_index >= 0) {
195 device->mem_type_indices[type_count] = RADV_MEM_TYPE_GTT_CACHED;
196 device->memory_properties.memoryTypes[type_count++] = (VkMemoryType) {
197 .propertyFlags = VK_MEMORY_PROPERTY_HOST_VISIBLE_BIT |
198 VK_MEMORY_PROPERTY_HOST_COHERENT_BIT |
199 VK_MEMORY_PROPERTY_HOST_CACHED_BIT |
200 (device->rad_info.has_dedicated_vram ? 0 : VK_MEMORY_PROPERTY_DEVICE_LOCAL_BIT),
201 .heapIndex = gart_index,
202 };
203 }
204 device->memory_properties.memoryTypeCount = type_count;
205 }
206
207 static void
208 radv_handle_env_var_force_family(struct radv_physical_device *device)
209 {
210 const char *family = getenv("RADV_FORCE_FAMILY");
211 unsigned i;
212
213 if (!family)
214 return;
215
216 for (i = CHIP_TAHITI; i < CHIP_LAST; i++) {
217 if (!strcmp(family, ac_get_llvm_processor_name(i))) {
218 /* Override family and chip_class. */
219 device->rad_info.family = i;
220
221 if (i >= CHIP_NAVI10)
222 device->rad_info.chip_class = GFX10;
223 else if (i >= CHIP_VEGA10)
224 device->rad_info.chip_class = GFX9;
225 else if (i >= CHIP_TONGA)
226 device->rad_info.chip_class = GFX8;
227 else if (i >= CHIP_BONAIRE)
228 device->rad_info.chip_class = GFX7;
229 else
230 device->rad_info.chip_class = GFX6;
231
232 return;
233 }
234 }
235
236 fprintf(stderr, "radv: Unknown family: %s\n", family);
237 exit(1);
238 }
239
240 static VkResult
241 radv_physical_device_init(struct radv_physical_device *device,
242 struct radv_instance *instance,
243 drmDevicePtr drm_device)
244 {
245 const char *path = drm_device->nodes[DRM_NODE_RENDER];
246 VkResult result;
247 drmVersionPtr version;
248 int fd;
249 int master_fd = -1;
250
251 fd = open(path, O_RDWR | O_CLOEXEC);
252 if (fd < 0) {
253 if (instance->debug_flags & RADV_DEBUG_STARTUP)
254 radv_logi("Could not open device '%s'", path);
255
256 return vk_error(instance, VK_ERROR_INCOMPATIBLE_DRIVER);
257 }
258
259 version = drmGetVersion(fd);
260 if (!version) {
261 close(fd);
262
263 if (instance->debug_flags & RADV_DEBUG_STARTUP)
264 radv_logi("Could not get the kernel driver version for device '%s'", path);
265
266 return vk_errorf(instance, VK_ERROR_INCOMPATIBLE_DRIVER,
267 "failed to get version %s: %m", path);
268 }
269
270 if (strcmp(version->name, "amdgpu")) {
271 drmFreeVersion(version);
272 close(fd);
273
274 if (instance->debug_flags & RADV_DEBUG_STARTUP)
275 radv_logi("Device '%s' is not using the amdgpu kernel driver.", path);
276
277 return VK_ERROR_INCOMPATIBLE_DRIVER;
278 }
279 drmFreeVersion(version);
280
281 if (instance->debug_flags & RADV_DEBUG_STARTUP)
282 radv_logi("Found compatible device '%s'.", path);
283
284 device->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
285 device->instance = instance;
286
287 device->ws = radv_amdgpu_winsys_create(fd, instance->debug_flags,
288 instance->perftest_flags);
289 if (!device->ws) {
290 result = vk_error(instance, VK_ERROR_INCOMPATIBLE_DRIVER);
291 goto fail;
292 }
293
294 if (instance->enabled_extensions.KHR_display) {
295 master_fd = open(drm_device->nodes[DRM_NODE_PRIMARY], O_RDWR | O_CLOEXEC);
296 if (master_fd >= 0) {
297 uint32_t accel_working = 0;
298 struct drm_amdgpu_info request = {
299 .return_pointer = (uintptr_t)&accel_working,
300 .return_size = sizeof(accel_working),
301 .query = AMDGPU_INFO_ACCEL_WORKING
302 };
303
304 if (drmCommandWrite(master_fd, DRM_AMDGPU_INFO, &request, sizeof (struct drm_amdgpu_info)) < 0 || !accel_working) {
305 close(master_fd);
306 master_fd = -1;
307 }
308 }
309 }
310
311 device->master_fd = master_fd;
312 device->local_fd = fd;
313 device->ws->query_info(device->ws, &device->rad_info);
314
315 radv_handle_env_var_force_family(device);
316
317 radv_get_device_name(device->rad_info.family, device->name, sizeof(device->name));
318
319 if (radv_device_get_cache_uuid(device->rad_info.family, device->cache_uuid)) {
320 device->ws->destroy(device->ws);
321 result = vk_errorf(instance, VK_ERROR_INITIALIZATION_FAILED,
322 "cannot generate UUID");
323 goto fail;
324 }
325
326 /* These flags affect shader compilation. */
327 uint64_t shader_env_flags =
328 (device->instance->perftest_flags & RADV_PERFTEST_SISCHED ? 0x1 : 0) |
329 (device->instance->debug_flags & RADV_DEBUG_UNSAFE_MATH ? 0x2 : 0);
330
331 /* The gpu id is already embedded in the uuid so we just pass "radv"
332 * when creating the cache.
333 */
334 char buf[VK_UUID_SIZE * 2 + 1];
335 disk_cache_format_hex_id(buf, device->cache_uuid, VK_UUID_SIZE * 2);
336 device->disk_cache = disk_cache_create(device->name, buf, shader_env_flags);
337
338 if (device->rad_info.chip_class < GFX8 ||
339 device->rad_info.chip_class > GFX9)
340 fprintf(stderr, "WARNING: radv is not a conformant vulkan implementation, testing use only.\n");
341
342 radv_get_driver_uuid(&device->driver_uuid);
343 radv_get_device_uuid(&device->rad_info, &device->device_uuid);
344
345 if (device->rad_info.family == CHIP_STONEY ||
346 device->rad_info.chip_class >= GFX9) {
347 device->has_rbplus = true;
348 device->rbplus_allowed = device->rad_info.family == CHIP_STONEY ||
349 device->rad_info.family == CHIP_VEGA12 ||
350 device->rad_info.family == CHIP_RAVEN ||
351 device->rad_info.family == CHIP_RAVEN2;
352 }
353
354 /* The mere presence of CLEAR_STATE in the IB causes random GPU hangs
355 * on GFX6.
356 */
357 device->has_clear_state = device->rad_info.chip_class >= GFX7;
358
359 device->cpdma_prefetch_writes_memory = device->rad_info.chip_class <= GFX8;
360
361 /* Vega10/Raven need a special workaround for a hardware bug. */
362 device->has_scissor_bug = device->rad_info.family == CHIP_VEGA10 ||
363 device->rad_info.family == CHIP_RAVEN;
364
365 device->has_tc_compat_zrange_bug = device->rad_info.chip_class < GFX10;
366
367 /* Out-of-order primitive rasterization. */
368 device->has_out_of_order_rast = device->rad_info.chip_class >= GFX8 &&
369 device->rad_info.max_se >= 2;
370 device->out_of_order_rast_allowed = device->has_out_of_order_rast &&
371 !(device->instance->debug_flags & RADV_DEBUG_NO_OUT_OF_ORDER);
372
373 device->dcc_msaa_allowed =
374 (device->instance->perftest_flags & RADV_PERFTEST_DCC_MSAA);
375
376 /* TODO: Figure out how to use LOAD_CONTEXT_REG on GFX6-GFX7. */
377 device->has_load_ctx_reg_pkt = device->rad_info.chip_class >= GFX9 ||
378 (device->rad_info.chip_class >= GFX8 &&
379 device->rad_info.me_fw_feature >= 41);
380
381 device->has_dcc_constant_encode = device->rad_info.family == CHIP_RAVEN2 ||
382 device->rad_info.chip_class >= GFX10;
383
384 device->use_shader_ballot = device->instance->perftest_flags & RADV_PERFTEST_SHADER_BALLOT;
385
386 radv_physical_device_init_mem_types(device);
387 radv_fill_device_extension_table(device, &device->supported_extensions);
388
389 device->bus_info = *drm_device->businfo.pci;
390
391 if ((device->instance->debug_flags & RADV_DEBUG_INFO))
392 ac_print_gpu_info(&device->rad_info);
393
394 /* The WSI is structured as a layer on top of the driver, so this has
395 * to be the last part of initialization (at least until we get other
396 * semi-layers).
397 */
398 result = radv_init_wsi(device);
399 if (result != VK_SUCCESS) {
400 device->ws->destroy(device->ws);
401 vk_error(instance, result);
402 goto fail;
403 }
404
405 return VK_SUCCESS;
406
407 fail:
408 close(fd);
409 if (master_fd != -1)
410 close(master_fd);
411 return result;
412 }
413
414 static void
415 radv_physical_device_finish(struct radv_physical_device *device)
416 {
417 radv_finish_wsi(device);
418 device->ws->destroy(device->ws);
419 disk_cache_destroy(device->disk_cache);
420 close(device->local_fd);
421 if (device->master_fd != -1)
422 close(device->master_fd);
423 }
424
425 static void *
426 default_alloc_func(void *pUserData, size_t size, size_t align,
427 VkSystemAllocationScope allocationScope)
428 {
429 return malloc(size);
430 }
431
432 static void *
433 default_realloc_func(void *pUserData, void *pOriginal, size_t size,
434 size_t align, VkSystemAllocationScope allocationScope)
435 {
436 return realloc(pOriginal, size);
437 }
438
439 static void
440 default_free_func(void *pUserData, void *pMemory)
441 {
442 free(pMemory);
443 }
444
445 static const VkAllocationCallbacks default_alloc = {
446 .pUserData = NULL,
447 .pfnAllocation = default_alloc_func,
448 .pfnReallocation = default_realloc_func,
449 .pfnFree = default_free_func,
450 };
451
452 static const struct debug_control radv_debug_options[] = {
453 {"nofastclears", RADV_DEBUG_NO_FAST_CLEARS},
454 {"nodcc", RADV_DEBUG_NO_DCC},
455 {"shaders", RADV_DEBUG_DUMP_SHADERS},
456 {"nocache", RADV_DEBUG_NO_CACHE},
457 {"shaderstats", RADV_DEBUG_DUMP_SHADER_STATS},
458 {"nohiz", RADV_DEBUG_NO_HIZ},
459 {"nocompute", RADV_DEBUG_NO_COMPUTE_QUEUE},
460 {"unsafemath", RADV_DEBUG_UNSAFE_MATH},
461 {"allbos", RADV_DEBUG_ALL_BOS},
462 {"noibs", RADV_DEBUG_NO_IBS},
463 {"spirv", RADV_DEBUG_DUMP_SPIRV},
464 {"vmfaults", RADV_DEBUG_VM_FAULTS},
465 {"zerovram", RADV_DEBUG_ZERO_VRAM},
466 {"syncshaders", RADV_DEBUG_SYNC_SHADERS},
467 {"nosisched", RADV_DEBUG_NO_SISCHED},
468 {"preoptir", RADV_DEBUG_PREOPTIR},
469 {"nodynamicbounds", RADV_DEBUG_NO_DYNAMIC_BOUNDS},
470 {"nooutoforder", RADV_DEBUG_NO_OUT_OF_ORDER},
471 {"info", RADV_DEBUG_INFO},
472 {"errors", RADV_DEBUG_ERRORS},
473 {"startup", RADV_DEBUG_STARTUP},
474 {"checkir", RADV_DEBUG_CHECKIR},
475 {"nothreadllvm", RADV_DEBUG_NOTHREADLLVM},
476 {"nobinning", RADV_DEBUG_NOBINNING},
477 {"noloadstoreopt", RADV_DEBUG_NO_LOAD_STORE_OPT},
478 {"nongg", RADV_DEBUG_NO_NGG},
479 {NULL, 0}
480 };
481
482 const char *
483 radv_get_debug_option_name(int id)
484 {
485 assert(id < ARRAY_SIZE(radv_debug_options) - 1);
486 return radv_debug_options[id].string;
487 }
488
489 static const struct debug_control radv_perftest_options[] = {
490 {"nobatchchain", RADV_PERFTEST_NO_BATCHCHAIN},
491 {"sisched", RADV_PERFTEST_SISCHED},
492 {"localbos", RADV_PERFTEST_LOCAL_BOS},
493 {"dccmsaa", RADV_PERFTEST_DCC_MSAA},
494 {"bolist", RADV_PERFTEST_BO_LIST},
495 {"shader_ballot", RADV_PERFTEST_SHADER_BALLOT},
496 {"tccompatcmask", RADV_PERFTEST_TC_COMPAT_CMASK},
497 {NULL, 0}
498 };
499
500 const char *
501 radv_get_perftest_option_name(int id)
502 {
503 assert(id < ARRAY_SIZE(radv_perftest_options) - 1);
504 return radv_perftest_options[id].string;
505 }
506
507 static void
508 radv_handle_per_app_options(struct radv_instance *instance,
509 const VkApplicationInfo *info)
510 {
511 const char *name = info ? info->pApplicationName : NULL;
512
513 if (!name)
514 return;
515
516 if (!strcmp(name, "Talos - Linux - 32bit") ||
517 !strcmp(name, "Talos - Linux - 64bit")) {
518 if (!(instance->debug_flags & RADV_DEBUG_NO_SISCHED)) {
519 /* Force enable LLVM sisched for Talos because it looks
520 * safe and it gives few more FPS.
521 */
522 instance->perftest_flags |= RADV_PERFTEST_SISCHED;
523 }
524 } else if (!strcmp(name, "DOOM_VFR")) {
525 /* Work around a Doom VFR game bug */
526 instance->debug_flags |= RADV_DEBUG_NO_DYNAMIC_BOUNDS;
527 } else if (!strcmp(name, "MonsterHunterWorld.exe")) {
528 /* Workaround for a WaW hazard when LLVM moves/merges
529 * load/store memory operations.
530 * See https://reviews.llvm.org/D61313
531 */
532 if (HAVE_LLVM < 0x900)
533 instance->debug_flags |= RADV_DEBUG_NO_LOAD_STORE_OPT;
534 }
535 }
536
537 static int radv_get_instance_extension_index(const char *name)
538 {
539 for (unsigned i = 0; i < RADV_INSTANCE_EXTENSION_COUNT; ++i) {
540 if (strcmp(name, radv_instance_extensions[i].extensionName) == 0)
541 return i;
542 }
543 return -1;
544 }
545
546 static const char radv_dri_options_xml[] =
547 DRI_CONF_BEGIN
548 DRI_CONF_SECTION_QUALITY
549 DRI_CONF_ADAPTIVE_SYNC("true")
550 DRI_CONF_SECTION_END
551 DRI_CONF_END;
552
553 static void radv_init_dri_options(struct radv_instance *instance)
554 {
555 driParseOptionInfo(&instance->available_dri_options, radv_dri_options_xml);
556 driParseConfigFiles(&instance->dri_options,
557 &instance->available_dri_options,
558 0, "radv", NULL);
559 }
560
561 VkResult radv_CreateInstance(
562 const VkInstanceCreateInfo* pCreateInfo,
563 const VkAllocationCallbacks* pAllocator,
564 VkInstance* pInstance)
565 {
566 struct radv_instance *instance;
567 VkResult result;
568
569 assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_INSTANCE_CREATE_INFO);
570
571 uint32_t client_version;
572 if (pCreateInfo->pApplicationInfo &&
573 pCreateInfo->pApplicationInfo->apiVersion != 0) {
574 client_version = pCreateInfo->pApplicationInfo->apiVersion;
575 } else {
576 client_version = VK_API_VERSION_1_0;
577 }
578
579 instance = vk_zalloc2(&default_alloc, pAllocator, sizeof(*instance), 8,
580 VK_SYSTEM_ALLOCATION_SCOPE_INSTANCE);
581 if (!instance)
582 return vk_error(NULL, VK_ERROR_OUT_OF_HOST_MEMORY);
583
584 instance->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
585
586 if (pAllocator)
587 instance->alloc = *pAllocator;
588 else
589 instance->alloc = default_alloc;
590
591 instance->apiVersion = client_version;
592 instance->physicalDeviceCount = -1;
593
594 instance->debug_flags = parse_debug_string(getenv("RADV_DEBUG"),
595 radv_debug_options);
596
597 instance->perftest_flags = parse_debug_string(getenv("RADV_PERFTEST"),
598 radv_perftest_options);
599
600
601 if (instance->debug_flags & RADV_DEBUG_STARTUP)
602 radv_logi("Created an instance");
603
604 for (uint32_t i = 0; i < pCreateInfo->enabledExtensionCount; i++) {
605 const char *ext_name = pCreateInfo->ppEnabledExtensionNames[i];
606 int index = radv_get_instance_extension_index(ext_name);
607
608 if (index < 0 || !radv_supported_instance_extensions.extensions[index]) {
609 vk_free2(&default_alloc, pAllocator, instance);
610 return vk_error(instance, VK_ERROR_EXTENSION_NOT_PRESENT);
611 }
612
613 instance->enabled_extensions.extensions[index] = true;
614 }
615
616 result = vk_debug_report_instance_init(&instance->debug_report_callbacks);
617 if (result != VK_SUCCESS) {
618 vk_free2(&default_alloc, pAllocator, instance);
619 return vk_error(instance, result);
620 }
621
622 _mesa_locale_init();
623 glsl_type_singleton_init_or_ref();
624
625 VG(VALGRIND_CREATE_MEMPOOL(instance, 0, false));
626
627 radv_init_dri_options(instance);
628 radv_handle_per_app_options(instance, pCreateInfo->pApplicationInfo);
629
630 *pInstance = radv_instance_to_handle(instance);
631
632 return VK_SUCCESS;
633 }
634
635 void radv_DestroyInstance(
636 VkInstance _instance,
637 const VkAllocationCallbacks* pAllocator)
638 {
639 RADV_FROM_HANDLE(radv_instance, instance, _instance);
640
641 if (!instance)
642 return;
643
644 for (int i = 0; i < instance->physicalDeviceCount; ++i) {
645 radv_physical_device_finish(instance->physicalDevices + i);
646 }
647
648 VG(VALGRIND_DESTROY_MEMPOOL(instance));
649
650 glsl_type_singleton_decref();
651 _mesa_locale_fini();
652
653 driDestroyOptionCache(&instance->dri_options);
654 driDestroyOptionInfo(&instance->available_dri_options);
655
656 vk_debug_report_instance_destroy(&instance->debug_report_callbacks);
657
658 vk_free(&instance->alloc, instance);
659 }
660
661 static VkResult
662 radv_enumerate_devices(struct radv_instance *instance)
663 {
664 /* TODO: Check for more devices ? */
665 drmDevicePtr devices[8];
666 VkResult result = VK_ERROR_INCOMPATIBLE_DRIVER;
667 int max_devices;
668
669 instance->physicalDeviceCount = 0;
670
671 max_devices = drmGetDevices2(0, devices, ARRAY_SIZE(devices));
672
673 if (instance->debug_flags & RADV_DEBUG_STARTUP)
674 radv_logi("Found %d drm nodes", max_devices);
675
676 if (max_devices < 1)
677 return vk_error(instance, VK_ERROR_INCOMPATIBLE_DRIVER);
678
679 for (unsigned i = 0; i < (unsigned)max_devices; i++) {
680 if (devices[i]->available_nodes & 1 << DRM_NODE_RENDER &&
681 devices[i]->bustype == DRM_BUS_PCI &&
682 devices[i]->deviceinfo.pci->vendor_id == ATI_VENDOR_ID) {
683
684 result = radv_physical_device_init(instance->physicalDevices +
685 instance->physicalDeviceCount,
686 instance,
687 devices[i]);
688 if (result == VK_SUCCESS)
689 ++instance->physicalDeviceCount;
690 else if (result != VK_ERROR_INCOMPATIBLE_DRIVER)
691 break;
692 }
693 }
694 drmFreeDevices(devices, max_devices);
695
696 return result;
697 }
698
699 VkResult radv_EnumeratePhysicalDevices(
700 VkInstance _instance,
701 uint32_t* pPhysicalDeviceCount,
702 VkPhysicalDevice* pPhysicalDevices)
703 {
704 RADV_FROM_HANDLE(radv_instance, instance, _instance);
705 VkResult result;
706
707 if (instance->physicalDeviceCount < 0) {
708 result = radv_enumerate_devices(instance);
709 if (result != VK_SUCCESS &&
710 result != VK_ERROR_INCOMPATIBLE_DRIVER)
711 return result;
712 }
713
714 if (!pPhysicalDevices) {
715 *pPhysicalDeviceCount = instance->physicalDeviceCount;
716 } else {
717 *pPhysicalDeviceCount = MIN2(*pPhysicalDeviceCount, instance->physicalDeviceCount);
718 for (unsigned i = 0; i < *pPhysicalDeviceCount; ++i)
719 pPhysicalDevices[i] = radv_physical_device_to_handle(instance->physicalDevices + i);
720 }
721
722 return *pPhysicalDeviceCount < instance->physicalDeviceCount ? VK_INCOMPLETE
723 : VK_SUCCESS;
724 }
725
726 VkResult radv_EnumeratePhysicalDeviceGroups(
727 VkInstance _instance,
728 uint32_t* pPhysicalDeviceGroupCount,
729 VkPhysicalDeviceGroupProperties* pPhysicalDeviceGroupProperties)
730 {
731 RADV_FROM_HANDLE(radv_instance, instance, _instance);
732 VkResult result;
733
734 if (instance->physicalDeviceCount < 0) {
735 result = radv_enumerate_devices(instance);
736 if (result != VK_SUCCESS &&
737 result != VK_ERROR_INCOMPATIBLE_DRIVER)
738 return result;
739 }
740
741 if (!pPhysicalDeviceGroupProperties) {
742 *pPhysicalDeviceGroupCount = instance->physicalDeviceCount;
743 } else {
744 *pPhysicalDeviceGroupCount = MIN2(*pPhysicalDeviceGroupCount, instance->physicalDeviceCount);
745 for (unsigned i = 0; i < *pPhysicalDeviceGroupCount; ++i) {
746 pPhysicalDeviceGroupProperties[i].physicalDeviceCount = 1;
747 pPhysicalDeviceGroupProperties[i].physicalDevices[0] = radv_physical_device_to_handle(instance->physicalDevices + i);
748 pPhysicalDeviceGroupProperties[i].subsetAllocation = false;
749 }
750 }
751 return *pPhysicalDeviceGroupCount < instance->physicalDeviceCount ? VK_INCOMPLETE
752 : VK_SUCCESS;
753 }
754
755 void radv_GetPhysicalDeviceFeatures(
756 VkPhysicalDevice physicalDevice,
757 VkPhysicalDeviceFeatures* pFeatures)
758 {
759 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
760 memset(pFeatures, 0, sizeof(*pFeatures));
761
762 *pFeatures = (VkPhysicalDeviceFeatures) {
763 .robustBufferAccess = true,
764 .fullDrawIndexUint32 = true,
765 .imageCubeArray = true,
766 .independentBlend = true,
767 .geometryShader = true,
768 .tessellationShader = true,
769 .sampleRateShading = true,
770 .dualSrcBlend = true,
771 .logicOp = true,
772 .multiDrawIndirect = true,
773 .drawIndirectFirstInstance = true,
774 .depthClamp = true,
775 .depthBiasClamp = true,
776 .fillModeNonSolid = true,
777 .depthBounds = true,
778 .wideLines = true,
779 .largePoints = true,
780 .alphaToOne = true,
781 .multiViewport = true,
782 .samplerAnisotropy = true,
783 .textureCompressionETC2 = radv_device_supports_etc(pdevice),
784 .textureCompressionASTC_LDR = false,
785 .textureCompressionBC = true,
786 .occlusionQueryPrecise = true,
787 .pipelineStatisticsQuery = true,
788 .vertexPipelineStoresAndAtomics = true,
789 .fragmentStoresAndAtomics = true,
790 .shaderTessellationAndGeometryPointSize = true,
791 .shaderImageGatherExtended = true,
792 .shaderStorageImageExtendedFormats = true,
793 .shaderStorageImageMultisample = pdevice->rad_info.chip_class >= GFX8,
794 .shaderUniformBufferArrayDynamicIndexing = true,
795 .shaderSampledImageArrayDynamicIndexing = true,
796 .shaderStorageBufferArrayDynamicIndexing = true,
797 .shaderStorageImageArrayDynamicIndexing = true,
798 .shaderStorageImageReadWithoutFormat = true,
799 .shaderStorageImageWriteWithoutFormat = true,
800 .shaderClipDistance = true,
801 .shaderCullDistance = true,
802 .shaderFloat64 = true,
803 .shaderInt64 = true,
804 .shaderInt16 = pdevice->rad_info.chip_class >= GFX9,
805 .sparseBinding = true,
806 .variableMultisampleRate = true,
807 .inheritedQueries = true,
808 };
809 }
810
811 void radv_GetPhysicalDeviceFeatures2(
812 VkPhysicalDevice physicalDevice,
813 VkPhysicalDeviceFeatures2 *pFeatures)
814 {
815 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
816 vk_foreach_struct(ext, pFeatures->pNext) {
817 switch (ext->sType) {
818 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_VARIABLE_POINTERS_FEATURES: {
819 VkPhysicalDeviceVariablePointersFeatures *features = (void *)ext;
820 features->variablePointersStorageBuffer = true;
821 features->variablePointers = true;
822 break;
823 }
824 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_MULTIVIEW_FEATURES: {
825 VkPhysicalDeviceMultiviewFeatures *features = (VkPhysicalDeviceMultiviewFeatures*)ext;
826 features->multiview = true;
827 features->multiviewGeometryShader = true;
828 features->multiviewTessellationShader = true;
829 break;
830 }
831 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SHADER_DRAW_PARAMETERS_FEATURES: {
832 VkPhysicalDeviceShaderDrawParametersFeatures *features =
833 (VkPhysicalDeviceShaderDrawParametersFeatures*)ext;
834 features->shaderDrawParameters = true;
835 break;
836 }
837 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_PROTECTED_MEMORY_FEATURES: {
838 VkPhysicalDeviceProtectedMemoryFeatures *features =
839 (VkPhysicalDeviceProtectedMemoryFeatures*)ext;
840 features->protectedMemory = false;
841 break;
842 }
843 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_16BIT_STORAGE_FEATURES: {
844 VkPhysicalDevice16BitStorageFeatures *features =
845 (VkPhysicalDevice16BitStorageFeatures*)ext;
846 bool enabled = pdevice->rad_info.chip_class >= GFX8;
847 features->storageBuffer16BitAccess = enabled;
848 features->uniformAndStorageBuffer16BitAccess = enabled;
849 features->storagePushConstant16 = enabled;
850 features->storageInputOutput16 = enabled && HAVE_LLVM >= 0x900;
851 break;
852 }
853 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SAMPLER_YCBCR_CONVERSION_FEATURES: {
854 VkPhysicalDeviceSamplerYcbcrConversionFeatures *features =
855 (VkPhysicalDeviceSamplerYcbcrConversionFeatures*)ext;
856 features->samplerYcbcrConversion = true;
857 break;
858 }
859 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DESCRIPTOR_INDEXING_FEATURES_EXT: {
860 VkPhysicalDeviceDescriptorIndexingFeaturesEXT *features =
861 (VkPhysicalDeviceDescriptorIndexingFeaturesEXT*)ext;
862 features->shaderInputAttachmentArrayDynamicIndexing = true;
863 features->shaderUniformTexelBufferArrayDynamicIndexing = true;
864 features->shaderStorageTexelBufferArrayDynamicIndexing = true;
865 features->shaderUniformBufferArrayNonUniformIndexing = true;
866 features->shaderSampledImageArrayNonUniformIndexing = true;
867 features->shaderStorageBufferArrayNonUniformIndexing = true;
868 features->shaderStorageImageArrayNonUniformIndexing = true;
869 features->shaderInputAttachmentArrayNonUniformIndexing = true;
870 features->shaderUniformTexelBufferArrayNonUniformIndexing = true;
871 features->shaderStorageTexelBufferArrayNonUniformIndexing = true;
872 features->descriptorBindingUniformBufferUpdateAfterBind = true;
873 features->descriptorBindingSampledImageUpdateAfterBind = true;
874 features->descriptorBindingStorageImageUpdateAfterBind = true;
875 features->descriptorBindingStorageBufferUpdateAfterBind = true;
876 features->descriptorBindingUniformTexelBufferUpdateAfterBind = true;
877 features->descriptorBindingStorageTexelBufferUpdateAfterBind = true;
878 features->descriptorBindingUpdateUnusedWhilePending = true;
879 features->descriptorBindingPartiallyBound = true;
880 features->descriptorBindingVariableDescriptorCount = true;
881 features->runtimeDescriptorArray = true;
882 break;
883 }
884 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_CONDITIONAL_RENDERING_FEATURES_EXT: {
885 VkPhysicalDeviceConditionalRenderingFeaturesEXT *features =
886 (VkPhysicalDeviceConditionalRenderingFeaturesEXT*)ext;
887 features->conditionalRendering = true;
888 features->inheritedConditionalRendering = false;
889 break;
890 }
891 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_VERTEX_ATTRIBUTE_DIVISOR_FEATURES_EXT: {
892 VkPhysicalDeviceVertexAttributeDivisorFeaturesEXT *features =
893 (VkPhysicalDeviceVertexAttributeDivisorFeaturesEXT *)ext;
894 features->vertexAttributeInstanceRateDivisor = VK_TRUE;
895 features->vertexAttributeInstanceRateZeroDivisor = VK_TRUE;
896 break;
897 }
898 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_TRANSFORM_FEEDBACK_FEATURES_EXT: {
899 VkPhysicalDeviceTransformFeedbackFeaturesEXT *features =
900 (VkPhysicalDeviceTransformFeedbackFeaturesEXT*)ext;
901 features->transformFeedback = true;
902 features->geometryStreams = true;
903 break;
904 }
905 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SCALAR_BLOCK_LAYOUT_FEATURES_EXT: {
906 VkPhysicalDeviceScalarBlockLayoutFeaturesEXT *features =
907 (VkPhysicalDeviceScalarBlockLayoutFeaturesEXT *)ext;
908 features->scalarBlockLayout = pdevice->rad_info.chip_class >= GFX7;
909 break;
910 }
911 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_MEMORY_PRIORITY_FEATURES_EXT: {
912 VkPhysicalDeviceMemoryPriorityFeaturesEXT *features =
913 (VkPhysicalDeviceMemoryPriorityFeaturesEXT *)ext;
914 features->memoryPriority = VK_TRUE;
915 break;
916 }
917 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_BUFFER_DEVICE_ADDRESS_FEATURES_EXT: {
918 VkPhysicalDeviceBufferDeviceAddressFeaturesEXT *features =
919 (VkPhysicalDeviceBufferDeviceAddressFeaturesEXT *)ext;
920 features->bufferDeviceAddress = true;
921 features->bufferDeviceAddressCaptureReplay = false;
922 features->bufferDeviceAddressMultiDevice = false;
923 break;
924 }
925 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DEPTH_CLIP_ENABLE_FEATURES_EXT: {
926 VkPhysicalDeviceDepthClipEnableFeaturesEXT *features =
927 (VkPhysicalDeviceDepthClipEnableFeaturesEXT *)ext;
928 features->depthClipEnable = true;
929 break;
930 }
931 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_HOST_QUERY_RESET_FEATURES_EXT: {
932 VkPhysicalDeviceHostQueryResetFeaturesEXT *features =
933 (VkPhysicalDeviceHostQueryResetFeaturesEXT *)ext;
934 features->hostQueryReset = true;
935 break;
936 }
937 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_8BIT_STORAGE_FEATURES_KHR: {
938 VkPhysicalDevice8BitStorageFeaturesKHR *features =
939 (VkPhysicalDevice8BitStorageFeaturesKHR*)ext;
940 bool enabled = pdevice->rad_info.chip_class >= GFX8;
941 features->storageBuffer8BitAccess = enabled;
942 features->uniformAndStorageBuffer8BitAccess = enabled;
943 features->storagePushConstant8 = enabled;
944 break;
945 }
946 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_FLOAT16_INT8_FEATURES_KHR: {
947 VkPhysicalDeviceFloat16Int8FeaturesKHR *features =
948 (VkPhysicalDeviceFloat16Int8FeaturesKHR*)ext;
949 features->shaderFloat16 = pdevice->rad_info.chip_class >= GFX8 && HAVE_LLVM >= 0x0800;
950 features->shaderInt8 = true;
951 break;
952 }
953 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SHADER_ATOMIC_INT64_FEATURES_KHR: {
954 VkPhysicalDeviceShaderAtomicInt64FeaturesKHR *features =
955 (VkPhysicalDeviceShaderAtomicInt64FeaturesKHR *)ext;
956 /* TODO: Enable this once the driver supports 64-bit
957 * compare&swap atomic operations.
958 */
959 features->shaderBufferInt64Atomics = false;
960 features->shaderSharedInt64Atomics = false;
961 break;
962 }
963 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_INLINE_UNIFORM_BLOCK_FEATURES_EXT: {
964 VkPhysicalDeviceInlineUniformBlockFeaturesEXT *features =
965 (VkPhysicalDeviceInlineUniformBlockFeaturesEXT *)ext;
966
967 features->inlineUniformBlock = true;
968 features->descriptorBindingInlineUniformBlockUpdateAfterBind = true;
969 break;
970 }
971 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_COMPUTE_SHADER_DERIVATIVES_FEATURES_NV: {
972 VkPhysicalDeviceComputeShaderDerivativesFeaturesNV *features =
973 (VkPhysicalDeviceComputeShaderDerivativesFeaturesNV *)ext;
974 features->computeDerivativeGroupQuads = false;
975 features->computeDerivativeGroupLinear = true;
976 break;
977 }
978 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_YCBCR_IMAGE_ARRAYS_FEATURES_EXT: {
979 VkPhysicalDeviceYcbcrImageArraysFeaturesEXT *features =
980 (VkPhysicalDeviceYcbcrImageArraysFeaturesEXT*)ext;
981 features->ycbcrImageArrays = true;
982 break;
983 }
984 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_UNIFORM_BUFFER_STANDARD_LAYOUT_FEATURES_KHR: {
985 VkPhysicalDeviceUniformBufferStandardLayoutFeaturesKHR *features =
986 (VkPhysicalDeviceUniformBufferStandardLayoutFeaturesKHR *)ext;
987 features->uniformBufferStandardLayout = true;
988 break;
989 }
990 default:
991 break;
992 }
993 }
994 return radv_GetPhysicalDeviceFeatures(physicalDevice, &pFeatures->features);
995 }
996
997 void radv_GetPhysicalDeviceProperties(
998 VkPhysicalDevice physicalDevice,
999 VkPhysicalDeviceProperties* pProperties)
1000 {
1001 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
1002 VkSampleCountFlags sample_counts = 0xf;
1003
1004 /* make sure that the entire descriptor set is addressable with a signed
1005 * 32-bit int. So the sum of all limits scaled by descriptor size has to
1006 * be at most 2 GiB. the combined image & samples object count as one of
1007 * both. This limit is for the pipeline layout, not for the set layout, but
1008 * there is no set limit, so we just set a pipeline limit. I don't think
1009 * any app is going to hit this soon. */
1010 size_t max_descriptor_set_size = ((1ull << 31) - 16 * MAX_DYNAMIC_BUFFERS) /
1011 (32 /* uniform buffer, 32 due to potential space wasted on alignment */ +
1012 32 /* storage buffer, 32 due to potential space wasted on alignment */ +
1013 32 /* sampler, largest when combined with image */ +
1014 64 /* sampled image */ +
1015 64 /* storage image */);
1016
1017 VkPhysicalDeviceLimits limits = {
1018 .maxImageDimension1D = (1 << 14),
1019 .maxImageDimension2D = (1 << 14),
1020 .maxImageDimension3D = (1 << 11),
1021 .maxImageDimensionCube = (1 << 14),
1022 .maxImageArrayLayers = (1 << 11),
1023 .maxTexelBufferElements = 128 * 1024 * 1024,
1024 .maxUniformBufferRange = UINT32_MAX,
1025 .maxStorageBufferRange = UINT32_MAX,
1026 .maxPushConstantsSize = MAX_PUSH_CONSTANTS_SIZE,
1027 .maxMemoryAllocationCount = UINT32_MAX,
1028 .maxSamplerAllocationCount = 64 * 1024,
1029 .bufferImageGranularity = 64, /* A cache line */
1030 .sparseAddressSpaceSize = 0xffffffffu, /* buffer max size */
1031 .maxBoundDescriptorSets = MAX_SETS,
1032 .maxPerStageDescriptorSamplers = max_descriptor_set_size,
1033 .maxPerStageDescriptorUniformBuffers = max_descriptor_set_size,
1034 .maxPerStageDescriptorStorageBuffers = max_descriptor_set_size,
1035 .maxPerStageDescriptorSampledImages = max_descriptor_set_size,
1036 .maxPerStageDescriptorStorageImages = max_descriptor_set_size,
1037 .maxPerStageDescriptorInputAttachments = max_descriptor_set_size,
1038 .maxPerStageResources = max_descriptor_set_size,
1039 .maxDescriptorSetSamplers = max_descriptor_set_size,
1040 .maxDescriptorSetUniformBuffers = max_descriptor_set_size,
1041 .maxDescriptorSetUniformBuffersDynamic = MAX_DYNAMIC_UNIFORM_BUFFERS,
1042 .maxDescriptorSetStorageBuffers = max_descriptor_set_size,
1043 .maxDescriptorSetStorageBuffersDynamic = MAX_DYNAMIC_STORAGE_BUFFERS,
1044 .maxDescriptorSetSampledImages = max_descriptor_set_size,
1045 .maxDescriptorSetStorageImages = max_descriptor_set_size,
1046 .maxDescriptorSetInputAttachments = max_descriptor_set_size,
1047 .maxVertexInputAttributes = MAX_VERTEX_ATTRIBS,
1048 .maxVertexInputBindings = MAX_VBS,
1049 .maxVertexInputAttributeOffset = 2047,
1050 .maxVertexInputBindingStride = 2048,
1051 .maxVertexOutputComponents = 128,
1052 .maxTessellationGenerationLevel = 64,
1053 .maxTessellationPatchSize = 32,
1054 .maxTessellationControlPerVertexInputComponents = 128,
1055 .maxTessellationControlPerVertexOutputComponents = 128,
1056 .maxTessellationControlPerPatchOutputComponents = 120,
1057 .maxTessellationControlTotalOutputComponents = 4096,
1058 .maxTessellationEvaluationInputComponents = 128,
1059 .maxTessellationEvaluationOutputComponents = 128,
1060 .maxGeometryShaderInvocations = 127,
1061 .maxGeometryInputComponents = 64,
1062 .maxGeometryOutputComponents = 128,
1063 .maxGeometryOutputVertices = 256,
1064 .maxGeometryTotalOutputComponents = 1024,
1065 .maxFragmentInputComponents = 128,
1066 .maxFragmentOutputAttachments = 8,
1067 .maxFragmentDualSrcAttachments = 1,
1068 .maxFragmentCombinedOutputResources = 8,
1069 .maxComputeSharedMemorySize = 32768,
1070 .maxComputeWorkGroupCount = { 65535, 65535, 65535 },
1071 .maxComputeWorkGroupInvocations = 2048,
1072 .maxComputeWorkGroupSize = {
1073 2048,
1074 2048,
1075 2048
1076 },
1077 .subPixelPrecisionBits = 8,
1078 .subTexelPrecisionBits = 8,
1079 .mipmapPrecisionBits = 8,
1080 .maxDrawIndexedIndexValue = UINT32_MAX,
1081 .maxDrawIndirectCount = UINT32_MAX,
1082 .maxSamplerLodBias = 16,
1083 .maxSamplerAnisotropy = 16,
1084 .maxViewports = MAX_VIEWPORTS,
1085 .maxViewportDimensions = { (1 << 14), (1 << 14) },
1086 .viewportBoundsRange = { INT16_MIN, INT16_MAX },
1087 .viewportSubPixelBits = 8,
1088 .minMemoryMapAlignment = 4096, /* A page */
1089 .minTexelBufferOffsetAlignment = 1,
1090 .minUniformBufferOffsetAlignment = 4,
1091 .minStorageBufferOffsetAlignment = 4,
1092 .minTexelOffset = -32,
1093 .maxTexelOffset = 31,
1094 .minTexelGatherOffset = -32,
1095 .maxTexelGatherOffset = 31,
1096 .minInterpolationOffset = -2,
1097 .maxInterpolationOffset = 2,
1098 .subPixelInterpolationOffsetBits = 8,
1099 .maxFramebufferWidth = (1 << 14),
1100 .maxFramebufferHeight = (1 << 14),
1101 .maxFramebufferLayers = (1 << 10),
1102 .framebufferColorSampleCounts = sample_counts,
1103 .framebufferDepthSampleCounts = sample_counts,
1104 .framebufferStencilSampleCounts = sample_counts,
1105 .framebufferNoAttachmentsSampleCounts = sample_counts,
1106 .maxColorAttachments = MAX_RTS,
1107 .sampledImageColorSampleCounts = sample_counts,
1108 .sampledImageIntegerSampleCounts = VK_SAMPLE_COUNT_1_BIT,
1109 .sampledImageDepthSampleCounts = sample_counts,
1110 .sampledImageStencilSampleCounts = sample_counts,
1111 .storageImageSampleCounts = pdevice->rad_info.chip_class >= GFX8 ? sample_counts : VK_SAMPLE_COUNT_1_BIT,
1112 .maxSampleMaskWords = 1,
1113 .timestampComputeAndGraphics = true,
1114 .timestampPeriod = 1000000.0 / pdevice->rad_info.clock_crystal_freq,
1115 .maxClipDistances = 8,
1116 .maxCullDistances = 8,
1117 .maxCombinedClipAndCullDistances = 8,
1118 .discreteQueuePriorities = 2,
1119 .pointSizeRange = { 0.0, 8192.0 },
1120 .lineWidthRange = { 0.0, 7.9921875 },
1121 .pointSizeGranularity = (1.0 / 8.0),
1122 .lineWidthGranularity = (1.0 / 128.0),
1123 .strictLines = false, /* FINISHME */
1124 .standardSampleLocations = true,
1125 .optimalBufferCopyOffsetAlignment = 128,
1126 .optimalBufferCopyRowPitchAlignment = 128,
1127 .nonCoherentAtomSize = 64,
1128 };
1129
1130 *pProperties = (VkPhysicalDeviceProperties) {
1131 .apiVersion = radv_physical_device_api_version(pdevice),
1132 .driverVersion = vk_get_driver_version(),
1133 .vendorID = ATI_VENDOR_ID,
1134 .deviceID = pdevice->rad_info.pci_id,
1135 .deviceType = pdevice->rad_info.has_dedicated_vram ? VK_PHYSICAL_DEVICE_TYPE_DISCRETE_GPU : VK_PHYSICAL_DEVICE_TYPE_INTEGRATED_GPU,
1136 .limits = limits,
1137 .sparseProperties = {0},
1138 };
1139
1140 strcpy(pProperties->deviceName, pdevice->name);
1141 memcpy(pProperties->pipelineCacheUUID, pdevice->cache_uuid, VK_UUID_SIZE);
1142 }
1143
1144 void radv_GetPhysicalDeviceProperties2(
1145 VkPhysicalDevice physicalDevice,
1146 VkPhysicalDeviceProperties2 *pProperties)
1147 {
1148 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
1149 radv_GetPhysicalDeviceProperties(physicalDevice, &pProperties->properties);
1150
1151 vk_foreach_struct(ext, pProperties->pNext) {
1152 switch (ext->sType) {
1153 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_PUSH_DESCRIPTOR_PROPERTIES_KHR: {
1154 VkPhysicalDevicePushDescriptorPropertiesKHR *properties =
1155 (VkPhysicalDevicePushDescriptorPropertiesKHR *) ext;
1156 properties->maxPushDescriptors = MAX_PUSH_DESCRIPTORS;
1157 break;
1158 }
1159 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_ID_PROPERTIES: {
1160 VkPhysicalDeviceIDProperties *properties = (VkPhysicalDeviceIDProperties*)ext;
1161 memcpy(properties->driverUUID, pdevice->driver_uuid, VK_UUID_SIZE);
1162 memcpy(properties->deviceUUID, pdevice->device_uuid, VK_UUID_SIZE);
1163 properties->deviceLUIDValid = false;
1164 break;
1165 }
1166 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_MULTIVIEW_PROPERTIES: {
1167 VkPhysicalDeviceMultiviewProperties *properties = (VkPhysicalDeviceMultiviewProperties*)ext;
1168 properties->maxMultiviewViewCount = MAX_VIEWS;
1169 properties->maxMultiviewInstanceIndex = INT_MAX;
1170 break;
1171 }
1172 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_POINT_CLIPPING_PROPERTIES: {
1173 VkPhysicalDevicePointClippingProperties *properties =
1174 (VkPhysicalDevicePointClippingProperties*)ext;
1175 properties->pointClippingBehavior = VK_POINT_CLIPPING_BEHAVIOR_ALL_CLIP_PLANES;
1176 break;
1177 }
1178 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DISCARD_RECTANGLE_PROPERTIES_EXT: {
1179 VkPhysicalDeviceDiscardRectanglePropertiesEXT *properties =
1180 (VkPhysicalDeviceDiscardRectanglePropertiesEXT*)ext;
1181 properties->maxDiscardRectangles = MAX_DISCARD_RECTANGLES;
1182 break;
1183 }
1184 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_EXTERNAL_MEMORY_HOST_PROPERTIES_EXT: {
1185 VkPhysicalDeviceExternalMemoryHostPropertiesEXT *properties =
1186 (VkPhysicalDeviceExternalMemoryHostPropertiesEXT *) ext;
1187 properties->minImportedHostPointerAlignment = 4096;
1188 break;
1189 }
1190 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SUBGROUP_PROPERTIES: {
1191 VkPhysicalDeviceSubgroupProperties *properties =
1192 (VkPhysicalDeviceSubgroupProperties*)ext;
1193 properties->subgroupSize = 64;
1194 properties->supportedStages = VK_SHADER_STAGE_ALL;
1195 properties->supportedOperations =
1196 VK_SUBGROUP_FEATURE_BASIC_BIT |
1197 VK_SUBGROUP_FEATURE_BALLOT_BIT |
1198 VK_SUBGROUP_FEATURE_QUAD_BIT |
1199 VK_SUBGROUP_FEATURE_VOTE_BIT;
1200 if (pdevice->rad_info.chip_class >= GFX8) {
1201 properties->supportedOperations |=
1202 VK_SUBGROUP_FEATURE_ARITHMETIC_BIT |
1203 VK_SUBGROUP_FEATURE_SHUFFLE_BIT |
1204 VK_SUBGROUP_FEATURE_SHUFFLE_RELATIVE_BIT;
1205 }
1206 properties->quadOperationsInAllStages = true;
1207 break;
1208 }
1209 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_MAINTENANCE_3_PROPERTIES: {
1210 VkPhysicalDeviceMaintenance3Properties *properties =
1211 (VkPhysicalDeviceMaintenance3Properties*)ext;
1212 /* Make sure everything is addressable by a signed 32-bit int, and
1213 * our largest descriptors are 96 bytes. */
1214 properties->maxPerSetDescriptors = (1ull << 31) / 96;
1215 /* Our buffer size fields allow only this much */
1216 properties->maxMemoryAllocationSize = 0xFFFFFFFFull;
1217 break;
1218 }
1219 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SAMPLER_FILTER_MINMAX_PROPERTIES_EXT: {
1220 VkPhysicalDeviceSamplerFilterMinmaxPropertiesEXT *properties =
1221 (VkPhysicalDeviceSamplerFilterMinmaxPropertiesEXT *)ext;
1222 /* GFX6-8 only support single channel min/max filter. */
1223 properties->filterMinmaxImageComponentMapping = pdevice->rad_info.chip_class >= GFX9;
1224 properties->filterMinmaxSingleComponentFormats = true;
1225 break;
1226 }
1227 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SHADER_CORE_PROPERTIES_AMD: {
1228 VkPhysicalDeviceShaderCorePropertiesAMD *properties =
1229 (VkPhysicalDeviceShaderCorePropertiesAMD *)ext;
1230
1231 /* Shader engines. */
1232 properties->shaderEngineCount =
1233 pdevice->rad_info.max_se;
1234 properties->shaderArraysPerEngineCount =
1235 pdevice->rad_info.max_sh_per_se;
1236 properties->computeUnitsPerShaderArray =
1237 pdevice->rad_info.num_good_cu_per_sh;
1238 properties->simdPerComputeUnit = 4;
1239 properties->wavefrontsPerSimd =
1240 pdevice->rad_info.family == CHIP_TONGA ||
1241 pdevice->rad_info.family == CHIP_ICELAND ||
1242 pdevice->rad_info.family == CHIP_POLARIS10 ||
1243 pdevice->rad_info.family == CHIP_POLARIS11 ||
1244 pdevice->rad_info.family == CHIP_POLARIS12 ||
1245 pdevice->rad_info.family == CHIP_VEGAM ? 8 : 10;
1246 properties->wavefrontSize = 64;
1247
1248 /* SGPR. */
1249 properties->sgprsPerSimd =
1250 ac_get_num_physical_sgprs(pdevice->rad_info.chip_class);
1251 properties->minSgprAllocation =
1252 pdevice->rad_info.chip_class >= GFX8 ? 16 : 8;
1253 properties->maxSgprAllocation =
1254 pdevice->rad_info.family == CHIP_TONGA ||
1255 pdevice->rad_info.family == CHIP_ICELAND ? 96 : 104;
1256 properties->sgprAllocationGranularity =
1257 pdevice->rad_info.chip_class >= GFX8 ? 16 : 8;
1258
1259 /* VGPR. */
1260 properties->vgprsPerSimd = RADV_NUM_PHYSICAL_VGPRS;
1261 properties->minVgprAllocation = 4;
1262 properties->maxVgprAllocation = 256;
1263 properties->vgprAllocationGranularity = 4;
1264 break;
1265 }
1266 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_VERTEX_ATTRIBUTE_DIVISOR_PROPERTIES_EXT: {
1267 VkPhysicalDeviceVertexAttributeDivisorPropertiesEXT *properties =
1268 (VkPhysicalDeviceVertexAttributeDivisorPropertiesEXT *)ext;
1269 properties->maxVertexAttribDivisor = UINT32_MAX;
1270 break;
1271 }
1272 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DESCRIPTOR_INDEXING_PROPERTIES_EXT: {
1273 VkPhysicalDeviceDescriptorIndexingPropertiesEXT *properties =
1274 (VkPhysicalDeviceDescriptorIndexingPropertiesEXT*)ext;
1275 properties->maxUpdateAfterBindDescriptorsInAllPools = UINT32_MAX / 64;
1276 properties->shaderUniformBufferArrayNonUniformIndexingNative = false;
1277 properties->shaderSampledImageArrayNonUniformIndexingNative = false;
1278 properties->shaderStorageBufferArrayNonUniformIndexingNative = false;
1279 properties->shaderStorageImageArrayNonUniformIndexingNative = false;
1280 properties->shaderInputAttachmentArrayNonUniformIndexingNative = false;
1281 properties->robustBufferAccessUpdateAfterBind = false;
1282 properties->quadDivergentImplicitLod = false;
1283
1284 size_t max_descriptor_set_size = ((1ull << 31) - 16 * MAX_DYNAMIC_BUFFERS -
1285 MAX_INLINE_UNIFORM_BLOCK_SIZE * MAX_INLINE_UNIFORM_BLOCK_COUNT) /
1286 (32 /* uniform buffer, 32 due to potential space wasted on alignment */ +
1287 32 /* storage buffer, 32 due to potential space wasted on alignment */ +
1288 32 /* sampler, largest when combined with image */ +
1289 64 /* sampled image */ +
1290 64 /* storage image */);
1291 properties->maxPerStageDescriptorUpdateAfterBindSamplers = max_descriptor_set_size;
1292 properties->maxPerStageDescriptorUpdateAfterBindUniformBuffers = max_descriptor_set_size;
1293 properties->maxPerStageDescriptorUpdateAfterBindStorageBuffers = max_descriptor_set_size;
1294 properties->maxPerStageDescriptorUpdateAfterBindSampledImages = max_descriptor_set_size;
1295 properties->maxPerStageDescriptorUpdateAfterBindStorageImages = max_descriptor_set_size;
1296 properties->maxPerStageDescriptorUpdateAfterBindInputAttachments = max_descriptor_set_size;
1297 properties->maxPerStageUpdateAfterBindResources = max_descriptor_set_size;
1298 properties->maxDescriptorSetUpdateAfterBindSamplers = max_descriptor_set_size;
1299 properties->maxDescriptorSetUpdateAfterBindUniformBuffers = max_descriptor_set_size;
1300 properties->maxDescriptorSetUpdateAfterBindUniformBuffersDynamic = MAX_DYNAMIC_UNIFORM_BUFFERS;
1301 properties->maxDescriptorSetUpdateAfterBindStorageBuffers = max_descriptor_set_size;
1302 properties->maxDescriptorSetUpdateAfterBindStorageBuffersDynamic = MAX_DYNAMIC_STORAGE_BUFFERS;
1303 properties->maxDescriptorSetUpdateAfterBindSampledImages = max_descriptor_set_size;
1304 properties->maxDescriptorSetUpdateAfterBindStorageImages = max_descriptor_set_size;
1305 properties->maxDescriptorSetUpdateAfterBindInputAttachments = max_descriptor_set_size;
1306 break;
1307 }
1308 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_PROTECTED_MEMORY_PROPERTIES: {
1309 VkPhysicalDeviceProtectedMemoryProperties *properties =
1310 (VkPhysicalDeviceProtectedMemoryProperties *)ext;
1311 properties->protectedNoFault = false;
1312 break;
1313 }
1314 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_CONSERVATIVE_RASTERIZATION_PROPERTIES_EXT: {
1315 VkPhysicalDeviceConservativeRasterizationPropertiesEXT *properties =
1316 (VkPhysicalDeviceConservativeRasterizationPropertiesEXT *)ext;
1317 properties->primitiveOverestimationSize = 0;
1318 properties->maxExtraPrimitiveOverestimationSize = 0;
1319 properties->extraPrimitiveOverestimationSizeGranularity = 0;
1320 properties->primitiveUnderestimation = VK_FALSE;
1321 properties->conservativePointAndLineRasterization = VK_FALSE;
1322 properties->degenerateTrianglesRasterized = VK_FALSE;
1323 properties->degenerateLinesRasterized = VK_FALSE;
1324 properties->fullyCoveredFragmentShaderInputVariable = VK_FALSE;
1325 properties->conservativeRasterizationPostDepthCoverage = VK_FALSE;
1326 break;
1327 }
1328 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_PCI_BUS_INFO_PROPERTIES_EXT: {
1329 VkPhysicalDevicePCIBusInfoPropertiesEXT *properties =
1330 (VkPhysicalDevicePCIBusInfoPropertiesEXT *)ext;
1331 properties->pciDomain = pdevice->bus_info.domain;
1332 properties->pciBus = pdevice->bus_info.bus;
1333 properties->pciDevice = pdevice->bus_info.dev;
1334 properties->pciFunction = pdevice->bus_info.func;
1335 break;
1336 }
1337 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DRIVER_PROPERTIES_KHR: {
1338 VkPhysicalDeviceDriverPropertiesKHR *driver_props =
1339 (VkPhysicalDeviceDriverPropertiesKHR *) ext;
1340
1341 driver_props->driverID = VK_DRIVER_ID_MESA_RADV_KHR;
1342 snprintf(driver_props->driverName, VK_MAX_DRIVER_NAME_SIZE_KHR, "radv");
1343 snprintf(driver_props->driverInfo, VK_MAX_DRIVER_INFO_SIZE_KHR,
1344 "Mesa " PACKAGE_VERSION MESA_GIT_SHA1
1345 " (LLVM " MESA_LLVM_VERSION_STRING ")");
1346
1347 driver_props->conformanceVersion = (VkConformanceVersionKHR) {
1348 .major = 1,
1349 .minor = 1,
1350 .subminor = 2,
1351 .patch = 0,
1352 };
1353 break;
1354 }
1355 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_TRANSFORM_FEEDBACK_PROPERTIES_EXT: {
1356 VkPhysicalDeviceTransformFeedbackPropertiesEXT *properties =
1357 (VkPhysicalDeviceTransformFeedbackPropertiesEXT *)ext;
1358 properties->maxTransformFeedbackStreams = MAX_SO_STREAMS;
1359 properties->maxTransformFeedbackBuffers = MAX_SO_BUFFERS;
1360 properties->maxTransformFeedbackBufferSize = UINT32_MAX;
1361 properties->maxTransformFeedbackStreamDataSize = 512;
1362 properties->maxTransformFeedbackBufferDataSize = UINT32_MAX;
1363 properties->maxTransformFeedbackBufferDataStride = 512;
1364 properties->transformFeedbackQueries = true;
1365 properties->transformFeedbackStreamsLinesTriangles = true;
1366 properties->transformFeedbackRasterizationStreamSelect = false;
1367 properties->transformFeedbackDraw = true;
1368 break;
1369 }
1370 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_INLINE_UNIFORM_BLOCK_PROPERTIES_EXT: {
1371 VkPhysicalDeviceInlineUniformBlockPropertiesEXT *props =
1372 (VkPhysicalDeviceInlineUniformBlockPropertiesEXT *)ext;
1373
1374 props->maxInlineUniformBlockSize = MAX_INLINE_UNIFORM_BLOCK_SIZE;
1375 props->maxPerStageDescriptorInlineUniformBlocks = MAX_INLINE_UNIFORM_BLOCK_SIZE * MAX_SETS;
1376 props->maxPerStageDescriptorUpdateAfterBindInlineUniformBlocks = MAX_INLINE_UNIFORM_BLOCK_SIZE * MAX_SETS;
1377 props->maxDescriptorSetInlineUniformBlocks = MAX_INLINE_UNIFORM_BLOCK_COUNT;
1378 props->maxDescriptorSetUpdateAfterBindInlineUniformBlocks = MAX_INLINE_UNIFORM_BLOCK_COUNT;
1379 break;
1380 }
1381 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_SAMPLE_LOCATIONS_PROPERTIES_EXT: {
1382 VkPhysicalDeviceSampleLocationsPropertiesEXT *properties =
1383 (VkPhysicalDeviceSampleLocationsPropertiesEXT *)ext;
1384 properties->sampleLocationSampleCounts = VK_SAMPLE_COUNT_2_BIT |
1385 VK_SAMPLE_COUNT_4_BIT |
1386 VK_SAMPLE_COUNT_8_BIT;
1387 properties->maxSampleLocationGridSize = (VkExtent2D){ 2 , 2 };
1388 properties->sampleLocationCoordinateRange[0] = 0.0f;
1389 properties->sampleLocationCoordinateRange[1] = 0.9375f;
1390 properties->sampleLocationSubPixelBits = 4;
1391 properties->variableSampleLocations = VK_FALSE;
1392 break;
1393 }
1394 case VK_STRUCTURE_TYPE_PHYSICAL_DEVICE_DEPTH_STENCIL_RESOLVE_PROPERTIES_KHR: {
1395 VkPhysicalDeviceDepthStencilResolvePropertiesKHR *properties =
1396 (VkPhysicalDeviceDepthStencilResolvePropertiesKHR *)ext;
1397
1398 /* We support all of the depth resolve modes */
1399 properties->supportedDepthResolveModes =
1400 VK_RESOLVE_MODE_SAMPLE_ZERO_BIT_KHR |
1401 VK_RESOLVE_MODE_AVERAGE_BIT_KHR |
1402 VK_RESOLVE_MODE_MIN_BIT_KHR |
1403 VK_RESOLVE_MODE_MAX_BIT_KHR;
1404
1405 /* Average doesn't make sense for stencil so we don't support that */
1406 properties->supportedStencilResolveModes =
1407 VK_RESOLVE_MODE_SAMPLE_ZERO_BIT_KHR |
1408 VK_RESOLVE_MODE_MIN_BIT_KHR |
1409 VK_RESOLVE_MODE_MAX_BIT_KHR;
1410
1411 properties->independentResolveNone = VK_TRUE;
1412 properties->independentResolve = VK_TRUE;
1413 break;
1414 }
1415 default:
1416 break;
1417 }
1418 }
1419 }
1420
1421 static void radv_get_physical_device_queue_family_properties(
1422 struct radv_physical_device* pdevice,
1423 uint32_t* pCount,
1424 VkQueueFamilyProperties** pQueueFamilyProperties)
1425 {
1426 int num_queue_families = 1;
1427 int idx;
1428 if (pdevice->rad_info.num_compute_rings > 0 &&
1429 !(pdevice->instance->debug_flags & RADV_DEBUG_NO_COMPUTE_QUEUE))
1430 num_queue_families++;
1431
1432 if (pQueueFamilyProperties == NULL) {
1433 *pCount = num_queue_families;
1434 return;
1435 }
1436
1437 if (!*pCount)
1438 return;
1439
1440 idx = 0;
1441 if (*pCount >= 1) {
1442 *pQueueFamilyProperties[idx] = (VkQueueFamilyProperties) {
1443 .queueFlags = VK_QUEUE_GRAPHICS_BIT |
1444 VK_QUEUE_COMPUTE_BIT |
1445 VK_QUEUE_TRANSFER_BIT |
1446 VK_QUEUE_SPARSE_BINDING_BIT,
1447 .queueCount = 1,
1448 .timestampValidBits = 64,
1449 .minImageTransferGranularity = (VkExtent3D) { 1, 1, 1 },
1450 };
1451 idx++;
1452 }
1453
1454 if (pdevice->rad_info.num_compute_rings > 0 &&
1455 !(pdevice->instance->debug_flags & RADV_DEBUG_NO_COMPUTE_QUEUE)) {
1456 if (*pCount > idx) {
1457 *pQueueFamilyProperties[idx] = (VkQueueFamilyProperties) {
1458 .queueFlags = VK_QUEUE_COMPUTE_BIT |
1459 VK_QUEUE_TRANSFER_BIT |
1460 VK_QUEUE_SPARSE_BINDING_BIT,
1461 .queueCount = pdevice->rad_info.num_compute_rings,
1462 .timestampValidBits = 64,
1463 .minImageTransferGranularity = (VkExtent3D) { 1, 1, 1 },
1464 };
1465 idx++;
1466 }
1467 }
1468 *pCount = idx;
1469 }
1470
1471 void radv_GetPhysicalDeviceQueueFamilyProperties(
1472 VkPhysicalDevice physicalDevice,
1473 uint32_t* pCount,
1474 VkQueueFamilyProperties* pQueueFamilyProperties)
1475 {
1476 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
1477 if (!pQueueFamilyProperties) {
1478 radv_get_physical_device_queue_family_properties(pdevice, pCount, NULL);
1479 return;
1480 }
1481 VkQueueFamilyProperties *properties[] = {
1482 pQueueFamilyProperties + 0,
1483 pQueueFamilyProperties + 1,
1484 pQueueFamilyProperties + 2,
1485 };
1486 radv_get_physical_device_queue_family_properties(pdevice, pCount, properties);
1487 assert(*pCount <= 3);
1488 }
1489
1490 void radv_GetPhysicalDeviceQueueFamilyProperties2(
1491 VkPhysicalDevice physicalDevice,
1492 uint32_t* pCount,
1493 VkQueueFamilyProperties2 *pQueueFamilyProperties)
1494 {
1495 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
1496 if (!pQueueFamilyProperties) {
1497 radv_get_physical_device_queue_family_properties(pdevice, pCount, NULL);
1498 return;
1499 }
1500 VkQueueFamilyProperties *properties[] = {
1501 &pQueueFamilyProperties[0].queueFamilyProperties,
1502 &pQueueFamilyProperties[1].queueFamilyProperties,
1503 &pQueueFamilyProperties[2].queueFamilyProperties,
1504 };
1505 radv_get_physical_device_queue_family_properties(pdevice, pCount, properties);
1506 assert(*pCount <= 3);
1507 }
1508
1509 void radv_GetPhysicalDeviceMemoryProperties(
1510 VkPhysicalDevice physicalDevice,
1511 VkPhysicalDeviceMemoryProperties *pMemoryProperties)
1512 {
1513 RADV_FROM_HANDLE(radv_physical_device, physical_device, physicalDevice);
1514
1515 *pMemoryProperties = physical_device->memory_properties;
1516 }
1517
1518 static void
1519 radv_get_memory_budget_properties(VkPhysicalDevice physicalDevice,
1520 VkPhysicalDeviceMemoryBudgetPropertiesEXT *memoryBudget)
1521 {
1522 RADV_FROM_HANDLE(radv_physical_device, device, physicalDevice);
1523 VkPhysicalDeviceMemoryProperties *memory_properties = &device->memory_properties;
1524 uint64_t visible_vram_size = radv_get_visible_vram_size(device);
1525 uint64_t vram_size = radv_get_vram_size(device);
1526 uint64_t gtt_size = device->rad_info.gart_size;
1527 uint64_t heap_budget, heap_usage;
1528
1529 /* For all memory heaps, the computation of budget is as follow:
1530 * heap_budget = heap_size - global_heap_usage + app_heap_usage
1531 *
1532 * The Vulkan spec 1.1.97 says that the budget should include any
1533 * currently allocated device memory.
1534 *
1535 * Note that the application heap usages are not really accurate (eg.
1536 * in presence of shared buffers).
1537 */
1538 for (int i = 0; i < device->memory_properties.memoryTypeCount; i++) {
1539 uint32_t heap_index = device->memory_properties.memoryTypes[i].heapIndex;
1540
1541 switch (device->mem_type_indices[i]) {
1542 case RADV_MEM_TYPE_VRAM:
1543 heap_usage = device->ws->query_value(device->ws,
1544 RADEON_ALLOCATED_VRAM);
1545
1546 heap_budget = vram_size -
1547 device->ws->query_value(device->ws, RADEON_VRAM_USAGE) +
1548 heap_usage;
1549
1550 memoryBudget->heapBudget[heap_index] = heap_budget;
1551 memoryBudget->heapUsage[heap_index] = heap_usage;
1552 break;
1553 case RADV_MEM_TYPE_VRAM_CPU_ACCESS:
1554 heap_usage = device->ws->query_value(device->ws,
1555 RADEON_ALLOCATED_VRAM_VIS);
1556
1557 heap_budget = visible_vram_size -
1558 device->ws->query_value(device->ws, RADEON_VRAM_VIS_USAGE) +
1559 heap_usage;
1560
1561 memoryBudget->heapBudget[heap_index] = heap_budget;
1562 memoryBudget->heapUsage[heap_index] = heap_usage;
1563 break;
1564 case RADV_MEM_TYPE_GTT_WRITE_COMBINE:
1565 heap_usage = device->ws->query_value(device->ws,
1566 RADEON_ALLOCATED_GTT);
1567
1568 heap_budget = gtt_size -
1569 device->ws->query_value(device->ws, RADEON_GTT_USAGE) +
1570 heap_usage;
1571
1572 memoryBudget->heapBudget[heap_index] = heap_budget;
1573 memoryBudget->heapUsage[heap_index] = heap_usage;
1574 break;
1575 default:
1576 break;
1577 }
1578 }
1579
1580 /* The heapBudget and heapUsage values must be zero for array elements
1581 * greater than or equal to
1582 * VkPhysicalDeviceMemoryProperties::memoryHeapCount.
1583 */
1584 for (uint32_t i = memory_properties->memoryHeapCount; i < VK_MAX_MEMORY_HEAPS; i++) {
1585 memoryBudget->heapBudget[i] = 0;
1586 memoryBudget->heapUsage[i] = 0;
1587 }
1588 }
1589
1590 void radv_GetPhysicalDeviceMemoryProperties2(
1591 VkPhysicalDevice physicalDevice,
1592 VkPhysicalDeviceMemoryProperties2 *pMemoryProperties)
1593 {
1594 radv_GetPhysicalDeviceMemoryProperties(physicalDevice,
1595 &pMemoryProperties->memoryProperties);
1596
1597 VkPhysicalDeviceMemoryBudgetPropertiesEXT *memory_budget =
1598 vk_find_struct(pMemoryProperties->pNext,
1599 PHYSICAL_DEVICE_MEMORY_BUDGET_PROPERTIES_EXT);
1600 if (memory_budget)
1601 radv_get_memory_budget_properties(physicalDevice, memory_budget);
1602 }
1603
1604 VkResult radv_GetMemoryHostPointerPropertiesEXT(
1605 VkDevice _device,
1606 VkExternalMemoryHandleTypeFlagBits handleType,
1607 const void *pHostPointer,
1608 VkMemoryHostPointerPropertiesEXT *pMemoryHostPointerProperties)
1609 {
1610 RADV_FROM_HANDLE(radv_device, device, _device);
1611
1612 switch (handleType)
1613 {
1614 case VK_EXTERNAL_MEMORY_HANDLE_TYPE_HOST_ALLOCATION_BIT_EXT: {
1615 const struct radv_physical_device *physical_device = device->physical_device;
1616 uint32_t memoryTypeBits = 0;
1617 for (int i = 0; i < physical_device->memory_properties.memoryTypeCount; i++) {
1618 if (physical_device->mem_type_indices[i] == RADV_MEM_TYPE_GTT_CACHED) {
1619 memoryTypeBits = (1 << i);
1620 break;
1621 }
1622 }
1623 pMemoryHostPointerProperties->memoryTypeBits = memoryTypeBits;
1624 return VK_SUCCESS;
1625 }
1626 default:
1627 return VK_ERROR_INVALID_EXTERNAL_HANDLE;
1628 }
1629 }
1630
1631 static enum radeon_ctx_priority
1632 radv_get_queue_global_priority(const VkDeviceQueueGlobalPriorityCreateInfoEXT *pObj)
1633 {
1634 /* Default to MEDIUM when a specific global priority isn't requested */
1635 if (!pObj)
1636 return RADEON_CTX_PRIORITY_MEDIUM;
1637
1638 switch(pObj->globalPriority) {
1639 case VK_QUEUE_GLOBAL_PRIORITY_REALTIME_EXT:
1640 return RADEON_CTX_PRIORITY_REALTIME;
1641 case VK_QUEUE_GLOBAL_PRIORITY_HIGH_EXT:
1642 return RADEON_CTX_PRIORITY_HIGH;
1643 case VK_QUEUE_GLOBAL_PRIORITY_MEDIUM_EXT:
1644 return RADEON_CTX_PRIORITY_MEDIUM;
1645 case VK_QUEUE_GLOBAL_PRIORITY_LOW_EXT:
1646 return RADEON_CTX_PRIORITY_LOW;
1647 default:
1648 unreachable("Illegal global priority value");
1649 return RADEON_CTX_PRIORITY_INVALID;
1650 }
1651 }
1652
1653 static int
1654 radv_queue_init(struct radv_device *device, struct radv_queue *queue,
1655 uint32_t queue_family_index, int idx,
1656 VkDeviceQueueCreateFlags flags,
1657 const VkDeviceQueueGlobalPriorityCreateInfoEXT *global_priority)
1658 {
1659 queue->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
1660 queue->device = device;
1661 queue->queue_family_index = queue_family_index;
1662 queue->queue_idx = idx;
1663 queue->priority = radv_get_queue_global_priority(global_priority);
1664 queue->flags = flags;
1665
1666 queue->hw_ctx = device->ws->ctx_create(device->ws, queue->priority);
1667 if (!queue->hw_ctx)
1668 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
1669
1670 return VK_SUCCESS;
1671 }
1672
1673 static void
1674 radv_queue_finish(struct radv_queue *queue)
1675 {
1676 if (queue->hw_ctx)
1677 queue->device->ws->ctx_destroy(queue->hw_ctx);
1678
1679 if (queue->initial_full_flush_preamble_cs)
1680 queue->device->ws->cs_destroy(queue->initial_full_flush_preamble_cs);
1681 if (queue->initial_preamble_cs)
1682 queue->device->ws->cs_destroy(queue->initial_preamble_cs);
1683 if (queue->continue_preamble_cs)
1684 queue->device->ws->cs_destroy(queue->continue_preamble_cs);
1685 if (queue->descriptor_bo)
1686 queue->device->ws->buffer_destroy(queue->descriptor_bo);
1687 if (queue->scratch_bo)
1688 queue->device->ws->buffer_destroy(queue->scratch_bo);
1689 if (queue->esgs_ring_bo)
1690 queue->device->ws->buffer_destroy(queue->esgs_ring_bo);
1691 if (queue->gsvs_ring_bo)
1692 queue->device->ws->buffer_destroy(queue->gsvs_ring_bo);
1693 if (queue->tess_rings_bo)
1694 queue->device->ws->buffer_destroy(queue->tess_rings_bo);
1695 if (queue->compute_scratch_bo)
1696 queue->device->ws->buffer_destroy(queue->compute_scratch_bo);
1697 }
1698
1699 static void
1700 radv_bo_list_init(struct radv_bo_list *bo_list)
1701 {
1702 pthread_mutex_init(&bo_list->mutex, NULL);
1703 bo_list->list.count = bo_list->capacity = 0;
1704 bo_list->list.bos = NULL;
1705 }
1706
1707 static void
1708 radv_bo_list_finish(struct radv_bo_list *bo_list)
1709 {
1710 free(bo_list->list.bos);
1711 pthread_mutex_destroy(&bo_list->mutex);
1712 }
1713
1714 static VkResult radv_bo_list_add(struct radv_device *device,
1715 struct radeon_winsys_bo *bo)
1716 {
1717 struct radv_bo_list *bo_list = &device->bo_list;
1718
1719 if (bo->is_local)
1720 return VK_SUCCESS;
1721
1722 if (unlikely(!device->use_global_bo_list))
1723 return VK_SUCCESS;
1724
1725 pthread_mutex_lock(&bo_list->mutex);
1726 if (bo_list->list.count == bo_list->capacity) {
1727 unsigned capacity = MAX2(4, bo_list->capacity * 2);
1728 void *data = realloc(bo_list->list.bos, capacity * sizeof(struct radeon_winsys_bo*));
1729
1730 if (!data) {
1731 pthread_mutex_unlock(&bo_list->mutex);
1732 return VK_ERROR_OUT_OF_HOST_MEMORY;
1733 }
1734
1735 bo_list->list.bos = (struct radeon_winsys_bo**)data;
1736 bo_list->capacity = capacity;
1737 }
1738
1739 bo_list->list.bos[bo_list->list.count++] = bo;
1740 pthread_mutex_unlock(&bo_list->mutex);
1741 return VK_SUCCESS;
1742 }
1743
1744 static void radv_bo_list_remove(struct radv_device *device,
1745 struct radeon_winsys_bo *bo)
1746 {
1747 struct radv_bo_list *bo_list = &device->bo_list;
1748
1749 if (bo->is_local)
1750 return;
1751
1752 if (unlikely(!device->use_global_bo_list))
1753 return;
1754
1755 pthread_mutex_lock(&bo_list->mutex);
1756 for(unsigned i = 0; i < bo_list->list.count; ++i) {
1757 if (bo_list->list.bos[i] == bo) {
1758 bo_list->list.bos[i] = bo_list->list.bos[bo_list->list.count - 1];
1759 --bo_list->list.count;
1760 break;
1761 }
1762 }
1763 pthread_mutex_unlock(&bo_list->mutex);
1764 }
1765
1766 static void
1767 radv_device_init_gs_info(struct radv_device *device)
1768 {
1769 device->gs_table_depth = ac_get_gs_table_depth(device->physical_device->rad_info.chip_class,
1770 device->physical_device->rad_info.family);
1771 }
1772
1773 static int radv_get_device_extension_index(const char *name)
1774 {
1775 for (unsigned i = 0; i < RADV_DEVICE_EXTENSION_COUNT; ++i) {
1776 if (strcmp(name, radv_device_extensions[i].extensionName) == 0)
1777 return i;
1778 }
1779 return -1;
1780 }
1781
1782 static int
1783 radv_get_int_debug_option(const char *name, int default_value)
1784 {
1785 const char *str;
1786 int result;
1787
1788 str = getenv(name);
1789 if (!str) {
1790 result = default_value;
1791 } else {
1792 char *endptr;
1793
1794 result = strtol(str, &endptr, 0);
1795 if (str == endptr) {
1796 /* No digits founs. */
1797 result = default_value;
1798 }
1799 }
1800
1801 return result;
1802 }
1803
1804 VkResult radv_CreateDevice(
1805 VkPhysicalDevice physicalDevice,
1806 const VkDeviceCreateInfo* pCreateInfo,
1807 const VkAllocationCallbacks* pAllocator,
1808 VkDevice* pDevice)
1809 {
1810 RADV_FROM_HANDLE(radv_physical_device, physical_device, physicalDevice);
1811 VkResult result;
1812 struct radv_device *device;
1813
1814 bool keep_shader_info = false;
1815
1816 /* Check enabled features */
1817 if (pCreateInfo->pEnabledFeatures) {
1818 VkPhysicalDeviceFeatures supported_features;
1819 radv_GetPhysicalDeviceFeatures(physicalDevice, &supported_features);
1820 VkBool32 *supported_feature = (VkBool32 *)&supported_features;
1821 VkBool32 *enabled_feature = (VkBool32 *)pCreateInfo->pEnabledFeatures;
1822 unsigned num_features = sizeof(VkPhysicalDeviceFeatures) / sizeof(VkBool32);
1823 for (uint32_t i = 0; i < num_features; i++) {
1824 if (enabled_feature[i] && !supported_feature[i])
1825 return vk_error(physical_device->instance, VK_ERROR_FEATURE_NOT_PRESENT);
1826 }
1827 }
1828
1829 device = vk_zalloc2(&physical_device->instance->alloc, pAllocator,
1830 sizeof(*device), 8,
1831 VK_SYSTEM_ALLOCATION_SCOPE_DEVICE);
1832 if (!device)
1833 return vk_error(physical_device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
1834
1835 device->_loader_data.loaderMagic = ICD_LOADER_MAGIC;
1836 device->instance = physical_device->instance;
1837 device->physical_device = physical_device;
1838
1839 device->ws = physical_device->ws;
1840 if (pAllocator)
1841 device->alloc = *pAllocator;
1842 else
1843 device->alloc = physical_device->instance->alloc;
1844
1845 for (uint32_t i = 0; i < pCreateInfo->enabledExtensionCount; i++) {
1846 const char *ext_name = pCreateInfo->ppEnabledExtensionNames[i];
1847 int index = radv_get_device_extension_index(ext_name);
1848 if (index < 0 || !physical_device->supported_extensions.extensions[index]) {
1849 vk_free(&device->alloc, device);
1850 return vk_error(physical_device->instance, VK_ERROR_EXTENSION_NOT_PRESENT);
1851 }
1852
1853 device->enabled_extensions.extensions[index] = true;
1854 }
1855
1856 keep_shader_info = device->enabled_extensions.AMD_shader_info;
1857
1858 /* With update after bind we can't attach bo's to the command buffer
1859 * from the descriptor set anymore, so we have to use a global BO list.
1860 */
1861 device->use_global_bo_list =
1862 (device->instance->perftest_flags & RADV_PERFTEST_BO_LIST) ||
1863 device->enabled_extensions.EXT_descriptor_indexing ||
1864 device->enabled_extensions.EXT_buffer_device_address;
1865
1866 mtx_init(&device->shader_slab_mutex, mtx_plain);
1867 list_inithead(&device->shader_slabs);
1868
1869 radv_bo_list_init(&device->bo_list);
1870
1871 for (unsigned i = 0; i < pCreateInfo->queueCreateInfoCount; i++) {
1872 const VkDeviceQueueCreateInfo *queue_create = &pCreateInfo->pQueueCreateInfos[i];
1873 uint32_t qfi = queue_create->queueFamilyIndex;
1874 const VkDeviceQueueGlobalPriorityCreateInfoEXT *global_priority =
1875 vk_find_struct_const(queue_create->pNext, DEVICE_QUEUE_GLOBAL_PRIORITY_CREATE_INFO_EXT);
1876
1877 assert(!global_priority || device->physical_device->rad_info.has_ctx_priority);
1878
1879 device->queues[qfi] = vk_alloc(&device->alloc,
1880 queue_create->queueCount * sizeof(struct radv_queue), 8, VK_SYSTEM_ALLOCATION_SCOPE_DEVICE);
1881 if (!device->queues[qfi]) {
1882 result = VK_ERROR_OUT_OF_HOST_MEMORY;
1883 goto fail;
1884 }
1885
1886 memset(device->queues[qfi], 0, queue_create->queueCount * sizeof(struct radv_queue));
1887
1888 device->queue_count[qfi] = queue_create->queueCount;
1889
1890 for (unsigned q = 0; q < queue_create->queueCount; q++) {
1891 result = radv_queue_init(device, &device->queues[qfi][q],
1892 qfi, q, queue_create->flags,
1893 global_priority);
1894 if (result != VK_SUCCESS)
1895 goto fail;
1896 }
1897 }
1898
1899 /* TODO: Enable binning for GFX10. */
1900 device->pbb_allowed = device->physical_device->rad_info.chip_class == GFX9 &&
1901 !(device->instance->debug_flags & RADV_DEBUG_NOBINNING);
1902
1903 /* Disabled and not implemented for now. */
1904 device->dfsm_allowed = device->pbb_allowed &&
1905 (device->physical_device->rad_info.family == CHIP_RAVEN ||
1906 device->physical_device->rad_info.family == CHIP_RAVEN2);
1907
1908 #ifdef ANDROID
1909 device->always_use_syncobj = device->physical_device->rad_info.has_syncobj_wait_for_submit;
1910 #endif
1911
1912 /* The maximum number of scratch waves. Scratch space isn't divided
1913 * evenly between CUs. The number is only a function of the number of CUs.
1914 * We can decrease the constant to decrease the scratch buffer size.
1915 *
1916 * sctx->scratch_waves must be >= the maximum possible size of
1917 * 1 threadgroup, so that the hw doesn't hang from being unable
1918 * to start any.
1919 *
1920 * The recommended value is 4 per CU at most. Higher numbers don't
1921 * bring much benefit, but they still occupy chip resources (think
1922 * async compute). I've seen ~2% performance difference between 4 and 32.
1923 */
1924 uint32_t max_threads_per_block = 2048;
1925 device->scratch_waves = MAX2(32 * physical_device->rad_info.num_good_compute_units,
1926 max_threads_per_block / 64);
1927
1928 device->dispatch_initiator = S_00B800_COMPUTE_SHADER_EN(1);
1929
1930 if (device->physical_device->rad_info.chip_class >= GFX7) {
1931 /* If the KMD allows it (there is a KMD hw register for it),
1932 * allow launching waves out-of-order.
1933 */
1934 device->dispatch_initiator |= S_00B800_ORDER_MODE(1);
1935 }
1936
1937 radv_device_init_gs_info(device);
1938
1939 device->tess_offchip_block_dw_size =
1940 device->physical_device->rad_info.family == CHIP_HAWAII ? 4096 : 8192;
1941 device->has_distributed_tess =
1942 device->physical_device->rad_info.chip_class >= GFX8 &&
1943 device->physical_device->rad_info.max_se >= 2;
1944
1945 if (getenv("RADV_TRACE_FILE")) {
1946 const char *filename = getenv("RADV_TRACE_FILE");
1947
1948 keep_shader_info = true;
1949
1950 if (!radv_init_trace(device))
1951 goto fail;
1952
1953 fprintf(stderr, "*****************************************************************************\n");
1954 fprintf(stderr, "* WARNING: RADV_TRACE_FILE is costly and should only be used for debugging! *\n");
1955 fprintf(stderr, "*****************************************************************************\n");
1956
1957 fprintf(stderr, "Trace file will be dumped to %s\n", filename);
1958 radv_dump_enabled_options(device, stderr);
1959 }
1960
1961 device->keep_shader_info = keep_shader_info;
1962
1963 result = radv_device_init_meta(device);
1964 if (result != VK_SUCCESS)
1965 goto fail;
1966
1967 radv_device_init_msaa(device);
1968
1969 for (int family = 0; family < RADV_MAX_QUEUE_FAMILIES; ++family) {
1970 device->empty_cs[family] = device->ws->cs_create(device->ws, family);
1971 switch (family) {
1972 case RADV_QUEUE_GENERAL:
1973 radeon_emit(device->empty_cs[family], PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
1974 radeon_emit(device->empty_cs[family], CONTEXT_CONTROL_LOAD_ENABLE(1));
1975 radeon_emit(device->empty_cs[family], CONTEXT_CONTROL_SHADOW_ENABLE(1));
1976 break;
1977 case RADV_QUEUE_COMPUTE:
1978 radeon_emit(device->empty_cs[family], PKT3(PKT3_NOP, 0, 0));
1979 radeon_emit(device->empty_cs[family], 0);
1980 break;
1981 }
1982 device->ws->cs_finalize(device->empty_cs[family]);
1983 }
1984
1985 if (device->physical_device->rad_info.chip_class >= GFX7)
1986 cik_create_gfx_config(device);
1987
1988 VkPipelineCacheCreateInfo ci;
1989 ci.sType = VK_STRUCTURE_TYPE_PIPELINE_CACHE_CREATE_INFO;
1990 ci.pNext = NULL;
1991 ci.flags = 0;
1992 ci.pInitialData = NULL;
1993 ci.initialDataSize = 0;
1994 VkPipelineCache pc;
1995 result = radv_CreatePipelineCache(radv_device_to_handle(device),
1996 &ci, NULL, &pc);
1997 if (result != VK_SUCCESS)
1998 goto fail_meta;
1999
2000 device->mem_cache = radv_pipeline_cache_from_handle(pc);
2001
2002 device->force_aniso =
2003 MIN2(16, radv_get_int_debug_option("RADV_TEX_ANISO", -1));
2004 if (device->force_aniso >= 0) {
2005 fprintf(stderr, "radv: Forcing anisotropy filter to %ix\n",
2006 1 << util_logbase2(device->force_aniso));
2007 }
2008
2009 *pDevice = radv_device_to_handle(device);
2010 return VK_SUCCESS;
2011
2012 fail_meta:
2013 radv_device_finish_meta(device);
2014 fail:
2015 radv_bo_list_finish(&device->bo_list);
2016
2017 if (device->trace_bo)
2018 device->ws->buffer_destroy(device->trace_bo);
2019
2020 if (device->gfx_init)
2021 device->ws->buffer_destroy(device->gfx_init);
2022
2023 for (unsigned i = 0; i < RADV_MAX_QUEUE_FAMILIES; i++) {
2024 for (unsigned q = 0; q < device->queue_count[i]; q++)
2025 radv_queue_finish(&device->queues[i][q]);
2026 if (device->queue_count[i])
2027 vk_free(&device->alloc, device->queues[i]);
2028 }
2029
2030 vk_free(&device->alloc, device);
2031 return result;
2032 }
2033
2034 void radv_DestroyDevice(
2035 VkDevice _device,
2036 const VkAllocationCallbacks* pAllocator)
2037 {
2038 RADV_FROM_HANDLE(radv_device, device, _device);
2039
2040 if (!device)
2041 return;
2042
2043 if (device->trace_bo)
2044 device->ws->buffer_destroy(device->trace_bo);
2045
2046 if (device->gfx_init)
2047 device->ws->buffer_destroy(device->gfx_init);
2048
2049 for (unsigned i = 0; i < RADV_MAX_QUEUE_FAMILIES; i++) {
2050 for (unsigned q = 0; q < device->queue_count[i]; q++)
2051 radv_queue_finish(&device->queues[i][q]);
2052 if (device->queue_count[i])
2053 vk_free(&device->alloc, device->queues[i]);
2054 if (device->empty_cs[i])
2055 device->ws->cs_destroy(device->empty_cs[i]);
2056 }
2057 radv_device_finish_meta(device);
2058
2059 VkPipelineCache pc = radv_pipeline_cache_to_handle(device->mem_cache);
2060 radv_DestroyPipelineCache(radv_device_to_handle(device), pc, NULL);
2061
2062 radv_destroy_shader_slabs(device);
2063
2064 radv_bo_list_finish(&device->bo_list);
2065 vk_free(&device->alloc, device);
2066 }
2067
2068 VkResult radv_EnumerateInstanceLayerProperties(
2069 uint32_t* pPropertyCount,
2070 VkLayerProperties* pProperties)
2071 {
2072 if (pProperties == NULL) {
2073 *pPropertyCount = 0;
2074 return VK_SUCCESS;
2075 }
2076
2077 /* None supported at this time */
2078 return vk_error(NULL, VK_ERROR_LAYER_NOT_PRESENT);
2079 }
2080
2081 VkResult radv_EnumerateDeviceLayerProperties(
2082 VkPhysicalDevice physicalDevice,
2083 uint32_t* pPropertyCount,
2084 VkLayerProperties* pProperties)
2085 {
2086 if (pProperties == NULL) {
2087 *pPropertyCount = 0;
2088 return VK_SUCCESS;
2089 }
2090
2091 /* None supported at this time */
2092 return vk_error(NULL, VK_ERROR_LAYER_NOT_PRESENT);
2093 }
2094
2095 void radv_GetDeviceQueue2(
2096 VkDevice _device,
2097 const VkDeviceQueueInfo2* pQueueInfo,
2098 VkQueue* pQueue)
2099 {
2100 RADV_FROM_HANDLE(radv_device, device, _device);
2101 struct radv_queue *queue;
2102
2103 queue = &device->queues[pQueueInfo->queueFamilyIndex][pQueueInfo->queueIndex];
2104 if (pQueueInfo->flags != queue->flags) {
2105 /* From the Vulkan 1.1.70 spec:
2106 *
2107 * "The queue returned by vkGetDeviceQueue2 must have the same
2108 * flags value from this structure as that used at device
2109 * creation time in a VkDeviceQueueCreateInfo instance. If no
2110 * matching flags were specified at device creation time then
2111 * pQueue will return VK_NULL_HANDLE."
2112 */
2113 *pQueue = VK_NULL_HANDLE;
2114 return;
2115 }
2116
2117 *pQueue = radv_queue_to_handle(queue);
2118 }
2119
2120 void radv_GetDeviceQueue(
2121 VkDevice _device,
2122 uint32_t queueFamilyIndex,
2123 uint32_t queueIndex,
2124 VkQueue* pQueue)
2125 {
2126 const VkDeviceQueueInfo2 info = (VkDeviceQueueInfo2) {
2127 .sType = VK_STRUCTURE_TYPE_DEVICE_QUEUE_INFO_2,
2128 .queueFamilyIndex = queueFamilyIndex,
2129 .queueIndex = queueIndex
2130 };
2131
2132 radv_GetDeviceQueue2(_device, &info, pQueue);
2133 }
2134
2135 static void
2136 fill_geom_tess_rings(struct radv_queue *queue,
2137 uint32_t *map,
2138 bool add_sample_positions,
2139 uint32_t esgs_ring_size,
2140 struct radeon_winsys_bo *esgs_ring_bo,
2141 uint32_t gsvs_ring_size,
2142 struct radeon_winsys_bo *gsvs_ring_bo,
2143 uint32_t tess_factor_ring_size,
2144 uint32_t tess_offchip_ring_offset,
2145 uint32_t tess_offchip_ring_size,
2146 struct radeon_winsys_bo *tess_rings_bo)
2147 {
2148 uint32_t *desc = &map[4];
2149
2150 if (esgs_ring_bo) {
2151 uint64_t esgs_va = radv_buffer_get_va(esgs_ring_bo);
2152
2153 /* stride 0, num records - size, add tid, swizzle, elsize4,
2154 index stride 64 */
2155 desc[0] = esgs_va;
2156 desc[1] = S_008F04_BASE_ADDRESS_HI(esgs_va >> 32) |
2157 S_008F04_SWIZZLE_ENABLE(true);
2158 desc[2] = esgs_ring_size;
2159 desc[3] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2160 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2161 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2162 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W) |
2163 S_008F0C_INDEX_STRIDE(3) |
2164 S_008F0C_ADD_TID_ENABLE(1);
2165
2166 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2167 desc[3] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2168 S_008F0C_OOB_SELECT(2) |
2169 S_008F0C_RESOURCE_LEVEL(1);
2170 } else {
2171 desc[3] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2172 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32) |
2173 S_008F0C_ELEMENT_SIZE(1);
2174 }
2175
2176 /* GS entry for ES->GS ring */
2177 /* stride 0, num records - size, elsize0,
2178 index stride 0 */
2179 desc[4] = esgs_va;
2180 desc[5] = S_008F04_BASE_ADDRESS_HI(esgs_va >> 32);
2181 desc[6] = esgs_ring_size;
2182 desc[7] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2183 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2184 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2185 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W);
2186
2187 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2188 desc[7] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2189 S_008F0C_OOB_SELECT(2) |
2190 S_008F0C_RESOURCE_LEVEL(1);
2191 } else {
2192 desc[7] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2193 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
2194 }
2195 }
2196
2197 desc += 8;
2198
2199 if (gsvs_ring_bo) {
2200 uint64_t gsvs_va = radv_buffer_get_va(gsvs_ring_bo);
2201
2202 /* VS entry for GS->VS ring */
2203 /* stride 0, num records - size, elsize0,
2204 index stride 0 */
2205 desc[0] = gsvs_va;
2206 desc[1] = S_008F04_BASE_ADDRESS_HI(gsvs_va >> 32);
2207 desc[2] = gsvs_ring_size;
2208 desc[3] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2209 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2210 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2211 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W);
2212
2213 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2214 desc[3] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2215 S_008F0C_OOB_SELECT(2) |
2216 S_008F0C_RESOURCE_LEVEL(1);
2217 } else {
2218 desc[3] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2219 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
2220 }
2221
2222 /* stride gsvs_itemsize, num records 64
2223 elsize 4, index stride 16 */
2224 /* shader will patch stride and desc[2] */
2225 desc[4] = gsvs_va;
2226 desc[5] = S_008F04_BASE_ADDRESS_HI(gsvs_va >> 32) |
2227 S_008F04_SWIZZLE_ENABLE(1);
2228 desc[6] = 0;
2229 desc[7] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2230 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2231 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2232 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W) |
2233 S_008F0C_INDEX_STRIDE(1) |
2234 S_008F0C_ADD_TID_ENABLE(true);
2235
2236 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2237 desc[7] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2238 S_008F0C_OOB_SELECT(2) |
2239 S_008F0C_RESOURCE_LEVEL(1);
2240 } else {
2241 desc[7] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2242 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32) |
2243 S_008F0C_ELEMENT_SIZE(1);
2244 }
2245
2246 }
2247
2248 desc += 8;
2249
2250 if (tess_rings_bo) {
2251 uint64_t tess_va = radv_buffer_get_va(tess_rings_bo);
2252 uint64_t tess_offchip_va = tess_va + tess_offchip_ring_offset;
2253
2254 desc[0] = tess_va;
2255 desc[1] = S_008F04_BASE_ADDRESS_HI(tess_va >> 32);
2256 desc[2] = tess_factor_ring_size;
2257 desc[3] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2258 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2259 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2260 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W);
2261
2262 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2263 desc[3] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2264 S_008F0C_OOB_SELECT(3) |
2265 S_008F0C_RESOURCE_LEVEL(1);
2266 } else {
2267 desc[3] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2268 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
2269 }
2270
2271 desc[4] = tess_offchip_va;
2272 desc[5] = S_008F04_BASE_ADDRESS_HI(tess_offchip_va >> 32);
2273 desc[6] = tess_offchip_ring_size;
2274 desc[7] = S_008F0C_DST_SEL_X(V_008F0C_SQ_SEL_X) |
2275 S_008F0C_DST_SEL_Y(V_008F0C_SQ_SEL_Y) |
2276 S_008F0C_DST_SEL_Z(V_008F0C_SQ_SEL_Z) |
2277 S_008F0C_DST_SEL_W(V_008F0C_SQ_SEL_W);
2278
2279 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2280 desc[7] |= S_008F0C_FORMAT(V_008F0C_IMG_FORMAT_32_FLOAT) |
2281 S_008F0C_OOB_SELECT(3) |
2282 S_008F0C_RESOURCE_LEVEL(1);
2283 } else {
2284 desc[7] |= S_008F0C_NUM_FORMAT(V_008F0C_BUF_NUM_FORMAT_FLOAT) |
2285 S_008F0C_DATA_FORMAT(V_008F0C_BUF_DATA_FORMAT_32);
2286 }
2287 }
2288
2289 desc += 8;
2290
2291 if (add_sample_positions) {
2292 /* add sample positions after all rings */
2293 memcpy(desc, queue->device->sample_locations_1x, 8);
2294 desc += 2;
2295 memcpy(desc, queue->device->sample_locations_2x, 16);
2296 desc += 4;
2297 memcpy(desc, queue->device->sample_locations_4x, 32);
2298 desc += 8;
2299 memcpy(desc, queue->device->sample_locations_8x, 64);
2300 }
2301 }
2302
2303 static unsigned
2304 radv_get_hs_offchip_param(struct radv_device *device, uint32_t *max_offchip_buffers_p)
2305 {
2306 bool double_offchip_buffers = device->physical_device->rad_info.chip_class >= GFX7 &&
2307 device->physical_device->rad_info.family != CHIP_CARRIZO &&
2308 device->physical_device->rad_info.family != CHIP_STONEY;
2309 unsigned max_offchip_buffers_per_se = double_offchip_buffers ? 128 : 64;
2310 unsigned max_offchip_buffers;
2311 unsigned offchip_granularity;
2312 unsigned hs_offchip_param;
2313
2314 /*
2315 * Per RadeonSI:
2316 * This must be one less than the maximum number due to a hw limitation.
2317 * Various hardware bugs need thGFX7
2318 *
2319 * Per AMDVLK:
2320 * Vega10 should limit max_offchip_buffers to 508 (4 * 127).
2321 * Gfx7 should limit max_offchip_buffers to 508
2322 * Gfx6 should limit max_offchip_buffers to 126 (2 * 63)
2323 *
2324 * Follow AMDVLK here.
2325 */
2326 if (device->physical_device->rad_info.chip_class >= GFX10) {
2327 max_offchip_buffers_per_se = 256;
2328 } else if (device->physical_device->rad_info.family == CHIP_VEGA10 ||
2329 device->physical_device->rad_info.chip_class == GFX7 ||
2330 device->physical_device->rad_info.chip_class == GFX6)
2331 --max_offchip_buffers_per_se;
2332
2333 max_offchip_buffers = max_offchip_buffers_per_se *
2334 device->physical_device->rad_info.max_se;
2335
2336 /* Hawaii has a bug with offchip buffers > 256 that can be worked
2337 * around by setting 4K granularity.
2338 */
2339 if (device->tess_offchip_block_dw_size == 4096) {
2340 assert(device->physical_device->rad_info.family == CHIP_HAWAII);
2341 offchip_granularity = V_03093C_X_4K_DWORDS;
2342 } else {
2343 assert(device->tess_offchip_block_dw_size == 8192);
2344 offchip_granularity = V_03093C_X_8K_DWORDS;
2345 }
2346
2347 switch (device->physical_device->rad_info.chip_class) {
2348 case GFX6:
2349 max_offchip_buffers = MIN2(max_offchip_buffers, 126);
2350 break;
2351 case GFX7:
2352 case GFX8:
2353 case GFX9:
2354 max_offchip_buffers = MIN2(max_offchip_buffers, 508);
2355 break;
2356 case GFX10:
2357 break;
2358 default:
2359 break;
2360 }
2361
2362 *max_offchip_buffers_p = max_offchip_buffers;
2363 if (device->physical_device->rad_info.chip_class >= GFX7) {
2364 if (device->physical_device->rad_info.chip_class >= GFX8)
2365 --max_offchip_buffers;
2366 hs_offchip_param =
2367 S_03093C_OFFCHIP_BUFFERING(max_offchip_buffers) |
2368 S_03093C_OFFCHIP_GRANULARITY(offchip_granularity);
2369 } else {
2370 hs_offchip_param =
2371 S_0089B0_OFFCHIP_BUFFERING(max_offchip_buffers);
2372 }
2373 return hs_offchip_param;
2374 }
2375
2376 static void
2377 radv_emit_gs_ring_sizes(struct radv_queue *queue, struct radeon_cmdbuf *cs,
2378 struct radeon_winsys_bo *esgs_ring_bo,
2379 uint32_t esgs_ring_size,
2380 struct radeon_winsys_bo *gsvs_ring_bo,
2381 uint32_t gsvs_ring_size)
2382 {
2383 if (!esgs_ring_bo && !gsvs_ring_bo)
2384 return;
2385
2386 if (esgs_ring_bo)
2387 radv_cs_add_buffer(queue->device->ws, cs, esgs_ring_bo);
2388
2389 if (gsvs_ring_bo)
2390 radv_cs_add_buffer(queue->device->ws, cs, gsvs_ring_bo);
2391
2392 if (queue->device->physical_device->rad_info.chip_class >= GFX7) {
2393 radeon_set_uconfig_reg_seq(cs, R_030900_VGT_ESGS_RING_SIZE, 2);
2394 radeon_emit(cs, esgs_ring_size >> 8);
2395 radeon_emit(cs, gsvs_ring_size >> 8);
2396 } else {
2397 radeon_set_config_reg_seq(cs, R_0088C8_VGT_ESGS_RING_SIZE, 2);
2398 radeon_emit(cs, esgs_ring_size >> 8);
2399 radeon_emit(cs, gsvs_ring_size >> 8);
2400 }
2401 }
2402
2403 static void
2404 radv_emit_tess_factor_ring(struct radv_queue *queue, struct radeon_cmdbuf *cs,
2405 unsigned hs_offchip_param, unsigned tf_ring_size,
2406 struct radeon_winsys_bo *tess_rings_bo)
2407 {
2408 uint64_t tf_va;
2409
2410 if (!tess_rings_bo)
2411 return;
2412
2413 tf_va = radv_buffer_get_va(tess_rings_bo);
2414
2415 radv_cs_add_buffer(queue->device->ws, cs, tess_rings_bo);
2416
2417 if (queue->device->physical_device->rad_info.chip_class >= GFX7) {
2418 radeon_set_uconfig_reg(cs, R_030938_VGT_TF_RING_SIZE,
2419 S_030938_SIZE(tf_ring_size / 4));
2420 radeon_set_uconfig_reg(cs, R_030940_VGT_TF_MEMORY_BASE,
2421 tf_va >> 8);
2422
2423 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2424 radeon_set_uconfig_reg(cs, R_030984_VGT_TF_MEMORY_BASE_HI_UMD,
2425 S_030984_BASE_HI(tf_va >> 40));
2426 } else if (queue->device->physical_device->rad_info.chip_class == GFX9) {
2427 radeon_set_uconfig_reg(cs, R_030944_VGT_TF_MEMORY_BASE_HI,
2428 S_030944_BASE_HI(tf_va >> 40));
2429 }
2430 radeon_set_uconfig_reg(cs, R_03093C_VGT_HS_OFFCHIP_PARAM,
2431 hs_offchip_param);
2432 } else {
2433 radeon_set_config_reg(cs, R_008988_VGT_TF_RING_SIZE,
2434 S_008988_SIZE(tf_ring_size / 4));
2435 radeon_set_config_reg(cs, R_0089B8_VGT_TF_MEMORY_BASE,
2436 tf_va >> 8);
2437 radeon_set_config_reg(cs, R_0089B0_VGT_HS_OFFCHIP_PARAM,
2438 hs_offchip_param);
2439 }
2440 }
2441
2442 static void
2443 radv_emit_compute_scratch(struct radv_queue *queue, struct radeon_cmdbuf *cs,
2444 struct radeon_winsys_bo *compute_scratch_bo)
2445 {
2446 uint64_t scratch_va;
2447
2448 if (!compute_scratch_bo)
2449 return;
2450
2451 scratch_va = radv_buffer_get_va(compute_scratch_bo);
2452
2453 radv_cs_add_buffer(queue->device->ws, cs, compute_scratch_bo);
2454
2455 radeon_set_sh_reg_seq(cs, R_00B900_COMPUTE_USER_DATA_0, 2);
2456 radeon_emit(cs, scratch_va);
2457 radeon_emit(cs, S_008F04_BASE_ADDRESS_HI(scratch_va >> 32) |
2458 S_008F04_SWIZZLE_ENABLE(1));
2459 }
2460
2461 static void
2462 radv_emit_global_shader_pointers(struct radv_queue *queue,
2463 struct radeon_cmdbuf *cs,
2464 struct radeon_winsys_bo *descriptor_bo)
2465 {
2466 uint64_t va;
2467
2468 if (!descriptor_bo)
2469 return;
2470
2471 va = radv_buffer_get_va(descriptor_bo);
2472
2473 radv_cs_add_buffer(queue->device->ws, cs, descriptor_bo);
2474
2475 if (queue->device->physical_device->rad_info.chip_class >= GFX10) {
2476 uint32_t regs[] = {R_00B030_SPI_SHADER_USER_DATA_PS_0,
2477 R_00B130_SPI_SHADER_USER_DATA_VS_0,
2478 R_00B208_SPI_SHADER_USER_DATA_ADDR_LO_GS,
2479 R_00B408_SPI_SHADER_USER_DATA_ADDR_LO_HS};
2480
2481 for (int i = 0; i < ARRAY_SIZE(regs); ++i) {
2482 radv_emit_shader_pointer(queue->device, cs, regs[i],
2483 va, true);
2484 }
2485 } else if (queue->device->physical_device->rad_info.chip_class == GFX9) {
2486 uint32_t regs[] = {R_00B030_SPI_SHADER_USER_DATA_PS_0,
2487 R_00B130_SPI_SHADER_USER_DATA_VS_0,
2488 R_00B208_SPI_SHADER_USER_DATA_ADDR_LO_GS,
2489 R_00B408_SPI_SHADER_USER_DATA_ADDR_LO_HS};
2490
2491 for (int i = 0; i < ARRAY_SIZE(regs); ++i) {
2492 radv_emit_shader_pointer(queue->device, cs, regs[i],
2493 va, true);
2494 }
2495 } else {
2496 uint32_t regs[] = {R_00B030_SPI_SHADER_USER_DATA_PS_0,
2497 R_00B130_SPI_SHADER_USER_DATA_VS_0,
2498 R_00B230_SPI_SHADER_USER_DATA_GS_0,
2499 R_00B330_SPI_SHADER_USER_DATA_ES_0,
2500 R_00B430_SPI_SHADER_USER_DATA_HS_0,
2501 R_00B530_SPI_SHADER_USER_DATA_LS_0};
2502
2503 for (int i = 0; i < ARRAY_SIZE(regs); ++i) {
2504 radv_emit_shader_pointer(queue->device, cs, regs[i],
2505 va, true);
2506 }
2507 }
2508 }
2509
2510 static void
2511 radv_init_graphics_state(struct radeon_cmdbuf *cs, struct radv_queue *queue)
2512 {
2513 struct radv_device *device = queue->device;
2514
2515 if (device->gfx_init) {
2516 uint64_t va = radv_buffer_get_va(device->gfx_init);
2517
2518 radeon_emit(cs, PKT3(PKT3_INDIRECT_BUFFER_CIK, 2, 0));
2519 radeon_emit(cs, va);
2520 radeon_emit(cs, va >> 32);
2521 radeon_emit(cs, device->gfx_init_size_dw & 0xffff);
2522
2523 radv_cs_add_buffer(device->ws, cs, device->gfx_init);
2524 } else {
2525 struct radv_physical_device *physical_device = device->physical_device;
2526 si_emit_graphics(physical_device, cs);
2527 }
2528 }
2529
2530 static void
2531 radv_init_compute_state(struct radeon_cmdbuf *cs, struct radv_queue *queue)
2532 {
2533 struct radv_physical_device *physical_device = queue->device->physical_device;
2534 si_emit_compute(physical_device, cs);
2535 }
2536
2537 static VkResult
2538 radv_get_preamble_cs(struct radv_queue *queue,
2539 uint32_t scratch_size,
2540 uint32_t compute_scratch_size,
2541 uint32_t esgs_ring_size,
2542 uint32_t gsvs_ring_size,
2543 bool needs_tess_rings,
2544 bool needs_sample_positions,
2545 struct radeon_cmdbuf **initial_full_flush_preamble_cs,
2546 struct radeon_cmdbuf **initial_preamble_cs,
2547 struct radeon_cmdbuf **continue_preamble_cs)
2548 {
2549 struct radeon_winsys_bo *scratch_bo = NULL;
2550 struct radeon_winsys_bo *descriptor_bo = NULL;
2551 struct radeon_winsys_bo *compute_scratch_bo = NULL;
2552 struct radeon_winsys_bo *esgs_ring_bo = NULL;
2553 struct radeon_winsys_bo *gsvs_ring_bo = NULL;
2554 struct radeon_winsys_bo *tess_rings_bo = NULL;
2555 struct radeon_cmdbuf *dest_cs[3] = {0};
2556 bool add_tess_rings = false, add_sample_positions = false;
2557 unsigned tess_factor_ring_size = 0, tess_offchip_ring_size = 0;
2558 unsigned max_offchip_buffers;
2559 unsigned hs_offchip_param = 0;
2560 unsigned tess_offchip_ring_offset;
2561 uint32_t ring_bo_flags = RADEON_FLAG_NO_CPU_ACCESS | RADEON_FLAG_NO_INTERPROCESS_SHARING;
2562 if (!queue->has_tess_rings) {
2563 if (needs_tess_rings)
2564 add_tess_rings = true;
2565 }
2566 if (!queue->has_sample_positions) {
2567 if (needs_sample_positions)
2568 add_sample_positions = true;
2569 }
2570 tess_factor_ring_size = 32768 * queue->device->physical_device->rad_info.max_se;
2571 hs_offchip_param = radv_get_hs_offchip_param(queue->device,
2572 &max_offchip_buffers);
2573 tess_offchip_ring_offset = align(tess_factor_ring_size, 64 * 1024);
2574 tess_offchip_ring_size = max_offchip_buffers *
2575 queue->device->tess_offchip_block_dw_size * 4;
2576
2577 if (scratch_size <= queue->scratch_size &&
2578 compute_scratch_size <= queue->compute_scratch_size &&
2579 esgs_ring_size <= queue->esgs_ring_size &&
2580 gsvs_ring_size <= queue->gsvs_ring_size &&
2581 !add_tess_rings && !add_sample_positions &&
2582 queue->initial_preamble_cs) {
2583 *initial_full_flush_preamble_cs = queue->initial_full_flush_preamble_cs;
2584 *initial_preamble_cs = queue->initial_preamble_cs;
2585 *continue_preamble_cs = queue->continue_preamble_cs;
2586 if (!scratch_size && !compute_scratch_size && !esgs_ring_size && !gsvs_ring_size)
2587 *continue_preamble_cs = NULL;
2588 return VK_SUCCESS;
2589 }
2590
2591 if (scratch_size > queue->scratch_size) {
2592 scratch_bo = queue->device->ws->buffer_create(queue->device->ws,
2593 scratch_size,
2594 4096,
2595 RADEON_DOMAIN_VRAM,
2596 ring_bo_flags,
2597 RADV_BO_PRIORITY_SCRATCH);
2598 if (!scratch_bo)
2599 goto fail;
2600 } else
2601 scratch_bo = queue->scratch_bo;
2602
2603 if (compute_scratch_size > queue->compute_scratch_size) {
2604 compute_scratch_bo = queue->device->ws->buffer_create(queue->device->ws,
2605 compute_scratch_size,
2606 4096,
2607 RADEON_DOMAIN_VRAM,
2608 ring_bo_flags,
2609 RADV_BO_PRIORITY_SCRATCH);
2610 if (!compute_scratch_bo)
2611 goto fail;
2612
2613 } else
2614 compute_scratch_bo = queue->compute_scratch_bo;
2615
2616 if (esgs_ring_size > queue->esgs_ring_size) {
2617 esgs_ring_bo = queue->device->ws->buffer_create(queue->device->ws,
2618 esgs_ring_size,
2619 4096,
2620 RADEON_DOMAIN_VRAM,
2621 ring_bo_flags,
2622 RADV_BO_PRIORITY_SCRATCH);
2623 if (!esgs_ring_bo)
2624 goto fail;
2625 } else {
2626 esgs_ring_bo = queue->esgs_ring_bo;
2627 esgs_ring_size = queue->esgs_ring_size;
2628 }
2629
2630 if (gsvs_ring_size > queue->gsvs_ring_size) {
2631 gsvs_ring_bo = queue->device->ws->buffer_create(queue->device->ws,
2632 gsvs_ring_size,
2633 4096,
2634 RADEON_DOMAIN_VRAM,
2635 ring_bo_flags,
2636 RADV_BO_PRIORITY_SCRATCH);
2637 if (!gsvs_ring_bo)
2638 goto fail;
2639 } else {
2640 gsvs_ring_bo = queue->gsvs_ring_bo;
2641 gsvs_ring_size = queue->gsvs_ring_size;
2642 }
2643
2644 if (add_tess_rings) {
2645 tess_rings_bo = queue->device->ws->buffer_create(queue->device->ws,
2646 tess_offchip_ring_offset + tess_offchip_ring_size,
2647 256,
2648 RADEON_DOMAIN_VRAM,
2649 ring_bo_flags,
2650 RADV_BO_PRIORITY_SCRATCH);
2651 if (!tess_rings_bo)
2652 goto fail;
2653 } else {
2654 tess_rings_bo = queue->tess_rings_bo;
2655 }
2656
2657 if (scratch_bo != queue->scratch_bo ||
2658 esgs_ring_bo != queue->esgs_ring_bo ||
2659 gsvs_ring_bo != queue->gsvs_ring_bo ||
2660 tess_rings_bo != queue->tess_rings_bo ||
2661 add_sample_positions) {
2662 uint32_t size = 0;
2663 if (gsvs_ring_bo || esgs_ring_bo ||
2664 tess_rings_bo || add_sample_positions) {
2665 size = 112; /* 2 dword + 2 padding + 4 dword * 6 */
2666 if (add_sample_positions)
2667 size += 128; /* 64+32+16+8 = 120 bytes */
2668 }
2669 else if (scratch_bo)
2670 size = 8; /* 2 dword */
2671
2672 descriptor_bo = queue->device->ws->buffer_create(queue->device->ws,
2673 size,
2674 4096,
2675 RADEON_DOMAIN_VRAM,
2676 RADEON_FLAG_CPU_ACCESS |
2677 RADEON_FLAG_NO_INTERPROCESS_SHARING |
2678 RADEON_FLAG_READ_ONLY,
2679 RADV_BO_PRIORITY_DESCRIPTOR);
2680 if (!descriptor_bo)
2681 goto fail;
2682 } else
2683 descriptor_bo = queue->descriptor_bo;
2684
2685 if (descriptor_bo != queue->descriptor_bo) {
2686 uint32_t *map = (uint32_t*)queue->device->ws->buffer_map(descriptor_bo);
2687
2688 if (scratch_bo) {
2689 uint64_t scratch_va = radv_buffer_get_va(scratch_bo);
2690 uint32_t rsrc1 = S_008F04_BASE_ADDRESS_HI(scratch_va >> 32) |
2691 S_008F04_SWIZZLE_ENABLE(1);
2692 map[0] = scratch_va;
2693 map[1] = rsrc1;
2694 }
2695
2696 if (esgs_ring_bo || gsvs_ring_bo || tess_rings_bo || add_sample_positions)
2697 fill_geom_tess_rings(queue, map, add_sample_positions,
2698 esgs_ring_size, esgs_ring_bo,
2699 gsvs_ring_size, gsvs_ring_bo,
2700 tess_factor_ring_size,
2701 tess_offchip_ring_offset,
2702 tess_offchip_ring_size,
2703 tess_rings_bo);
2704
2705 queue->device->ws->buffer_unmap(descriptor_bo);
2706 }
2707
2708 for(int i = 0; i < 3; ++i) {
2709 struct radeon_cmdbuf *cs = NULL;
2710 cs = queue->device->ws->cs_create(queue->device->ws,
2711 queue->queue_family_index ? RING_COMPUTE : RING_GFX);
2712 if (!cs)
2713 goto fail;
2714
2715 dest_cs[i] = cs;
2716
2717 if (scratch_bo)
2718 radv_cs_add_buffer(queue->device->ws, cs, scratch_bo);
2719
2720 /* Emit initial configuration. */
2721 switch (queue->queue_family_index) {
2722 case RADV_QUEUE_GENERAL:
2723 radv_init_graphics_state(cs, queue);
2724 break;
2725 case RADV_QUEUE_COMPUTE:
2726 radv_init_compute_state(cs, queue);
2727 break;
2728 case RADV_QUEUE_TRANSFER:
2729 break;
2730 }
2731
2732 if (esgs_ring_bo || gsvs_ring_bo || tess_rings_bo) {
2733 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2734 radeon_emit(cs, EVENT_TYPE(V_028A90_VS_PARTIAL_FLUSH) | EVENT_INDEX(4));
2735
2736 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2737 radeon_emit(cs, EVENT_TYPE(V_028A90_VGT_FLUSH) | EVENT_INDEX(0));
2738 }
2739
2740 radv_emit_gs_ring_sizes(queue, cs, esgs_ring_bo, esgs_ring_size,
2741 gsvs_ring_bo, gsvs_ring_size);
2742 radv_emit_tess_factor_ring(queue, cs, hs_offchip_param,
2743 tess_factor_ring_size, tess_rings_bo);
2744 radv_emit_global_shader_pointers(queue, cs, descriptor_bo);
2745 radv_emit_compute_scratch(queue, cs, compute_scratch_bo);
2746
2747 if (i == 0) {
2748 si_cs_emit_cache_flush(cs,
2749 queue->device->physical_device->rad_info.chip_class,
2750 NULL, 0,
2751 queue->queue_family_index == RING_COMPUTE &&
2752 queue->device->physical_device->rad_info.chip_class >= GFX7,
2753 (queue->queue_family_index == RADV_QUEUE_COMPUTE ? RADV_CMD_FLAG_CS_PARTIAL_FLUSH : (RADV_CMD_FLAG_CS_PARTIAL_FLUSH | RADV_CMD_FLAG_PS_PARTIAL_FLUSH)) |
2754 RADV_CMD_FLAG_INV_ICACHE |
2755 RADV_CMD_FLAG_INV_SCACHE |
2756 RADV_CMD_FLAG_INV_VCACHE |
2757 RADV_CMD_FLAG_INV_L2 |
2758 RADV_CMD_FLAG_START_PIPELINE_STATS, 0);
2759 } else if (i == 1) {
2760 si_cs_emit_cache_flush(cs,
2761 queue->device->physical_device->rad_info.chip_class,
2762 NULL, 0,
2763 queue->queue_family_index == RING_COMPUTE &&
2764 queue->device->physical_device->rad_info.chip_class >= GFX7,
2765 RADV_CMD_FLAG_INV_ICACHE |
2766 RADV_CMD_FLAG_INV_SCACHE |
2767 RADV_CMD_FLAG_INV_VCACHE |
2768 RADV_CMD_FLAG_INV_L2 |
2769 RADV_CMD_FLAG_START_PIPELINE_STATS, 0);
2770 }
2771
2772 if (!queue->device->ws->cs_finalize(cs))
2773 goto fail;
2774 }
2775
2776 if (queue->initial_full_flush_preamble_cs)
2777 queue->device->ws->cs_destroy(queue->initial_full_flush_preamble_cs);
2778
2779 if (queue->initial_preamble_cs)
2780 queue->device->ws->cs_destroy(queue->initial_preamble_cs);
2781
2782 if (queue->continue_preamble_cs)
2783 queue->device->ws->cs_destroy(queue->continue_preamble_cs);
2784
2785 queue->initial_full_flush_preamble_cs = dest_cs[0];
2786 queue->initial_preamble_cs = dest_cs[1];
2787 queue->continue_preamble_cs = dest_cs[2];
2788
2789 if (scratch_bo != queue->scratch_bo) {
2790 if (queue->scratch_bo)
2791 queue->device->ws->buffer_destroy(queue->scratch_bo);
2792 queue->scratch_bo = scratch_bo;
2793 queue->scratch_size = scratch_size;
2794 }
2795
2796 if (compute_scratch_bo != queue->compute_scratch_bo) {
2797 if (queue->compute_scratch_bo)
2798 queue->device->ws->buffer_destroy(queue->compute_scratch_bo);
2799 queue->compute_scratch_bo = compute_scratch_bo;
2800 queue->compute_scratch_size = compute_scratch_size;
2801 }
2802
2803 if (esgs_ring_bo != queue->esgs_ring_bo) {
2804 if (queue->esgs_ring_bo)
2805 queue->device->ws->buffer_destroy(queue->esgs_ring_bo);
2806 queue->esgs_ring_bo = esgs_ring_bo;
2807 queue->esgs_ring_size = esgs_ring_size;
2808 }
2809
2810 if (gsvs_ring_bo != queue->gsvs_ring_bo) {
2811 if (queue->gsvs_ring_bo)
2812 queue->device->ws->buffer_destroy(queue->gsvs_ring_bo);
2813 queue->gsvs_ring_bo = gsvs_ring_bo;
2814 queue->gsvs_ring_size = gsvs_ring_size;
2815 }
2816
2817 if (tess_rings_bo != queue->tess_rings_bo) {
2818 queue->tess_rings_bo = tess_rings_bo;
2819 queue->has_tess_rings = true;
2820 }
2821
2822 if (descriptor_bo != queue->descriptor_bo) {
2823 if (queue->descriptor_bo)
2824 queue->device->ws->buffer_destroy(queue->descriptor_bo);
2825
2826 queue->descriptor_bo = descriptor_bo;
2827 }
2828
2829 if (add_sample_positions)
2830 queue->has_sample_positions = true;
2831
2832 *initial_full_flush_preamble_cs = queue->initial_full_flush_preamble_cs;
2833 *initial_preamble_cs = queue->initial_preamble_cs;
2834 *continue_preamble_cs = queue->continue_preamble_cs;
2835 if (!scratch_size && !compute_scratch_size && !esgs_ring_size && !gsvs_ring_size)
2836 *continue_preamble_cs = NULL;
2837 return VK_SUCCESS;
2838 fail:
2839 for (int i = 0; i < ARRAY_SIZE(dest_cs); ++i)
2840 if (dest_cs[i])
2841 queue->device->ws->cs_destroy(dest_cs[i]);
2842 if (descriptor_bo && descriptor_bo != queue->descriptor_bo)
2843 queue->device->ws->buffer_destroy(descriptor_bo);
2844 if (scratch_bo && scratch_bo != queue->scratch_bo)
2845 queue->device->ws->buffer_destroy(scratch_bo);
2846 if (compute_scratch_bo && compute_scratch_bo != queue->compute_scratch_bo)
2847 queue->device->ws->buffer_destroy(compute_scratch_bo);
2848 if (esgs_ring_bo && esgs_ring_bo != queue->esgs_ring_bo)
2849 queue->device->ws->buffer_destroy(esgs_ring_bo);
2850 if (gsvs_ring_bo && gsvs_ring_bo != queue->gsvs_ring_bo)
2851 queue->device->ws->buffer_destroy(gsvs_ring_bo);
2852 if (tess_rings_bo && tess_rings_bo != queue->tess_rings_bo)
2853 queue->device->ws->buffer_destroy(tess_rings_bo);
2854 return vk_error(queue->device->instance, VK_ERROR_OUT_OF_DEVICE_MEMORY);
2855 }
2856
2857 static VkResult radv_alloc_sem_counts(struct radv_instance *instance,
2858 struct radv_winsys_sem_counts *counts,
2859 int num_sems,
2860 const VkSemaphore *sems,
2861 VkFence _fence,
2862 bool reset_temp)
2863 {
2864 int syncobj_idx = 0, sem_idx = 0;
2865
2866 if (num_sems == 0 && _fence == VK_NULL_HANDLE)
2867 return VK_SUCCESS;
2868
2869 for (uint32_t i = 0; i < num_sems; i++) {
2870 RADV_FROM_HANDLE(radv_semaphore, sem, sems[i]);
2871
2872 if (sem->temp_syncobj || sem->syncobj)
2873 counts->syncobj_count++;
2874 else
2875 counts->sem_count++;
2876 }
2877
2878 if (_fence != VK_NULL_HANDLE) {
2879 RADV_FROM_HANDLE(radv_fence, fence, _fence);
2880 if (fence->temp_syncobj || fence->syncobj)
2881 counts->syncobj_count++;
2882 }
2883
2884 if (counts->syncobj_count) {
2885 counts->syncobj = (uint32_t *)malloc(sizeof(uint32_t) * counts->syncobj_count);
2886 if (!counts->syncobj)
2887 return vk_error(instance, VK_ERROR_OUT_OF_HOST_MEMORY);
2888 }
2889
2890 if (counts->sem_count) {
2891 counts->sem = (struct radeon_winsys_sem **)malloc(sizeof(struct radeon_winsys_sem *) * counts->sem_count);
2892 if (!counts->sem) {
2893 free(counts->syncobj);
2894 return vk_error(instance, VK_ERROR_OUT_OF_HOST_MEMORY);
2895 }
2896 }
2897
2898 for (uint32_t i = 0; i < num_sems; i++) {
2899 RADV_FROM_HANDLE(radv_semaphore, sem, sems[i]);
2900
2901 if (sem->temp_syncobj) {
2902 counts->syncobj[syncobj_idx++] = sem->temp_syncobj;
2903 }
2904 else if (sem->syncobj)
2905 counts->syncobj[syncobj_idx++] = sem->syncobj;
2906 else {
2907 assert(sem->sem);
2908 counts->sem[sem_idx++] = sem->sem;
2909 }
2910 }
2911
2912 if (_fence != VK_NULL_HANDLE) {
2913 RADV_FROM_HANDLE(radv_fence, fence, _fence);
2914 if (fence->temp_syncobj)
2915 counts->syncobj[syncobj_idx++] = fence->temp_syncobj;
2916 else if (fence->syncobj)
2917 counts->syncobj[syncobj_idx++] = fence->syncobj;
2918 }
2919
2920 return VK_SUCCESS;
2921 }
2922
2923 static void
2924 radv_free_sem_info(struct radv_winsys_sem_info *sem_info)
2925 {
2926 free(sem_info->wait.syncobj);
2927 free(sem_info->wait.sem);
2928 free(sem_info->signal.syncobj);
2929 free(sem_info->signal.sem);
2930 }
2931
2932
2933 static void radv_free_temp_syncobjs(struct radv_device *device,
2934 int num_sems,
2935 const VkSemaphore *sems)
2936 {
2937 for (uint32_t i = 0; i < num_sems; i++) {
2938 RADV_FROM_HANDLE(radv_semaphore, sem, sems[i]);
2939
2940 if (sem->temp_syncobj) {
2941 device->ws->destroy_syncobj(device->ws, sem->temp_syncobj);
2942 sem->temp_syncobj = 0;
2943 }
2944 }
2945 }
2946
2947 static VkResult
2948 radv_alloc_sem_info(struct radv_instance *instance,
2949 struct radv_winsys_sem_info *sem_info,
2950 int num_wait_sems,
2951 const VkSemaphore *wait_sems,
2952 int num_signal_sems,
2953 const VkSemaphore *signal_sems,
2954 VkFence fence)
2955 {
2956 VkResult ret;
2957 memset(sem_info, 0, sizeof(*sem_info));
2958
2959 ret = radv_alloc_sem_counts(instance, &sem_info->wait, num_wait_sems, wait_sems, VK_NULL_HANDLE, true);
2960 if (ret)
2961 return ret;
2962 ret = radv_alloc_sem_counts(instance, &sem_info->signal, num_signal_sems, signal_sems, fence, false);
2963 if (ret)
2964 radv_free_sem_info(sem_info);
2965
2966 /* caller can override these */
2967 sem_info->cs_emit_wait = true;
2968 sem_info->cs_emit_signal = true;
2969 return ret;
2970 }
2971
2972 /* Signals fence as soon as all the work currently put on queue is done. */
2973 static VkResult radv_signal_fence(struct radv_queue *queue,
2974 struct radv_fence *fence)
2975 {
2976 int ret;
2977 VkResult result;
2978 struct radv_winsys_sem_info sem_info;
2979
2980 result = radv_alloc_sem_info(queue->device->instance, &sem_info, 0, NULL, 0, NULL,
2981 radv_fence_to_handle(fence));
2982 if (result != VK_SUCCESS)
2983 return result;
2984
2985 ret = queue->device->ws->cs_submit(queue->hw_ctx, queue->queue_idx,
2986 &queue->device->empty_cs[queue->queue_family_index],
2987 1, NULL, NULL, &sem_info, NULL,
2988 false, fence->fence);
2989 radv_free_sem_info(&sem_info);
2990
2991 if (ret)
2992 return vk_error(queue->device->instance, VK_ERROR_DEVICE_LOST);
2993
2994 return VK_SUCCESS;
2995 }
2996
2997 VkResult radv_QueueSubmit(
2998 VkQueue _queue,
2999 uint32_t submitCount,
3000 const VkSubmitInfo* pSubmits,
3001 VkFence _fence)
3002 {
3003 RADV_FROM_HANDLE(radv_queue, queue, _queue);
3004 RADV_FROM_HANDLE(radv_fence, fence, _fence);
3005 struct radeon_winsys_fence *base_fence = fence ? fence->fence : NULL;
3006 struct radeon_winsys_ctx *ctx = queue->hw_ctx;
3007 int ret;
3008 uint32_t max_cs_submission = queue->device->trace_bo ? 1 : RADV_MAX_IBS_PER_SUBMIT;
3009 uint32_t scratch_size = 0;
3010 uint32_t compute_scratch_size = 0;
3011 uint32_t esgs_ring_size = 0, gsvs_ring_size = 0;
3012 struct radeon_cmdbuf *initial_preamble_cs = NULL, *initial_flush_preamble_cs = NULL, *continue_preamble_cs = NULL;
3013 VkResult result;
3014 bool fence_emitted = false;
3015 bool tess_rings_needed = false;
3016 bool sample_positions_needed = false;
3017
3018 /* Do this first so failing to allocate scratch buffers can't result in
3019 * partially executed submissions. */
3020 for (uint32_t i = 0; i < submitCount; i++) {
3021 for (uint32_t j = 0; j < pSubmits[i].commandBufferCount; j++) {
3022 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer,
3023 pSubmits[i].pCommandBuffers[j]);
3024
3025 scratch_size = MAX2(scratch_size, cmd_buffer->scratch_size_needed);
3026 compute_scratch_size = MAX2(compute_scratch_size,
3027 cmd_buffer->compute_scratch_size_needed);
3028 esgs_ring_size = MAX2(esgs_ring_size, cmd_buffer->esgs_ring_size_needed);
3029 gsvs_ring_size = MAX2(gsvs_ring_size, cmd_buffer->gsvs_ring_size_needed);
3030 tess_rings_needed |= cmd_buffer->tess_rings_needed;
3031 sample_positions_needed |= cmd_buffer->sample_positions_needed;
3032 }
3033 }
3034
3035 result = radv_get_preamble_cs(queue, scratch_size, compute_scratch_size,
3036 esgs_ring_size, gsvs_ring_size, tess_rings_needed,
3037 sample_positions_needed, &initial_flush_preamble_cs,
3038 &initial_preamble_cs, &continue_preamble_cs);
3039 if (result != VK_SUCCESS)
3040 return result;
3041
3042 for (uint32_t i = 0; i < submitCount; i++) {
3043 struct radeon_cmdbuf **cs_array;
3044 bool do_flush = !i || pSubmits[i].pWaitDstStageMask;
3045 bool can_patch = true;
3046 uint32_t advance;
3047 struct radv_winsys_sem_info sem_info;
3048
3049 result = radv_alloc_sem_info(queue->device->instance,
3050 &sem_info,
3051 pSubmits[i].waitSemaphoreCount,
3052 pSubmits[i].pWaitSemaphores,
3053 pSubmits[i].signalSemaphoreCount,
3054 pSubmits[i].pSignalSemaphores,
3055 _fence);
3056 if (result != VK_SUCCESS)
3057 return result;
3058
3059 if (!pSubmits[i].commandBufferCount) {
3060 if (pSubmits[i].waitSemaphoreCount || pSubmits[i].signalSemaphoreCount) {
3061 ret = queue->device->ws->cs_submit(ctx, queue->queue_idx,
3062 &queue->device->empty_cs[queue->queue_family_index],
3063 1, NULL, NULL,
3064 &sem_info, NULL,
3065 false, base_fence);
3066 if (ret) {
3067 radv_loge("failed to submit CS %d\n", i);
3068 abort();
3069 }
3070 fence_emitted = true;
3071 }
3072 radv_free_sem_info(&sem_info);
3073 continue;
3074 }
3075
3076 cs_array = malloc(sizeof(struct radeon_cmdbuf *) *
3077 (pSubmits[i].commandBufferCount));
3078
3079 for (uint32_t j = 0; j < pSubmits[i].commandBufferCount; j++) {
3080 RADV_FROM_HANDLE(radv_cmd_buffer, cmd_buffer,
3081 pSubmits[i].pCommandBuffers[j]);
3082 assert(cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_PRIMARY);
3083
3084 cs_array[j] = cmd_buffer->cs;
3085 if ((cmd_buffer->usage_flags & VK_COMMAND_BUFFER_USAGE_SIMULTANEOUS_USE_BIT))
3086 can_patch = false;
3087
3088 cmd_buffer->status = RADV_CMD_BUFFER_STATUS_PENDING;
3089 }
3090
3091 for (uint32_t j = 0; j < pSubmits[i].commandBufferCount; j += advance) {
3092 struct radeon_cmdbuf *initial_preamble = (do_flush && !j) ? initial_flush_preamble_cs : initial_preamble_cs;
3093 const struct radv_winsys_bo_list *bo_list = NULL;
3094
3095 advance = MIN2(max_cs_submission,
3096 pSubmits[i].commandBufferCount - j);
3097
3098 if (queue->device->trace_bo)
3099 *queue->device->trace_id_ptr = 0;
3100
3101 sem_info.cs_emit_wait = j == 0;
3102 sem_info.cs_emit_signal = j + advance == pSubmits[i].commandBufferCount;
3103
3104 if (unlikely(queue->device->use_global_bo_list)) {
3105 pthread_mutex_lock(&queue->device->bo_list.mutex);
3106 bo_list = &queue->device->bo_list.list;
3107 }
3108
3109 ret = queue->device->ws->cs_submit(ctx, queue->queue_idx, cs_array + j,
3110 advance, initial_preamble, continue_preamble_cs,
3111 &sem_info, bo_list,
3112 can_patch, base_fence);
3113
3114 if (unlikely(queue->device->use_global_bo_list))
3115 pthread_mutex_unlock(&queue->device->bo_list.mutex);
3116
3117 if (ret) {
3118 radv_loge("failed to submit CS %d\n", i);
3119 abort();
3120 }
3121 fence_emitted = true;
3122 if (queue->device->trace_bo) {
3123 radv_check_gpu_hangs(queue, cs_array[j]);
3124 }
3125 }
3126
3127 radv_free_temp_syncobjs(queue->device,
3128 pSubmits[i].waitSemaphoreCount,
3129 pSubmits[i].pWaitSemaphores);
3130 radv_free_sem_info(&sem_info);
3131 free(cs_array);
3132 }
3133
3134 if (fence) {
3135 if (!fence_emitted) {
3136 result = radv_signal_fence(queue, fence);
3137 if (result != VK_SUCCESS)
3138 return result;
3139 }
3140 }
3141
3142 return VK_SUCCESS;
3143 }
3144
3145 VkResult radv_QueueWaitIdle(
3146 VkQueue _queue)
3147 {
3148 RADV_FROM_HANDLE(radv_queue, queue, _queue);
3149
3150 queue->device->ws->ctx_wait_idle(queue->hw_ctx,
3151 radv_queue_family_to_ring(queue->queue_family_index),
3152 queue->queue_idx);
3153 return VK_SUCCESS;
3154 }
3155
3156 VkResult radv_DeviceWaitIdle(
3157 VkDevice _device)
3158 {
3159 RADV_FROM_HANDLE(radv_device, device, _device);
3160
3161 for (unsigned i = 0; i < RADV_MAX_QUEUE_FAMILIES; i++) {
3162 for (unsigned q = 0; q < device->queue_count[i]; q++) {
3163 radv_QueueWaitIdle(radv_queue_to_handle(&device->queues[i][q]));
3164 }
3165 }
3166 return VK_SUCCESS;
3167 }
3168
3169 VkResult radv_EnumerateInstanceExtensionProperties(
3170 const char* pLayerName,
3171 uint32_t* pPropertyCount,
3172 VkExtensionProperties* pProperties)
3173 {
3174 VK_OUTARRAY_MAKE(out, pProperties, pPropertyCount);
3175
3176 for (int i = 0; i < RADV_INSTANCE_EXTENSION_COUNT; i++) {
3177 if (radv_supported_instance_extensions.extensions[i]) {
3178 vk_outarray_append(&out, prop) {
3179 *prop = radv_instance_extensions[i];
3180 }
3181 }
3182 }
3183
3184 return vk_outarray_status(&out);
3185 }
3186
3187 VkResult radv_EnumerateDeviceExtensionProperties(
3188 VkPhysicalDevice physicalDevice,
3189 const char* pLayerName,
3190 uint32_t* pPropertyCount,
3191 VkExtensionProperties* pProperties)
3192 {
3193 RADV_FROM_HANDLE(radv_physical_device, device, physicalDevice);
3194 VK_OUTARRAY_MAKE(out, pProperties, pPropertyCount);
3195
3196 for (int i = 0; i < RADV_DEVICE_EXTENSION_COUNT; i++) {
3197 if (device->supported_extensions.extensions[i]) {
3198 vk_outarray_append(&out, prop) {
3199 *prop = radv_device_extensions[i];
3200 }
3201 }
3202 }
3203
3204 return vk_outarray_status(&out);
3205 }
3206
3207 PFN_vkVoidFunction radv_GetInstanceProcAddr(
3208 VkInstance _instance,
3209 const char* pName)
3210 {
3211 RADV_FROM_HANDLE(radv_instance, instance, _instance);
3212
3213 return radv_lookup_entrypoint_checked(pName,
3214 instance ? instance->apiVersion : 0,
3215 instance ? &instance->enabled_extensions : NULL,
3216 NULL);
3217 }
3218
3219 /* The loader wants us to expose a second GetInstanceProcAddr function
3220 * to work around certain LD_PRELOAD issues seen in apps.
3221 */
3222 PUBLIC
3223 VKAPI_ATTR PFN_vkVoidFunction VKAPI_CALL vk_icdGetInstanceProcAddr(
3224 VkInstance instance,
3225 const char* pName);
3226
3227 PUBLIC
3228 VKAPI_ATTR PFN_vkVoidFunction VKAPI_CALL vk_icdGetInstanceProcAddr(
3229 VkInstance instance,
3230 const char* pName)
3231 {
3232 return radv_GetInstanceProcAddr(instance, pName);
3233 }
3234
3235 PUBLIC
3236 VKAPI_ATTR PFN_vkVoidFunction VKAPI_CALL vk_icdGetPhysicalDeviceProcAddr(
3237 VkInstance _instance,
3238 const char* pName);
3239
3240 PUBLIC
3241 VKAPI_ATTR PFN_vkVoidFunction VKAPI_CALL vk_icdGetPhysicalDeviceProcAddr(
3242 VkInstance _instance,
3243 const char* pName)
3244 {
3245 RADV_FROM_HANDLE(radv_instance, instance, _instance);
3246
3247 return radv_lookup_physical_device_entrypoint_checked(pName,
3248 instance ? instance->apiVersion : 0,
3249 instance ? &instance->enabled_extensions : NULL);
3250 }
3251
3252 PFN_vkVoidFunction radv_GetDeviceProcAddr(
3253 VkDevice _device,
3254 const char* pName)
3255 {
3256 RADV_FROM_HANDLE(radv_device, device, _device);
3257
3258 return radv_lookup_entrypoint_checked(pName,
3259 device->instance->apiVersion,
3260 &device->instance->enabled_extensions,
3261 &device->enabled_extensions);
3262 }
3263
3264 bool radv_get_memory_fd(struct radv_device *device,
3265 struct radv_device_memory *memory,
3266 int *pFD)
3267 {
3268 struct radeon_bo_metadata metadata;
3269
3270 if (memory->image) {
3271 radv_init_metadata(device, memory->image, &metadata);
3272 device->ws->buffer_set_metadata(memory->bo, &metadata);
3273 }
3274
3275 return device->ws->buffer_get_fd(device->ws, memory->bo,
3276 pFD);
3277 }
3278
3279 static VkResult radv_alloc_memory(struct radv_device *device,
3280 const VkMemoryAllocateInfo* pAllocateInfo,
3281 const VkAllocationCallbacks* pAllocator,
3282 VkDeviceMemory* pMem)
3283 {
3284 struct radv_device_memory *mem;
3285 VkResult result;
3286 enum radeon_bo_domain domain;
3287 uint32_t flags = 0;
3288 enum radv_mem_type mem_type_index = device->physical_device->mem_type_indices[pAllocateInfo->memoryTypeIndex];
3289
3290 assert(pAllocateInfo->sType == VK_STRUCTURE_TYPE_MEMORY_ALLOCATE_INFO);
3291
3292 if (pAllocateInfo->allocationSize == 0) {
3293 /* Apparently, this is allowed */
3294 *pMem = VK_NULL_HANDLE;
3295 return VK_SUCCESS;
3296 }
3297
3298 const VkImportMemoryFdInfoKHR *import_info =
3299 vk_find_struct_const(pAllocateInfo->pNext, IMPORT_MEMORY_FD_INFO_KHR);
3300 const VkMemoryDedicatedAllocateInfo *dedicate_info =
3301 vk_find_struct_const(pAllocateInfo->pNext, MEMORY_DEDICATED_ALLOCATE_INFO);
3302 const VkExportMemoryAllocateInfo *export_info =
3303 vk_find_struct_const(pAllocateInfo->pNext, EXPORT_MEMORY_ALLOCATE_INFO);
3304 const VkImportMemoryHostPointerInfoEXT *host_ptr_info =
3305 vk_find_struct_const(pAllocateInfo->pNext, IMPORT_MEMORY_HOST_POINTER_INFO_EXT);
3306
3307 const struct wsi_memory_allocate_info *wsi_info =
3308 vk_find_struct_const(pAllocateInfo->pNext, WSI_MEMORY_ALLOCATE_INFO_MESA);
3309
3310 mem = vk_alloc2(&device->alloc, pAllocator, sizeof(*mem), 8,
3311 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
3312 if (mem == NULL)
3313 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3314
3315 if (wsi_info && wsi_info->implicit_sync)
3316 flags |= RADEON_FLAG_IMPLICIT_SYNC;
3317
3318 if (dedicate_info) {
3319 mem->image = radv_image_from_handle(dedicate_info->image);
3320 mem->buffer = radv_buffer_from_handle(dedicate_info->buffer);
3321 } else {
3322 mem->image = NULL;
3323 mem->buffer = NULL;
3324 }
3325
3326 float priority_float = 0.5;
3327 const struct VkMemoryPriorityAllocateInfoEXT *priority_ext =
3328 vk_find_struct_const(pAllocateInfo->pNext,
3329 MEMORY_PRIORITY_ALLOCATE_INFO_EXT);
3330 if (priority_ext)
3331 priority_float = priority_ext->priority;
3332
3333 unsigned priority = MIN2(RADV_BO_PRIORITY_APPLICATION_MAX - 1,
3334 (int)(priority_float * RADV_BO_PRIORITY_APPLICATION_MAX));
3335
3336 mem->user_ptr = NULL;
3337
3338 if (import_info) {
3339 assert(import_info->handleType ==
3340 VK_EXTERNAL_MEMORY_HANDLE_TYPE_OPAQUE_FD_BIT ||
3341 import_info->handleType ==
3342 VK_EXTERNAL_MEMORY_HANDLE_TYPE_DMA_BUF_BIT_EXT);
3343 mem->bo = device->ws->buffer_from_fd(device->ws, import_info->fd,
3344 priority, NULL, NULL);
3345 if (!mem->bo) {
3346 result = VK_ERROR_INVALID_EXTERNAL_HANDLE;
3347 goto fail;
3348 } else {
3349 close(import_info->fd);
3350 }
3351 } else if (host_ptr_info) {
3352 assert(host_ptr_info->handleType == VK_EXTERNAL_MEMORY_HANDLE_TYPE_HOST_ALLOCATION_BIT_EXT);
3353 assert(mem_type_index == RADV_MEM_TYPE_GTT_CACHED);
3354 mem->bo = device->ws->buffer_from_ptr(device->ws, host_ptr_info->pHostPointer,
3355 pAllocateInfo->allocationSize,
3356 priority);
3357 if (!mem->bo) {
3358 result = VK_ERROR_INVALID_EXTERNAL_HANDLE;
3359 goto fail;
3360 } else {
3361 mem->user_ptr = host_ptr_info->pHostPointer;
3362 }
3363 } else {
3364 uint64_t alloc_size = align_u64(pAllocateInfo->allocationSize, 4096);
3365 if (mem_type_index == RADV_MEM_TYPE_GTT_WRITE_COMBINE ||
3366 mem_type_index == RADV_MEM_TYPE_GTT_CACHED)
3367 domain = RADEON_DOMAIN_GTT;
3368 else
3369 domain = RADEON_DOMAIN_VRAM;
3370
3371 if (mem_type_index == RADV_MEM_TYPE_VRAM)
3372 flags |= RADEON_FLAG_NO_CPU_ACCESS;
3373 else
3374 flags |= RADEON_FLAG_CPU_ACCESS;
3375
3376 if (mem_type_index == RADV_MEM_TYPE_GTT_WRITE_COMBINE)
3377 flags |= RADEON_FLAG_GTT_WC;
3378
3379 if (!dedicate_info && !import_info && (!export_info || !export_info->handleTypes)) {
3380 flags |= RADEON_FLAG_NO_INTERPROCESS_SHARING;
3381 if (device->use_global_bo_list) {
3382 flags |= RADEON_FLAG_PREFER_LOCAL_BO;
3383 }
3384 }
3385
3386 mem->bo = device->ws->buffer_create(device->ws, alloc_size, device->physical_device->rad_info.max_alignment,
3387 domain, flags, priority);
3388
3389 if (!mem->bo) {
3390 result = VK_ERROR_OUT_OF_DEVICE_MEMORY;
3391 goto fail;
3392 }
3393 mem->type_index = mem_type_index;
3394 }
3395
3396 result = radv_bo_list_add(device, mem->bo);
3397 if (result != VK_SUCCESS)
3398 goto fail_bo;
3399
3400 *pMem = radv_device_memory_to_handle(mem);
3401
3402 return VK_SUCCESS;
3403
3404 fail_bo:
3405 device->ws->buffer_destroy(mem->bo);
3406 fail:
3407 vk_free2(&device->alloc, pAllocator, mem);
3408
3409 return result;
3410 }
3411
3412 VkResult radv_AllocateMemory(
3413 VkDevice _device,
3414 const VkMemoryAllocateInfo* pAllocateInfo,
3415 const VkAllocationCallbacks* pAllocator,
3416 VkDeviceMemory* pMem)
3417 {
3418 RADV_FROM_HANDLE(radv_device, device, _device);
3419 return radv_alloc_memory(device, pAllocateInfo, pAllocator, pMem);
3420 }
3421
3422 void radv_FreeMemory(
3423 VkDevice _device,
3424 VkDeviceMemory _mem,
3425 const VkAllocationCallbacks* pAllocator)
3426 {
3427 RADV_FROM_HANDLE(radv_device, device, _device);
3428 RADV_FROM_HANDLE(radv_device_memory, mem, _mem);
3429
3430 if (mem == NULL)
3431 return;
3432
3433 radv_bo_list_remove(device, mem->bo);
3434 device->ws->buffer_destroy(mem->bo);
3435 mem->bo = NULL;
3436
3437 vk_free2(&device->alloc, pAllocator, mem);
3438 }
3439
3440 VkResult radv_MapMemory(
3441 VkDevice _device,
3442 VkDeviceMemory _memory,
3443 VkDeviceSize offset,
3444 VkDeviceSize size,
3445 VkMemoryMapFlags flags,
3446 void** ppData)
3447 {
3448 RADV_FROM_HANDLE(radv_device, device, _device);
3449 RADV_FROM_HANDLE(radv_device_memory, mem, _memory);
3450
3451 if (mem == NULL) {
3452 *ppData = NULL;
3453 return VK_SUCCESS;
3454 }
3455
3456 if (mem->user_ptr)
3457 *ppData = mem->user_ptr;
3458 else
3459 *ppData = device->ws->buffer_map(mem->bo);
3460
3461 if (*ppData) {
3462 *ppData += offset;
3463 return VK_SUCCESS;
3464 }
3465
3466 return vk_error(device->instance, VK_ERROR_MEMORY_MAP_FAILED);
3467 }
3468
3469 void radv_UnmapMemory(
3470 VkDevice _device,
3471 VkDeviceMemory _memory)
3472 {
3473 RADV_FROM_HANDLE(radv_device, device, _device);
3474 RADV_FROM_HANDLE(radv_device_memory, mem, _memory);
3475
3476 if (mem == NULL)
3477 return;
3478
3479 if (mem->user_ptr == NULL)
3480 device->ws->buffer_unmap(mem->bo);
3481 }
3482
3483 VkResult radv_FlushMappedMemoryRanges(
3484 VkDevice _device,
3485 uint32_t memoryRangeCount,
3486 const VkMappedMemoryRange* pMemoryRanges)
3487 {
3488 return VK_SUCCESS;
3489 }
3490
3491 VkResult radv_InvalidateMappedMemoryRanges(
3492 VkDevice _device,
3493 uint32_t memoryRangeCount,
3494 const VkMappedMemoryRange* pMemoryRanges)
3495 {
3496 return VK_SUCCESS;
3497 }
3498
3499 void radv_GetBufferMemoryRequirements(
3500 VkDevice _device,
3501 VkBuffer _buffer,
3502 VkMemoryRequirements* pMemoryRequirements)
3503 {
3504 RADV_FROM_HANDLE(radv_device, device, _device);
3505 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
3506
3507 pMemoryRequirements->memoryTypeBits = (1u << device->physical_device->memory_properties.memoryTypeCount) - 1;
3508
3509 if (buffer->flags & VK_BUFFER_CREATE_SPARSE_BINDING_BIT)
3510 pMemoryRequirements->alignment = 4096;
3511 else
3512 pMemoryRequirements->alignment = 16;
3513
3514 pMemoryRequirements->size = align64(buffer->size, pMemoryRequirements->alignment);
3515 }
3516
3517 void radv_GetBufferMemoryRequirements2(
3518 VkDevice device,
3519 const VkBufferMemoryRequirementsInfo2 *pInfo,
3520 VkMemoryRequirements2 *pMemoryRequirements)
3521 {
3522 radv_GetBufferMemoryRequirements(device, pInfo->buffer,
3523 &pMemoryRequirements->memoryRequirements);
3524 RADV_FROM_HANDLE(radv_buffer, buffer, pInfo->buffer);
3525 vk_foreach_struct(ext, pMemoryRequirements->pNext) {
3526 switch (ext->sType) {
3527 case VK_STRUCTURE_TYPE_MEMORY_DEDICATED_REQUIREMENTS: {
3528 VkMemoryDedicatedRequirements *req =
3529 (VkMemoryDedicatedRequirements *) ext;
3530 req->requiresDedicatedAllocation = buffer->shareable;
3531 req->prefersDedicatedAllocation = req->requiresDedicatedAllocation;
3532 break;
3533 }
3534 default:
3535 break;
3536 }
3537 }
3538 }
3539
3540 void radv_GetImageMemoryRequirements(
3541 VkDevice _device,
3542 VkImage _image,
3543 VkMemoryRequirements* pMemoryRequirements)
3544 {
3545 RADV_FROM_HANDLE(radv_device, device, _device);
3546 RADV_FROM_HANDLE(radv_image, image, _image);
3547
3548 pMemoryRequirements->memoryTypeBits = (1u << device->physical_device->memory_properties.memoryTypeCount) - 1;
3549
3550 pMemoryRequirements->size = image->size;
3551 pMemoryRequirements->alignment = image->alignment;
3552 }
3553
3554 void radv_GetImageMemoryRequirements2(
3555 VkDevice device,
3556 const VkImageMemoryRequirementsInfo2 *pInfo,
3557 VkMemoryRequirements2 *pMemoryRequirements)
3558 {
3559 radv_GetImageMemoryRequirements(device, pInfo->image,
3560 &pMemoryRequirements->memoryRequirements);
3561
3562 RADV_FROM_HANDLE(radv_image, image, pInfo->image);
3563
3564 vk_foreach_struct(ext, pMemoryRequirements->pNext) {
3565 switch (ext->sType) {
3566 case VK_STRUCTURE_TYPE_MEMORY_DEDICATED_REQUIREMENTS: {
3567 VkMemoryDedicatedRequirements *req =
3568 (VkMemoryDedicatedRequirements *) ext;
3569 req->requiresDedicatedAllocation = image->shareable;
3570 req->prefersDedicatedAllocation = req->requiresDedicatedAllocation;
3571 break;
3572 }
3573 default:
3574 break;
3575 }
3576 }
3577 }
3578
3579 void radv_GetImageSparseMemoryRequirements(
3580 VkDevice device,
3581 VkImage image,
3582 uint32_t* pSparseMemoryRequirementCount,
3583 VkSparseImageMemoryRequirements* pSparseMemoryRequirements)
3584 {
3585 stub();
3586 }
3587
3588 void radv_GetImageSparseMemoryRequirements2(
3589 VkDevice device,
3590 const VkImageSparseMemoryRequirementsInfo2 *pInfo,
3591 uint32_t* pSparseMemoryRequirementCount,
3592 VkSparseImageMemoryRequirements2 *pSparseMemoryRequirements)
3593 {
3594 stub();
3595 }
3596
3597 void radv_GetDeviceMemoryCommitment(
3598 VkDevice device,
3599 VkDeviceMemory memory,
3600 VkDeviceSize* pCommittedMemoryInBytes)
3601 {
3602 *pCommittedMemoryInBytes = 0;
3603 }
3604
3605 VkResult radv_BindBufferMemory2(VkDevice device,
3606 uint32_t bindInfoCount,
3607 const VkBindBufferMemoryInfo *pBindInfos)
3608 {
3609 for (uint32_t i = 0; i < bindInfoCount; ++i) {
3610 RADV_FROM_HANDLE(radv_device_memory, mem, pBindInfos[i].memory);
3611 RADV_FROM_HANDLE(radv_buffer, buffer, pBindInfos[i].buffer);
3612
3613 if (mem) {
3614 buffer->bo = mem->bo;
3615 buffer->offset = pBindInfos[i].memoryOffset;
3616 } else {
3617 buffer->bo = NULL;
3618 }
3619 }
3620 return VK_SUCCESS;
3621 }
3622
3623 VkResult radv_BindBufferMemory(
3624 VkDevice device,
3625 VkBuffer buffer,
3626 VkDeviceMemory memory,
3627 VkDeviceSize memoryOffset)
3628 {
3629 const VkBindBufferMemoryInfo info = {
3630 .sType = VK_STRUCTURE_TYPE_BIND_BUFFER_MEMORY_INFO,
3631 .buffer = buffer,
3632 .memory = memory,
3633 .memoryOffset = memoryOffset
3634 };
3635
3636 return radv_BindBufferMemory2(device, 1, &info);
3637 }
3638
3639 VkResult radv_BindImageMemory2(VkDevice device,
3640 uint32_t bindInfoCount,
3641 const VkBindImageMemoryInfo *pBindInfos)
3642 {
3643 for (uint32_t i = 0; i < bindInfoCount; ++i) {
3644 RADV_FROM_HANDLE(radv_device_memory, mem, pBindInfos[i].memory);
3645 RADV_FROM_HANDLE(radv_image, image, pBindInfos[i].image);
3646
3647 if (mem) {
3648 image->bo = mem->bo;
3649 image->offset = pBindInfos[i].memoryOffset;
3650 } else {
3651 image->bo = NULL;
3652 image->offset = 0;
3653 }
3654 }
3655 return VK_SUCCESS;
3656 }
3657
3658
3659 VkResult radv_BindImageMemory(
3660 VkDevice device,
3661 VkImage image,
3662 VkDeviceMemory memory,
3663 VkDeviceSize memoryOffset)
3664 {
3665 const VkBindImageMemoryInfo info = {
3666 .sType = VK_STRUCTURE_TYPE_BIND_BUFFER_MEMORY_INFO,
3667 .image = image,
3668 .memory = memory,
3669 .memoryOffset = memoryOffset
3670 };
3671
3672 return radv_BindImageMemory2(device, 1, &info);
3673 }
3674
3675
3676 static void
3677 radv_sparse_buffer_bind_memory(struct radv_device *device,
3678 const VkSparseBufferMemoryBindInfo *bind)
3679 {
3680 RADV_FROM_HANDLE(radv_buffer, buffer, bind->buffer);
3681
3682 for (uint32_t i = 0; i < bind->bindCount; ++i) {
3683 struct radv_device_memory *mem = NULL;
3684
3685 if (bind->pBinds[i].memory != VK_NULL_HANDLE)
3686 mem = radv_device_memory_from_handle(bind->pBinds[i].memory);
3687
3688 device->ws->buffer_virtual_bind(buffer->bo,
3689 bind->pBinds[i].resourceOffset,
3690 bind->pBinds[i].size,
3691 mem ? mem->bo : NULL,
3692 bind->pBinds[i].memoryOffset);
3693 }
3694 }
3695
3696 static void
3697 radv_sparse_image_opaque_bind_memory(struct radv_device *device,
3698 const VkSparseImageOpaqueMemoryBindInfo *bind)
3699 {
3700 RADV_FROM_HANDLE(radv_image, image, bind->image);
3701
3702 for (uint32_t i = 0; i < bind->bindCount; ++i) {
3703 struct radv_device_memory *mem = NULL;
3704
3705 if (bind->pBinds[i].memory != VK_NULL_HANDLE)
3706 mem = radv_device_memory_from_handle(bind->pBinds[i].memory);
3707
3708 device->ws->buffer_virtual_bind(image->bo,
3709 bind->pBinds[i].resourceOffset,
3710 bind->pBinds[i].size,
3711 mem ? mem->bo : NULL,
3712 bind->pBinds[i].memoryOffset);
3713 }
3714 }
3715
3716 VkResult radv_QueueBindSparse(
3717 VkQueue _queue,
3718 uint32_t bindInfoCount,
3719 const VkBindSparseInfo* pBindInfo,
3720 VkFence _fence)
3721 {
3722 RADV_FROM_HANDLE(radv_fence, fence, _fence);
3723 RADV_FROM_HANDLE(radv_queue, queue, _queue);
3724 struct radeon_winsys_fence *base_fence = fence ? fence->fence : NULL;
3725 bool fence_emitted = false;
3726 VkResult result;
3727 int ret;
3728
3729 for (uint32_t i = 0; i < bindInfoCount; ++i) {
3730 struct radv_winsys_sem_info sem_info;
3731 for (uint32_t j = 0; j < pBindInfo[i].bufferBindCount; ++j) {
3732 radv_sparse_buffer_bind_memory(queue->device,
3733 pBindInfo[i].pBufferBinds + j);
3734 }
3735
3736 for (uint32_t j = 0; j < pBindInfo[i].imageOpaqueBindCount; ++j) {
3737 radv_sparse_image_opaque_bind_memory(queue->device,
3738 pBindInfo[i].pImageOpaqueBinds + j);
3739 }
3740
3741 VkResult result;
3742 result = radv_alloc_sem_info(queue->device->instance,
3743 &sem_info,
3744 pBindInfo[i].waitSemaphoreCount,
3745 pBindInfo[i].pWaitSemaphores,
3746 pBindInfo[i].signalSemaphoreCount,
3747 pBindInfo[i].pSignalSemaphores,
3748 _fence);
3749 if (result != VK_SUCCESS)
3750 return result;
3751
3752 if (pBindInfo[i].waitSemaphoreCount || pBindInfo[i].signalSemaphoreCount) {
3753 ret = queue->device->ws->cs_submit(queue->hw_ctx, queue->queue_idx,
3754 &queue->device->empty_cs[queue->queue_family_index],
3755 1, NULL, NULL,
3756 &sem_info, NULL,
3757 false, base_fence);
3758 if (ret) {
3759 radv_loge("failed to submit CS %d\n", i);
3760 abort();
3761 }
3762
3763 fence_emitted = true;
3764 }
3765
3766 radv_free_sem_info(&sem_info);
3767
3768 }
3769
3770 if (fence) {
3771 if (!fence_emitted) {
3772 result = radv_signal_fence(queue, fence);
3773 if (result != VK_SUCCESS)
3774 return result;
3775 }
3776 }
3777
3778 return VK_SUCCESS;
3779 }
3780
3781 VkResult radv_CreateFence(
3782 VkDevice _device,
3783 const VkFenceCreateInfo* pCreateInfo,
3784 const VkAllocationCallbacks* pAllocator,
3785 VkFence* pFence)
3786 {
3787 RADV_FROM_HANDLE(radv_device, device, _device);
3788 const VkExportFenceCreateInfo *export =
3789 vk_find_struct_const(pCreateInfo->pNext, EXPORT_FENCE_CREATE_INFO);
3790 VkExternalFenceHandleTypeFlags handleTypes =
3791 export ? export->handleTypes : 0;
3792
3793 struct radv_fence *fence = vk_alloc2(&device->alloc, pAllocator,
3794 sizeof(*fence), 8,
3795 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
3796
3797 if (!fence)
3798 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3799
3800 fence->fence_wsi = NULL;
3801 fence->temp_syncobj = 0;
3802 if (device->always_use_syncobj || handleTypes) {
3803 int ret = device->ws->create_syncobj(device->ws, &fence->syncobj);
3804 if (ret) {
3805 vk_free2(&device->alloc, pAllocator, fence);
3806 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3807 }
3808 if (pCreateInfo->flags & VK_FENCE_CREATE_SIGNALED_BIT) {
3809 device->ws->signal_syncobj(device->ws, fence->syncobj);
3810 }
3811 fence->fence = NULL;
3812 } else {
3813 fence->fence = device->ws->create_fence();
3814 if (!fence->fence) {
3815 vk_free2(&device->alloc, pAllocator, fence);
3816 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3817 }
3818 fence->syncobj = 0;
3819 if (pCreateInfo->flags & VK_FENCE_CREATE_SIGNALED_BIT)
3820 device->ws->signal_fence(fence->fence);
3821 }
3822
3823 *pFence = radv_fence_to_handle(fence);
3824
3825 return VK_SUCCESS;
3826 }
3827
3828 void radv_DestroyFence(
3829 VkDevice _device,
3830 VkFence _fence,
3831 const VkAllocationCallbacks* pAllocator)
3832 {
3833 RADV_FROM_HANDLE(radv_device, device, _device);
3834 RADV_FROM_HANDLE(radv_fence, fence, _fence);
3835
3836 if (!fence)
3837 return;
3838
3839 if (fence->temp_syncobj)
3840 device->ws->destroy_syncobj(device->ws, fence->temp_syncobj);
3841 if (fence->syncobj)
3842 device->ws->destroy_syncobj(device->ws, fence->syncobj);
3843 if (fence->fence)
3844 device->ws->destroy_fence(fence->fence);
3845 if (fence->fence_wsi)
3846 fence->fence_wsi->destroy(fence->fence_wsi);
3847 vk_free2(&device->alloc, pAllocator, fence);
3848 }
3849
3850
3851 uint64_t radv_get_current_time(void)
3852 {
3853 struct timespec tv;
3854 clock_gettime(CLOCK_MONOTONIC, &tv);
3855 return tv.tv_nsec + tv.tv_sec*1000000000ull;
3856 }
3857
3858 static uint64_t radv_get_absolute_timeout(uint64_t timeout)
3859 {
3860 uint64_t current_time = radv_get_current_time();
3861
3862 timeout = MIN2(UINT64_MAX - current_time, timeout);
3863
3864 return current_time + timeout;
3865 }
3866
3867
3868 static bool radv_all_fences_plain_and_submitted(struct radv_device *device,
3869 uint32_t fenceCount, const VkFence *pFences)
3870 {
3871 for (uint32_t i = 0; i < fenceCount; ++i) {
3872 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
3873 if (fence->fence == NULL || fence->syncobj ||
3874 fence->temp_syncobj || fence->fence_wsi ||
3875 (!device->ws->is_fence_waitable(fence->fence)))
3876 return false;
3877 }
3878 return true;
3879 }
3880
3881 static bool radv_all_fences_syncobj(uint32_t fenceCount, const VkFence *pFences)
3882 {
3883 for (uint32_t i = 0; i < fenceCount; ++i) {
3884 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
3885 if (fence->syncobj == 0 && fence->temp_syncobj == 0)
3886 return false;
3887 }
3888 return true;
3889 }
3890
3891 VkResult radv_WaitForFences(
3892 VkDevice _device,
3893 uint32_t fenceCount,
3894 const VkFence* pFences,
3895 VkBool32 waitAll,
3896 uint64_t timeout)
3897 {
3898 RADV_FROM_HANDLE(radv_device, device, _device);
3899 timeout = radv_get_absolute_timeout(timeout);
3900
3901 if (device->always_use_syncobj &&
3902 radv_all_fences_syncobj(fenceCount, pFences))
3903 {
3904 uint32_t *handles = malloc(sizeof(uint32_t) * fenceCount);
3905 if (!handles)
3906 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3907
3908 for (uint32_t i = 0; i < fenceCount; ++i) {
3909 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
3910 handles[i] = fence->temp_syncobj ? fence->temp_syncobj : fence->syncobj;
3911 }
3912
3913 bool success = device->ws->wait_syncobj(device->ws, handles, fenceCount, waitAll, timeout);
3914
3915 free(handles);
3916 return success ? VK_SUCCESS : VK_TIMEOUT;
3917 }
3918
3919 if (!waitAll && fenceCount > 1) {
3920 /* Not doing this by default for waitAll, due to needing to allocate twice. */
3921 if (device->physical_device->rad_info.drm_minor >= 10 && radv_all_fences_plain_and_submitted(device, fenceCount, pFences)) {
3922 uint32_t wait_count = 0;
3923 struct radeon_winsys_fence **fences = malloc(sizeof(struct radeon_winsys_fence *) * fenceCount);
3924 if (!fences)
3925 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
3926
3927 for (uint32_t i = 0; i < fenceCount; ++i) {
3928 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
3929
3930 if (device->ws->fence_wait(device->ws, fence->fence, false, 0)) {
3931 free(fences);
3932 return VK_SUCCESS;
3933 }
3934
3935 fences[wait_count++] = fence->fence;
3936 }
3937
3938 bool success = device->ws->fences_wait(device->ws, fences, wait_count,
3939 waitAll, timeout - radv_get_current_time());
3940
3941 free(fences);
3942 return success ? VK_SUCCESS : VK_TIMEOUT;
3943 }
3944
3945 while(radv_get_current_time() <= timeout) {
3946 for (uint32_t i = 0; i < fenceCount; ++i) {
3947 if (radv_GetFenceStatus(_device, pFences[i]) == VK_SUCCESS)
3948 return VK_SUCCESS;
3949 }
3950 }
3951 return VK_TIMEOUT;
3952 }
3953
3954 for (uint32_t i = 0; i < fenceCount; ++i) {
3955 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
3956 bool expired = false;
3957
3958 if (fence->temp_syncobj) {
3959 if (!device->ws->wait_syncobj(device->ws, &fence->temp_syncobj, 1, true, timeout))
3960 return VK_TIMEOUT;
3961 continue;
3962 }
3963
3964 if (fence->syncobj) {
3965 if (!device->ws->wait_syncobj(device->ws, &fence->syncobj, 1, true, timeout))
3966 return VK_TIMEOUT;
3967 continue;
3968 }
3969
3970 if (fence->fence) {
3971 if (!device->ws->is_fence_waitable(fence->fence)) {
3972 while(!device->ws->is_fence_waitable(fence->fence) &&
3973 radv_get_current_time() <= timeout)
3974 /* Do nothing */;
3975 }
3976
3977 expired = device->ws->fence_wait(device->ws,
3978 fence->fence,
3979 true, timeout);
3980 if (!expired)
3981 return VK_TIMEOUT;
3982 }
3983
3984 if (fence->fence_wsi) {
3985 VkResult result = fence->fence_wsi->wait(fence->fence_wsi, timeout);
3986 if (result != VK_SUCCESS)
3987 return result;
3988 }
3989 }
3990
3991 return VK_SUCCESS;
3992 }
3993
3994 VkResult radv_ResetFences(VkDevice _device,
3995 uint32_t fenceCount,
3996 const VkFence *pFences)
3997 {
3998 RADV_FROM_HANDLE(radv_device, device, _device);
3999
4000 for (unsigned i = 0; i < fenceCount; ++i) {
4001 RADV_FROM_HANDLE(radv_fence, fence, pFences[i]);
4002 if (fence->fence)
4003 device->ws->reset_fence(fence->fence);
4004
4005 /* Per spec, we first restore the permanent payload, and then reset, so
4006 * having a temp syncobj should not skip resetting the permanent syncobj. */
4007 if (fence->temp_syncobj) {
4008 device->ws->destroy_syncobj(device->ws, fence->temp_syncobj);
4009 fence->temp_syncobj = 0;
4010 }
4011
4012 if (fence->syncobj) {
4013 device->ws->reset_syncobj(device->ws, fence->syncobj);
4014 }
4015 }
4016
4017 return VK_SUCCESS;
4018 }
4019
4020 VkResult radv_GetFenceStatus(VkDevice _device, VkFence _fence)
4021 {
4022 RADV_FROM_HANDLE(radv_device, device, _device);
4023 RADV_FROM_HANDLE(radv_fence, fence, _fence);
4024
4025 if (fence->temp_syncobj) {
4026 bool success = device->ws->wait_syncobj(device->ws, &fence->temp_syncobj, 1, true, 0);
4027 return success ? VK_SUCCESS : VK_NOT_READY;
4028 }
4029
4030 if (fence->syncobj) {
4031 bool success = device->ws->wait_syncobj(device->ws, &fence->syncobj, 1, true, 0);
4032 return success ? VK_SUCCESS : VK_NOT_READY;
4033 }
4034
4035 if (fence->fence) {
4036 if (!device->ws->fence_wait(device->ws, fence->fence, false, 0))
4037 return VK_NOT_READY;
4038 }
4039 if (fence->fence_wsi) {
4040 VkResult result = fence->fence_wsi->wait(fence->fence_wsi, 0);
4041
4042 if (result != VK_SUCCESS) {
4043 if (result == VK_TIMEOUT)
4044 return VK_NOT_READY;
4045 return result;
4046 }
4047 }
4048 return VK_SUCCESS;
4049 }
4050
4051
4052 // Queue semaphore functions
4053
4054 VkResult radv_CreateSemaphore(
4055 VkDevice _device,
4056 const VkSemaphoreCreateInfo* pCreateInfo,
4057 const VkAllocationCallbacks* pAllocator,
4058 VkSemaphore* pSemaphore)
4059 {
4060 RADV_FROM_HANDLE(radv_device, device, _device);
4061 const VkExportSemaphoreCreateInfo *export =
4062 vk_find_struct_const(pCreateInfo->pNext, EXPORT_SEMAPHORE_CREATE_INFO);
4063 VkExternalSemaphoreHandleTypeFlags handleTypes =
4064 export ? export->handleTypes : 0;
4065
4066 struct radv_semaphore *sem = vk_alloc2(&device->alloc, pAllocator,
4067 sizeof(*sem), 8,
4068 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
4069 if (!sem)
4070 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4071
4072 sem->temp_syncobj = 0;
4073 /* create a syncobject if we are going to export this semaphore */
4074 if (device->always_use_syncobj || handleTypes) {
4075 assert (device->physical_device->rad_info.has_syncobj);
4076 int ret = device->ws->create_syncobj(device->ws, &sem->syncobj);
4077 if (ret) {
4078 vk_free2(&device->alloc, pAllocator, sem);
4079 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4080 }
4081 sem->sem = NULL;
4082 } else {
4083 sem->sem = device->ws->create_sem(device->ws);
4084 if (!sem->sem) {
4085 vk_free2(&device->alloc, pAllocator, sem);
4086 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4087 }
4088 sem->syncobj = 0;
4089 }
4090
4091 *pSemaphore = radv_semaphore_to_handle(sem);
4092 return VK_SUCCESS;
4093 }
4094
4095 void radv_DestroySemaphore(
4096 VkDevice _device,
4097 VkSemaphore _semaphore,
4098 const VkAllocationCallbacks* pAllocator)
4099 {
4100 RADV_FROM_HANDLE(radv_device, device, _device);
4101 RADV_FROM_HANDLE(radv_semaphore, sem, _semaphore);
4102 if (!_semaphore)
4103 return;
4104
4105 if (sem->syncobj)
4106 device->ws->destroy_syncobj(device->ws, sem->syncobj);
4107 else
4108 device->ws->destroy_sem(sem->sem);
4109 vk_free2(&device->alloc, pAllocator, sem);
4110 }
4111
4112 VkResult radv_CreateEvent(
4113 VkDevice _device,
4114 const VkEventCreateInfo* pCreateInfo,
4115 const VkAllocationCallbacks* pAllocator,
4116 VkEvent* pEvent)
4117 {
4118 RADV_FROM_HANDLE(radv_device, device, _device);
4119 struct radv_event *event = vk_alloc2(&device->alloc, pAllocator,
4120 sizeof(*event), 8,
4121 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
4122
4123 if (!event)
4124 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4125
4126 event->bo = device->ws->buffer_create(device->ws, 8, 8,
4127 RADEON_DOMAIN_GTT,
4128 RADEON_FLAG_VA_UNCACHED | RADEON_FLAG_CPU_ACCESS | RADEON_FLAG_NO_INTERPROCESS_SHARING,
4129 RADV_BO_PRIORITY_FENCE);
4130 if (!event->bo) {
4131 vk_free2(&device->alloc, pAllocator, event);
4132 return vk_error(device->instance, VK_ERROR_OUT_OF_DEVICE_MEMORY);
4133 }
4134
4135 event->map = (uint64_t*)device->ws->buffer_map(event->bo);
4136
4137 *pEvent = radv_event_to_handle(event);
4138
4139 return VK_SUCCESS;
4140 }
4141
4142 void radv_DestroyEvent(
4143 VkDevice _device,
4144 VkEvent _event,
4145 const VkAllocationCallbacks* pAllocator)
4146 {
4147 RADV_FROM_HANDLE(radv_device, device, _device);
4148 RADV_FROM_HANDLE(radv_event, event, _event);
4149
4150 if (!event)
4151 return;
4152 device->ws->buffer_destroy(event->bo);
4153 vk_free2(&device->alloc, pAllocator, event);
4154 }
4155
4156 VkResult radv_GetEventStatus(
4157 VkDevice _device,
4158 VkEvent _event)
4159 {
4160 RADV_FROM_HANDLE(radv_event, event, _event);
4161
4162 if (*event->map == 1)
4163 return VK_EVENT_SET;
4164 return VK_EVENT_RESET;
4165 }
4166
4167 VkResult radv_SetEvent(
4168 VkDevice _device,
4169 VkEvent _event)
4170 {
4171 RADV_FROM_HANDLE(radv_event, event, _event);
4172 *event->map = 1;
4173
4174 return VK_SUCCESS;
4175 }
4176
4177 VkResult radv_ResetEvent(
4178 VkDevice _device,
4179 VkEvent _event)
4180 {
4181 RADV_FROM_HANDLE(radv_event, event, _event);
4182 *event->map = 0;
4183
4184 return VK_SUCCESS;
4185 }
4186
4187 VkResult radv_CreateBuffer(
4188 VkDevice _device,
4189 const VkBufferCreateInfo* pCreateInfo,
4190 const VkAllocationCallbacks* pAllocator,
4191 VkBuffer* pBuffer)
4192 {
4193 RADV_FROM_HANDLE(radv_device, device, _device);
4194 struct radv_buffer *buffer;
4195
4196 assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_BUFFER_CREATE_INFO);
4197
4198 buffer = vk_alloc2(&device->alloc, pAllocator, sizeof(*buffer), 8,
4199 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
4200 if (buffer == NULL)
4201 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4202
4203 buffer->size = pCreateInfo->size;
4204 buffer->usage = pCreateInfo->usage;
4205 buffer->bo = NULL;
4206 buffer->offset = 0;
4207 buffer->flags = pCreateInfo->flags;
4208
4209 buffer->shareable = vk_find_struct_const(pCreateInfo->pNext,
4210 EXTERNAL_MEMORY_BUFFER_CREATE_INFO) != NULL;
4211
4212 if (pCreateInfo->flags & VK_BUFFER_CREATE_SPARSE_BINDING_BIT) {
4213 buffer->bo = device->ws->buffer_create(device->ws,
4214 align64(buffer->size, 4096),
4215 4096, 0, RADEON_FLAG_VIRTUAL,
4216 RADV_BO_PRIORITY_VIRTUAL);
4217 if (!buffer->bo) {
4218 vk_free2(&device->alloc, pAllocator, buffer);
4219 return vk_error(device->instance, VK_ERROR_OUT_OF_DEVICE_MEMORY);
4220 }
4221 }
4222
4223 *pBuffer = radv_buffer_to_handle(buffer);
4224
4225 return VK_SUCCESS;
4226 }
4227
4228 void radv_DestroyBuffer(
4229 VkDevice _device,
4230 VkBuffer _buffer,
4231 const VkAllocationCallbacks* pAllocator)
4232 {
4233 RADV_FROM_HANDLE(radv_device, device, _device);
4234 RADV_FROM_HANDLE(radv_buffer, buffer, _buffer);
4235
4236 if (!buffer)
4237 return;
4238
4239 if (buffer->flags & VK_BUFFER_CREATE_SPARSE_BINDING_BIT)
4240 device->ws->buffer_destroy(buffer->bo);
4241
4242 vk_free2(&device->alloc, pAllocator, buffer);
4243 }
4244
4245 VkDeviceAddress radv_GetBufferDeviceAddressEXT(
4246 VkDevice device,
4247 const VkBufferDeviceAddressInfoEXT* pInfo)
4248 {
4249 RADV_FROM_HANDLE(radv_buffer, buffer, pInfo->buffer);
4250 return radv_buffer_get_va(buffer->bo) + buffer->offset;
4251 }
4252
4253
4254 static inline unsigned
4255 si_tile_mode_index(const struct radv_image_plane *plane, unsigned level, bool stencil)
4256 {
4257 if (stencil)
4258 return plane->surface.u.legacy.stencil_tiling_index[level];
4259 else
4260 return plane->surface.u.legacy.tiling_index[level];
4261 }
4262
4263 static uint32_t radv_surface_max_layer_count(struct radv_image_view *iview)
4264 {
4265 return iview->type == VK_IMAGE_VIEW_TYPE_3D ? iview->extent.depth : (iview->base_layer + iview->layer_count);
4266 }
4267
4268 static uint32_t
4269 radv_init_dcc_control_reg(struct radv_device *device,
4270 struct radv_image_view *iview)
4271 {
4272 unsigned max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_256B;
4273 unsigned min_compressed_block_size = V_028C78_MIN_BLOCK_SIZE_32B;
4274 unsigned max_compressed_block_size;
4275 unsigned independent_128b_blocks;
4276 unsigned independent_64b_blocks;
4277
4278 if (!radv_dcc_enabled(iview->image, iview->base_mip))
4279 return 0;
4280
4281 if (!device->physical_device->rad_info.has_dedicated_vram) {
4282 /* amdvlk: [min-compressed-block-size] should be set to 32 for
4283 * dGPU and 64 for APU because all of our APUs to date use
4284 * DIMMs which have a request granularity size of 64B while all
4285 * other chips have a 32B request size.
4286 */
4287 min_compressed_block_size = V_028C78_MIN_BLOCK_SIZE_64B;
4288 }
4289
4290 if (device->physical_device->rad_info.chip_class >= GFX10) {
4291 max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_128B;
4292 independent_64b_blocks = 0;
4293 independent_128b_blocks = 1;
4294 } else {
4295 independent_128b_blocks = 0;
4296
4297 if (iview->image->info.samples > 1) {
4298 if (iview->image->planes[0].surface.bpe == 1)
4299 max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
4300 else if (iview->image->planes[0].surface.bpe == 2)
4301 max_uncompressed_block_size = V_028C78_MAX_BLOCK_SIZE_128B;
4302 }
4303
4304 if (iview->image->usage & (VK_IMAGE_USAGE_SAMPLED_BIT |
4305 VK_IMAGE_USAGE_TRANSFER_SRC_BIT |
4306 VK_IMAGE_USAGE_INPUT_ATTACHMENT_BIT)) {
4307 /* If this DCC image is potentially going to be used in texture
4308 * fetches, we need some special settings.
4309 */
4310 independent_64b_blocks = 1;
4311 max_compressed_block_size = V_028C78_MAX_BLOCK_SIZE_64B;
4312 } else {
4313 /* MAX_UNCOMPRESSED_BLOCK_SIZE must be >=
4314 * MAX_COMPRESSED_BLOCK_SIZE. Set MAX_COMPRESSED_BLOCK_SIZE as
4315 * big as possible for better compression state.
4316 */
4317 independent_64b_blocks = 0;
4318 max_compressed_block_size = max_uncompressed_block_size;
4319 }
4320 }
4321
4322 return S_028C78_MAX_UNCOMPRESSED_BLOCK_SIZE(max_uncompressed_block_size) |
4323 S_028C78_MAX_COMPRESSED_BLOCK_SIZE(max_compressed_block_size) |
4324 S_028C78_MIN_COMPRESSED_BLOCK_SIZE(min_compressed_block_size) |
4325 S_028C78_INDEPENDENT_64B_BLOCKS(independent_64b_blocks) |
4326 S_028C78_INDEPENDENT_128B_BLOCKS(independent_128b_blocks);
4327 }
4328
4329 static void
4330 radv_initialise_color_surface(struct radv_device *device,
4331 struct radv_color_buffer_info *cb,
4332 struct radv_image_view *iview)
4333 {
4334 const struct vk_format_description *desc;
4335 unsigned ntype, format, swap, endian;
4336 unsigned blend_clamp = 0, blend_bypass = 0;
4337 uint64_t va;
4338 const struct radv_image_plane *plane = &iview->image->planes[iview->plane_id];
4339 const struct radeon_surf *surf = &plane->surface;
4340
4341 desc = vk_format_description(iview->vk_format);
4342
4343 memset(cb, 0, sizeof(*cb));
4344
4345 /* Intensity is implemented as Red, so treat it that way. */
4346 cb->cb_color_attrib = S_028C74_FORCE_DST_ALPHA_1(desc->swizzle[3] == VK_SWIZZLE_1);
4347
4348 va = radv_buffer_get_va(iview->bo) + iview->image->offset + plane->offset;
4349
4350 cb->cb_color_base = va >> 8;
4351
4352 if (device->physical_device->rad_info.chip_class >= GFX9) {
4353 struct gfx9_surf_meta_flags meta;
4354 if (iview->image->dcc_offset)
4355 meta = surf->u.gfx9.dcc;
4356 else
4357 meta = surf->u.gfx9.cmask;
4358
4359 if (device->physical_device->rad_info.chip_class >= GFX10) {
4360 cb->cb_color_attrib3 |= S_028EE0_COLOR_SW_MODE(surf->u.gfx9.surf.swizzle_mode) |
4361 S_028EE0_FMASK_SW_MODE(surf->u.gfx9.fmask.swizzle_mode) |
4362 S_028EE0_CMASK_PIPE_ALIGNED(surf->u.gfx9.cmask.pipe_aligned) |
4363 S_028EE0_DCC_PIPE_ALIGNED(surf->u.gfx9.dcc.pipe_aligned);
4364 } else {
4365 cb->cb_color_attrib |= S_028C74_COLOR_SW_MODE(surf->u.gfx9.surf.swizzle_mode) |
4366 S_028C74_FMASK_SW_MODE(surf->u.gfx9.fmask.swizzle_mode) |
4367 S_028C74_RB_ALIGNED(meta.rb_aligned) |
4368 S_028C74_PIPE_ALIGNED(meta.pipe_aligned);
4369 cb->cb_mrt_epitch = S_0287A0_EPITCH(surf->u.gfx9.surf.epitch);
4370 }
4371
4372 cb->cb_color_base += surf->u.gfx9.surf_offset >> 8;
4373 cb->cb_color_base |= surf->tile_swizzle;
4374 } else {
4375 const struct legacy_surf_level *level_info = &surf->u.legacy.level[iview->base_mip];
4376 unsigned pitch_tile_max, slice_tile_max, tile_mode_index;
4377
4378 cb->cb_color_base += level_info->offset >> 8;
4379 if (level_info->mode == RADEON_SURF_MODE_2D)
4380 cb->cb_color_base |= surf->tile_swizzle;
4381
4382 pitch_tile_max = level_info->nblk_x / 8 - 1;
4383 slice_tile_max = (level_info->nblk_x * level_info->nblk_y) / 64 - 1;
4384 tile_mode_index = si_tile_mode_index(plane, iview->base_mip, false);
4385
4386 cb->cb_color_pitch = S_028C64_TILE_MAX(pitch_tile_max);
4387 cb->cb_color_slice = S_028C68_TILE_MAX(slice_tile_max);
4388 cb->cb_color_cmask_slice = iview->image->cmask.slice_tile_max;
4389
4390 cb->cb_color_attrib |= S_028C74_TILE_MODE_INDEX(tile_mode_index);
4391
4392 if (radv_image_has_fmask(iview->image)) {
4393 if (device->physical_device->rad_info.chip_class >= GFX7)
4394 cb->cb_color_pitch |= S_028C64_FMASK_TILE_MAX(iview->image->fmask.pitch_in_pixels / 8 - 1);
4395 cb->cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(iview->image->fmask.tile_mode_index);
4396 cb->cb_color_fmask_slice = S_028C88_TILE_MAX(iview->image->fmask.slice_tile_max);
4397 } else {
4398 /* This must be set for fast clear to work without FMASK. */
4399 if (device->physical_device->rad_info.chip_class >= GFX7)
4400 cb->cb_color_pitch |= S_028C64_FMASK_TILE_MAX(pitch_tile_max);
4401 cb->cb_color_attrib |= S_028C74_FMASK_TILE_MODE_INDEX(tile_mode_index);
4402 cb->cb_color_fmask_slice = S_028C88_TILE_MAX(slice_tile_max);
4403 }
4404 }
4405
4406 /* CMASK variables */
4407 va = radv_buffer_get_va(iview->bo) + iview->image->offset;
4408 va += iview->image->cmask.offset;
4409 cb->cb_color_cmask = va >> 8;
4410
4411 va = radv_buffer_get_va(iview->bo) + iview->image->offset;
4412 va += iview->image->dcc_offset;
4413
4414 if (radv_dcc_enabled(iview->image, iview->base_mip) &&
4415 device->physical_device->rad_info.chip_class <= GFX8)
4416 va += plane->surface.u.legacy.level[iview->base_mip].dcc_offset;
4417
4418 unsigned dcc_tile_swizzle = surf->tile_swizzle;
4419 dcc_tile_swizzle &= (surf->dcc_alignment - 1) >> 8;
4420
4421 cb->cb_dcc_base = va >> 8;
4422 cb->cb_dcc_base |= dcc_tile_swizzle;
4423
4424 /* GFX10 field has the same base shift as the GFX6 field. */
4425 uint32_t max_slice = radv_surface_max_layer_count(iview) - 1;
4426 cb->cb_color_view = S_028C6C_SLICE_START(iview->base_layer) |
4427 S_028C6C_SLICE_MAX_GFX10(max_slice);
4428
4429 if (iview->image->info.samples > 1) {
4430 unsigned log_samples = util_logbase2(iview->image->info.samples);
4431
4432 cb->cb_color_attrib |= S_028C74_NUM_SAMPLES(log_samples) |
4433 S_028C74_NUM_FRAGMENTS(log_samples);
4434 }
4435
4436 if (radv_image_has_fmask(iview->image)) {
4437 va = radv_buffer_get_va(iview->bo) + iview->image->offset + iview->image->fmask.offset;
4438 cb->cb_color_fmask = va >> 8;
4439 cb->cb_color_fmask |= iview->image->fmask.tile_swizzle;
4440 } else {
4441 cb->cb_color_fmask = cb->cb_color_base;
4442 }
4443
4444 ntype = radv_translate_color_numformat(iview->vk_format,
4445 desc,
4446 vk_format_get_first_non_void_channel(iview->vk_format));
4447 format = radv_translate_colorformat(iview->vk_format);
4448 if (format == V_028C70_COLOR_INVALID || ntype == ~0u)
4449 radv_finishme("Illegal color\n");
4450 swap = radv_translate_colorswap(iview->vk_format, FALSE);
4451 endian = radv_colorformat_endian_swap(format);
4452
4453 /* blend clamp should be set for all NORM/SRGB types */
4454 if (ntype == V_028C70_NUMBER_UNORM ||
4455 ntype == V_028C70_NUMBER_SNORM ||
4456 ntype == V_028C70_NUMBER_SRGB)
4457 blend_clamp = 1;
4458
4459 /* set blend bypass according to docs if SINT/UINT or
4460 8/24 COLOR variants */
4461 if (ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT ||
4462 format == V_028C70_COLOR_8_24 || format == V_028C70_COLOR_24_8 ||
4463 format == V_028C70_COLOR_X24_8_32_FLOAT) {
4464 blend_clamp = 0;
4465 blend_bypass = 1;
4466 }
4467 #if 0
4468 if ((ntype == V_028C70_NUMBER_UINT || ntype == V_028C70_NUMBER_SINT) &&
4469 (format == V_028C70_COLOR_8 ||
4470 format == V_028C70_COLOR_8_8 ||
4471 format == V_028C70_COLOR_8_8_8_8))
4472 ->color_is_int8 = true;
4473 #endif
4474 cb->cb_color_info = S_028C70_FORMAT(format) |
4475 S_028C70_COMP_SWAP(swap) |
4476 S_028C70_BLEND_CLAMP(blend_clamp) |
4477 S_028C70_BLEND_BYPASS(blend_bypass) |
4478 S_028C70_SIMPLE_FLOAT(1) |
4479 S_028C70_ROUND_MODE(ntype != V_028C70_NUMBER_UNORM &&
4480 ntype != V_028C70_NUMBER_SNORM &&
4481 ntype != V_028C70_NUMBER_SRGB &&
4482 format != V_028C70_COLOR_8_24 &&
4483 format != V_028C70_COLOR_24_8) |
4484 S_028C70_NUMBER_TYPE(ntype) |
4485 S_028C70_ENDIAN(endian);
4486 if (radv_image_has_fmask(iview->image)) {
4487 cb->cb_color_info |= S_028C70_COMPRESSION(1);
4488 if (device->physical_device->rad_info.chip_class == GFX6) {
4489 unsigned fmask_bankh = util_logbase2(iview->image->fmask.bank_height);
4490 cb->cb_color_attrib |= S_028C74_FMASK_BANK_HEIGHT(fmask_bankh);
4491 }
4492
4493 if (radv_image_is_tc_compat_cmask(iview->image)) {
4494 /* Allow the texture block to read FMASK directly
4495 * without decompressing it. This bit must be cleared
4496 * when performing FMASK_DECOMPRESS or DCC_COMPRESS,
4497 * otherwise the operation doesn't happen.
4498 */
4499 cb->cb_color_info |= S_028C70_FMASK_COMPRESS_1FRAG_ONLY(1);
4500
4501 /* Set CMASK into a tiling format that allows the
4502 * texture block to read it.
4503 */
4504 cb->cb_color_info |= S_028C70_CMASK_ADDR_TYPE(2);
4505 }
4506 }
4507
4508 if (radv_image_has_cmask(iview->image) &&
4509 !(device->instance->debug_flags & RADV_DEBUG_NO_FAST_CLEARS))
4510 cb->cb_color_info |= S_028C70_FAST_CLEAR(1);
4511
4512 if (radv_dcc_enabled(iview->image, iview->base_mip))
4513 cb->cb_color_info |= S_028C70_DCC_ENABLE(1);
4514
4515 cb->cb_dcc_control = radv_init_dcc_control_reg(device, iview);
4516
4517 /* This must be set for fast clear to work without FMASK. */
4518 if (!radv_image_has_fmask(iview->image) &&
4519 device->physical_device->rad_info.chip_class == GFX6) {
4520 unsigned bankh = util_logbase2(surf->u.legacy.bankh);
4521 cb->cb_color_attrib |= S_028C74_FMASK_BANK_HEIGHT(bankh);
4522 }
4523
4524 if (device->physical_device->rad_info.chip_class >= GFX9) {
4525 const struct vk_format_description *format_desc = vk_format_description(iview->image->vk_format);
4526
4527 unsigned mip0_depth = iview->image->type == VK_IMAGE_TYPE_3D ?
4528 (iview->extent.depth - 1) : (iview->image->info.array_size - 1);
4529 unsigned width = iview->extent.width / (iview->plane_id ? format_desc->width_divisor : 1);
4530 unsigned height = iview->extent.height / (iview->plane_id ? format_desc->height_divisor : 1);
4531
4532 if (device->physical_device->rad_info.chip_class >= GFX10) {
4533 cb->cb_color_view |= S_028C6C_MIP_LEVEL_GFX10(iview->base_mip);
4534
4535 cb->cb_color_attrib3 |= S_028EE0_MIP0_DEPTH(mip0_depth) |
4536 S_028EE0_RESOURCE_TYPE(surf->u.gfx9.resource_type) |
4537 S_028EE0_RESOURCE_LEVEL(1);
4538 } else {
4539 cb->cb_color_view |= S_028C6C_MIP_LEVEL_GFX9(iview->base_mip);
4540 cb->cb_color_attrib |= S_028C74_MIP0_DEPTH(mip0_depth) |
4541 S_028C74_RESOURCE_TYPE(surf->u.gfx9.resource_type);
4542 }
4543
4544 cb->cb_color_attrib2 = S_028C68_MIP0_WIDTH(width - 1) |
4545 S_028C68_MIP0_HEIGHT(height - 1) |
4546 S_028C68_MAX_MIP(iview->image->info.levels - 1);
4547 }
4548 }
4549
4550 static unsigned
4551 radv_calc_decompress_on_z_planes(struct radv_device *device,
4552 struct radv_image_view *iview)
4553 {
4554 unsigned max_zplanes = 0;
4555
4556 assert(radv_image_is_tc_compat_htile(iview->image));
4557
4558 if (device->physical_device->rad_info.chip_class >= GFX9) {
4559 /* Default value for 32-bit depth surfaces. */
4560 max_zplanes = 4;
4561
4562 if (iview->vk_format == VK_FORMAT_D16_UNORM &&
4563 iview->image->info.samples > 1)
4564 max_zplanes = 2;
4565
4566 max_zplanes = max_zplanes + 1;
4567 } else {
4568 if (iview->vk_format == VK_FORMAT_D16_UNORM) {
4569 /* Do not enable Z plane compression for 16-bit depth
4570 * surfaces because isn't supported on GFX8. Only
4571 * 32-bit depth surfaces are supported by the hardware.
4572 * This allows to maintain shader compatibility and to
4573 * reduce the number of depth decompressions.
4574 */
4575 max_zplanes = 1;
4576 } else {
4577 if (iview->image->info.samples <= 1)
4578 max_zplanes = 5;
4579 else if (iview->image->info.samples <= 4)
4580 max_zplanes = 3;
4581 else
4582 max_zplanes = 2;
4583 }
4584 }
4585
4586 return max_zplanes;
4587 }
4588
4589 static void
4590 radv_initialise_ds_surface(struct radv_device *device,
4591 struct radv_ds_buffer_info *ds,
4592 struct radv_image_view *iview)
4593 {
4594 unsigned level = iview->base_mip;
4595 unsigned format, stencil_format;
4596 uint64_t va, s_offs, z_offs;
4597 bool stencil_only = false;
4598 const struct radv_image_plane *plane = &iview->image->planes[0];
4599 const struct radeon_surf *surf = &plane->surface;
4600
4601 assert(vk_format_get_plane_count(iview->image->vk_format) == 1);
4602
4603 memset(ds, 0, sizeof(*ds));
4604 switch (iview->image->vk_format) {
4605 case VK_FORMAT_D24_UNORM_S8_UINT:
4606 case VK_FORMAT_X8_D24_UNORM_PACK32:
4607 ds->pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-24);
4608 ds->offset_scale = 2.0f;
4609 break;
4610 case VK_FORMAT_D16_UNORM:
4611 case VK_FORMAT_D16_UNORM_S8_UINT:
4612 ds->pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-16);
4613 ds->offset_scale = 4.0f;
4614 break;
4615 case VK_FORMAT_D32_SFLOAT:
4616 case VK_FORMAT_D32_SFLOAT_S8_UINT:
4617 ds->pa_su_poly_offset_db_fmt_cntl = S_028B78_POLY_OFFSET_NEG_NUM_DB_BITS(-23) |
4618 S_028B78_POLY_OFFSET_DB_IS_FLOAT_FMT(1);
4619 ds->offset_scale = 1.0f;
4620 break;
4621 case VK_FORMAT_S8_UINT:
4622 stencil_only = true;
4623 break;
4624 default:
4625 break;
4626 }
4627
4628 format = radv_translate_dbformat(iview->image->vk_format);
4629 stencil_format = surf->has_stencil ?
4630 V_028044_STENCIL_8 : V_028044_STENCIL_INVALID;
4631
4632 uint32_t max_slice = radv_surface_max_layer_count(iview) - 1;
4633 ds->db_depth_view = S_028008_SLICE_START(iview->base_layer) |
4634 S_028008_SLICE_MAX(max_slice);
4635 if (device->physical_device->rad_info.chip_class >= GFX10) {
4636 ds->db_depth_view |= S_028008_SLICE_START_HI(iview->base_layer >> 11) |
4637 S_028008_SLICE_MAX_HI(max_slice >> 11);
4638 }
4639
4640 ds->db_htile_data_base = 0;
4641 ds->db_htile_surface = 0;
4642
4643 va = radv_buffer_get_va(iview->bo) + iview->image->offset;
4644 s_offs = z_offs = va;
4645
4646 if (device->physical_device->rad_info.chip_class >= GFX9) {
4647 assert(surf->u.gfx9.surf_offset == 0);
4648 s_offs += surf->u.gfx9.stencil_offset;
4649
4650 ds->db_z_info = S_028038_FORMAT(format) |
4651 S_028038_NUM_SAMPLES(util_logbase2(iview->image->info.samples)) |
4652 S_028038_SW_MODE(surf->u.gfx9.surf.swizzle_mode) |
4653 S_028038_MAXMIP(iview->image->info.levels - 1) |
4654 S_028038_ZRANGE_PRECISION(1);
4655 ds->db_stencil_info = S_02803C_FORMAT(stencil_format) |
4656 S_02803C_SW_MODE(surf->u.gfx9.stencil.swizzle_mode);
4657
4658 if (device->physical_device->rad_info.chip_class == GFX9) {
4659 ds->db_z_info2 = S_028068_EPITCH(surf->u.gfx9.surf.epitch);
4660 ds->db_stencil_info2 = S_02806C_EPITCH(surf->u.gfx9.stencil.epitch);
4661 }
4662
4663 ds->db_depth_view |= S_028008_MIPID(level);
4664 ds->db_depth_size = S_02801C_X_MAX(iview->image->info.width - 1) |
4665 S_02801C_Y_MAX(iview->image->info.height - 1);
4666
4667 if (radv_htile_enabled(iview->image, level)) {
4668 ds->db_z_info |= S_028038_TILE_SURFACE_ENABLE(1);
4669
4670 if (radv_image_is_tc_compat_htile(iview->image)) {
4671 unsigned max_zplanes =
4672 radv_calc_decompress_on_z_planes(device, iview);
4673
4674 ds->db_z_info |= S_028038_DECOMPRESS_ON_N_ZPLANES(max_zplanes);
4675
4676 if (device->physical_device->rad_info.chip_class >= GFX10) {
4677 ds->db_z_info |= S_028040_ITERATE_FLUSH(1);
4678 ds->db_stencil_info |= S_028044_ITERATE_FLUSH(1);
4679 } else {
4680 ds->db_z_info |= S_028038_ITERATE_FLUSH(1);
4681 ds->db_stencil_info |= S_02803C_ITERATE_FLUSH(1);
4682 }
4683 }
4684
4685 if (!surf->has_stencil)
4686 /* Use all of the htile_buffer for depth if there's no stencil. */
4687 ds->db_stencil_info |= S_02803C_TILE_STENCIL_DISABLE(1);
4688 va = radv_buffer_get_va(iview->bo) + iview->image->offset +
4689 iview->image->htile_offset;
4690 ds->db_htile_data_base = va >> 8;
4691 ds->db_htile_surface = S_028ABC_FULL_CACHE(1) |
4692 S_028ABC_PIPE_ALIGNED(surf->u.gfx9.htile.pipe_aligned);
4693
4694 if (device->physical_device->rad_info.chip_class == GFX9) {
4695 ds->db_htile_surface |= S_028ABC_RB_ALIGNED(surf->u.gfx9.htile.rb_aligned);
4696 }
4697 }
4698 } else {
4699 const struct legacy_surf_level *level_info = &surf->u.legacy.level[level];
4700
4701 if (stencil_only)
4702 level_info = &surf->u.legacy.stencil_level[level];
4703
4704 z_offs += surf->u.legacy.level[level].offset;
4705 s_offs += surf->u.legacy.stencil_level[level].offset;
4706
4707 ds->db_depth_info = S_02803C_ADDR5_SWIZZLE_MASK(!radv_image_is_tc_compat_htile(iview->image));
4708 ds->db_z_info = S_028040_FORMAT(format) | S_028040_ZRANGE_PRECISION(1);
4709 ds->db_stencil_info = S_028044_FORMAT(stencil_format);
4710
4711 if (iview->image->info.samples > 1)
4712 ds->db_z_info |= S_028040_NUM_SAMPLES(util_logbase2(iview->image->info.samples));
4713
4714 if (device->physical_device->rad_info.chip_class >= GFX7) {
4715 struct radeon_info *info = &device->physical_device->rad_info;
4716 unsigned tiling_index = surf->u.legacy.tiling_index[level];
4717 unsigned stencil_index = surf->u.legacy.stencil_tiling_index[level];
4718 unsigned macro_index = surf->u.legacy.macro_tile_index;
4719 unsigned tile_mode = info->si_tile_mode_array[tiling_index];
4720 unsigned stencil_tile_mode = info->si_tile_mode_array[stencil_index];
4721 unsigned macro_mode = info->cik_macrotile_mode_array[macro_index];
4722
4723 if (stencil_only)
4724 tile_mode = stencil_tile_mode;
4725
4726 ds->db_depth_info |=
4727 S_02803C_ARRAY_MODE(G_009910_ARRAY_MODE(tile_mode)) |
4728 S_02803C_PIPE_CONFIG(G_009910_PIPE_CONFIG(tile_mode)) |
4729 S_02803C_BANK_WIDTH(G_009990_BANK_WIDTH(macro_mode)) |
4730 S_02803C_BANK_HEIGHT(G_009990_BANK_HEIGHT(macro_mode)) |
4731 S_02803C_MACRO_TILE_ASPECT(G_009990_MACRO_TILE_ASPECT(macro_mode)) |
4732 S_02803C_NUM_BANKS(G_009990_NUM_BANKS(macro_mode));
4733 ds->db_z_info |= S_028040_TILE_SPLIT(G_009910_TILE_SPLIT(tile_mode));
4734 ds->db_stencil_info |= S_028044_TILE_SPLIT(G_009910_TILE_SPLIT(stencil_tile_mode));
4735 } else {
4736 unsigned tile_mode_index = si_tile_mode_index(&iview->image->planes[0], level, false);
4737 ds->db_z_info |= S_028040_TILE_MODE_INDEX(tile_mode_index);
4738 tile_mode_index = si_tile_mode_index(&iview->image->planes[0], level, true);
4739 ds->db_stencil_info |= S_028044_TILE_MODE_INDEX(tile_mode_index);
4740 if (stencil_only)
4741 ds->db_z_info |= S_028040_TILE_MODE_INDEX(tile_mode_index);
4742 }
4743
4744 ds->db_depth_size = S_028058_PITCH_TILE_MAX((level_info->nblk_x / 8) - 1) |
4745 S_028058_HEIGHT_TILE_MAX((level_info->nblk_y / 8) - 1);
4746 ds->db_depth_slice = S_02805C_SLICE_TILE_MAX((level_info->nblk_x * level_info->nblk_y) / 64 - 1);
4747
4748 if (radv_htile_enabled(iview->image, level)) {
4749 ds->db_z_info |= S_028040_TILE_SURFACE_ENABLE(1);
4750
4751 if (!surf->has_stencil &&
4752 !radv_image_is_tc_compat_htile(iview->image))
4753 /* Use all of the htile_buffer for depth if there's no stencil. */
4754 ds->db_stencil_info |= S_028044_TILE_STENCIL_DISABLE(1);
4755
4756 va = radv_buffer_get_va(iview->bo) + iview->image->offset +
4757 iview->image->htile_offset;
4758 ds->db_htile_data_base = va >> 8;
4759 ds->db_htile_surface = S_028ABC_FULL_CACHE(1);
4760
4761 if (radv_image_is_tc_compat_htile(iview->image)) {
4762 unsigned max_zplanes =
4763 radv_calc_decompress_on_z_planes(device, iview);
4764
4765 ds->db_htile_surface |= S_028ABC_TC_COMPATIBLE(1);
4766 ds->db_z_info |= S_028040_DECOMPRESS_ON_N_ZPLANES(max_zplanes);
4767 }
4768 }
4769 }
4770
4771 ds->db_z_read_base = ds->db_z_write_base = z_offs >> 8;
4772 ds->db_stencil_read_base = ds->db_stencil_write_base = s_offs >> 8;
4773 }
4774
4775 VkResult radv_CreateFramebuffer(
4776 VkDevice _device,
4777 const VkFramebufferCreateInfo* pCreateInfo,
4778 const VkAllocationCallbacks* pAllocator,
4779 VkFramebuffer* pFramebuffer)
4780 {
4781 RADV_FROM_HANDLE(radv_device, device, _device);
4782 struct radv_framebuffer *framebuffer;
4783
4784 assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_FRAMEBUFFER_CREATE_INFO);
4785
4786 size_t size = sizeof(*framebuffer) +
4787 sizeof(struct radv_attachment_info) * pCreateInfo->attachmentCount;
4788 framebuffer = vk_alloc2(&device->alloc, pAllocator, size, 8,
4789 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
4790 if (framebuffer == NULL)
4791 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
4792
4793 framebuffer->attachment_count = pCreateInfo->attachmentCount;
4794 framebuffer->width = pCreateInfo->width;
4795 framebuffer->height = pCreateInfo->height;
4796 framebuffer->layers = pCreateInfo->layers;
4797 for (uint32_t i = 0; i < pCreateInfo->attachmentCount; i++) {
4798 VkImageView _iview = pCreateInfo->pAttachments[i];
4799 struct radv_image_view *iview = radv_image_view_from_handle(_iview);
4800 framebuffer->attachments[i].attachment = iview;
4801 if (iview->aspect_mask & (VK_IMAGE_ASPECT_DEPTH_BIT | VK_IMAGE_ASPECT_STENCIL_BIT)) {
4802 radv_initialise_ds_surface(device, &framebuffer->attachments[i].ds, iview);
4803 } else {
4804 radv_initialise_color_surface(device, &framebuffer->attachments[i].cb, iview);
4805 }
4806 framebuffer->width = MIN2(framebuffer->width, iview->extent.width);
4807 framebuffer->height = MIN2(framebuffer->height, iview->extent.height);
4808 framebuffer->layers = MIN2(framebuffer->layers, radv_surface_max_layer_count(iview));
4809 }
4810
4811 *pFramebuffer = radv_framebuffer_to_handle(framebuffer);
4812 return VK_SUCCESS;
4813 }
4814
4815 void radv_DestroyFramebuffer(
4816 VkDevice _device,
4817 VkFramebuffer _fb,
4818 const VkAllocationCallbacks* pAllocator)
4819 {
4820 RADV_FROM_HANDLE(radv_device, device, _device);
4821 RADV_FROM_HANDLE(radv_framebuffer, fb, _fb);
4822
4823 if (!fb)
4824 return;
4825 vk_free2(&device->alloc, pAllocator, fb);
4826 }
4827
4828 static unsigned radv_tex_wrap(VkSamplerAddressMode address_mode)
4829 {
4830 switch (address_mode) {
4831 case VK_SAMPLER_ADDRESS_MODE_REPEAT:
4832 return V_008F30_SQ_TEX_WRAP;
4833 case VK_SAMPLER_ADDRESS_MODE_MIRRORED_REPEAT:
4834 return V_008F30_SQ_TEX_MIRROR;
4835 case VK_SAMPLER_ADDRESS_MODE_CLAMP_TO_EDGE:
4836 return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL;
4837 case VK_SAMPLER_ADDRESS_MODE_CLAMP_TO_BORDER:
4838 return V_008F30_SQ_TEX_CLAMP_BORDER;
4839 case VK_SAMPLER_ADDRESS_MODE_MIRROR_CLAMP_TO_EDGE:
4840 return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
4841 default:
4842 unreachable("illegal tex wrap mode");
4843 break;
4844 }
4845 }
4846
4847 static unsigned
4848 radv_tex_compare(VkCompareOp op)
4849 {
4850 switch (op) {
4851 case VK_COMPARE_OP_NEVER:
4852 return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER;
4853 case VK_COMPARE_OP_LESS:
4854 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS;
4855 case VK_COMPARE_OP_EQUAL:
4856 return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL;
4857 case VK_COMPARE_OP_LESS_OR_EQUAL:
4858 return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
4859 case VK_COMPARE_OP_GREATER:
4860 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER;
4861 case VK_COMPARE_OP_NOT_EQUAL:
4862 return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
4863 case VK_COMPARE_OP_GREATER_OR_EQUAL:
4864 return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
4865 case VK_COMPARE_OP_ALWAYS:
4866 return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS;
4867 default:
4868 unreachable("illegal compare mode");
4869 break;
4870 }
4871 }
4872
4873 static unsigned
4874 radv_tex_filter(VkFilter filter, unsigned max_ansio)
4875 {
4876 switch (filter) {
4877 case VK_FILTER_NEAREST:
4878 return (max_ansio > 1 ? V_008F38_SQ_TEX_XY_FILTER_ANISO_POINT :
4879 V_008F38_SQ_TEX_XY_FILTER_POINT);
4880 case VK_FILTER_LINEAR:
4881 return (max_ansio > 1 ? V_008F38_SQ_TEX_XY_FILTER_ANISO_BILINEAR :
4882 V_008F38_SQ_TEX_XY_FILTER_BILINEAR);
4883 case VK_FILTER_CUBIC_IMG:
4884 default:
4885 fprintf(stderr, "illegal texture filter");
4886 return 0;
4887 }
4888 }
4889
4890 static unsigned
4891 radv_tex_mipfilter(VkSamplerMipmapMode mode)
4892 {
4893 switch (mode) {
4894 case VK_SAMPLER_MIPMAP_MODE_NEAREST:
4895 return V_008F38_SQ_TEX_Z_FILTER_POINT;
4896 case VK_SAMPLER_MIPMAP_MODE_LINEAR:
4897 return V_008F38_SQ_TEX_Z_FILTER_LINEAR;
4898 default:
4899 return V_008F38_SQ_TEX_Z_FILTER_NONE;
4900 }
4901 }
4902
4903 static unsigned
4904 radv_tex_bordercolor(VkBorderColor bcolor)
4905 {
4906 switch (bcolor) {
4907 case VK_BORDER_COLOR_FLOAT_TRANSPARENT_BLACK:
4908 case VK_BORDER_COLOR_INT_TRANSPARENT_BLACK:
4909 return V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK;
4910 case VK_BORDER_COLOR_FLOAT_OPAQUE_BLACK:
4911 case VK_BORDER_COLOR_INT_OPAQUE_BLACK:
4912 return V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK;
4913 case VK_BORDER_COLOR_FLOAT_OPAQUE_WHITE:
4914 case VK_BORDER_COLOR_INT_OPAQUE_WHITE:
4915 return V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE;
4916 default:
4917 break;
4918 }
4919 return 0;
4920 }
4921
4922 static unsigned
4923 radv_tex_aniso_filter(unsigned filter)
4924 {
4925 if (filter < 2)
4926 return 0;
4927 if (filter < 4)
4928 return 1;
4929 if (filter < 8)
4930 return 2;
4931 if (filter < 16)
4932 return 3;
4933 return 4;
4934 }
4935
4936 static unsigned
4937 radv_tex_filter_mode(VkSamplerReductionModeEXT mode)
4938 {
4939 switch (mode) {
4940 case VK_SAMPLER_REDUCTION_MODE_WEIGHTED_AVERAGE_EXT:
4941 return V_008F30_SQ_IMG_FILTER_MODE_BLEND;
4942 case VK_SAMPLER_REDUCTION_MODE_MIN_EXT:
4943 return V_008F30_SQ_IMG_FILTER_MODE_MIN;
4944 case VK_SAMPLER_REDUCTION_MODE_MAX_EXT:
4945 return V_008F30_SQ_IMG_FILTER_MODE_MAX;
4946 default:
4947 break;
4948 }
4949 return 0;
4950 }
4951
4952 static uint32_t
4953 radv_get_max_anisotropy(struct radv_device *device,
4954 const VkSamplerCreateInfo *pCreateInfo)
4955 {
4956 if (device->force_aniso >= 0)
4957 return device->force_aniso;
4958
4959 if (pCreateInfo->anisotropyEnable &&
4960 pCreateInfo->maxAnisotropy > 1.0f)
4961 return (uint32_t)pCreateInfo->maxAnisotropy;
4962
4963 return 0;
4964 }
4965
4966 static void
4967 radv_init_sampler(struct radv_device *device,
4968 struct radv_sampler *sampler,
4969 const VkSamplerCreateInfo *pCreateInfo)
4970 {
4971 uint32_t max_aniso = radv_get_max_anisotropy(device, pCreateInfo);
4972 uint32_t max_aniso_ratio = radv_tex_aniso_filter(max_aniso);
4973 bool compat_mode = device->physical_device->rad_info.chip_class == GFX8 ||
4974 device->physical_device->rad_info.chip_class == GFX9;
4975 unsigned filter_mode = V_008F30_SQ_IMG_FILTER_MODE_BLEND;
4976
4977 const struct VkSamplerReductionModeCreateInfoEXT *sampler_reduction =
4978 vk_find_struct_const(pCreateInfo->pNext,
4979 SAMPLER_REDUCTION_MODE_CREATE_INFO_EXT);
4980 if (sampler_reduction)
4981 filter_mode = radv_tex_filter_mode(sampler_reduction->reductionMode);
4982
4983 sampler->state[0] = (S_008F30_CLAMP_X(radv_tex_wrap(pCreateInfo->addressModeU)) |
4984 S_008F30_CLAMP_Y(radv_tex_wrap(pCreateInfo->addressModeV)) |
4985 S_008F30_CLAMP_Z(radv_tex_wrap(pCreateInfo->addressModeW)) |
4986 S_008F30_MAX_ANISO_RATIO(max_aniso_ratio) |
4987 S_008F30_DEPTH_COMPARE_FUNC(radv_tex_compare(pCreateInfo->compareOp)) |
4988 S_008F30_FORCE_UNNORMALIZED(pCreateInfo->unnormalizedCoordinates ? 1 : 0) |
4989 S_008F30_ANISO_THRESHOLD(max_aniso_ratio >> 1) |
4990 S_008F30_ANISO_BIAS(max_aniso_ratio) |
4991 S_008F30_DISABLE_CUBE_WRAP(0) |
4992 S_008F30_COMPAT_MODE(compat_mode) |
4993 S_008F30_FILTER_MODE(filter_mode));
4994 sampler->state[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(pCreateInfo->minLod, 0, 15), 8)) |
4995 S_008F34_MAX_LOD(S_FIXED(CLAMP(pCreateInfo->maxLod, 0, 15), 8)) |
4996 S_008F34_PERF_MIP(max_aniso_ratio ? max_aniso_ratio + 6 : 0));
4997 sampler->state[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(pCreateInfo->mipLodBias, -16, 16), 8)) |
4998 S_008F38_XY_MAG_FILTER(radv_tex_filter(pCreateInfo->magFilter, max_aniso)) |
4999 S_008F38_XY_MIN_FILTER(radv_tex_filter(pCreateInfo->minFilter, max_aniso)) |
5000 S_008F38_MIP_FILTER(radv_tex_mipfilter(pCreateInfo->mipmapMode)) |
5001 S_008F38_MIP_POINT_PRECLAMP(0));
5002 sampler->state[3] = (S_008F3C_BORDER_COLOR_PTR(0) |
5003 S_008F3C_BORDER_COLOR_TYPE(radv_tex_bordercolor(pCreateInfo->borderColor)));
5004
5005 if (device->physical_device->rad_info.chip_class >= GFX10) {
5006 sampler->state[2] |= S_008F38_ANISO_OVERRIDE_GFX10(1);
5007 } else {
5008 sampler->state[2] |=
5009 S_008F38_DISABLE_LSB_CEIL(device->physical_device->rad_info.chip_class <= GFX8) |
5010 S_008F38_FILTER_PREC_FIX(1) |
5011 S_008F38_ANISO_OVERRIDE_GFX6(device->physical_device->rad_info.chip_class >= GFX8);
5012 }
5013 }
5014
5015 VkResult radv_CreateSampler(
5016 VkDevice _device,
5017 const VkSamplerCreateInfo* pCreateInfo,
5018 const VkAllocationCallbacks* pAllocator,
5019 VkSampler* pSampler)
5020 {
5021 RADV_FROM_HANDLE(radv_device, device, _device);
5022 struct radv_sampler *sampler;
5023
5024 const struct VkSamplerYcbcrConversionInfo *ycbcr_conversion =
5025 vk_find_struct_const(pCreateInfo->pNext,
5026 SAMPLER_YCBCR_CONVERSION_INFO);
5027
5028 assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_SAMPLER_CREATE_INFO);
5029
5030 sampler = vk_alloc2(&device->alloc, pAllocator, sizeof(*sampler), 8,
5031 VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
5032 if (!sampler)
5033 return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY);
5034
5035 radv_init_sampler(device, sampler, pCreateInfo);
5036
5037 sampler->ycbcr_sampler = ycbcr_conversion ? radv_sampler_ycbcr_conversion_from_handle(ycbcr_conversion->conversion): NULL;
5038 *pSampler = radv_sampler_to_handle(sampler);
5039
5040 return VK_SUCCESS;
5041 }
5042
5043 void radv_DestroySampler(
5044 VkDevice _device,
5045 VkSampler _sampler,
5046 const VkAllocationCallbacks* pAllocator)
5047 {
5048 RADV_FROM_HANDLE(radv_device, device, _device);
5049 RADV_FROM_HANDLE(radv_sampler, sampler, _sampler);
5050
5051 if (!sampler)
5052 return;
5053 vk_free2(&device->alloc, pAllocator, sampler);
5054 }
5055
5056 /* vk_icd.h does not declare this function, so we declare it here to
5057 * suppress Wmissing-prototypes.
5058 */
5059 PUBLIC VKAPI_ATTR VkResult VKAPI_CALL
5060 vk_icdNegotiateLoaderICDInterfaceVersion(uint32_t *pSupportedVersion);
5061
5062 PUBLIC VKAPI_ATTR VkResult VKAPI_CALL
5063 vk_icdNegotiateLoaderICDInterfaceVersion(uint32_t *pSupportedVersion)
5064 {
5065 /* For the full details on loader interface versioning, see
5066 * <https://github.com/KhronosGroup/Vulkan-LoaderAndValidationLayers/blob/master/loader/LoaderAndLayerInterface.md>.
5067 * What follows is a condensed summary, to help you navigate the large and
5068 * confusing official doc.
5069 *
5070 * - Loader interface v0 is incompatible with later versions. We don't
5071 * support it.
5072 *
5073 * - In loader interface v1:
5074 * - The first ICD entrypoint called by the loader is
5075 * vk_icdGetInstanceProcAddr(). The ICD must statically expose this
5076 * entrypoint.
5077 * - The ICD must statically expose no other Vulkan symbol unless it is
5078 * linked with -Bsymbolic.
5079 * - Each dispatchable Vulkan handle created by the ICD must be
5080 * a pointer to a struct whose first member is VK_LOADER_DATA. The
5081 * ICD must initialize VK_LOADER_DATA.loadMagic to ICD_LOADER_MAGIC.
5082 * - The loader implements vkCreate{PLATFORM}SurfaceKHR() and
5083 * vkDestroySurfaceKHR(). The ICD must be capable of working with
5084 * such loader-managed surfaces.
5085 *
5086 * - Loader interface v2 differs from v1 in:
5087 * - The first ICD entrypoint called by the loader is
5088 * vk_icdNegotiateLoaderICDInterfaceVersion(). The ICD must
5089 * statically expose this entrypoint.
5090 *
5091 * - Loader interface v3 differs from v2 in:
5092 * - The ICD must implement vkCreate{PLATFORM}SurfaceKHR(),
5093 * vkDestroySurfaceKHR(), and other API which uses VKSurfaceKHR,
5094 * because the loader no longer does so.
5095 */
5096 *pSupportedVersion = MIN2(*pSupportedVersion, 4u);
5097 return VK_SUCCESS;
5098 }
5099
5100 VkResult radv_GetMemoryFdKHR(VkDevice _device,
5101 const VkMemoryGetFdInfoKHR *pGetFdInfo,
5102 int *pFD)
5103 {
5104 RADV_FROM_HANDLE(radv_device, device, _device);
5105 RADV_FROM_HANDLE(radv_device_memory, memory, pGetFdInfo->memory);
5106
5107 assert(pGetFdInfo->sType == VK_STRUCTURE_TYPE_MEMORY_GET_FD_INFO_KHR);
5108
5109 /* At the moment, we support only the below handle types. */
5110 assert(pGetFdInfo->handleType ==
5111 VK_EXTERNAL_MEMORY_HANDLE_TYPE_OPAQUE_FD_BIT ||
5112 pGetFdInfo->handleType ==
5113 VK_EXTERNAL_MEMORY_HANDLE_TYPE_DMA_BUF_BIT_EXT);
5114
5115 bool ret = radv_get_memory_fd(device, memory, pFD);
5116 if (ret == false)
5117 return vk_error(device->instance, VK_ERROR_OUT_OF_DEVICE_MEMORY);
5118 return VK_SUCCESS;
5119 }
5120
5121 VkResult radv_GetMemoryFdPropertiesKHR(VkDevice _device,
5122 VkExternalMemoryHandleTypeFlagBits handleType,
5123 int fd,
5124 VkMemoryFdPropertiesKHR *pMemoryFdProperties)
5125 {
5126 RADV_FROM_HANDLE(radv_device, device, _device);
5127
5128 switch (handleType) {
5129 case VK_EXTERNAL_MEMORY_HANDLE_TYPE_DMA_BUF_BIT_EXT:
5130 pMemoryFdProperties->memoryTypeBits = (1 << RADV_MEM_TYPE_COUNT) - 1;
5131 return VK_SUCCESS;
5132
5133 default:
5134 /* The valid usage section for this function says:
5135 *
5136 * "handleType must not be one of the handle types defined as
5137 * opaque."
5138 *
5139 * So opaque handle types fall into the default "unsupported" case.
5140 */
5141 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5142 }
5143 }
5144
5145 static VkResult radv_import_opaque_fd(struct radv_device *device,
5146 int fd,
5147 uint32_t *syncobj)
5148 {
5149 uint32_t syncobj_handle = 0;
5150 int ret = device->ws->import_syncobj(device->ws, fd, &syncobj_handle);
5151 if (ret != 0)
5152 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5153
5154 if (*syncobj)
5155 device->ws->destroy_syncobj(device->ws, *syncobj);
5156
5157 *syncobj = syncobj_handle;
5158 close(fd);
5159
5160 return VK_SUCCESS;
5161 }
5162
5163 static VkResult radv_import_sync_fd(struct radv_device *device,
5164 int fd,
5165 uint32_t *syncobj)
5166 {
5167 /* If we create a syncobj we do it locally so that if we have an error, we don't
5168 * leave a syncobj in an undetermined state in the fence. */
5169 uint32_t syncobj_handle = *syncobj;
5170 if (!syncobj_handle) {
5171 int ret = device->ws->create_syncobj(device->ws, &syncobj_handle);
5172 if (ret) {
5173 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5174 }
5175 }
5176
5177 if (fd == -1) {
5178 device->ws->signal_syncobj(device->ws, syncobj_handle);
5179 } else {
5180 int ret = device->ws->import_syncobj_from_sync_file(device->ws, syncobj_handle, fd);
5181 if (ret != 0)
5182 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5183 }
5184
5185 *syncobj = syncobj_handle;
5186 if (fd != -1)
5187 close(fd);
5188
5189 return VK_SUCCESS;
5190 }
5191
5192 VkResult radv_ImportSemaphoreFdKHR(VkDevice _device,
5193 const VkImportSemaphoreFdInfoKHR *pImportSemaphoreFdInfo)
5194 {
5195 RADV_FROM_HANDLE(radv_device, device, _device);
5196 RADV_FROM_HANDLE(radv_semaphore, sem, pImportSemaphoreFdInfo->semaphore);
5197 uint32_t *syncobj_dst = NULL;
5198
5199 if (pImportSemaphoreFdInfo->flags & VK_SEMAPHORE_IMPORT_TEMPORARY_BIT) {
5200 syncobj_dst = &sem->temp_syncobj;
5201 } else {
5202 syncobj_dst = &sem->syncobj;
5203 }
5204
5205 switch(pImportSemaphoreFdInfo->handleType) {
5206 case VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT:
5207 return radv_import_opaque_fd(device, pImportSemaphoreFdInfo->fd, syncobj_dst);
5208 case VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_SYNC_FD_BIT:
5209 return radv_import_sync_fd(device, pImportSemaphoreFdInfo->fd, syncobj_dst);
5210 default:
5211 unreachable("Unhandled semaphore handle type");
5212 }
5213 }
5214
5215 VkResult radv_GetSemaphoreFdKHR(VkDevice _device,
5216 const VkSemaphoreGetFdInfoKHR *pGetFdInfo,
5217 int *pFd)
5218 {
5219 RADV_FROM_HANDLE(radv_device, device, _device);
5220 RADV_FROM_HANDLE(radv_semaphore, sem, pGetFdInfo->semaphore);
5221 int ret;
5222 uint32_t syncobj_handle;
5223
5224 if (sem->temp_syncobj)
5225 syncobj_handle = sem->temp_syncobj;
5226 else
5227 syncobj_handle = sem->syncobj;
5228
5229 switch(pGetFdInfo->handleType) {
5230 case VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT:
5231 ret = device->ws->export_syncobj(device->ws, syncobj_handle, pFd);
5232 break;
5233 case VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_SYNC_FD_BIT:
5234 ret = device->ws->export_syncobj_to_sync_file(device->ws, syncobj_handle, pFd);
5235 if (!ret) {
5236 if (sem->temp_syncobj) {
5237 close (sem->temp_syncobj);
5238 sem->temp_syncobj = 0;
5239 } else {
5240 device->ws->reset_syncobj(device->ws, syncobj_handle);
5241 }
5242 }
5243 break;
5244 default:
5245 unreachable("Unhandled semaphore handle type");
5246 }
5247
5248 if (ret)
5249 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5250 return VK_SUCCESS;
5251 }
5252
5253 void radv_GetPhysicalDeviceExternalSemaphoreProperties(
5254 VkPhysicalDevice physicalDevice,
5255 const VkPhysicalDeviceExternalSemaphoreInfo *pExternalSemaphoreInfo,
5256 VkExternalSemaphoreProperties *pExternalSemaphoreProperties)
5257 {
5258 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
5259
5260 /* Require has_syncobj_wait_for_submit for the syncobj signal ioctl introduced at virtually the same time */
5261 if (pdevice->rad_info.has_syncobj_wait_for_submit &&
5262 (pExternalSemaphoreInfo->handleType == VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT ||
5263 pExternalSemaphoreInfo->handleType == VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_SYNC_FD_BIT)) {
5264 pExternalSemaphoreProperties->exportFromImportedHandleTypes = VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT | VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_SYNC_FD_BIT;
5265 pExternalSemaphoreProperties->compatibleHandleTypes = VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT | VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_SYNC_FD_BIT;
5266 pExternalSemaphoreProperties->externalSemaphoreFeatures = VK_EXTERNAL_SEMAPHORE_FEATURE_EXPORTABLE_BIT |
5267 VK_EXTERNAL_SEMAPHORE_FEATURE_IMPORTABLE_BIT;
5268 } else if (pExternalSemaphoreInfo->handleType == VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT) {
5269 pExternalSemaphoreProperties->exportFromImportedHandleTypes = VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT;
5270 pExternalSemaphoreProperties->compatibleHandleTypes = VK_EXTERNAL_SEMAPHORE_HANDLE_TYPE_OPAQUE_FD_BIT;
5271 pExternalSemaphoreProperties->externalSemaphoreFeatures = VK_EXTERNAL_SEMAPHORE_FEATURE_EXPORTABLE_BIT |
5272 VK_EXTERNAL_SEMAPHORE_FEATURE_IMPORTABLE_BIT;
5273 } else {
5274 pExternalSemaphoreProperties->exportFromImportedHandleTypes = 0;
5275 pExternalSemaphoreProperties->compatibleHandleTypes = 0;
5276 pExternalSemaphoreProperties->externalSemaphoreFeatures = 0;
5277 }
5278 }
5279
5280 VkResult radv_ImportFenceFdKHR(VkDevice _device,
5281 const VkImportFenceFdInfoKHR *pImportFenceFdInfo)
5282 {
5283 RADV_FROM_HANDLE(radv_device, device, _device);
5284 RADV_FROM_HANDLE(radv_fence, fence, pImportFenceFdInfo->fence);
5285 uint32_t *syncobj_dst = NULL;
5286
5287
5288 if (pImportFenceFdInfo->flags & VK_FENCE_IMPORT_TEMPORARY_BIT) {
5289 syncobj_dst = &fence->temp_syncobj;
5290 } else {
5291 syncobj_dst = &fence->syncobj;
5292 }
5293
5294 switch(pImportFenceFdInfo->handleType) {
5295 case VK_EXTERNAL_FENCE_HANDLE_TYPE_OPAQUE_FD_BIT:
5296 return radv_import_opaque_fd(device, pImportFenceFdInfo->fd, syncobj_dst);
5297 case VK_EXTERNAL_FENCE_HANDLE_TYPE_SYNC_FD_BIT:
5298 return radv_import_sync_fd(device, pImportFenceFdInfo->fd, syncobj_dst);
5299 default:
5300 unreachable("Unhandled fence handle type");
5301 }
5302 }
5303
5304 VkResult radv_GetFenceFdKHR(VkDevice _device,
5305 const VkFenceGetFdInfoKHR *pGetFdInfo,
5306 int *pFd)
5307 {
5308 RADV_FROM_HANDLE(radv_device, device, _device);
5309 RADV_FROM_HANDLE(radv_fence, fence, pGetFdInfo->fence);
5310 int ret;
5311 uint32_t syncobj_handle;
5312
5313 if (fence->temp_syncobj)
5314 syncobj_handle = fence->temp_syncobj;
5315 else
5316 syncobj_handle = fence->syncobj;
5317
5318 switch(pGetFdInfo->handleType) {
5319 case VK_EXTERNAL_FENCE_HANDLE_TYPE_OPAQUE_FD_BIT:
5320 ret = device->ws->export_syncobj(device->ws, syncobj_handle, pFd);
5321 break;
5322 case VK_EXTERNAL_FENCE_HANDLE_TYPE_SYNC_FD_BIT:
5323 ret = device->ws->export_syncobj_to_sync_file(device->ws, syncobj_handle, pFd);
5324 if (!ret) {
5325 if (fence->temp_syncobj) {
5326 close (fence->temp_syncobj);
5327 fence->temp_syncobj = 0;
5328 } else {
5329 device->ws->reset_syncobj(device->ws, syncobj_handle);
5330 }
5331 }
5332 break;
5333 default:
5334 unreachable("Unhandled fence handle type");
5335 }
5336
5337 if (ret)
5338 return vk_error(device->instance, VK_ERROR_INVALID_EXTERNAL_HANDLE);
5339 return VK_SUCCESS;
5340 }
5341
5342 void radv_GetPhysicalDeviceExternalFenceProperties(
5343 VkPhysicalDevice physicalDevice,
5344 const VkPhysicalDeviceExternalFenceInfo *pExternalFenceInfo,
5345 VkExternalFenceProperties *pExternalFenceProperties)
5346 {
5347 RADV_FROM_HANDLE(radv_physical_device, pdevice, physicalDevice);
5348
5349 if (pdevice->rad_info.has_syncobj_wait_for_submit &&
5350 (pExternalFenceInfo->handleType == VK_EXTERNAL_FENCE_HANDLE_TYPE_OPAQUE_FD_BIT ||
5351 pExternalFenceInfo->handleType == VK_EXTERNAL_FENCE_HANDLE_TYPE_SYNC_FD_BIT)) {
5352 pExternalFenceProperties->exportFromImportedHandleTypes = VK_EXTERNAL_FENCE_HANDLE_TYPE_OPAQUE_FD_BIT | VK_EXTERNAL_FENCE_HANDLE_TYPE_SYNC_FD_BIT;
5353 pExternalFenceProperties->compatibleHandleTypes = VK_EXTERNAL_FENCE_HANDLE_TYPE_OPAQUE_FD_BIT | VK_EXTERNAL_FENCE_HANDLE_TYPE_SYNC_FD_BIT;
5354 pExternalFenceProperties->externalFenceFeatures = VK_EXTERNAL_FENCE_FEATURE_EXPORTABLE_BIT |
5355 VK_EXTERNAL_SEMAPHORE_FEATURE_IMPORTABLE_BIT;
5356 } else {
5357 pExternalFenceProperties->exportFromImportedHandleTypes = 0;
5358 pExternalFenceProperties->compatibleHandleTypes = 0;
5359 pExternalFenceProperties->externalFenceFeatures = 0;
5360 }
5361 }
5362
5363 VkResult
5364 radv_CreateDebugReportCallbackEXT(VkInstance _instance,
5365 const VkDebugReportCallbackCreateInfoEXT* pCreateInfo,
5366 const VkAllocationCallbacks* pAllocator,
5367 VkDebugReportCallbackEXT* pCallback)
5368 {
5369 RADV_FROM_HANDLE(radv_instance, instance, _instance);
5370 return vk_create_debug_report_callback(&instance->debug_report_callbacks,
5371 pCreateInfo, pAllocator, &instance->alloc,
5372 pCallback);
5373 }
5374
5375 void
5376 radv_DestroyDebugReportCallbackEXT(VkInstance _instance,
5377 VkDebugReportCallbackEXT _callback,
5378 const VkAllocationCallbacks* pAllocator)
5379 {
5380 RADV_FROM_HANDLE(radv_instance, instance, _instance);
5381 vk_destroy_debug_report_callback(&instance->debug_report_callbacks,
5382 _callback, pAllocator, &instance->alloc);
5383 }
5384
5385 void
5386 radv_DebugReportMessageEXT(VkInstance _instance,
5387 VkDebugReportFlagsEXT flags,
5388 VkDebugReportObjectTypeEXT objectType,
5389 uint64_t object,
5390 size_t location,
5391 int32_t messageCode,
5392 const char* pLayerPrefix,
5393 const char* pMessage)
5394 {
5395 RADV_FROM_HANDLE(radv_instance, instance, _instance);
5396 vk_debug_report(&instance->debug_report_callbacks, flags, objectType,
5397 object, location, messageCode, pLayerPrefix, pMessage);
5398 }
5399
5400 void
5401 radv_GetDeviceGroupPeerMemoryFeatures(
5402 VkDevice device,
5403 uint32_t heapIndex,
5404 uint32_t localDeviceIndex,
5405 uint32_t remoteDeviceIndex,
5406 VkPeerMemoryFeatureFlags* pPeerMemoryFeatures)
5407 {
5408 assert(localDeviceIndex == remoteDeviceIndex);
5409
5410 *pPeerMemoryFeatures = VK_PEER_MEMORY_FEATURE_COPY_SRC_BIT |
5411 VK_PEER_MEMORY_FEATURE_COPY_DST_BIT |
5412 VK_PEER_MEMORY_FEATURE_GENERIC_SRC_BIT |
5413 VK_PEER_MEMORY_FEATURE_GENERIC_DST_BIT;
5414 }
5415
5416 static const VkTimeDomainEXT radv_time_domains[] = {
5417 VK_TIME_DOMAIN_DEVICE_EXT,
5418 VK_TIME_DOMAIN_CLOCK_MONOTONIC_EXT,
5419 VK_TIME_DOMAIN_CLOCK_MONOTONIC_RAW_EXT,
5420 };
5421
5422 VkResult radv_GetPhysicalDeviceCalibrateableTimeDomainsEXT(
5423 VkPhysicalDevice physicalDevice,
5424 uint32_t *pTimeDomainCount,
5425 VkTimeDomainEXT *pTimeDomains)
5426 {
5427 int d;
5428 VK_OUTARRAY_MAKE(out, pTimeDomains, pTimeDomainCount);
5429
5430 for (d = 0; d < ARRAY_SIZE(radv_time_domains); d++) {
5431 vk_outarray_append(&out, i) {
5432 *i = radv_time_domains[d];
5433 }
5434 }
5435
5436 return vk_outarray_status(&out);
5437 }
5438
5439 static uint64_t
5440 radv_clock_gettime(clockid_t clock_id)
5441 {
5442 struct timespec current;
5443 int ret;
5444
5445 ret = clock_gettime(clock_id, &current);
5446 if (ret < 0 && clock_id == CLOCK_MONOTONIC_RAW)
5447 ret = clock_gettime(CLOCK_MONOTONIC, &current);
5448 if (ret < 0)
5449 return 0;
5450
5451 return (uint64_t) current.tv_sec * 1000000000ULL + current.tv_nsec;
5452 }
5453
5454 VkResult radv_GetCalibratedTimestampsEXT(
5455 VkDevice _device,
5456 uint32_t timestampCount,
5457 const VkCalibratedTimestampInfoEXT *pTimestampInfos,
5458 uint64_t *pTimestamps,
5459 uint64_t *pMaxDeviation)
5460 {
5461 RADV_FROM_HANDLE(radv_device, device, _device);
5462 uint32_t clock_crystal_freq = device->physical_device->rad_info.clock_crystal_freq;
5463 int d;
5464 uint64_t begin, end;
5465 uint64_t max_clock_period = 0;
5466
5467 begin = radv_clock_gettime(CLOCK_MONOTONIC_RAW);
5468
5469 for (d = 0; d < timestampCount; d++) {
5470 switch (pTimestampInfos[d].timeDomain) {
5471 case VK_TIME_DOMAIN_DEVICE_EXT:
5472 pTimestamps[d] = device->ws->query_value(device->ws,
5473 RADEON_TIMESTAMP);
5474 uint64_t device_period = DIV_ROUND_UP(1000000, clock_crystal_freq);
5475 max_clock_period = MAX2(max_clock_period, device_period);
5476 break;
5477 case VK_TIME_DOMAIN_CLOCK_MONOTONIC_EXT:
5478 pTimestamps[d] = radv_clock_gettime(CLOCK_MONOTONIC);
5479 max_clock_period = MAX2(max_clock_period, 1);
5480 break;
5481
5482 case VK_TIME_DOMAIN_CLOCK_MONOTONIC_RAW_EXT:
5483 pTimestamps[d] = begin;
5484 break;
5485 default:
5486 pTimestamps[d] = 0;
5487 break;
5488 }
5489 }
5490
5491 end = radv_clock_gettime(CLOCK_MONOTONIC_RAW);
5492
5493 /*
5494 * The maximum deviation is the sum of the interval over which we
5495 * perform the sampling and the maximum period of any sampled
5496 * clock. That's because the maximum skew between any two sampled
5497 * clock edges is when the sampled clock with the largest period is
5498 * sampled at the end of that period but right at the beginning of the
5499 * sampling interval and some other clock is sampled right at the
5500 * begining of its sampling period and right at the end of the
5501 * sampling interval. Let's assume the GPU has the longest clock
5502 * period and that the application is sampling GPU and monotonic:
5503 *
5504 * s e
5505 * w x y z 0 1 2 3 4 5 6 7 8 9 a b c d e f
5506 * Raw -_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-
5507 *
5508 * g
5509 * 0 1 2 3
5510 * GPU -----_____-----_____-----_____-----_____
5511 *
5512 * m
5513 * x y z 0 1 2 3 4 5 6 7 8 9 a b c
5514 * Monotonic -_-_-_-_-_-_-_-_-_-_-_-_-_-_-_-
5515 *
5516 * Interval <----------------->
5517 * Deviation <-------------------------->
5518 *
5519 * s = read(raw) 2
5520 * g = read(GPU) 1
5521 * m = read(monotonic) 2
5522 * e = read(raw) b
5523 *
5524 * We round the sample interval up by one tick to cover sampling error
5525 * in the interval clock
5526 */
5527
5528 uint64_t sample_interval = end - begin + 1;
5529
5530 *pMaxDeviation = sample_interval + max_clock_period;
5531
5532 return VK_SUCCESS;
5533 }
5534
5535 void radv_GetPhysicalDeviceMultisamplePropertiesEXT(
5536 VkPhysicalDevice physicalDevice,
5537 VkSampleCountFlagBits samples,
5538 VkMultisamplePropertiesEXT* pMultisampleProperties)
5539 {
5540 if (samples & (VK_SAMPLE_COUNT_2_BIT |
5541 VK_SAMPLE_COUNT_4_BIT |
5542 VK_SAMPLE_COUNT_8_BIT)) {
5543 pMultisampleProperties->maxSampleLocationGridSize = (VkExtent2D){ 2, 2 };
5544 } else {
5545 pMultisampleProperties->maxSampleLocationGridSize = (VkExtent2D){ 0, 0 };
5546 }
5547 }