2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
43 #define VG(x) ((void)0)
46 #include "c11/threads.h"
48 #include "compiler/shader_enums.h"
49 #include "util/macros.h"
50 #include "util/list.h"
51 #include "util/xmlconfig.h"
53 #include "vk_debug_report.h"
54 #include "vk_object.h"
56 #include "radv_radeon_winsys.h"
57 #include "ac_binary.h"
58 #include "ac_nir_to_llvm.h"
59 #include "ac_gpu_info.h"
60 #include "ac_surface.h"
61 #include "ac_llvm_build.h"
62 #include "ac_llvm_util.h"
63 #include "radv_constants.h"
64 #include "radv_descriptor_set.h"
65 #include "radv_extensions.h"
68 /* Pre-declarations needed for WSI entrypoints */
71 typedef struct xcb_connection_t xcb_connection_t
;
72 typedef uint32_t xcb_visualid_t
;
73 typedef uint32_t xcb_window_t
;
75 #include <vulkan/vulkan.h>
76 #include <vulkan/vulkan_intel.h>
77 #include <vulkan/vulkan_android.h>
78 #include <vulkan/vk_icd.h>
79 #include <vulkan/vk_android_native_buffer.h>
81 #include "radv_entrypoints.h"
83 #include "wsi_common.h"
84 #include "wsi_common_display.h"
86 /* Helper to determine if we should compile
87 * any of the Android AHB support.
89 * To actually enable the ext we also need
90 * the necessary kernel support.
92 #if defined(ANDROID) && ANDROID_API_LEVEL >= 26
93 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 1
95 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 0
98 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
100 static inline uint32_t
101 align_u32(uint32_t v
, uint32_t a
)
103 assert(a
!= 0 && a
== (a
& -a
));
104 return (v
+ a
- 1) & ~(a
- 1);
107 static inline uint32_t
108 align_u32_npot(uint32_t v
, uint32_t a
)
110 return (v
+ a
- 1) / a
* a
;
113 static inline uint64_t
114 align_u64(uint64_t v
, uint64_t a
)
116 assert(a
!= 0 && a
== (a
& -a
));
117 return (v
+ a
- 1) & ~(a
- 1);
120 static inline int32_t
121 align_i32(int32_t v
, int32_t a
)
123 assert(a
!= 0 && a
== (a
& -a
));
124 return (v
+ a
- 1) & ~(a
- 1);
127 /** Alignment must be a power of 2. */
129 radv_is_aligned(uintmax_t n
, uintmax_t a
)
131 assert(a
== (a
& -a
));
132 return (n
& (a
- 1)) == 0;
135 static inline uint32_t
136 round_up_u32(uint32_t v
, uint32_t a
)
138 return (v
+ a
- 1) / a
;
141 static inline uint64_t
142 round_up_u64(uint64_t v
, uint64_t a
)
144 return (v
+ a
- 1) / a
;
147 static inline uint32_t
148 radv_minify(uint32_t n
, uint32_t levels
)
150 if (unlikely(n
== 0))
153 return MAX2(n
>> levels
, 1);
156 radv_clamp_f(float f
, float min
, float max
)
169 radv_clear_mask(uint32_t *inout_mask
, uint32_t clear_mask
)
171 if (*inout_mask
& clear_mask
) {
172 *inout_mask
&= ~clear_mask
;
179 #define for_each_bit(b, dword) \
180 for (uint32_t __dword = (dword); \
181 (b) = __builtin_ffs(__dword) - 1, __dword; \
182 __dword &= ~(1 << (b)))
184 #define typed_memcpy(dest, src, count) ({ \
185 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
186 memcpy((dest), (src), (count) * sizeof(*(src))); \
189 /* Whenever we generate an error, pass it through this function. Useful for
190 * debugging, where we can break on it. Only call at error site, not when
191 * propagating errors. Might be useful to plug in a stack trace here.
194 struct radv_image_view
;
195 struct radv_instance
;
197 VkResult
__vk_errorf(struct radv_instance
*instance
, VkResult error
, const char *file
, int line
, const char *format
, ...);
199 #define vk_error(instance, error) __vk_errorf(instance, error, __FILE__, __LINE__, NULL);
200 #define vk_errorf(instance, error, format, ...) __vk_errorf(instance, error, __FILE__, __LINE__, format, ## __VA_ARGS__);
202 void __radv_finishme(const char *file
, int line
, const char *format
, ...)
203 radv_printflike(3, 4);
204 void radv_loge(const char *format
, ...) radv_printflike(1, 2);
205 void radv_loge_v(const char *format
, va_list va
);
206 void radv_logi(const char *format
, ...) radv_printflike(1, 2);
207 void radv_logi_v(const char *format
, va_list va
);
210 * Print a FINISHME message, including its source location.
212 #define radv_finishme(format, ...) \
214 static bool reported = false; \
216 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
221 /* A non-fatal assert. Useful for debugging. */
223 #define radv_assert(x) ({ \
224 if (unlikely(!(x))) \
225 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
228 #define radv_assert(x) do {} while(0)
231 #define stub_return(v) \
233 radv_finishme("stub %s", __func__); \
239 radv_finishme("stub %s", __func__); \
243 int radv_get_instance_entrypoint_index(const char *name
);
244 int radv_get_device_entrypoint_index(const char *name
);
245 int radv_get_physical_device_entrypoint_index(const char *name
);
247 const char *radv_get_instance_entry_name(int index
);
248 const char *radv_get_physical_device_entry_name(int index
);
249 const char *radv_get_device_entry_name(int index
);
251 bool radv_instance_entrypoint_is_enabled(int index
, uint32_t core_version
,
252 const struct radv_instance_extension_table
*instance
);
253 bool radv_physical_device_entrypoint_is_enabled(int index
, uint32_t core_version
,
254 const struct radv_instance_extension_table
*instance
);
255 bool radv_device_entrypoint_is_enabled(int index
, uint32_t core_version
,
256 const struct radv_instance_extension_table
*instance
,
257 const struct radv_device_extension_table
*device
);
259 void *radv_lookup_entrypoint(const char *name
);
261 struct radv_physical_device
{
262 VK_LOADER_DATA _loader_data
;
264 /* Link in radv_instance::physical_devices */
265 struct list_head link
;
267 struct radv_instance
* instance
;
269 struct radeon_winsys
*ws
;
270 struct radeon_info rad_info
;
271 char name
[VK_MAX_PHYSICAL_DEVICE_NAME_SIZE
];
272 uint8_t driver_uuid
[VK_UUID_SIZE
];
273 uint8_t device_uuid
[VK_UUID_SIZE
];
274 uint8_t cache_uuid
[VK_UUID_SIZE
];
278 struct wsi_device wsi_device
;
280 bool out_of_order_rast_allowed
;
282 /* Whether DCC should be enabled for MSAA textures. */
283 bool dcc_msaa_allowed
;
285 /* Whether to enable NGG. */
288 /* Whether to enable NGG GS. */
291 /* Whether to enable NGG streamout. */
292 bool use_ngg_streamout
;
294 /* Number of threads per wave. */
295 uint8_t ps_wave_size
;
296 uint8_t cs_wave_size
;
297 uint8_t ge_wave_size
;
299 /* Whether to use the LLVM compiler backend */
302 /* This is the drivers on-disk cache used as a fallback as opposed to
303 * the pipeline cache defined by apps.
305 struct disk_cache
* disk_cache
;
307 VkPhysicalDeviceMemoryProperties memory_properties
;
308 enum radeon_bo_domain memory_domains
[VK_MAX_MEMORY_TYPES
];
309 enum radeon_bo_flag memory_flags
[VK_MAX_MEMORY_TYPES
];
311 drmPciBusInfo bus_info
;
313 struct radv_device_extension_table supported_extensions
;
316 struct radv_instance
{
317 struct vk_object_base base
;
319 VkAllocationCallbacks alloc
;
324 uint32_t engineVersion
;
326 uint64_t debug_flags
;
327 uint64_t perftest_flags
;
329 struct vk_debug_report_instance debug_report_callbacks
;
331 struct radv_instance_extension_table enabled_extensions
;
332 struct radv_instance_dispatch_table dispatch
;
333 struct radv_physical_device_dispatch_table physical_device_dispatch
;
334 struct radv_device_dispatch_table device_dispatch
;
336 bool physical_devices_enumerated
;
337 struct list_head physical_devices
;
339 struct driOptionCache dri_options
;
340 struct driOptionCache available_dri_options
;
343 * Workarounds for game bugs.
345 bool enable_mrt_output_nan_fixup
;
348 VkResult
radv_init_wsi(struct radv_physical_device
*physical_device
);
349 void radv_finish_wsi(struct radv_physical_device
*physical_device
);
351 bool radv_instance_extension_supported(const char *name
);
352 uint32_t radv_physical_device_api_version(struct radv_physical_device
*dev
);
353 bool radv_physical_device_extension_supported(struct radv_physical_device
*dev
,
358 struct radv_pipeline_cache
{
359 struct vk_object_base base
;
360 struct radv_device
* device
;
361 pthread_mutex_t mutex
;
362 VkPipelineCacheCreateFlags flags
;
366 uint32_t kernel_count
;
367 struct cache_entry
** hash_table
;
370 VkAllocationCallbacks alloc
;
373 struct radv_pipeline_key
{
374 uint32_t instance_rate_inputs
;
375 uint32_t instance_rate_divisors
[MAX_VERTEX_ATTRIBS
];
376 uint8_t vertex_attribute_formats
[MAX_VERTEX_ATTRIBS
];
377 uint32_t vertex_attribute_bindings
[MAX_VERTEX_ATTRIBS
];
378 uint32_t vertex_attribute_offsets
[MAX_VERTEX_ATTRIBS
];
379 uint32_t vertex_attribute_strides
[MAX_VERTEX_ATTRIBS
];
380 uint64_t vertex_alpha_adjust
;
381 uint32_t vertex_post_shuffle
;
382 unsigned tess_input_vertices
;
386 uint8_t log2_ps_iter_samples
;
389 uint32_t has_multiview_view_index
: 1;
390 uint32_t optimisations_disabled
: 1;
393 /* Non-zero if a required subgroup size is specified via
394 * VK_EXT_subgroup_size_control.
396 uint8_t compute_subgroup_size
;
399 struct radv_shader_binary
;
400 struct radv_shader_variant
;
403 radv_pipeline_cache_init(struct radv_pipeline_cache
*cache
,
404 struct radv_device
*device
);
406 radv_pipeline_cache_finish(struct radv_pipeline_cache
*cache
);
408 radv_pipeline_cache_load(struct radv_pipeline_cache
*cache
,
409 const void *data
, size_t size
);
412 radv_create_shader_variants_from_pipeline_cache(struct radv_device
*device
,
413 struct radv_pipeline_cache
*cache
,
414 const unsigned char *sha1
,
415 struct radv_shader_variant
**variants
,
416 bool *found_in_application_cache
);
419 radv_pipeline_cache_insert_shaders(struct radv_device
*device
,
420 struct radv_pipeline_cache
*cache
,
421 const unsigned char *sha1
,
422 struct radv_shader_variant
**variants
,
423 struct radv_shader_binary
*const *binaries
);
425 enum radv_blit_ds_layout
{
426 RADV_BLIT_DS_LAYOUT_TILE_ENABLE
,
427 RADV_BLIT_DS_LAYOUT_TILE_DISABLE
,
428 RADV_BLIT_DS_LAYOUT_COUNT
,
431 static inline enum radv_blit_ds_layout
radv_meta_blit_ds_to_type(VkImageLayout layout
)
433 return (layout
== VK_IMAGE_LAYOUT_GENERAL
) ? RADV_BLIT_DS_LAYOUT_TILE_DISABLE
: RADV_BLIT_DS_LAYOUT_TILE_ENABLE
;
436 static inline VkImageLayout
radv_meta_blit_ds_to_layout(enum radv_blit_ds_layout ds_layout
)
438 return ds_layout
== RADV_BLIT_DS_LAYOUT_TILE_ENABLE
? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL
: VK_IMAGE_LAYOUT_GENERAL
;
441 enum radv_meta_dst_layout
{
442 RADV_META_DST_LAYOUT_GENERAL
,
443 RADV_META_DST_LAYOUT_OPTIMAL
,
444 RADV_META_DST_LAYOUT_COUNT
,
447 static inline enum radv_meta_dst_layout
radv_meta_dst_layout_from_layout(VkImageLayout layout
)
449 return (layout
== VK_IMAGE_LAYOUT_GENERAL
) ? RADV_META_DST_LAYOUT_GENERAL
: RADV_META_DST_LAYOUT_OPTIMAL
;
452 static inline VkImageLayout
radv_meta_dst_layout_to_layout(enum radv_meta_dst_layout layout
)
454 return layout
== RADV_META_DST_LAYOUT_OPTIMAL
? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL
: VK_IMAGE_LAYOUT_GENERAL
;
457 struct radv_meta_state
{
458 VkAllocationCallbacks alloc
;
460 struct radv_pipeline_cache cache
;
463 * For on-demand pipeline creation, makes sure that
464 * only one thread tries to build a pipeline at the same time.
469 * Use array element `i` for images with `2^i` samples.
472 VkRenderPass render_pass
[NUM_META_FS_KEYS
];
473 VkPipeline color_pipelines
[NUM_META_FS_KEYS
];
475 VkRenderPass depthstencil_rp
;
476 VkPipeline depth_only_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
477 VkPipeline stencil_only_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
478 VkPipeline depthstencil_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
480 VkPipeline depth_only_unrestricted_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
481 VkPipeline stencil_only_unrestricted_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
482 VkPipeline depthstencil_unrestricted_pipeline
[NUM_DEPTH_CLEAR_PIPELINES
];
483 } clear
[MAX_SAMPLES_LOG2
];
485 VkPipelineLayout clear_color_p_layout
;
486 VkPipelineLayout clear_depth_p_layout
;
487 VkPipelineLayout clear_depth_unrestricted_p_layout
;
489 /* Optimized compute fast HTILE clear for stencil or depth only. */
490 VkPipeline clear_htile_mask_pipeline
;
491 VkPipelineLayout clear_htile_mask_p_layout
;
492 VkDescriptorSetLayout clear_htile_mask_ds_layout
;
495 VkRenderPass render_pass
[NUM_META_FS_KEYS
][RADV_META_DST_LAYOUT_COUNT
];
497 /** Pipeline that blits from a 1D image. */
498 VkPipeline pipeline_1d_src
[NUM_META_FS_KEYS
];
500 /** Pipeline that blits from a 2D image. */
501 VkPipeline pipeline_2d_src
[NUM_META_FS_KEYS
];
503 /** Pipeline that blits from a 3D image. */
504 VkPipeline pipeline_3d_src
[NUM_META_FS_KEYS
];
506 VkRenderPass depth_only_rp
[RADV_BLIT_DS_LAYOUT_COUNT
];
507 VkPipeline depth_only_1d_pipeline
;
508 VkPipeline depth_only_2d_pipeline
;
509 VkPipeline depth_only_3d_pipeline
;
511 VkRenderPass stencil_only_rp
[RADV_BLIT_DS_LAYOUT_COUNT
];
512 VkPipeline stencil_only_1d_pipeline
;
513 VkPipeline stencil_only_2d_pipeline
;
514 VkPipeline stencil_only_3d_pipeline
;
515 VkPipelineLayout pipeline_layout
;
516 VkDescriptorSetLayout ds_layout
;
520 VkPipelineLayout p_layouts
[5];
521 VkDescriptorSetLayout ds_layouts
[5];
522 VkPipeline pipelines
[5][NUM_META_FS_KEYS
];
524 VkPipeline depth_only_pipeline
[5];
526 VkPipeline stencil_only_pipeline
[5];
527 } blit2d
[MAX_SAMPLES_LOG2
];
529 VkRenderPass blit2d_render_passes
[NUM_META_FS_KEYS
][RADV_META_DST_LAYOUT_COUNT
];
530 VkRenderPass blit2d_depth_only_rp
[RADV_BLIT_DS_LAYOUT_COUNT
];
531 VkRenderPass blit2d_stencil_only_rp
[RADV_BLIT_DS_LAYOUT_COUNT
];
534 VkPipelineLayout img_p_layout
;
535 VkDescriptorSetLayout img_ds_layout
;
537 VkPipeline pipeline_3d
;
540 VkPipelineLayout img_p_layout
;
541 VkDescriptorSetLayout img_ds_layout
;
543 VkPipeline pipeline_3d
;
546 VkPipelineLayout img_p_layout
;
547 VkDescriptorSetLayout img_ds_layout
;
551 VkPipelineLayout img_p_layout
;
552 VkDescriptorSetLayout img_ds_layout
;
554 VkPipeline pipeline_3d
;
557 VkPipelineLayout img_p_layout
;
558 VkDescriptorSetLayout img_ds_layout
;
562 VkPipelineLayout img_p_layout
;
563 VkDescriptorSetLayout img_ds_layout
;
565 VkPipeline pipeline_3d
;
568 VkPipelineLayout img_p_layout
;
569 VkDescriptorSetLayout img_ds_layout
;
574 VkPipelineLayout p_layout
;
575 VkPipeline pipeline
[NUM_META_FS_KEYS
];
576 VkRenderPass pass
[NUM_META_FS_KEYS
];
580 VkDescriptorSetLayout ds_layout
;
581 VkPipelineLayout p_layout
;
584 VkPipeline i_pipeline
;
585 VkPipeline srgb_pipeline
;
586 } rc
[MAX_SAMPLES_LOG2
];
588 VkPipeline depth_zero_pipeline
;
590 VkPipeline average_pipeline
;
591 VkPipeline max_pipeline
;
592 VkPipeline min_pipeline
;
593 } depth
[MAX_SAMPLES_LOG2
];
595 VkPipeline stencil_zero_pipeline
;
597 VkPipeline max_pipeline
;
598 VkPipeline min_pipeline
;
599 } stencil
[MAX_SAMPLES_LOG2
];
603 VkDescriptorSetLayout ds_layout
;
604 VkPipelineLayout p_layout
;
607 VkRenderPass render_pass
[NUM_META_FS_KEYS
][RADV_META_DST_LAYOUT_COUNT
];
608 VkPipeline pipeline
[NUM_META_FS_KEYS
];
609 } rc
[MAX_SAMPLES_LOG2
];
611 VkRenderPass depth_render_pass
;
612 VkPipeline depth_zero_pipeline
;
614 VkPipeline average_pipeline
;
615 VkPipeline max_pipeline
;
616 VkPipeline min_pipeline
;
617 } depth
[MAX_SAMPLES_LOG2
];
619 VkRenderPass stencil_render_pass
;
620 VkPipeline stencil_zero_pipeline
;
622 VkPipeline max_pipeline
;
623 VkPipeline min_pipeline
;
624 } stencil
[MAX_SAMPLES_LOG2
];
628 VkPipelineLayout p_layout
;
629 VkPipeline decompress_pipeline
[NUM_DEPTH_DECOMPRESS_PIPELINES
];
630 VkPipeline resummarize_pipeline
;
632 } depth_decomp
[MAX_SAMPLES_LOG2
];
635 VkPipelineLayout p_layout
;
636 VkPipeline cmask_eliminate_pipeline
;
637 VkPipeline fmask_decompress_pipeline
;
638 VkPipeline dcc_decompress_pipeline
;
641 VkDescriptorSetLayout dcc_decompress_compute_ds_layout
;
642 VkPipelineLayout dcc_decompress_compute_p_layout
;
643 VkPipeline dcc_decompress_compute_pipeline
;
647 VkPipelineLayout fill_p_layout
;
648 VkPipelineLayout copy_p_layout
;
649 VkDescriptorSetLayout fill_ds_layout
;
650 VkDescriptorSetLayout copy_ds_layout
;
651 VkPipeline fill_pipeline
;
652 VkPipeline copy_pipeline
;
656 VkDescriptorSetLayout ds_layout
;
657 VkPipelineLayout p_layout
;
658 VkPipeline occlusion_query_pipeline
;
659 VkPipeline pipeline_statistics_query_pipeline
;
660 VkPipeline tfb_query_pipeline
;
661 VkPipeline timestamp_query_pipeline
;
665 VkDescriptorSetLayout ds_layout
;
666 VkPipelineLayout p_layout
;
667 VkPipeline pipeline
[MAX_SAMPLES_LOG2
];
672 #define RADV_QUEUE_GENERAL 0
673 #define RADV_QUEUE_COMPUTE 1
674 #define RADV_QUEUE_TRANSFER 2
676 #define RADV_MAX_QUEUE_FAMILIES 3
678 enum ring_type
radv_queue_family_to_ring(int f
);
681 VK_LOADER_DATA _loader_data
;
682 struct radv_device
* device
;
683 struct radeon_winsys_ctx
*hw_ctx
;
684 enum radeon_ctx_priority priority
;
685 uint32_t queue_family_index
;
687 VkDeviceQueueCreateFlags flags
;
689 uint32_t scratch_size_per_wave
;
690 uint32_t scratch_waves
;
691 uint32_t compute_scratch_size_per_wave
;
692 uint32_t compute_scratch_waves
;
693 uint32_t esgs_ring_size
;
694 uint32_t gsvs_ring_size
;
698 bool has_sample_positions
;
700 struct radeon_winsys_bo
*scratch_bo
;
701 struct radeon_winsys_bo
*descriptor_bo
;
702 struct radeon_winsys_bo
*compute_scratch_bo
;
703 struct radeon_winsys_bo
*esgs_ring_bo
;
704 struct radeon_winsys_bo
*gsvs_ring_bo
;
705 struct radeon_winsys_bo
*tess_rings_bo
;
706 struct radeon_winsys_bo
*gds_bo
;
707 struct radeon_winsys_bo
*gds_oa_bo
;
708 struct radeon_cmdbuf
*initial_preamble_cs
;
709 struct radeon_cmdbuf
*initial_full_flush_preamble_cs
;
710 struct radeon_cmdbuf
*continue_preamble_cs
;
712 struct list_head pending_submissions
;
713 pthread_mutex_t pending_mutex
;
716 struct radv_bo_list
{
717 struct radv_winsys_bo_list list
;
719 pthread_mutex_t mutex
;
722 VkResult
radv_bo_list_add(struct radv_device
*device
,
723 struct radeon_winsys_bo
*bo
);
724 void radv_bo_list_remove(struct radv_device
*device
,
725 struct radeon_winsys_bo
*bo
);
727 #define RADV_BORDER_COLOR_COUNT 4096
728 #define RADV_BORDER_COLOR_BUFFER_SIZE (sizeof(VkClearColorValue) * RADV_BORDER_COLOR_COUNT)
730 struct radv_device_border_color_data
{
731 bool used
[RADV_BORDER_COLOR_COUNT
];
733 struct radeon_winsys_bo
*bo
;
734 VkClearColorValue
*colors_gpu_ptr
;
736 /* Mutex is required to guarantee vkCreateSampler thread safety
737 * given that we are writing to a buffer and checking color occupation */
738 pthread_mutex_t mutex
;
744 struct radv_instance
* instance
;
745 struct radeon_winsys
*ws
;
747 struct radv_meta_state meta_state
;
749 struct radv_queue
*queues
[RADV_MAX_QUEUE_FAMILIES
];
750 int queue_count
[RADV_MAX_QUEUE_FAMILIES
];
751 struct radeon_cmdbuf
*empty_cs
[RADV_MAX_QUEUE_FAMILIES
];
753 bool always_use_syncobj
;
756 uint32_t tess_offchip_block_dw_size
;
757 uint32_t scratch_waves
;
758 uint32_t dispatch_initiator
;
760 uint32_t gs_table_depth
;
762 /* MSAA sample locations.
763 * The first index is the sample index.
764 * The second index is the coordinate: X, Y. */
765 float sample_locations_1x
[1][2];
766 float sample_locations_2x
[2][2];
767 float sample_locations_4x
[4][2];
768 float sample_locations_8x
[8][2];
771 uint32_t gfx_init_size_dw
;
772 struct radeon_winsys_bo
*gfx_init
;
774 struct radeon_winsys_bo
*trace_bo
;
775 uint32_t *trace_id_ptr
;
777 /* Whether to keep shader debug info, for tracing or VK_AMD_shader_info */
778 bool keep_shader_info
;
780 struct radv_physical_device
*physical_device
;
782 /* Backup in-memory cache to be used if the app doesn't provide one */
783 struct radv_pipeline_cache
* mem_cache
;
786 * use different counters so MSAA MRTs get consecutive surface indices,
787 * even if MASK is allocated in between.
789 uint32_t image_mrt_offset_counter
;
790 uint32_t fmask_mrt_offset_counter
;
791 struct list_head shader_slabs
;
792 mtx_t shader_slab_mutex
;
794 /* For detecting VM faults reported by dmesg. */
795 uint64_t dmesg_timestamp
;
797 struct radv_device_extension_table enabled_extensions
;
798 struct radv_device_dispatch_table dispatch
;
800 /* Whether the app has enabled the robustBufferAccess feature. */
801 bool robust_buffer_access
;
803 /* Whether the driver uses a global BO list. */
804 bool use_global_bo_list
;
806 struct radv_bo_list bo_list
;
808 /* Whether anisotropy is forced with RADV_TEX_ANISO (-1 is disabled). */
811 struct radv_device_border_color_data border_color_data
;
813 /* Condition variable for legacy timelines, to notify waiters when a
814 * new point gets submitted. */
815 pthread_cond_t timeline_cond
;
818 struct radeon_cmdbuf
*thread_trace_start_cs
[2];
819 struct radeon_cmdbuf
*thread_trace_stop_cs
[2];
820 struct radeon_winsys_bo
*thread_trace_bo
;
821 void *thread_trace_ptr
;
822 uint32_t thread_trace_buffer_size
;
823 int thread_trace_start_frame
;
825 /* Overallocation. */
826 bool overallocation_disallowed
;
827 uint64_t allocated_memory_size
[VK_MAX_MEMORY_HEAPS
];
828 mtx_t overallocation_mutex
;
831 struct radv_device_memory
{
832 struct vk_object_base base
;
833 struct radeon_winsys_bo
*bo
;
834 /* for dedicated allocations */
835 struct radv_image
*image
;
836 struct radv_buffer
*buffer
;
842 #if RADV_SUPPORT_ANDROID_HARDWARE_BUFFER
843 struct AHardwareBuffer
* android_hardware_buffer
;
848 struct radv_descriptor_range
{
853 struct radv_descriptor_set
{
854 struct vk_object_base base
;
855 const struct radv_descriptor_set_layout
*layout
;
857 uint32_t buffer_count
;
859 struct radeon_winsys_bo
*bo
;
861 uint32_t *mapped_ptr
;
862 struct radv_descriptor_range
*dynamic_descriptors
;
864 struct radeon_winsys_bo
*descriptors
[0];
867 struct radv_push_descriptor_set
869 struct radv_descriptor_set set
;
873 struct radv_descriptor_pool_entry
{
876 struct radv_descriptor_set
*set
;
879 struct radv_descriptor_pool
{
880 struct vk_object_base base
;
881 struct radeon_winsys_bo
*bo
;
883 uint64_t current_offset
;
886 uint8_t *host_memory_base
;
887 uint8_t *host_memory_ptr
;
888 uint8_t *host_memory_end
;
890 uint32_t entry_count
;
891 uint32_t max_entry_count
;
892 struct radv_descriptor_pool_entry entries
[0];
895 struct radv_descriptor_update_template_entry
{
896 VkDescriptorType descriptor_type
;
898 /* The number of descriptors to update */
899 uint32_t descriptor_count
;
901 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
904 /* In dwords. Not valid/used for dynamic descriptors */
907 uint32_t buffer_offset
;
909 /* Only valid for combined image samplers and samplers */
911 uint8_t sampler_offset
;
917 /* For push descriptors */
918 const uint32_t *immutable_samplers
;
921 struct radv_descriptor_update_template
{
922 struct vk_object_base base
;
923 uint32_t entry_count
;
924 VkPipelineBindPoint bind_point
;
925 struct radv_descriptor_update_template_entry entry
[0];
929 struct vk_object_base base
;
932 VkBufferUsageFlags usage
;
933 VkBufferCreateFlags flags
;
936 struct radeon_winsys_bo
* bo
;
942 enum radv_dynamic_state_bits
{
943 RADV_DYNAMIC_VIEWPORT
= 1 << 0,
944 RADV_DYNAMIC_SCISSOR
= 1 << 1,
945 RADV_DYNAMIC_LINE_WIDTH
= 1 << 2,
946 RADV_DYNAMIC_DEPTH_BIAS
= 1 << 3,
947 RADV_DYNAMIC_BLEND_CONSTANTS
= 1 << 4,
948 RADV_DYNAMIC_DEPTH_BOUNDS
= 1 << 5,
949 RADV_DYNAMIC_STENCIL_COMPARE_MASK
= 1 << 6,
950 RADV_DYNAMIC_STENCIL_WRITE_MASK
= 1 << 7,
951 RADV_DYNAMIC_STENCIL_REFERENCE
= 1 << 8,
952 RADV_DYNAMIC_DISCARD_RECTANGLE
= 1 << 9,
953 RADV_DYNAMIC_SAMPLE_LOCATIONS
= 1 << 10,
954 RADV_DYNAMIC_LINE_STIPPLE
= 1 << 11,
955 RADV_DYNAMIC_ALL
= (1 << 12) - 1,
958 enum radv_cmd_dirty_bits
{
959 /* Keep the dynamic state dirty bits in sync with
960 * enum radv_dynamic_state_bits */
961 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT
= 1 << 0,
962 RADV_CMD_DIRTY_DYNAMIC_SCISSOR
= 1 << 1,
963 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH
= 1 << 2,
964 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS
= 1 << 3,
965 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS
= 1 << 4,
966 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS
= 1 << 5,
967 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK
= 1 << 6,
968 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK
= 1 << 7,
969 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE
= 1 << 8,
970 RADV_CMD_DIRTY_DYNAMIC_DISCARD_RECTANGLE
= 1 << 9,
971 RADV_CMD_DIRTY_DYNAMIC_SAMPLE_LOCATIONS
= 1 << 10,
972 RADV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE
= 1 << 11,
973 RADV_CMD_DIRTY_DYNAMIC_ALL
= (1 << 12) - 1,
974 RADV_CMD_DIRTY_PIPELINE
= 1 << 12,
975 RADV_CMD_DIRTY_INDEX_BUFFER
= 1 << 13,
976 RADV_CMD_DIRTY_FRAMEBUFFER
= 1 << 14,
977 RADV_CMD_DIRTY_VERTEX_BUFFER
= 1 << 15,
978 RADV_CMD_DIRTY_STREAMOUT_BUFFER
= 1 << 16,
981 enum radv_cmd_flush_bits
{
982 /* Instruction cache. */
983 RADV_CMD_FLAG_INV_ICACHE
= 1 << 0,
984 /* Scalar L1 cache. */
985 RADV_CMD_FLAG_INV_SCACHE
= 1 << 1,
986 /* Vector L1 cache. */
987 RADV_CMD_FLAG_INV_VCACHE
= 1 << 2,
988 /* L2 cache + L2 metadata cache writeback & invalidate.
989 * GFX6-8: Used by shaders only. GFX9-10: Used by everything. */
990 RADV_CMD_FLAG_INV_L2
= 1 << 3,
991 /* L2 writeback (write dirty L2 lines to memory for non-L2 clients).
992 * Only used for coherency with non-L2 clients like CB, DB, CP on GFX6-8.
993 * GFX6-7 will do complete invalidation, because the writeback is unsupported. */
994 RADV_CMD_FLAG_WB_L2
= 1 << 4,
995 /* Framebuffer caches */
996 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META
= 1 << 5,
997 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META
= 1 << 6,
998 RADV_CMD_FLAG_FLUSH_AND_INV_DB
= 1 << 7,
999 RADV_CMD_FLAG_FLUSH_AND_INV_CB
= 1 << 8,
1000 /* Engine synchronization. */
1001 RADV_CMD_FLAG_VS_PARTIAL_FLUSH
= 1 << 9,
1002 RADV_CMD_FLAG_PS_PARTIAL_FLUSH
= 1 << 10,
1003 RADV_CMD_FLAG_CS_PARTIAL_FLUSH
= 1 << 11,
1004 RADV_CMD_FLAG_VGT_FLUSH
= 1 << 12,
1005 /* Pipeline query controls. */
1006 RADV_CMD_FLAG_START_PIPELINE_STATS
= 1 << 13,
1007 RADV_CMD_FLAG_STOP_PIPELINE_STATS
= 1 << 14,
1008 RADV_CMD_FLAG_VGT_STREAMOUT_SYNC
= 1 << 15,
1010 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER
= (RADV_CMD_FLAG_FLUSH_AND_INV_CB
|
1011 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META
|
1012 RADV_CMD_FLAG_FLUSH_AND_INV_DB
|
1013 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META
)
1016 struct radv_vertex_binding
{
1017 struct radv_buffer
* buffer
;
1018 VkDeviceSize offset
;
1021 struct radv_streamout_binding
{
1022 struct radv_buffer
*buffer
;
1023 VkDeviceSize offset
;
1027 struct radv_streamout_state
{
1028 /* Mask of bound streamout buffers. */
1029 uint8_t enabled_mask
;
1031 /* External state that comes from the last vertex stage, it must be
1032 * set explicitely when binding a new graphics pipeline.
1034 uint16_t stride_in_dw
[MAX_SO_BUFFERS
];
1035 uint32_t enabled_stream_buffers_mask
; /* stream0 buffers0-3 in 4 LSB */
1037 /* State of VGT_STRMOUT_BUFFER_(CONFIG|END) */
1038 uint32_t hw_enabled_mask
;
1040 /* State of VGT_STRMOUT_(CONFIG|EN) */
1041 bool streamout_enabled
;
1044 struct radv_viewport_state
{
1046 VkViewport viewports
[MAX_VIEWPORTS
];
1049 struct radv_scissor_state
{
1051 VkRect2D scissors
[MAX_SCISSORS
];
1054 struct radv_discard_rectangle_state
{
1056 VkRect2D rectangles
[MAX_DISCARD_RECTANGLES
];
1059 struct radv_sample_locations_state
{
1060 VkSampleCountFlagBits per_pixel
;
1061 VkExtent2D grid_size
;
1063 VkSampleLocationEXT locations
[MAX_SAMPLE_LOCATIONS
];
1066 struct radv_dynamic_state
{
1068 * Bitmask of (1 << VK_DYNAMIC_STATE_*).
1069 * Defines the set of saved dynamic state.
1073 struct radv_viewport_state viewport
;
1075 struct radv_scissor_state scissor
;
1085 float blend_constants
[4];
1095 } stencil_compare_mask
;
1100 } stencil_write_mask
;
1105 } stencil_reference
;
1107 struct radv_discard_rectangle_state discard_rectangle
;
1109 struct radv_sample_locations_state sample_location
;
1117 extern const struct radv_dynamic_state default_dynamic_state
;
1120 radv_get_debug_option_name(int id
);
1123 radv_get_perftest_option_name(int id
);
1125 struct radv_color_buffer_info
{
1126 uint64_t cb_color_base
;
1127 uint64_t cb_color_cmask
;
1128 uint64_t cb_color_fmask
;
1129 uint64_t cb_dcc_base
;
1130 uint32_t cb_color_slice
;
1131 uint32_t cb_color_view
;
1132 uint32_t cb_color_info
;
1133 uint32_t cb_color_attrib
;
1134 uint32_t cb_color_attrib2
; /* GFX9 and later */
1135 uint32_t cb_color_attrib3
; /* GFX10 and later */
1136 uint32_t cb_dcc_control
;
1137 uint32_t cb_color_cmask_slice
;
1138 uint32_t cb_color_fmask_slice
;
1140 uint32_t cb_color_pitch
; // GFX6-GFX8
1141 uint32_t cb_mrt_epitch
; // GFX9+
1145 struct radv_ds_buffer_info
{
1146 uint64_t db_z_read_base
;
1147 uint64_t db_stencil_read_base
;
1148 uint64_t db_z_write_base
;
1149 uint64_t db_stencil_write_base
;
1150 uint64_t db_htile_data_base
;
1151 uint32_t db_depth_info
;
1153 uint32_t db_stencil_info
;
1154 uint32_t db_depth_view
;
1155 uint32_t db_depth_size
;
1156 uint32_t db_depth_slice
;
1157 uint32_t db_htile_surface
;
1158 uint32_t pa_su_poly_offset_db_fmt_cntl
;
1159 uint32_t db_z_info2
; /* GFX9 only */
1160 uint32_t db_stencil_info2
; /* GFX9 only */
1165 radv_initialise_color_surface(struct radv_device
*device
,
1166 struct radv_color_buffer_info
*cb
,
1167 struct radv_image_view
*iview
);
1169 radv_initialise_ds_surface(struct radv_device
*device
,
1170 struct radv_ds_buffer_info
*ds
,
1171 struct radv_image_view
*iview
);
1174 * Attachment state when recording a renderpass instance.
1176 * The clear value is valid only if there exists a pending clear.
1178 struct radv_attachment_state
{
1179 VkImageAspectFlags pending_clear_aspects
;
1180 uint32_t cleared_views
;
1181 VkClearValue clear_value
;
1182 VkImageLayout current_layout
;
1183 VkImageLayout current_stencil_layout
;
1184 bool current_in_render_loop
;
1185 struct radv_sample_locations_state sample_location
;
1188 struct radv_color_buffer_info cb
;
1189 struct radv_ds_buffer_info ds
;
1191 struct radv_image_view
*iview
;
1194 struct radv_descriptor_state
{
1195 struct radv_descriptor_set
*sets
[MAX_SETS
];
1198 struct radv_push_descriptor_set push_set
;
1200 uint32_t dynamic_buffers
[4 * MAX_DYNAMIC_BUFFERS
];
1203 struct radv_subpass_sample_locs_state
{
1204 uint32_t subpass_idx
;
1205 struct radv_sample_locations_state sample_location
;
1208 struct radv_cmd_state
{
1209 /* Vertex descriptors */
1216 uint32_t prefetch_L2_mask
;
1218 struct radv_pipeline
* pipeline
;
1219 struct radv_pipeline
* emitted_pipeline
;
1220 struct radv_pipeline
* compute_pipeline
;
1221 struct radv_pipeline
* emitted_compute_pipeline
;
1222 struct radv_framebuffer
* framebuffer
;
1223 struct radv_render_pass
* pass
;
1224 const struct radv_subpass
* subpass
;
1225 struct radv_dynamic_state dynamic
;
1226 struct radv_attachment_state
* attachments
;
1227 struct radv_streamout_state streamout
;
1228 VkRect2D render_area
;
1230 uint32_t num_subpass_sample_locs
;
1231 struct radv_subpass_sample_locs_state
* subpass_sample_locs
;
1234 struct radv_buffer
*index_buffer
;
1235 uint64_t index_offset
;
1236 uint32_t index_type
;
1237 uint32_t max_index_count
;
1239 int32_t last_index_type
;
1241 int32_t last_primitive_reset_en
;
1242 uint32_t last_primitive_reset_index
;
1243 enum radv_cmd_flush_bits flush_bits
;
1244 unsigned active_occlusion_queries
;
1245 bool perfect_occlusion_queries_enabled
;
1246 unsigned active_pipeline_queries
;
1247 unsigned active_pipeline_gds_queries
;
1250 uint32_t last_ia_multi_vgt_param
;
1252 uint32_t last_num_instances
;
1253 uint32_t last_first_instance
;
1254 uint32_t last_vertex_offset
;
1256 uint32_t last_sx_ps_downconvert
;
1257 uint32_t last_sx_blend_opt_epsilon
;
1258 uint32_t last_sx_blend_opt_control
;
1260 /* Whether CP DMA is busy/idle. */
1263 /* Conditional rendering info. */
1264 int predication_type
; /* -1: disabled, 0: normal, 1: inverted */
1265 uint64_t predication_va
;
1267 /* Inheritance info. */
1268 VkQueryPipelineStatisticFlags inherited_pipeline_statistics
;
1270 bool context_roll_without_scissor_emitted
;
1272 /* SQTT related state. */
1273 uint32_t current_event_type
;
1274 uint32_t num_events
;
1275 uint32_t num_layout_transitions
;
1278 struct radv_cmd_pool
{
1279 struct vk_object_base base
;
1280 VkAllocationCallbacks alloc
;
1281 struct list_head cmd_buffers
;
1282 struct list_head free_cmd_buffers
;
1283 uint32_t queue_family_index
;
1286 struct radv_cmd_buffer_upload
{
1290 struct radeon_winsys_bo
*upload_bo
;
1291 struct list_head list
;
1294 enum radv_cmd_buffer_status
{
1295 RADV_CMD_BUFFER_STATUS_INVALID
,
1296 RADV_CMD_BUFFER_STATUS_INITIAL
,
1297 RADV_CMD_BUFFER_STATUS_RECORDING
,
1298 RADV_CMD_BUFFER_STATUS_EXECUTABLE
,
1299 RADV_CMD_BUFFER_STATUS_PENDING
,
1302 struct radv_cmd_buffer
{
1303 struct vk_object_base base
;
1305 struct radv_device
* device
;
1307 struct radv_cmd_pool
* pool
;
1308 struct list_head pool_link
;
1310 VkCommandBufferUsageFlags usage_flags
;
1311 VkCommandBufferLevel level
;
1312 enum radv_cmd_buffer_status status
;
1313 struct radeon_cmdbuf
*cs
;
1314 struct radv_cmd_state state
;
1315 struct radv_vertex_binding vertex_bindings
[MAX_VBS
];
1316 struct radv_streamout_binding streamout_bindings
[MAX_SO_BUFFERS
];
1317 uint32_t queue_family_index
;
1319 uint8_t push_constants
[MAX_PUSH_CONSTANTS_SIZE
];
1320 VkShaderStageFlags push_constant_stages
;
1321 struct radv_descriptor_set meta_push_descriptors
;
1323 struct radv_descriptor_state descriptors
[MAX_BIND_POINTS
];
1325 struct radv_cmd_buffer_upload upload
;
1327 uint32_t scratch_size_per_wave_needed
;
1328 uint32_t scratch_waves_wanted
;
1329 uint32_t compute_scratch_size_per_wave_needed
;
1330 uint32_t compute_scratch_waves_wanted
;
1331 uint32_t esgs_ring_size_needed
;
1332 uint32_t gsvs_ring_size_needed
;
1333 bool tess_rings_needed
;
1334 bool gds_needed
; /* for GFX10 streamout and NGG GS queries */
1335 bool gds_oa_needed
; /* for GFX10 streamout */
1336 bool sample_positions_needed
;
1338 VkResult record_result
;
1340 uint64_t gfx9_fence_va
;
1341 uint32_t gfx9_fence_idx
;
1342 uint64_t gfx9_eop_bug_va
;
1345 * Whether a query pool has been resetted and we have to flush caches.
1347 bool pending_reset_query
;
1350 * Bitmask of pending active query flushes.
1352 enum radv_cmd_flush_bits active_query_flush_bits
;
1356 struct radv_image_view
;
1358 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer
*cmd_buffer
);
1360 void si_emit_graphics(struct radv_device
*device
,
1361 struct radeon_cmdbuf
*cs
);
1362 void si_emit_compute(struct radv_physical_device
*physical_device
,
1363 struct radeon_cmdbuf
*cs
);
1365 void cik_create_gfx_config(struct radv_device
*device
);
1367 void si_write_viewport(struct radeon_cmdbuf
*cs
, int first_vp
,
1368 int count
, const VkViewport
*viewports
);
1369 void si_write_scissors(struct radeon_cmdbuf
*cs
, int first
,
1370 int count
, const VkRect2D
*scissors
,
1371 const VkViewport
*viewports
, bool can_use_guardband
);
1372 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer
*cmd_buffer
,
1373 bool instanced_draw
, bool indirect_draw
,
1374 bool count_from_stream_output
,
1375 uint32_t draw_vertex_count
);
1376 void si_cs_emit_write_event_eop(struct radeon_cmdbuf
*cs
,
1377 enum chip_class chip_class
,
1379 unsigned event
, unsigned event_flags
,
1380 unsigned dst_sel
, unsigned data_sel
,
1383 uint64_t gfx9_eop_bug_va
);
1385 void radv_cp_wait_mem(struct radeon_cmdbuf
*cs
, uint32_t op
, uint64_t va
,
1386 uint32_t ref
, uint32_t mask
);
1387 void si_cs_emit_cache_flush(struct radeon_cmdbuf
*cs
,
1388 enum chip_class chip_class
,
1389 uint32_t *fence_ptr
, uint64_t va
,
1391 enum radv_cmd_flush_bits flush_bits
,
1392 uint64_t gfx9_eop_bug_va
);
1393 void si_emit_cache_flush(struct radv_cmd_buffer
*cmd_buffer
);
1394 void si_emit_set_predication_state(struct radv_cmd_buffer
*cmd_buffer
,
1395 bool inverted
, uint64_t va
);
1396 void si_cp_dma_buffer_copy(struct radv_cmd_buffer
*cmd_buffer
,
1397 uint64_t src_va
, uint64_t dest_va
,
1399 void si_cp_dma_prefetch(struct radv_cmd_buffer
*cmd_buffer
, uint64_t va
,
1401 void si_cp_dma_clear_buffer(struct radv_cmd_buffer
*cmd_buffer
, uint64_t va
,
1402 uint64_t size
, unsigned value
);
1403 void si_cp_dma_wait_for_idle(struct radv_cmd_buffer
*cmd_buffer
);
1405 void radv_set_db_count_control(struct radv_cmd_buffer
*cmd_buffer
);
1407 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer
*cmd_buffer
,
1410 unsigned *out_offset
,
1413 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer
*cmd_buffer
,
1414 const struct radv_subpass
*subpass
);
1416 radv_cmd_buffer_upload_data(struct radv_cmd_buffer
*cmd_buffer
,
1417 unsigned size
, unsigned alignmnet
,
1418 const void *data
, unsigned *out_offset
);
1420 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer
*cmd_buffer
);
1421 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer
*cmd_buffer
);
1422 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer
*cmd_buffer
);
1423 void radv_depth_stencil_resolve_subpass_cs(struct radv_cmd_buffer
*cmd_buffer
,
1424 VkImageAspectFlags aspects
,
1425 VkResolveModeFlagBits resolve_mode
);
1426 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer
*cmd_buffer
);
1427 void radv_depth_stencil_resolve_subpass_fs(struct radv_cmd_buffer
*cmd_buffer
,
1428 VkImageAspectFlags aspects
,
1429 VkResolveModeFlagBits resolve_mode
);
1430 void radv_emit_default_sample_locations(struct radeon_cmdbuf
*cs
, int nr_samples
);
1431 unsigned radv_get_default_max_sample_dist(int log_samples
);
1432 void radv_device_init_msaa(struct radv_device
*device
);
1434 void radv_update_ds_clear_metadata(struct radv_cmd_buffer
*cmd_buffer
,
1435 const struct radv_image_view
*iview
,
1436 VkClearDepthStencilValue ds_clear_value
,
1437 VkImageAspectFlags aspects
);
1439 void radv_update_color_clear_metadata(struct radv_cmd_buffer
*cmd_buffer
,
1440 const struct radv_image_view
*iview
,
1442 uint32_t color_values
[2]);
1444 void radv_update_fce_metadata(struct radv_cmd_buffer
*cmd_buffer
,
1445 struct radv_image
*image
,
1446 const VkImageSubresourceRange
*range
, bool value
);
1448 void radv_update_dcc_metadata(struct radv_cmd_buffer
*cmd_buffer
,
1449 struct radv_image
*image
,
1450 const VkImageSubresourceRange
*range
, bool value
);
1452 uint32_t radv_fill_buffer(struct radv_cmd_buffer
*cmd_buffer
,
1453 struct radeon_winsys_bo
*bo
,
1454 uint64_t offset
, uint64_t size
, uint32_t value
);
1455 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer
*cmd_buffer
);
1456 bool radv_get_memory_fd(struct radv_device
*device
,
1457 struct radv_device_memory
*memory
,
1461 radv_emit_shader_pointer_head(struct radeon_cmdbuf
*cs
,
1462 unsigned sh_offset
, unsigned pointer_count
,
1463 bool use_32bit_pointers
)
1465 radeon_emit(cs
, PKT3(PKT3_SET_SH_REG
, pointer_count
* (use_32bit_pointers
? 1 : 2), 0));
1466 radeon_emit(cs
, (sh_offset
- SI_SH_REG_OFFSET
) >> 2);
1470 radv_emit_shader_pointer_body(struct radv_device
*device
,
1471 struct radeon_cmdbuf
*cs
,
1472 uint64_t va
, bool use_32bit_pointers
)
1474 radeon_emit(cs
, va
);
1476 if (use_32bit_pointers
) {
1478 (va
>> 32) == device
->physical_device
->rad_info
.address32_hi
);
1480 radeon_emit(cs
, va
>> 32);
1485 radv_emit_shader_pointer(struct radv_device
*device
,
1486 struct radeon_cmdbuf
*cs
,
1487 uint32_t sh_offset
, uint64_t va
, bool global
)
1489 bool use_32bit_pointers
= !global
;
1491 radv_emit_shader_pointer_head(cs
, sh_offset
, 1, use_32bit_pointers
);
1492 radv_emit_shader_pointer_body(device
, cs
, va
, use_32bit_pointers
);
1495 static inline struct radv_descriptor_state
*
1496 radv_get_descriptors_state(struct radv_cmd_buffer
*cmd_buffer
,
1497 VkPipelineBindPoint bind_point
)
1499 assert(bind_point
== VK_PIPELINE_BIND_POINT_GRAPHICS
||
1500 bind_point
== VK_PIPELINE_BIND_POINT_COMPUTE
);
1501 return &cmd_buffer
->descriptors
[bind_point
];
1505 * Takes x,y,z as exact numbers of invocations, instead of blocks.
1507 * Limitations: Can't call normal dispatch functions without binding or rebinding
1508 * the compute pipeline.
1510 void radv_unaligned_dispatch(
1511 struct radv_cmd_buffer
*cmd_buffer
,
1517 struct vk_object_base base
;
1518 struct radeon_winsys_bo
*bo
;
1522 struct radv_shader_module
;
1524 #define RADV_HASH_SHADER_NO_NGG (1 << 0)
1525 #define RADV_HASH_SHADER_CS_WAVE32 (1 << 1)
1526 #define RADV_HASH_SHADER_PS_WAVE32 (1 << 2)
1527 #define RADV_HASH_SHADER_GE_WAVE32 (1 << 3)
1528 #define RADV_HASH_SHADER_LLVM (1 << 4)
1531 radv_hash_shaders(unsigned char *hash
,
1532 const VkPipelineShaderStageCreateInfo
**stages
,
1533 const struct radv_pipeline_layout
*layout
,
1534 const struct radv_pipeline_key
*key
,
1537 static inline gl_shader_stage
1538 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage
)
1540 assert(__builtin_popcount(vk_stage
) == 1);
1541 return ffs(vk_stage
) - 1;
1544 static inline VkShaderStageFlagBits
1545 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage
)
1547 return (1 << mesa_stage
);
1550 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
1552 #define radv_foreach_stage(stage, stage_bits) \
1553 for (gl_shader_stage stage, \
1554 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
1555 stage = __builtin_ffs(__tmp) - 1, __tmp; \
1556 __tmp &= ~(1 << (stage)))
1558 extern const VkFormat radv_fs_key_format_exemplars
[NUM_META_FS_KEYS
];
1559 unsigned radv_format_meta_fs_key(VkFormat format
);
1561 struct radv_multisample_state
{
1563 uint32_t pa_sc_line_cntl
;
1564 uint32_t pa_sc_mode_cntl_0
;
1565 uint32_t pa_sc_mode_cntl_1
;
1566 uint32_t pa_sc_aa_config
;
1567 uint32_t pa_sc_aa_mask
[2];
1568 unsigned num_samples
;
1571 struct radv_prim_vertex_count
{
1576 struct radv_vertex_elements_info
{
1577 uint32_t format_size
[MAX_VERTEX_ATTRIBS
];
1580 struct radv_ia_multi_vgt_param_helpers
{
1582 bool partial_es_wave
;
1583 uint8_t primgroup_size
;
1584 bool ia_switch_on_eoi
;
1585 bool partial_vs_wave
;
1588 struct radv_binning_state
{
1589 uint32_t pa_sc_binner_cntl_0
;
1590 uint32_t db_dfsm_control
;
1593 #define SI_GS_PER_ES 128
1595 struct radv_pipeline
{
1596 struct vk_object_base base
;
1597 struct radv_device
* device
;
1598 struct radv_dynamic_state dynamic_state
;
1600 struct radv_pipeline_layout
* layout
;
1602 bool need_indirect_descriptor_sets
;
1603 struct radv_shader_variant
* shaders
[MESA_SHADER_STAGES
];
1604 struct radv_shader_variant
*gs_copy_shader
;
1605 VkShaderStageFlags active_stages
;
1607 struct radeon_cmdbuf cs
;
1608 uint32_t ctx_cs_hash
;
1609 struct radeon_cmdbuf ctx_cs
;
1611 struct radv_vertex_elements_info vertex_elements
;
1613 uint32_t binding_stride
[MAX_VBS
];
1614 uint8_t num_vertex_bindings
;
1616 uint32_t user_data_0
[MESA_SHADER_STAGES
];
1619 struct radv_multisample_state ms
;
1620 struct radv_binning_state binning
;
1621 uint32_t spi_baryc_cntl
;
1622 bool prim_restart_enable
;
1623 unsigned esgs_ring_size
;
1624 unsigned gsvs_ring_size
;
1625 uint32_t vtx_base_sgpr
;
1626 struct radv_ia_multi_vgt_param_helpers ia_multi_vgt_param
;
1627 uint8_t vtx_emit_num
;
1628 bool can_use_guardband
;
1629 uint32_t needed_dynamic_state
;
1630 bool disable_out_of_order_rast_for_occlusion
;
1632 unsigned tess_patch_control_points
;
1634 /* Used for rbplus */
1635 uint32_t col_format
;
1636 uint32_t cb_target_mask
;
1642 unsigned scratch_bytes_per_wave
;
1644 /* Not NULL if graphics pipeline uses streamout. */
1645 struct radv_shader_variant
*streamout_shader
;
1648 static inline bool radv_pipeline_has_gs(const struct radv_pipeline
*pipeline
)
1650 return pipeline
->shaders
[MESA_SHADER_GEOMETRY
] ? true : false;
1653 static inline bool radv_pipeline_has_tess(const struct radv_pipeline
*pipeline
)
1655 return pipeline
->shaders
[MESA_SHADER_TESS_CTRL
] ? true : false;
1658 bool radv_pipeline_has_ngg(const struct radv_pipeline
*pipeline
);
1660 bool radv_pipeline_has_ngg_passthrough(const struct radv_pipeline
*pipeline
);
1662 bool radv_pipeline_has_gs_copy_shader(const struct radv_pipeline
*pipeline
);
1664 struct radv_userdata_info
*radv_lookup_user_sgpr(struct radv_pipeline
*pipeline
,
1665 gl_shader_stage stage
,
1668 struct radv_shader_variant
*radv_get_shader(struct radv_pipeline
*pipeline
,
1669 gl_shader_stage stage
);
1671 struct radv_graphics_pipeline_create_info
{
1673 bool db_depth_clear
;
1674 bool db_stencil_clear
;
1675 bool db_depth_disable_expclear
;
1676 bool db_stencil_disable_expclear
;
1677 bool depth_compress_disable
;
1678 bool stencil_compress_disable
;
1679 bool resummarize_enable
;
1680 uint32_t custom_blend_mode
;
1684 radv_graphics_pipeline_create(VkDevice device
,
1685 VkPipelineCache cache
,
1686 const VkGraphicsPipelineCreateInfo
*pCreateInfo
,
1687 const struct radv_graphics_pipeline_create_info
*extra
,
1688 const VkAllocationCallbacks
*alloc
,
1689 VkPipeline
*pPipeline
);
1691 struct radv_binning_settings
{
1692 unsigned context_states_per_bin
; /* allowed range: [1, 6] */
1693 unsigned persistent_states_per_bin
; /* allowed range: [1, 32] */
1694 unsigned fpovs_per_batch
; /* allowed range: [0, 255], 0 = unlimited */
1697 struct radv_binning_settings
1698 radv_get_binning_settings(const struct radv_physical_device
*pdev
);
1700 struct vk_format_description
;
1701 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description
*desc
,
1702 int first_non_void
);
1703 uint32_t radv_translate_buffer_numformat(const struct vk_format_description
*desc
,
1704 int first_non_void
);
1705 bool radv_is_buffer_format_supported(VkFormat format
, bool *scaled
);
1706 uint32_t radv_translate_colorformat(VkFormat format
);
1707 uint32_t radv_translate_color_numformat(VkFormat format
,
1708 const struct vk_format_description
*desc
,
1709 int first_non_void
);
1710 uint32_t radv_colorformat_endian_swap(uint32_t colorformat
);
1711 unsigned radv_translate_colorswap(VkFormat format
, bool do_endian_swap
);
1712 uint32_t radv_translate_dbformat(VkFormat format
);
1713 uint32_t radv_translate_tex_dataformat(VkFormat format
,
1714 const struct vk_format_description
*desc
,
1715 int first_non_void
);
1716 uint32_t radv_translate_tex_numformat(VkFormat format
,
1717 const struct vk_format_description
*desc
,
1718 int first_non_void
);
1719 bool radv_format_pack_clear_color(VkFormat format
,
1720 uint32_t clear_vals
[2],
1721 VkClearColorValue
*value
);
1722 bool radv_is_colorbuffer_format_supported(VkFormat format
, bool *blendable
);
1723 bool radv_dcc_formats_compatible(VkFormat format1
,
1725 bool radv_device_supports_etc(struct radv_physical_device
*physical_device
);
1727 struct radv_image_plane
{
1729 struct radeon_surf surface
;
1734 struct vk_object_base base
;
1736 /* The original VkFormat provided by the client. This may not match any
1737 * of the actual surface formats.
1740 VkImageAspectFlags aspects
;
1741 VkImageUsageFlags usage
; /**< Superset of VkImageCreateInfo::usage. */
1742 struct ac_surf_info info
;
1743 VkImageTiling tiling
; /** VkImageCreateInfo::tiling */
1744 VkImageCreateFlags flags
; /** VkImageCreateInfo::flags */
1749 unsigned queue_family_mask
;
1753 /* Set when bound */
1754 struct radeon_winsys_bo
*bo
;
1755 VkDeviceSize offset
;
1756 bool tc_compatible_htile
;
1757 bool tc_compatible_cmask
;
1759 uint64_t clear_value_offset
;
1760 uint64_t fce_pred_offset
;
1761 uint64_t dcc_pred_offset
;
1764 * Metadata for the TC-compat zrange workaround. If the 32-bit value
1765 * stored at this offset is UINT_MAX, the driver will emit
1766 * DB_Z_INFO.ZRANGE_PRECISION=0, otherwise it will skip the
1767 * SET_CONTEXT_REG packet.
1769 uint64_t tc_compat_zrange_offset
;
1771 /* For VK_ANDROID_native_buffer, the WSI image owns the memory, */
1772 VkDeviceMemory owned_memory
;
1774 unsigned plane_count
;
1775 struct radv_image_plane planes
[0];
1778 /* Whether the image has a htile that is known consistent with the contents of
1779 * the image and is allowed to be in compressed form.
1781 * If this is false reads that don't use the htile should be able to return
1784 bool radv_layout_is_htile_compressed(const struct radv_image
*image
,
1785 VkImageLayout layout
,
1786 bool in_render_loop
,
1787 unsigned queue_mask
);
1789 bool radv_layout_can_fast_clear(const struct radv_image
*image
,
1790 VkImageLayout layout
,
1791 bool in_render_loop
,
1792 unsigned queue_mask
);
1794 bool radv_layout_dcc_compressed(const struct radv_device
*device
,
1795 const struct radv_image
*image
,
1796 VkImageLayout layout
,
1797 bool in_render_loop
,
1798 unsigned queue_mask
);
1801 * Return whether the image has CMASK metadata for color surfaces.
1804 radv_image_has_cmask(const struct radv_image
*image
)
1806 return image
->planes
[0].surface
.cmask_offset
;
1810 * Return whether the image has FMASK metadata for color surfaces.
1813 radv_image_has_fmask(const struct radv_image
*image
)
1815 return image
->planes
[0].surface
.fmask_offset
;
1819 * Return whether the image has DCC metadata for color surfaces.
1822 radv_image_has_dcc(const struct radv_image
*image
)
1824 return image
->planes
[0].surface
.dcc_size
;
1828 * Return whether the image is TC-compatible CMASK.
1831 radv_image_is_tc_compat_cmask(const struct radv_image
*image
)
1833 return radv_image_has_fmask(image
) && image
->tc_compatible_cmask
;
1837 * Return whether DCC metadata is enabled for a level.
1840 radv_dcc_enabled(const struct radv_image
*image
, unsigned level
)
1842 return radv_image_has_dcc(image
) &&
1843 level
< image
->planes
[0].surface
.num_dcc_levels
;
1847 * Return whether the image has CB metadata.
1850 radv_image_has_CB_metadata(const struct radv_image
*image
)
1852 return radv_image_has_cmask(image
) ||
1853 radv_image_has_fmask(image
) ||
1854 radv_image_has_dcc(image
);
1858 * Return whether the image has HTILE metadata for depth surfaces.
1861 radv_image_has_htile(const struct radv_image
*image
)
1863 return image
->planes
[0].surface
.htile_size
;
1867 * Return whether HTILE metadata is enabled for a level.
1870 radv_htile_enabled(const struct radv_image
*image
, unsigned level
)
1872 return radv_image_has_htile(image
) && level
== 0;
1876 * Return whether the image is TC-compatible HTILE.
1879 radv_image_is_tc_compat_htile(const struct radv_image
*image
)
1881 return radv_image_has_htile(image
) && image
->tc_compatible_htile
;
1884 static inline uint64_t
1885 radv_image_get_fast_clear_va(const struct radv_image
*image
,
1886 uint32_t base_level
)
1888 uint64_t va
= radv_buffer_get_va(image
->bo
);
1889 va
+= image
->offset
+ image
->clear_value_offset
+ base_level
* 8;
1893 static inline uint64_t
1894 radv_image_get_fce_pred_va(const struct radv_image
*image
,
1895 uint32_t base_level
)
1897 uint64_t va
= radv_buffer_get_va(image
->bo
);
1898 va
+= image
->offset
+ image
->fce_pred_offset
+ base_level
* 8;
1902 static inline uint64_t
1903 radv_image_get_dcc_pred_va(const struct radv_image
*image
,
1904 uint32_t base_level
)
1906 uint64_t va
= radv_buffer_get_va(image
->bo
);
1907 va
+= image
->offset
+ image
->dcc_pred_offset
+ base_level
* 8;
1911 static inline uint64_t
1912 radv_get_tc_compat_zrange_va(const struct radv_image
*image
,
1913 uint32_t base_level
)
1915 uint64_t va
= radv_buffer_get_va(image
->bo
);
1916 va
+= image
->offset
+ image
->tc_compat_zrange_offset
+ base_level
* 4;
1920 static inline uint64_t
1921 radv_get_ds_clear_value_va(const struct radv_image
*image
,
1922 uint32_t base_level
)
1924 uint64_t va
= radv_buffer_get_va(image
->bo
);
1925 va
+= image
->offset
+ image
->clear_value_offset
+ base_level
* 8;
1929 unsigned radv_image_queue_family_mask(const struct radv_image
*image
, uint32_t family
, uint32_t queue_family
);
1931 static inline uint32_t
1932 radv_get_layerCount(const struct radv_image
*image
,
1933 const VkImageSubresourceRange
*range
)
1935 return range
->layerCount
== VK_REMAINING_ARRAY_LAYERS
?
1936 image
->info
.array_size
- range
->baseArrayLayer
: range
->layerCount
;
1939 static inline uint32_t
1940 radv_get_levelCount(const struct radv_image
*image
,
1941 const VkImageSubresourceRange
*range
)
1943 return range
->levelCount
== VK_REMAINING_MIP_LEVELS
?
1944 image
->info
.levels
- range
->baseMipLevel
: range
->levelCount
;
1947 struct radeon_bo_metadata
;
1949 radv_init_metadata(struct radv_device
*device
,
1950 struct radv_image
*image
,
1951 struct radeon_bo_metadata
*metadata
);
1954 radv_image_override_offset_stride(struct radv_device
*device
,
1955 struct radv_image
*image
,
1956 uint64_t offset
, uint32_t stride
);
1958 union radv_descriptor
{
1960 uint32_t plane0_descriptor
[8];
1961 uint32_t fmask_descriptor
[8];
1964 uint32_t plane_descriptors
[3][8];
1968 struct radv_image_view
{
1969 struct vk_object_base base
;
1970 struct radv_image
*image
; /**< VkImageViewCreateInfo::image */
1971 struct radeon_winsys_bo
*bo
;
1973 VkImageViewType type
;
1974 VkImageAspectFlags aspect_mask
;
1977 bool multiple_planes
;
1978 uint32_t base_layer
;
1979 uint32_t layer_count
;
1981 uint32_t level_count
;
1982 VkExtent3D extent
; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1984 union radv_descriptor descriptor
;
1986 /* Descriptor for use as a storage image as opposed to a sampled image.
1987 * This has a few differences for cube maps (e.g. type).
1989 union radv_descriptor storage_descriptor
;
1992 struct radv_image_create_info
{
1993 const VkImageCreateInfo
*vk_info
;
1995 bool no_metadata_planes
;
1996 const struct radeon_bo_metadata
*bo_metadata
;
2000 radv_image_create_layout(struct radv_device
*device
,
2001 struct radv_image_create_info create_info
,
2002 struct radv_image
*image
);
2004 VkResult
radv_image_create(VkDevice _device
,
2005 const struct radv_image_create_info
*info
,
2006 const VkAllocationCallbacks
* alloc
,
2009 bool vi_alpha_is_on_msb(struct radv_device
*device
, VkFormat format
);
2012 radv_image_from_gralloc(VkDevice device_h
,
2013 const VkImageCreateInfo
*base_info
,
2014 const VkNativeBufferANDROID
*gralloc_info
,
2015 const VkAllocationCallbacks
*alloc
,
2016 VkImage
*out_image_h
);
2018 radv_ahb_usage_from_vk_usage(const VkImageCreateFlags vk_create
,
2019 const VkImageUsageFlags vk_usage
);
2021 radv_import_ahb_memory(struct radv_device
*device
,
2022 struct radv_device_memory
*mem
,
2024 const VkImportAndroidHardwareBufferInfoANDROID
*info
);
2026 radv_create_ahb_memory(struct radv_device
*device
,
2027 struct radv_device_memory
*mem
,
2029 const VkMemoryAllocateInfo
*pAllocateInfo
);
2032 radv_select_android_external_format(const void *next
, VkFormat default_format
);
2034 bool radv_android_gralloc_supports_format(VkFormat format
, VkImageUsageFlagBits usage
);
2036 struct radv_image_view_extra_create_info
{
2037 bool disable_compression
;
2040 void radv_image_view_init(struct radv_image_view
*view
,
2041 struct radv_device
*device
,
2042 const VkImageViewCreateInfo
*pCreateInfo
,
2043 const struct radv_image_view_extra_create_info
* extra_create_info
);
2045 VkFormat
radv_get_aspect_format(struct radv_image
*image
, VkImageAspectFlags mask
);
2047 struct radv_sampler_ycbcr_conversion
{
2048 struct vk_object_base base
;
2050 VkSamplerYcbcrModelConversion ycbcr_model
;
2051 VkSamplerYcbcrRange ycbcr_range
;
2052 VkComponentMapping components
;
2053 VkChromaLocation chroma_offsets
[2];
2054 VkFilter chroma_filter
;
2057 struct radv_buffer_view
{
2058 struct vk_object_base base
;
2059 struct radeon_winsys_bo
*bo
;
2061 uint64_t range
; /**< VkBufferViewCreateInfo::range */
2064 void radv_buffer_view_init(struct radv_buffer_view
*view
,
2065 struct radv_device
*device
,
2066 const VkBufferViewCreateInfo
* pCreateInfo
);
2068 static inline struct VkExtent3D
2069 radv_sanitize_image_extent(const VkImageType imageType
,
2070 const struct VkExtent3D imageExtent
)
2072 switch (imageType
) {
2073 case VK_IMAGE_TYPE_1D
:
2074 return (VkExtent3D
) { imageExtent
.width
, 1, 1 };
2075 case VK_IMAGE_TYPE_2D
:
2076 return (VkExtent3D
) { imageExtent
.width
, imageExtent
.height
, 1 };
2077 case VK_IMAGE_TYPE_3D
:
2080 unreachable("invalid image type");
2084 static inline struct VkOffset3D
2085 radv_sanitize_image_offset(const VkImageType imageType
,
2086 const struct VkOffset3D imageOffset
)
2088 switch (imageType
) {
2089 case VK_IMAGE_TYPE_1D
:
2090 return (VkOffset3D
) { imageOffset
.x
, 0, 0 };
2091 case VK_IMAGE_TYPE_2D
:
2092 return (VkOffset3D
) { imageOffset
.x
, imageOffset
.y
, 0 };
2093 case VK_IMAGE_TYPE_3D
:
2096 unreachable("invalid image type");
2101 radv_image_extent_compare(const struct radv_image
*image
,
2102 const VkExtent3D
*extent
)
2104 if (extent
->width
!= image
->info
.width
||
2105 extent
->height
!= image
->info
.height
||
2106 extent
->depth
!= image
->info
.depth
)
2111 struct radv_sampler
{
2112 struct vk_object_base base
;
2114 struct radv_sampler_ycbcr_conversion
*ycbcr_sampler
;
2115 uint32_t border_color_slot
;
2118 struct radv_framebuffer
{
2119 struct vk_object_base base
;
2124 uint32_t attachment_count
;
2125 struct radv_image_view
*attachments
[0];
2128 struct radv_subpass_barrier
{
2129 VkPipelineStageFlags src_stage_mask
;
2130 VkAccessFlags src_access_mask
;
2131 VkAccessFlags dst_access_mask
;
2134 void radv_subpass_barrier(struct radv_cmd_buffer
*cmd_buffer
,
2135 const struct radv_subpass_barrier
*barrier
);
2137 struct radv_subpass_attachment
{
2138 uint32_t attachment
;
2139 VkImageLayout layout
;
2140 VkImageLayout stencil_layout
;
2141 bool in_render_loop
;
2144 struct radv_subpass
{
2145 uint32_t attachment_count
;
2146 struct radv_subpass_attachment
* attachments
;
2148 uint32_t input_count
;
2149 uint32_t color_count
;
2150 struct radv_subpass_attachment
* input_attachments
;
2151 struct radv_subpass_attachment
* color_attachments
;
2152 struct radv_subpass_attachment
* resolve_attachments
;
2153 struct radv_subpass_attachment
* depth_stencil_attachment
;
2154 struct radv_subpass_attachment
* ds_resolve_attachment
;
2155 VkResolveModeFlagBits depth_resolve_mode
;
2156 VkResolveModeFlagBits stencil_resolve_mode
;
2158 /** Subpass has at least one color resolve attachment */
2159 bool has_color_resolve
;
2161 /** Subpass has at least one color attachment */
2164 struct radv_subpass_barrier start_barrier
;
2168 VkSampleCountFlagBits color_sample_count
;
2169 VkSampleCountFlagBits depth_sample_count
;
2170 VkSampleCountFlagBits max_sample_count
;
2174 radv_get_subpass_id(struct radv_cmd_buffer
*cmd_buffer
);
2176 struct radv_render_pass_attachment
{
2179 VkAttachmentLoadOp load_op
;
2180 VkAttachmentLoadOp stencil_load_op
;
2181 VkImageLayout initial_layout
;
2182 VkImageLayout final_layout
;
2183 VkImageLayout stencil_initial_layout
;
2184 VkImageLayout stencil_final_layout
;
2186 /* The subpass id in which the attachment will be used first/last. */
2187 uint32_t first_subpass_idx
;
2188 uint32_t last_subpass_idx
;
2191 struct radv_render_pass
{
2192 struct vk_object_base base
;
2193 uint32_t attachment_count
;
2194 uint32_t subpass_count
;
2195 struct radv_subpass_attachment
* subpass_attachments
;
2196 struct radv_render_pass_attachment
* attachments
;
2197 struct radv_subpass_barrier end_barrier
;
2198 struct radv_subpass subpasses
[0];
2201 VkResult
radv_device_init_meta(struct radv_device
*device
);
2202 void radv_device_finish_meta(struct radv_device
*device
);
2204 struct radv_query_pool
{
2205 struct vk_object_base base
;
2206 struct radeon_winsys_bo
*bo
;
2208 uint32_t availability_offset
;
2212 uint32_t pipeline_stats_mask
;
2216 RADV_SEMAPHORE_NONE
,
2217 RADV_SEMAPHORE_WINSYS
,
2218 RADV_SEMAPHORE_SYNCOBJ
,
2219 RADV_SEMAPHORE_TIMELINE
,
2220 } radv_semaphore_kind
;
2222 struct radv_deferred_queue_submission
;
2224 struct radv_timeline_waiter
{
2225 struct list_head list
;
2226 struct radv_deferred_queue_submission
*submission
;
2230 struct radv_timeline_point
{
2231 struct list_head list
;
2236 /* Separate from the list to accomodate CPU wait being async, as well
2237 * as prevent point deletion during submission. */
2238 unsigned wait_count
;
2241 struct radv_timeline
{
2242 /* Using a pthread mutex to be compatible with condition variables. */
2243 pthread_mutex_t mutex
;
2245 uint64_t highest_signaled
;
2246 uint64_t highest_submitted
;
2248 struct list_head points
;
2250 /* Keep free points on hand so we do not have to recreate syncobjs all
2252 struct list_head free_points
;
2254 /* Submissions that are deferred waiting for a specific value to be
2256 struct list_head waiters
;
2259 struct radv_semaphore_part
{
2260 radv_semaphore_kind kind
;
2263 struct radeon_winsys_sem
*ws_sem
;
2264 struct radv_timeline timeline
;
2268 struct radv_semaphore
{
2269 struct vk_object_base base
;
2270 struct radv_semaphore_part permanent
;
2271 struct radv_semaphore_part temporary
;
2274 bool radv_queue_internal_submit(struct radv_queue
*queue
,
2275 struct radeon_cmdbuf
*cs
);
2277 void radv_set_descriptor_set(struct radv_cmd_buffer
*cmd_buffer
,
2278 VkPipelineBindPoint bind_point
,
2279 struct radv_descriptor_set
*set
,
2283 radv_update_descriptor_sets(struct radv_device
*device
,
2284 struct radv_cmd_buffer
*cmd_buffer
,
2285 VkDescriptorSet overrideSet
,
2286 uint32_t descriptorWriteCount
,
2287 const VkWriteDescriptorSet
*pDescriptorWrites
,
2288 uint32_t descriptorCopyCount
,
2289 const VkCopyDescriptorSet
*pDescriptorCopies
);
2292 radv_update_descriptor_set_with_template(struct radv_device
*device
,
2293 struct radv_cmd_buffer
*cmd_buffer
,
2294 struct radv_descriptor_set
*set
,
2295 VkDescriptorUpdateTemplate descriptorUpdateTemplate
,
2298 void radv_meta_push_descriptor_set(struct radv_cmd_buffer
*cmd_buffer
,
2299 VkPipelineBindPoint pipelineBindPoint
,
2300 VkPipelineLayout _layout
,
2302 uint32_t descriptorWriteCount
,
2303 const VkWriteDescriptorSet
*pDescriptorWrites
);
2305 void radv_initialize_dcc(struct radv_cmd_buffer
*cmd_buffer
,
2306 struct radv_image
*image
,
2307 const VkImageSubresourceRange
*range
, uint32_t value
);
2309 void radv_initialize_fmask(struct radv_cmd_buffer
*cmd_buffer
,
2310 struct radv_image
*image
,
2311 const VkImageSubresourceRange
*range
);
2314 struct vk_object_base base
;
2315 struct radeon_winsys_fence
*fence
;
2316 struct wsi_fence
*fence_wsi
;
2319 uint32_t temp_syncobj
;
2322 /* radv_nir_to_llvm.c */
2323 struct radv_shader_args
;
2325 void llvm_compile_shader(struct radv_device
*device
,
2326 unsigned shader_count
,
2327 struct nir_shader
*const *shaders
,
2328 struct radv_shader_binary
**binary
,
2329 struct radv_shader_args
*args
);
2331 unsigned radv_nir_get_max_workgroup_size(enum chip_class chip_class
,
2332 gl_shader_stage stage
,
2333 const struct nir_shader
*nir
);
2335 /* radv_shader_info.h */
2336 struct radv_shader_info
;
2337 struct radv_shader_variant_key
;
2339 void radv_nir_shader_info_pass(const struct nir_shader
*nir
,
2340 const struct radv_pipeline_layout
*layout
,
2341 const struct radv_shader_variant_key
*key
,
2342 struct radv_shader_info
*info
,
2345 void radv_nir_shader_info_init(struct radv_shader_info
*info
);
2348 struct radv_thread_trace_info
{
2349 uint32_t cur_offset
;
2350 uint32_t trace_status
;
2352 uint32_t gfx9_write_counter
;
2353 uint32_t gfx10_dropped_cntr
;
2357 struct radv_thread_trace_se
{
2358 struct radv_thread_trace_info info
;
2360 uint32_t shader_engine
;
2361 uint32_t compute_unit
;
2364 struct radv_thread_trace
{
2365 uint32_t num_traces
;
2366 struct radv_thread_trace_se traces
[4];
2369 bool radv_thread_trace_init(struct radv_device
*device
);
2370 void radv_thread_trace_finish(struct radv_device
*device
);
2371 bool radv_begin_thread_trace(struct radv_queue
*queue
);
2372 bool radv_end_thread_trace(struct radv_queue
*queue
);
2373 bool radv_get_thread_trace(struct radv_queue
*queue
,
2374 struct radv_thread_trace
*thread_trace
);
2375 void radv_emit_thread_trace_userdata(struct radeon_cmdbuf
*cs
,
2376 const void *data
, uint32_t num_dwords
);
2379 int radv_dump_thread_trace(struct radv_device
*device
,
2380 const struct radv_thread_trace
*trace
);
2382 /* radv_sqtt_layer_.c */
2383 struct radv_barrier_data
{
2386 uint16_t depth_stencil_expand
: 1;
2387 uint16_t htile_hiz_range_expand
: 1;
2388 uint16_t depth_stencil_resummarize
: 1;
2389 uint16_t dcc_decompress
: 1;
2390 uint16_t fmask_decompress
: 1;
2391 uint16_t fast_clear_eliminate
: 1;
2392 uint16_t fmask_color_expand
: 1;
2393 uint16_t init_mask_ram
: 1;
2394 uint16_t reserved
: 8;
2397 } layout_transitions
;
2401 * Value for the reason field of an RGP barrier start marker originating from
2402 * the Vulkan client (does not include PAL-defined values). (Table 15)
2404 enum rgp_barrier_reason
{
2405 RGP_BARRIER_UNKNOWN_REASON
= 0xFFFFFFFF,
2407 /* External app-generated barrier reasons, i.e. API synchronization
2408 * commands Range of valid values: [0x00000001 ... 0x7FFFFFFF].
2410 RGP_BARRIER_EXTERNAL_CMD_PIPELINE_BARRIER
= 0x00000001,
2411 RGP_BARRIER_EXTERNAL_RENDER_PASS_SYNC
= 0x00000002,
2412 RGP_BARRIER_EXTERNAL_CMD_WAIT_EVENTS
= 0x00000003,
2414 /* Internal barrier reasons, i.e. implicit synchronization inserted by
2415 * the Vulkan driver Range of valid values: [0xC0000000 ... 0xFFFFFFFE].
2417 RGP_BARRIER_INTERNAL_BASE
= 0xC0000000,
2418 RGP_BARRIER_INTERNAL_PRE_RESET_QUERY_POOL_SYNC
= RGP_BARRIER_INTERNAL_BASE
+ 0,
2419 RGP_BARRIER_INTERNAL_POST_RESET_QUERY_POOL_SYNC
= RGP_BARRIER_INTERNAL_BASE
+ 1,
2420 RGP_BARRIER_INTERNAL_GPU_EVENT_RECYCLE_STALL
= RGP_BARRIER_INTERNAL_BASE
+ 2,
2421 RGP_BARRIER_INTERNAL_PRE_COPY_QUERY_POOL_RESULTS_SYNC
= RGP_BARRIER_INTERNAL_BASE
+ 3
2424 void radv_describe_begin_cmd_buffer(struct radv_cmd_buffer
*cmd_buffer
);
2425 void radv_describe_end_cmd_buffer(struct radv_cmd_buffer
*cmd_buffer
);
2426 void radv_describe_draw(struct radv_cmd_buffer
*cmd_buffer
);
2427 void radv_describe_dispatch(struct radv_cmd_buffer
*cmd_buffer
, int x
, int y
, int z
);
2428 void radv_describe_begin_render_pass_clear(struct radv_cmd_buffer
*cmd_buffer
,
2429 VkImageAspectFlagBits aspects
);
2430 void radv_describe_end_render_pass_clear(struct radv_cmd_buffer
*cmd_buffer
);
2431 void radv_describe_barrier_start(struct radv_cmd_buffer
*cmd_buffer
,
2432 enum rgp_barrier_reason reason
);
2433 void radv_describe_barrier_end(struct radv_cmd_buffer
*cmd_buffer
);
2434 void radv_describe_layout_transition(struct radv_cmd_buffer
*cmd_buffer
,
2435 const struct radv_barrier_data
*barrier
);
2437 struct radeon_winsys_sem
;
2439 uint64_t radv_get_current_time(void);
2441 static inline uint32_t
2442 si_conv_gl_prim_to_vertices(unsigned gl_prim
)
2445 case 0: /* GL_POINTS */
2447 case 1: /* GL_LINES */
2448 case 3: /* GL_LINE_STRIP */
2450 case 4: /* GL_TRIANGLES */
2451 case 5: /* GL_TRIANGLE_STRIP */
2453 case 0xA: /* GL_LINE_STRIP_ADJACENCY_ARB */
2455 case 0xc: /* GL_TRIANGLES_ADJACENCY_ARB */
2457 case 7: /* GL_QUADS */
2458 return V_028A6C_OUTPRIM_TYPE_TRISTRIP
;
2465 void radv_cmd_buffer_begin_render_pass(struct radv_cmd_buffer
*cmd_buffer
,
2466 const VkRenderPassBeginInfo
*pRenderPassBegin
);
2467 void radv_cmd_buffer_end_render_pass(struct radv_cmd_buffer
*cmd_buffer
);
2469 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
2471 static inline struct __radv_type * \
2472 __radv_type ## _from_handle(__VkType _handle) \
2474 return (struct __radv_type *) _handle; \
2477 static inline __VkType \
2478 __radv_type ## _to_handle(struct __radv_type *_obj) \
2480 return (__VkType) _obj; \
2483 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
2485 static inline struct __radv_type * \
2486 __radv_type ## _from_handle(__VkType _handle) \
2488 return (struct __radv_type *)(uintptr_t) _handle; \
2491 static inline __VkType \
2492 __radv_type ## _to_handle(struct __radv_type *_obj) \
2494 return (__VkType)(uintptr_t) _obj; \
2497 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
2498 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
2500 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer
, VkCommandBuffer
)
2501 RADV_DEFINE_HANDLE_CASTS(radv_device
, VkDevice
)
2502 RADV_DEFINE_HANDLE_CASTS(radv_instance
, VkInstance
)
2503 RADV_DEFINE_HANDLE_CASTS(radv_physical_device
, VkPhysicalDevice
)
2504 RADV_DEFINE_HANDLE_CASTS(radv_queue
, VkQueue
)
2506 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool
, VkCommandPool
)
2507 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer
, VkBuffer
)
2508 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view
, VkBufferView
)
2509 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool
, VkDescriptorPool
)
2510 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set
, VkDescriptorSet
)
2511 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout
, VkDescriptorSetLayout
)
2512 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template
, VkDescriptorUpdateTemplate
)
2513 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory
, VkDeviceMemory
)
2514 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence
, VkFence
)
2515 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event
, VkEvent
)
2516 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer
, VkFramebuffer
)
2517 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image
, VkImage
)
2518 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view
, VkImageView
);
2519 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache
, VkPipelineCache
)
2520 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline
, VkPipeline
)
2521 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout
, VkPipelineLayout
)
2522 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool
, VkQueryPool
)
2523 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass
, VkRenderPass
)
2524 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler
, VkSampler
)
2525 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler_ycbcr_conversion
, VkSamplerYcbcrConversion
)
2526 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module
, VkShaderModule
)
2527 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore
, VkSemaphore
)
2529 #endif /* RADV_PRIVATE_H */