radv: Add timelines with a VK_KHR_timeline_semaphore impl.
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x) ((void)0)
44 #endif
45
46 #include "c11/threads.h"
47 #include <amdgpu.h>
48 #include "compiler/shader_enums.h"
49 #include "util/macros.h"
50 #include "util/list.h"
51 #include "util/xmlconfig.h"
52 #include "main/macros.h"
53 #include "vk_alloc.h"
54 #include "vk_debug_report.h"
55
56 #include "radv_radeon_winsys.h"
57 #include "ac_binary.h"
58 #include "ac_nir_to_llvm.h"
59 #include "ac_gpu_info.h"
60 #include "ac_surface.h"
61 #include "ac_llvm_build.h"
62 #include "ac_llvm_util.h"
63 #include "radv_constants.h"
64 #include "radv_descriptor_set.h"
65 #include "radv_extensions.h"
66 #include "sid.h"
67
68 #include <llvm-c/TargetMachine.h>
69
70 /* Pre-declarations needed for WSI entrypoints */
71 struct wl_surface;
72 struct wl_display;
73 typedef struct xcb_connection_t xcb_connection_t;
74 typedef uint32_t xcb_visualid_t;
75 typedef uint32_t xcb_window_t;
76
77 #include <vulkan/vulkan.h>
78 #include <vulkan/vulkan_intel.h>
79 #include <vulkan/vulkan_android.h>
80 #include <vulkan/vk_icd.h>
81 #include <vulkan/vk_android_native_buffer.h>
82
83 #include "radv_entrypoints.h"
84
85 #include "wsi_common.h"
86 #include "wsi_common_display.h"
87
88 /* Helper to determine if we should compile
89 * any of the Android AHB support.
90 *
91 * To actually enable the ext we also need
92 * the necessary kernel support.
93 */
94 #if defined(ANDROID) && ANDROID_API_LEVEL >= 26
95 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 1
96 #else
97 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 0
98 #endif
99
100
101 struct gfx10_format {
102 unsigned img_format:9;
103
104 /* Various formats are only supported with workarounds for vertex fetch,
105 * and some 32_32_32 formats are supported natively, but only for buffers
106 * (possibly with some image support, actually, but no filtering). */
107 bool buffers_only:1;
108 };
109
110 #include "gfx10_format_table.h"
111
112 enum radv_mem_heap {
113 RADV_MEM_HEAP_VRAM,
114 RADV_MEM_HEAP_VRAM_CPU_ACCESS,
115 RADV_MEM_HEAP_GTT,
116 RADV_MEM_HEAP_COUNT
117 };
118
119 enum radv_mem_type {
120 RADV_MEM_TYPE_VRAM,
121 RADV_MEM_TYPE_GTT_WRITE_COMBINE,
122 RADV_MEM_TYPE_VRAM_CPU_ACCESS,
123 RADV_MEM_TYPE_GTT_CACHED,
124 RADV_MEM_TYPE_COUNT
125 };
126
127 enum radv_secure_compile_type {
128 RADV_SC_TYPE_INIT_SUCCESS,
129 RADV_SC_TYPE_INIT_FAILURE,
130 RADV_SC_TYPE_COMPILE_PIPELINE,
131 RADV_SC_TYPE_COMPILE_PIPELINE_FINISHED,
132 RADV_SC_TYPE_READ_DISK_CACHE,
133 RADV_SC_TYPE_WRITE_DISK_CACHE,
134 RADV_SC_TYPE_DESTROY_DEVICE,
135 RADV_SC_TYPE_COUNT
136 };
137
138 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
139
140 static inline uint32_t
141 align_u32(uint32_t v, uint32_t a)
142 {
143 assert(a != 0 && a == (a & -a));
144 return (v + a - 1) & ~(a - 1);
145 }
146
147 static inline uint32_t
148 align_u32_npot(uint32_t v, uint32_t a)
149 {
150 return (v + a - 1) / a * a;
151 }
152
153 static inline uint64_t
154 align_u64(uint64_t v, uint64_t a)
155 {
156 assert(a != 0 && a == (a & -a));
157 return (v + a - 1) & ~(a - 1);
158 }
159
160 static inline int32_t
161 align_i32(int32_t v, int32_t a)
162 {
163 assert(a != 0 && a == (a & -a));
164 return (v + a - 1) & ~(a - 1);
165 }
166
167 /** Alignment must be a power of 2. */
168 static inline bool
169 radv_is_aligned(uintmax_t n, uintmax_t a)
170 {
171 assert(a == (a & -a));
172 return (n & (a - 1)) == 0;
173 }
174
175 static inline uint32_t
176 round_up_u32(uint32_t v, uint32_t a)
177 {
178 return (v + a - 1) / a;
179 }
180
181 static inline uint64_t
182 round_up_u64(uint64_t v, uint64_t a)
183 {
184 return (v + a - 1) / a;
185 }
186
187 static inline uint32_t
188 radv_minify(uint32_t n, uint32_t levels)
189 {
190 if (unlikely(n == 0))
191 return 0;
192 else
193 return MAX2(n >> levels, 1);
194 }
195 static inline float
196 radv_clamp_f(float f, float min, float max)
197 {
198 assert(min < max);
199
200 if (f > max)
201 return max;
202 else if (f < min)
203 return min;
204 else
205 return f;
206 }
207
208 static inline bool
209 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
210 {
211 if (*inout_mask & clear_mask) {
212 *inout_mask &= ~clear_mask;
213 return true;
214 } else {
215 return false;
216 }
217 }
218
219 #define for_each_bit(b, dword) \
220 for (uint32_t __dword = (dword); \
221 (b) = __builtin_ffs(__dword) - 1, __dword; \
222 __dword &= ~(1 << (b)))
223
224 #define typed_memcpy(dest, src, count) ({ \
225 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
226 memcpy((dest), (src), (count) * sizeof(*(src))); \
227 })
228
229 /* Whenever we generate an error, pass it through this function. Useful for
230 * debugging, where we can break on it. Only call at error site, not when
231 * propagating errors. Might be useful to plug in a stack trace here.
232 */
233
234 struct radv_image_view;
235 struct radv_instance;
236
237 VkResult __vk_errorf(struct radv_instance *instance, VkResult error, const char *file, int line, const char *format, ...);
238
239 #define vk_error(instance, error) __vk_errorf(instance, error, __FILE__, __LINE__, NULL);
240 #define vk_errorf(instance, error, format, ...) __vk_errorf(instance, error, __FILE__, __LINE__, format, ## __VA_ARGS__);
241
242 void __radv_finishme(const char *file, int line, const char *format, ...)
243 radv_printflike(3, 4);
244 void radv_loge(const char *format, ...) radv_printflike(1, 2);
245 void radv_loge_v(const char *format, va_list va);
246 void radv_logi(const char *format, ...) radv_printflike(1, 2);
247 void radv_logi_v(const char *format, va_list va);
248
249 /**
250 * Print a FINISHME message, including its source location.
251 */
252 #define radv_finishme(format, ...) \
253 do { \
254 static bool reported = false; \
255 if (!reported) { \
256 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
257 reported = true; \
258 } \
259 } while (0)
260
261 /* A non-fatal assert. Useful for debugging. */
262 #ifdef DEBUG
263 #define radv_assert(x) ({ \
264 if (unlikely(!(x))) \
265 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
266 })
267 #else
268 #define radv_assert(x)
269 #endif
270
271 #define stub_return(v) \
272 do { \
273 radv_finishme("stub %s", __func__); \
274 return (v); \
275 } while (0)
276
277 #define stub() \
278 do { \
279 radv_finishme("stub %s", __func__); \
280 return; \
281 } while (0)
282
283 void *radv_lookup_entrypoint_unchecked(const char *name);
284 void *radv_lookup_entrypoint_checked(const char *name,
285 uint32_t core_version,
286 const struct radv_instance_extension_table *instance,
287 const struct radv_device_extension_table *device);
288 void *radv_lookup_physical_device_entrypoint_checked(const char *name,
289 uint32_t core_version,
290 const struct radv_instance_extension_table *instance);
291
292 struct radv_physical_device {
293 VK_LOADER_DATA _loader_data;
294
295 struct radv_instance * instance;
296
297 struct radeon_winsys *ws;
298 struct radeon_info rad_info;
299 char name[VK_MAX_PHYSICAL_DEVICE_NAME_SIZE];
300 uint8_t driver_uuid[VK_UUID_SIZE];
301 uint8_t device_uuid[VK_UUID_SIZE];
302 uint8_t cache_uuid[VK_UUID_SIZE];
303
304 int local_fd;
305 int master_fd;
306 struct wsi_device wsi_device;
307
308 bool out_of_order_rast_allowed;
309
310 /* Whether DCC should be enabled for MSAA textures. */
311 bool dcc_msaa_allowed;
312
313 /* Whether to enable the AMD_shader_ballot extension */
314 bool use_shader_ballot;
315
316 /* Whether to enable NGG. */
317 bool use_ngg;
318
319 /* Whether to enable NGG streamout. */
320 bool use_ngg_streamout;
321
322 /* Number of threads per wave. */
323 uint8_t ps_wave_size;
324 uint8_t cs_wave_size;
325 uint8_t ge_wave_size;
326
327 /* Whether to use the experimental compiler backend */
328 bool use_aco;
329
330 /* This is the drivers on-disk cache used as a fallback as opposed to
331 * the pipeline cache defined by apps.
332 */
333 struct disk_cache * disk_cache;
334
335 VkPhysicalDeviceMemoryProperties memory_properties;
336 enum radv_mem_type mem_type_indices[RADV_MEM_TYPE_COUNT];
337
338 drmPciBusInfo bus_info;
339
340 struct radv_device_extension_table supported_extensions;
341 };
342
343 struct radv_instance {
344 VK_LOADER_DATA _loader_data;
345
346 VkAllocationCallbacks alloc;
347
348 uint32_t apiVersion;
349 int physicalDeviceCount;
350 struct radv_physical_device physicalDevices[RADV_MAX_DRM_DEVICES];
351
352 char * engineName;
353 uint32_t engineVersion;
354
355 uint64_t debug_flags;
356 uint64_t perftest_flags;
357 uint8_t num_sc_threads;
358
359 struct vk_debug_report_instance debug_report_callbacks;
360
361 struct radv_instance_extension_table enabled_extensions;
362
363 struct driOptionCache dri_options;
364 struct driOptionCache available_dri_options;
365 };
366
367 static inline
368 bool radv_device_use_secure_compile(struct radv_instance *instance)
369 {
370 return instance->num_sc_threads;
371 }
372
373 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
374 void radv_finish_wsi(struct radv_physical_device *physical_device);
375
376 bool radv_instance_extension_supported(const char *name);
377 uint32_t radv_physical_device_api_version(struct radv_physical_device *dev);
378 bool radv_physical_device_extension_supported(struct radv_physical_device *dev,
379 const char *name);
380
381 struct cache_entry;
382
383 struct radv_pipeline_cache {
384 struct radv_device * device;
385 pthread_mutex_t mutex;
386
387 uint32_t total_size;
388 uint32_t table_size;
389 uint32_t kernel_count;
390 struct cache_entry ** hash_table;
391 bool modified;
392
393 VkAllocationCallbacks alloc;
394 };
395
396 struct radv_pipeline_key {
397 uint32_t instance_rate_inputs;
398 uint32_t instance_rate_divisors[MAX_VERTEX_ATTRIBS];
399 uint8_t vertex_attribute_formats[MAX_VERTEX_ATTRIBS];
400 uint32_t vertex_attribute_bindings[MAX_VERTEX_ATTRIBS];
401 uint32_t vertex_attribute_offsets[MAX_VERTEX_ATTRIBS];
402 uint32_t vertex_attribute_strides[MAX_VERTEX_ATTRIBS];
403 uint64_t vertex_alpha_adjust;
404 uint32_t vertex_post_shuffle;
405 unsigned tess_input_vertices;
406 uint32_t col_format;
407 uint32_t is_int8;
408 uint32_t is_int10;
409 uint8_t log2_ps_iter_samples;
410 uint8_t num_samples;
411 uint32_t has_multiview_view_index : 1;
412 uint32_t optimisations_disabled : 1;
413 uint8_t topology;
414 };
415
416 struct radv_shader_binary;
417 struct radv_shader_variant;
418
419 void
420 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
421 struct radv_device *device);
422 void
423 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
424 bool
425 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
426 const void *data, size_t size);
427
428 bool
429 radv_create_shader_variants_from_pipeline_cache(struct radv_device *device,
430 struct radv_pipeline_cache *cache,
431 const unsigned char *sha1,
432 struct radv_shader_variant **variants,
433 bool *found_in_application_cache);
434
435 void
436 radv_pipeline_cache_insert_shaders(struct radv_device *device,
437 struct radv_pipeline_cache *cache,
438 const unsigned char *sha1,
439 struct radv_shader_variant **variants,
440 struct radv_shader_binary *const *binaries);
441
442 enum radv_blit_ds_layout {
443 RADV_BLIT_DS_LAYOUT_TILE_ENABLE,
444 RADV_BLIT_DS_LAYOUT_TILE_DISABLE,
445 RADV_BLIT_DS_LAYOUT_COUNT,
446 };
447
448 static inline enum radv_blit_ds_layout radv_meta_blit_ds_to_type(VkImageLayout layout)
449 {
450 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_BLIT_DS_LAYOUT_TILE_DISABLE : RADV_BLIT_DS_LAYOUT_TILE_ENABLE;
451 }
452
453 static inline VkImageLayout radv_meta_blit_ds_to_layout(enum radv_blit_ds_layout ds_layout)
454 {
455 return ds_layout == RADV_BLIT_DS_LAYOUT_TILE_ENABLE ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
456 }
457
458 enum radv_meta_dst_layout {
459 RADV_META_DST_LAYOUT_GENERAL,
460 RADV_META_DST_LAYOUT_OPTIMAL,
461 RADV_META_DST_LAYOUT_COUNT,
462 };
463
464 static inline enum radv_meta_dst_layout radv_meta_dst_layout_from_layout(VkImageLayout layout)
465 {
466 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_META_DST_LAYOUT_GENERAL : RADV_META_DST_LAYOUT_OPTIMAL;
467 }
468
469 static inline VkImageLayout radv_meta_dst_layout_to_layout(enum radv_meta_dst_layout layout)
470 {
471 return layout == RADV_META_DST_LAYOUT_OPTIMAL ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
472 }
473
474 struct radv_meta_state {
475 VkAllocationCallbacks alloc;
476
477 struct radv_pipeline_cache cache;
478
479 /*
480 * For on-demand pipeline creation, makes sure that
481 * only one thread tries to build a pipeline at the same time.
482 */
483 mtx_t mtx;
484
485 /**
486 * Use array element `i` for images with `2^i` samples.
487 */
488 struct {
489 VkRenderPass render_pass[NUM_META_FS_KEYS];
490 VkPipeline color_pipelines[NUM_META_FS_KEYS];
491
492 VkRenderPass depthstencil_rp;
493 VkPipeline depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
494 VkPipeline stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
495 VkPipeline depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
496
497 VkPipeline depth_only_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
498 VkPipeline stencil_only_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
499 VkPipeline depthstencil_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
500 } clear[MAX_SAMPLES_LOG2];
501
502 VkPipelineLayout clear_color_p_layout;
503 VkPipelineLayout clear_depth_p_layout;
504 VkPipelineLayout clear_depth_unrestricted_p_layout;
505
506 /* Optimized compute fast HTILE clear for stencil or depth only. */
507 VkPipeline clear_htile_mask_pipeline;
508 VkPipelineLayout clear_htile_mask_p_layout;
509 VkDescriptorSetLayout clear_htile_mask_ds_layout;
510
511 struct {
512 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
513
514 /** Pipeline that blits from a 1D image. */
515 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
516
517 /** Pipeline that blits from a 2D image. */
518 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
519
520 /** Pipeline that blits from a 3D image. */
521 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
522
523 VkRenderPass depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
524 VkPipeline depth_only_1d_pipeline;
525 VkPipeline depth_only_2d_pipeline;
526 VkPipeline depth_only_3d_pipeline;
527
528 VkRenderPass stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
529 VkPipeline stencil_only_1d_pipeline;
530 VkPipeline stencil_only_2d_pipeline;
531 VkPipeline stencil_only_3d_pipeline;
532 VkPipelineLayout pipeline_layout;
533 VkDescriptorSetLayout ds_layout;
534 } blit;
535
536 struct {
537 VkPipelineLayout p_layouts[5];
538 VkDescriptorSetLayout ds_layouts[5];
539 VkPipeline pipelines[5][NUM_META_FS_KEYS];
540
541 VkPipeline depth_only_pipeline[5];
542
543 VkPipeline stencil_only_pipeline[5];
544 } blit2d[MAX_SAMPLES_LOG2];
545
546 VkRenderPass blit2d_render_passes[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
547 VkRenderPass blit2d_depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
548 VkRenderPass blit2d_stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
549
550 struct {
551 VkPipelineLayout img_p_layout;
552 VkDescriptorSetLayout img_ds_layout;
553 VkPipeline pipeline;
554 VkPipeline pipeline_3d;
555 } itob;
556 struct {
557 VkPipelineLayout img_p_layout;
558 VkDescriptorSetLayout img_ds_layout;
559 VkPipeline pipeline;
560 VkPipeline pipeline_3d;
561 } btoi;
562 struct {
563 VkPipelineLayout img_p_layout;
564 VkDescriptorSetLayout img_ds_layout;
565 VkPipeline pipeline;
566 } btoi_r32g32b32;
567 struct {
568 VkPipelineLayout img_p_layout;
569 VkDescriptorSetLayout img_ds_layout;
570 VkPipeline pipeline;
571 VkPipeline pipeline_3d;
572 } itoi;
573 struct {
574 VkPipelineLayout img_p_layout;
575 VkDescriptorSetLayout img_ds_layout;
576 VkPipeline pipeline;
577 } itoi_r32g32b32;
578 struct {
579 VkPipelineLayout img_p_layout;
580 VkDescriptorSetLayout img_ds_layout;
581 VkPipeline pipeline;
582 VkPipeline pipeline_3d;
583 } cleari;
584 struct {
585 VkPipelineLayout img_p_layout;
586 VkDescriptorSetLayout img_ds_layout;
587 VkPipeline pipeline;
588 } cleari_r32g32b32;
589
590 struct {
591 VkPipelineLayout p_layout;
592 VkPipeline pipeline[NUM_META_FS_KEYS];
593 VkRenderPass pass[NUM_META_FS_KEYS];
594 } resolve;
595
596 struct {
597 VkDescriptorSetLayout ds_layout;
598 VkPipelineLayout p_layout;
599 struct {
600 VkPipeline pipeline;
601 VkPipeline i_pipeline;
602 VkPipeline srgb_pipeline;
603 } rc[MAX_SAMPLES_LOG2];
604
605 VkPipeline depth_zero_pipeline;
606 struct {
607 VkPipeline average_pipeline;
608 VkPipeline max_pipeline;
609 VkPipeline min_pipeline;
610 } depth[MAX_SAMPLES_LOG2];
611
612 VkPipeline stencil_zero_pipeline;
613 struct {
614 VkPipeline max_pipeline;
615 VkPipeline min_pipeline;
616 } stencil[MAX_SAMPLES_LOG2];
617 } resolve_compute;
618
619 struct {
620 VkDescriptorSetLayout ds_layout;
621 VkPipelineLayout p_layout;
622
623 struct {
624 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
625 VkPipeline pipeline[NUM_META_FS_KEYS];
626 } rc[MAX_SAMPLES_LOG2];
627
628 VkRenderPass depth_render_pass;
629 VkPipeline depth_zero_pipeline;
630 struct {
631 VkPipeline average_pipeline;
632 VkPipeline max_pipeline;
633 VkPipeline min_pipeline;
634 } depth[MAX_SAMPLES_LOG2];
635
636 VkRenderPass stencil_render_pass;
637 VkPipeline stencil_zero_pipeline;
638 struct {
639 VkPipeline max_pipeline;
640 VkPipeline min_pipeline;
641 } stencil[MAX_SAMPLES_LOG2];
642 } resolve_fragment;
643
644 struct {
645 VkPipelineLayout p_layout;
646 VkPipeline decompress_pipeline;
647 VkPipeline resummarize_pipeline;
648 VkRenderPass pass;
649 } depth_decomp[MAX_SAMPLES_LOG2];
650
651 struct {
652 VkPipelineLayout p_layout;
653 VkPipeline cmask_eliminate_pipeline;
654 VkPipeline fmask_decompress_pipeline;
655 VkPipeline dcc_decompress_pipeline;
656 VkRenderPass pass;
657
658 VkDescriptorSetLayout dcc_decompress_compute_ds_layout;
659 VkPipelineLayout dcc_decompress_compute_p_layout;
660 VkPipeline dcc_decompress_compute_pipeline;
661 } fast_clear_flush;
662
663 struct {
664 VkPipelineLayout fill_p_layout;
665 VkPipelineLayout copy_p_layout;
666 VkDescriptorSetLayout fill_ds_layout;
667 VkDescriptorSetLayout copy_ds_layout;
668 VkPipeline fill_pipeline;
669 VkPipeline copy_pipeline;
670 } buffer;
671
672 struct {
673 VkDescriptorSetLayout ds_layout;
674 VkPipelineLayout p_layout;
675 VkPipeline occlusion_query_pipeline;
676 VkPipeline pipeline_statistics_query_pipeline;
677 VkPipeline tfb_query_pipeline;
678 VkPipeline timestamp_query_pipeline;
679 } query;
680
681 struct {
682 VkDescriptorSetLayout ds_layout;
683 VkPipelineLayout p_layout;
684 VkPipeline pipeline[MAX_SAMPLES_LOG2];
685 } fmask_expand;
686 };
687
688 /* queue types */
689 #define RADV_QUEUE_GENERAL 0
690 #define RADV_QUEUE_COMPUTE 1
691 #define RADV_QUEUE_TRANSFER 2
692
693 #define RADV_MAX_QUEUE_FAMILIES 3
694
695 enum ring_type radv_queue_family_to_ring(int f);
696
697 struct radv_queue {
698 VK_LOADER_DATA _loader_data;
699 struct radv_device * device;
700 struct radeon_winsys_ctx *hw_ctx;
701 enum radeon_ctx_priority priority;
702 uint32_t queue_family_index;
703 int queue_idx;
704 VkDeviceQueueCreateFlags flags;
705
706 uint32_t scratch_size;
707 uint32_t compute_scratch_size;
708 uint32_t esgs_ring_size;
709 uint32_t gsvs_ring_size;
710 bool has_tess_rings;
711 bool has_gds;
712 bool has_sample_positions;
713
714 struct radeon_winsys_bo *scratch_bo;
715 struct radeon_winsys_bo *descriptor_bo;
716 struct radeon_winsys_bo *compute_scratch_bo;
717 struct radeon_winsys_bo *esgs_ring_bo;
718 struct radeon_winsys_bo *gsvs_ring_bo;
719 struct radeon_winsys_bo *tess_rings_bo;
720 struct radeon_winsys_bo *gds_bo;
721 struct radeon_winsys_bo *gds_oa_bo;
722 struct radeon_cmdbuf *initial_preamble_cs;
723 struct radeon_cmdbuf *initial_full_flush_preamble_cs;
724 struct radeon_cmdbuf *continue_preamble_cs;
725 };
726
727 struct radv_bo_list {
728 struct radv_winsys_bo_list list;
729 unsigned capacity;
730 pthread_mutex_t mutex;
731 };
732
733 struct radv_secure_compile_process {
734 /* Secure process file descriptors */
735 int fd_secure_input;
736 int fd_secure_output;
737
738 /* Secure compile process id */
739 pid_t sc_pid;
740
741 /* Is the secure compile process currently in use by a thread */
742 bool in_use;
743 };
744
745 struct radv_secure_compile_state {
746 struct radv_secure_compile_process *secure_compile_processes;
747 uint32_t secure_compile_thread_counter;
748 mtx_t secure_compile_mutex;
749 };
750
751 struct radv_device {
752 VK_LOADER_DATA _loader_data;
753
754 VkAllocationCallbacks alloc;
755
756 struct radv_instance * instance;
757 struct radeon_winsys *ws;
758
759 struct radv_meta_state meta_state;
760
761 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
762 int queue_count[RADV_MAX_QUEUE_FAMILIES];
763 struct radeon_cmdbuf *empty_cs[RADV_MAX_QUEUE_FAMILIES];
764
765 bool always_use_syncobj;
766 bool pbb_allowed;
767 bool dfsm_allowed;
768 uint32_t tess_offchip_block_dw_size;
769 uint32_t scratch_waves;
770 uint32_t dispatch_initiator;
771
772 uint32_t gs_table_depth;
773
774 /* MSAA sample locations.
775 * The first index is the sample index.
776 * The second index is the coordinate: X, Y. */
777 float sample_locations_1x[1][2];
778 float sample_locations_2x[2][2];
779 float sample_locations_4x[4][2];
780 float sample_locations_8x[8][2];
781
782 /* GFX7 and later */
783 uint32_t gfx_init_size_dw;
784 struct radeon_winsys_bo *gfx_init;
785
786 struct radeon_winsys_bo *trace_bo;
787 uint32_t *trace_id_ptr;
788
789 /* Whether to keep shader debug info, for tracing or VK_AMD_shader_info */
790 bool keep_shader_info;
791
792 struct radv_physical_device *physical_device;
793
794 /* Backup in-memory cache to be used if the app doesn't provide one */
795 struct radv_pipeline_cache * mem_cache;
796
797 /*
798 * use different counters so MSAA MRTs get consecutive surface indices,
799 * even if MASK is allocated in between.
800 */
801 uint32_t image_mrt_offset_counter;
802 uint32_t fmask_mrt_offset_counter;
803 struct list_head shader_slabs;
804 mtx_t shader_slab_mutex;
805
806 /* For detecting VM faults reported by dmesg. */
807 uint64_t dmesg_timestamp;
808
809 struct radv_device_extension_table enabled_extensions;
810
811 /* Whether the app has enabled the robustBufferAccess feature. */
812 bool robust_buffer_access;
813
814 /* Whether the driver uses a global BO list. */
815 bool use_global_bo_list;
816
817 struct radv_bo_list bo_list;
818
819 /* Whether anisotropy is forced with RADV_TEX_ANISO (-1 is disabled). */
820 int force_aniso;
821
822 struct radv_secure_compile_state *sc_state;
823
824 /* Condition variable for legacy timelines, to notify waiters when a
825 * new point gets submitted. */
826 pthread_cond_t timeline_cond;
827 };
828
829 struct radv_device_memory {
830 struct radeon_winsys_bo *bo;
831 /* for dedicated allocations */
832 struct radv_image *image;
833 struct radv_buffer *buffer;
834 uint32_t type_index;
835 VkDeviceSize map_size;
836 void * map;
837 void * user_ptr;
838
839 #if RADV_SUPPORT_ANDROID_HARDWARE_BUFFER
840 struct AHardwareBuffer * android_hardware_buffer;
841 #endif
842 };
843
844
845 struct radv_descriptor_range {
846 uint64_t va;
847 uint32_t size;
848 };
849
850 struct radv_descriptor_set {
851 const struct radv_descriptor_set_layout *layout;
852 uint32_t size;
853
854 struct radeon_winsys_bo *bo;
855 uint64_t va;
856 uint32_t *mapped_ptr;
857 struct radv_descriptor_range *dynamic_descriptors;
858
859 struct radeon_winsys_bo *descriptors[0];
860 };
861
862 struct radv_push_descriptor_set
863 {
864 struct radv_descriptor_set set;
865 uint32_t capacity;
866 };
867
868 struct radv_descriptor_pool_entry {
869 uint32_t offset;
870 uint32_t size;
871 struct radv_descriptor_set *set;
872 };
873
874 struct radv_descriptor_pool {
875 struct radeon_winsys_bo *bo;
876 uint8_t *mapped_ptr;
877 uint64_t current_offset;
878 uint64_t size;
879
880 uint8_t *host_memory_base;
881 uint8_t *host_memory_ptr;
882 uint8_t *host_memory_end;
883
884 uint32_t entry_count;
885 uint32_t max_entry_count;
886 struct radv_descriptor_pool_entry entries[0];
887 };
888
889 struct radv_descriptor_update_template_entry {
890 VkDescriptorType descriptor_type;
891
892 /* The number of descriptors to update */
893 uint32_t descriptor_count;
894
895 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
896 uint32_t dst_offset;
897
898 /* In dwords. Not valid/used for dynamic descriptors */
899 uint32_t dst_stride;
900
901 uint32_t buffer_offset;
902
903 /* Only valid for combined image samplers and samplers */
904 uint8_t has_sampler;
905 uint8_t sampler_offset;
906
907 /* In bytes */
908 size_t src_offset;
909 size_t src_stride;
910
911 /* For push descriptors */
912 const uint32_t *immutable_samplers;
913 };
914
915 struct radv_descriptor_update_template {
916 uint32_t entry_count;
917 VkPipelineBindPoint bind_point;
918 struct radv_descriptor_update_template_entry entry[0];
919 };
920
921 struct radv_buffer {
922 VkDeviceSize size;
923
924 VkBufferUsageFlags usage;
925 VkBufferCreateFlags flags;
926
927 /* Set when bound */
928 struct radeon_winsys_bo * bo;
929 VkDeviceSize offset;
930
931 bool shareable;
932 };
933
934 enum radv_dynamic_state_bits {
935 RADV_DYNAMIC_VIEWPORT = 1 << 0,
936 RADV_DYNAMIC_SCISSOR = 1 << 1,
937 RADV_DYNAMIC_LINE_WIDTH = 1 << 2,
938 RADV_DYNAMIC_DEPTH_BIAS = 1 << 3,
939 RADV_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
940 RADV_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
941 RADV_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
942 RADV_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
943 RADV_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
944 RADV_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
945 RADV_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
946 RADV_DYNAMIC_ALL = (1 << 11) - 1,
947 };
948
949 enum radv_cmd_dirty_bits {
950 /* Keep the dynamic state dirty bits in sync with
951 * enum radv_dynamic_state_bits */
952 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0,
953 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1,
954 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2,
955 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3,
956 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
957 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
958 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
959 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
960 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
961 RADV_CMD_DIRTY_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
962 RADV_CMD_DIRTY_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
963 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 11) - 1,
964 RADV_CMD_DIRTY_PIPELINE = 1 << 11,
965 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 12,
966 RADV_CMD_DIRTY_FRAMEBUFFER = 1 << 13,
967 RADV_CMD_DIRTY_VERTEX_BUFFER = 1 << 14,
968 RADV_CMD_DIRTY_STREAMOUT_BUFFER = 1 << 15,
969 };
970
971 enum radv_cmd_flush_bits {
972 /* Instruction cache. */
973 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
974 /* Scalar L1 cache. */
975 RADV_CMD_FLAG_INV_SCACHE = 1 << 1,
976 /* Vector L1 cache. */
977 RADV_CMD_FLAG_INV_VCACHE = 1 << 2,
978 /* L2 cache + L2 metadata cache writeback & invalidate.
979 * GFX6-8: Used by shaders only. GFX9-10: Used by everything. */
980 RADV_CMD_FLAG_INV_L2 = 1 << 3,
981 /* L2 writeback (write dirty L2 lines to memory for non-L2 clients).
982 * Only used for coherency with non-L2 clients like CB, DB, CP on GFX6-8.
983 * GFX6-7 will do complete invalidation, because the writeback is unsupported. */
984 RADV_CMD_FLAG_WB_L2 = 1 << 4,
985 /* Framebuffer caches */
986 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
987 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
988 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
989 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
990 /* Engine synchronization. */
991 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
992 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
993 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
994 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
995 /* Pipeline query controls. */
996 RADV_CMD_FLAG_START_PIPELINE_STATS = 1 << 13,
997 RADV_CMD_FLAG_STOP_PIPELINE_STATS = 1 << 14,
998 RADV_CMD_FLAG_VGT_STREAMOUT_SYNC = 1 << 15,
999
1000 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1001 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
1002 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1003 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
1004 };
1005
1006 struct radv_vertex_binding {
1007 struct radv_buffer * buffer;
1008 VkDeviceSize offset;
1009 };
1010
1011 struct radv_streamout_binding {
1012 struct radv_buffer *buffer;
1013 VkDeviceSize offset;
1014 VkDeviceSize size;
1015 };
1016
1017 struct radv_streamout_state {
1018 /* Mask of bound streamout buffers. */
1019 uint8_t enabled_mask;
1020
1021 /* External state that comes from the last vertex stage, it must be
1022 * set explicitely when binding a new graphics pipeline.
1023 */
1024 uint16_t stride_in_dw[MAX_SO_BUFFERS];
1025 uint32_t enabled_stream_buffers_mask; /* stream0 buffers0-3 in 4 LSB */
1026
1027 /* State of VGT_STRMOUT_BUFFER_(CONFIG|END) */
1028 uint32_t hw_enabled_mask;
1029
1030 /* State of VGT_STRMOUT_(CONFIG|EN) */
1031 bool streamout_enabled;
1032 };
1033
1034 struct radv_viewport_state {
1035 uint32_t count;
1036 VkViewport viewports[MAX_VIEWPORTS];
1037 };
1038
1039 struct radv_scissor_state {
1040 uint32_t count;
1041 VkRect2D scissors[MAX_SCISSORS];
1042 };
1043
1044 struct radv_discard_rectangle_state {
1045 uint32_t count;
1046 VkRect2D rectangles[MAX_DISCARD_RECTANGLES];
1047 };
1048
1049 struct radv_sample_locations_state {
1050 VkSampleCountFlagBits per_pixel;
1051 VkExtent2D grid_size;
1052 uint32_t count;
1053 VkSampleLocationEXT locations[MAX_SAMPLE_LOCATIONS];
1054 };
1055
1056 struct radv_dynamic_state {
1057 /**
1058 * Bitmask of (1 << VK_DYNAMIC_STATE_*).
1059 * Defines the set of saved dynamic state.
1060 */
1061 uint32_t mask;
1062
1063 struct radv_viewport_state viewport;
1064
1065 struct radv_scissor_state scissor;
1066
1067 float line_width;
1068
1069 struct {
1070 float bias;
1071 float clamp;
1072 float slope;
1073 } depth_bias;
1074
1075 float blend_constants[4];
1076
1077 struct {
1078 float min;
1079 float max;
1080 } depth_bounds;
1081
1082 struct {
1083 uint32_t front;
1084 uint32_t back;
1085 } stencil_compare_mask;
1086
1087 struct {
1088 uint32_t front;
1089 uint32_t back;
1090 } stencil_write_mask;
1091
1092 struct {
1093 uint32_t front;
1094 uint32_t back;
1095 } stencil_reference;
1096
1097 struct radv_discard_rectangle_state discard_rectangle;
1098
1099 struct radv_sample_locations_state sample_location;
1100 };
1101
1102 extern const struct radv_dynamic_state default_dynamic_state;
1103
1104 const char *
1105 radv_get_debug_option_name(int id);
1106
1107 const char *
1108 radv_get_perftest_option_name(int id);
1109
1110 struct radv_color_buffer_info {
1111 uint64_t cb_color_base;
1112 uint64_t cb_color_cmask;
1113 uint64_t cb_color_fmask;
1114 uint64_t cb_dcc_base;
1115 uint32_t cb_color_slice;
1116 uint32_t cb_color_view;
1117 uint32_t cb_color_info;
1118 uint32_t cb_color_attrib;
1119 uint32_t cb_color_attrib2; /* GFX9 and later */
1120 uint32_t cb_color_attrib3; /* GFX10 and later */
1121 uint32_t cb_dcc_control;
1122 uint32_t cb_color_cmask_slice;
1123 uint32_t cb_color_fmask_slice;
1124 union {
1125 uint32_t cb_color_pitch; // GFX6-GFX8
1126 uint32_t cb_mrt_epitch; // GFX9+
1127 };
1128 };
1129
1130 struct radv_ds_buffer_info {
1131 uint64_t db_z_read_base;
1132 uint64_t db_stencil_read_base;
1133 uint64_t db_z_write_base;
1134 uint64_t db_stencil_write_base;
1135 uint64_t db_htile_data_base;
1136 uint32_t db_depth_info;
1137 uint32_t db_z_info;
1138 uint32_t db_stencil_info;
1139 uint32_t db_depth_view;
1140 uint32_t db_depth_size;
1141 uint32_t db_depth_slice;
1142 uint32_t db_htile_surface;
1143 uint32_t pa_su_poly_offset_db_fmt_cntl;
1144 uint32_t db_z_info2; /* GFX9 only */
1145 uint32_t db_stencil_info2; /* GFX9 only */
1146 float offset_scale;
1147 };
1148
1149 void
1150 radv_initialise_color_surface(struct radv_device *device,
1151 struct radv_color_buffer_info *cb,
1152 struct radv_image_view *iview);
1153 void
1154 radv_initialise_ds_surface(struct radv_device *device,
1155 struct radv_ds_buffer_info *ds,
1156 struct radv_image_view *iview);
1157
1158 bool
1159 radv_sc_read(int fd, void *buf, size_t size, bool timeout);
1160
1161 /**
1162 * Attachment state when recording a renderpass instance.
1163 *
1164 * The clear value is valid only if there exists a pending clear.
1165 */
1166 struct radv_attachment_state {
1167 VkImageAspectFlags pending_clear_aspects;
1168 uint32_t cleared_views;
1169 VkClearValue clear_value;
1170 VkImageLayout current_layout;
1171 bool current_in_render_loop;
1172 struct radv_sample_locations_state sample_location;
1173
1174 union {
1175 struct radv_color_buffer_info cb;
1176 struct radv_ds_buffer_info ds;
1177 };
1178 struct radv_image_view *iview;
1179 };
1180
1181 struct radv_descriptor_state {
1182 struct radv_descriptor_set *sets[MAX_SETS];
1183 uint32_t dirty;
1184 uint32_t valid;
1185 struct radv_push_descriptor_set push_set;
1186 bool push_dirty;
1187 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
1188 };
1189
1190 struct radv_subpass_sample_locs_state {
1191 uint32_t subpass_idx;
1192 struct radv_sample_locations_state sample_location;
1193 };
1194
1195 struct radv_cmd_state {
1196 /* Vertex descriptors */
1197 uint64_t vb_va;
1198 unsigned vb_size;
1199
1200 bool predicating;
1201 uint32_t dirty;
1202
1203 uint32_t prefetch_L2_mask;
1204
1205 struct radv_pipeline * pipeline;
1206 struct radv_pipeline * emitted_pipeline;
1207 struct radv_pipeline * compute_pipeline;
1208 struct radv_pipeline * emitted_compute_pipeline;
1209 struct radv_framebuffer * framebuffer;
1210 struct radv_render_pass * pass;
1211 const struct radv_subpass * subpass;
1212 struct radv_dynamic_state dynamic;
1213 struct radv_attachment_state * attachments;
1214 struct radv_streamout_state streamout;
1215 VkRect2D render_area;
1216
1217 uint32_t num_subpass_sample_locs;
1218 struct radv_subpass_sample_locs_state * subpass_sample_locs;
1219
1220 /* Index buffer */
1221 struct radv_buffer *index_buffer;
1222 uint64_t index_offset;
1223 uint32_t index_type;
1224 uint32_t max_index_count;
1225 uint64_t index_va;
1226 int32_t last_index_type;
1227
1228 int32_t last_primitive_reset_en;
1229 uint32_t last_primitive_reset_index;
1230 enum radv_cmd_flush_bits flush_bits;
1231 unsigned active_occlusion_queries;
1232 bool perfect_occlusion_queries_enabled;
1233 unsigned active_pipeline_queries;
1234 float offset_scale;
1235 uint32_t trace_id;
1236 uint32_t last_ia_multi_vgt_param;
1237
1238 uint32_t last_num_instances;
1239 uint32_t last_first_instance;
1240 uint32_t last_vertex_offset;
1241
1242 /* Whether CP DMA is busy/idle. */
1243 bool dma_is_busy;
1244
1245 /* Conditional rendering info. */
1246 int predication_type; /* -1: disabled, 0: normal, 1: inverted */
1247 uint64_t predication_va;
1248
1249 bool context_roll_without_scissor_emitted;
1250 };
1251
1252 struct radv_cmd_pool {
1253 VkAllocationCallbacks alloc;
1254 struct list_head cmd_buffers;
1255 struct list_head free_cmd_buffers;
1256 uint32_t queue_family_index;
1257 };
1258
1259 struct radv_cmd_buffer_upload {
1260 uint8_t *map;
1261 unsigned offset;
1262 uint64_t size;
1263 struct radeon_winsys_bo *upload_bo;
1264 struct list_head list;
1265 };
1266
1267 enum radv_cmd_buffer_status {
1268 RADV_CMD_BUFFER_STATUS_INVALID,
1269 RADV_CMD_BUFFER_STATUS_INITIAL,
1270 RADV_CMD_BUFFER_STATUS_RECORDING,
1271 RADV_CMD_BUFFER_STATUS_EXECUTABLE,
1272 RADV_CMD_BUFFER_STATUS_PENDING,
1273 };
1274
1275 struct radv_cmd_buffer {
1276 VK_LOADER_DATA _loader_data;
1277
1278 struct radv_device * device;
1279
1280 struct radv_cmd_pool * pool;
1281 struct list_head pool_link;
1282
1283 VkCommandBufferUsageFlags usage_flags;
1284 VkCommandBufferLevel level;
1285 enum radv_cmd_buffer_status status;
1286 struct radeon_cmdbuf *cs;
1287 struct radv_cmd_state state;
1288 struct radv_vertex_binding vertex_bindings[MAX_VBS];
1289 struct radv_streamout_binding streamout_bindings[MAX_SO_BUFFERS];
1290 uint32_t queue_family_index;
1291
1292 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
1293 VkShaderStageFlags push_constant_stages;
1294 struct radv_descriptor_set meta_push_descriptors;
1295
1296 struct radv_descriptor_state descriptors[VK_PIPELINE_BIND_POINT_RANGE_SIZE];
1297
1298 struct radv_cmd_buffer_upload upload;
1299
1300 uint32_t scratch_size_needed;
1301 uint32_t compute_scratch_size_needed;
1302 uint32_t esgs_ring_size_needed;
1303 uint32_t gsvs_ring_size_needed;
1304 bool tess_rings_needed;
1305 bool gds_needed; /* for GFX10 streamout */
1306 bool sample_positions_needed;
1307
1308 VkResult record_result;
1309
1310 uint64_t gfx9_fence_va;
1311 uint32_t gfx9_fence_idx;
1312 uint64_t gfx9_eop_bug_va;
1313
1314 /**
1315 * Whether a query pool has been resetted and we have to flush caches.
1316 */
1317 bool pending_reset_query;
1318
1319 /**
1320 * Bitmask of pending active query flushes.
1321 */
1322 enum radv_cmd_flush_bits active_query_flush_bits;
1323 };
1324
1325 struct radv_image;
1326 struct radv_image_view;
1327
1328 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
1329
1330 void si_emit_graphics(struct radv_physical_device *physical_device,
1331 struct radeon_cmdbuf *cs);
1332 void si_emit_compute(struct radv_physical_device *physical_device,
1333 struct radeon_cmdbuf *cs);
1334
1335 void cik_create_gfx_config(struct radv_device *device);
1336
1337 void si_write_viewport(struct radeon_cmdbuf *cs, int first_vp,
1338 int count, const VkViewport *viewports);
1339 void si_write_scissors(struct radeon_cmdbuf *cs, int first,
1340 int count, const VkRect2D *scissors,
1341 const VkViewport *viewports, bool can_use_guardband);
1342 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
1343 bool instanced_draw, bool indirect_draw,
1344 bool count_from_stream_output,
1345 uint32_t draw_vertex_count);
1346 void si_cs_emit_write_event_eop(struct radeon_cmdbuf *cs,
1347 enum chip_class chip_class,
1348 bool is_mec,
1349 unsigned event, unsigned event_flags,
1350 unsigned dst_sel, unsigned data_sel,
1351 uint64_t va,
1352 uint32_t new_fence,
1353 uint64_t gfx9_eop_bug_va);
1354
1355 void radv_cp_wait_mem(struct radeon_cmdbuf *cs, uint32_t op, uint64_t va,
1356 uint32_t ref, uint32_t mask);
1357 void si_cs_emit_cache_flush(struct radeon_cmdbuf *cs,
1358 enum chip_class chip_class,
1359 uint32_t *fence_ptr, uint64_t va,
1360 bool is_mec,
1361 enum radv_cmd_flush_bits flush_bits,
1362 uint64_t gfx9_eop_bug_va);
1363 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
1364 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer,
1365 bool inverted, uint64_t va);
1366 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
1367 uint64_t src_va, uint64_t dest_va,
1368 uint64_t size);
1369 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1370 unsigned size);
1371 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1372 uint64_t size, unsigned value);
1373 void si_cp_dma_wait_for_idle(struct radv_cmd_buffer *cmd_buffer);
1374
1375 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
1376 bool
1377 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
1378 unsigned size,
1379 unsigned alignment,
1380 unsigned *out_offset,
1381 void **ptr);
1382 void
1383 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
1384 const struct radv_subpass *subpass);
1385 bool
1386 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
1387 unsigned size, unsigned alignmnet,
1388 const void *data, unsigned *out_offset);
1389
1390 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
1391 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
1392 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
1393 void radv_depth_stencil_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer,
1394 VkImageAspectFlags aspects,
1395 VkResolveModeFlagBitsKHR resolve_mode);
1396 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
1397 void radv_depth_stencil_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer,
1398 VkImageAspectFlags aspects,
1399 VkResolveModeFlagBitsKHR resolve_mode);
1400 void radv_emit_default_sample_locations(struct radeon_cmdbuf *cs, int nr_samples);
1401 unsigned radv_get_default_max_sample_dist(int log_samples);
1402 void radv_device_init_msaa(struct radv_device *device);
1403
1404 void radv_update_ds_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1405 const struct radv_image_view *iview,
1406 VkClearDepthStencilValue ds_clear_value,
1407 VkImageAspectFlags aspects);
1408
1409 void radv_update_color_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1410 const struct radv_image_view *iview,
1411 int cb_idx,
1412 uint32_t color_values[2]);
1413
1414 void radv_update_fce_metadata(struct radv_cmd_buffer *cmd_buffer,
1415 struct radv_image *image,
1416 const VkImageSubresourceRange *range, bool value);
1417
1418 void radv_update_dcc_metadata(struct radv_cmd_buffer *cmd_buffer,
1419 struct radv_image *image,
1420 const VkImageSubresourceRange *range, bool value);
1421
1422 uint32_t radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
1423 struct radeon_winsys_bo *bo,
1424 uint64_t offset, uint64_t size, uint32_t value);
1425 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
1426 bool radv_get_memory_fd(struct radv_device *device,
1427 struct radv_device_memory *memory,
1428 int *pFD);
1429
1430 static inline void
1431 radv_emit_shader_pointer_head(struct radeon_cmdbuf *cs,
1432 unsigned sh_offset, unsigned pointer_count,
1433 bool use_32bit_pointers)
1434 {
1435 radeon_emit(cs, PKT3(PKT3_SET_SH_REG, pointer_count * (use_32bit_pointers ? 1 : 2), 0));
1436 radeon_emit(cs, (sh_offset - SI_SH_REG_OFFSET) >> 2);
1437 }
1438
1439 static inline void
1440 radv_emit_shader_pointer_body(struct radv_device *device,
1441 struct radeon_cmdbuf *cs,
1442 uint64_t va, bool use_32bit_pointers)
1443 {
1444 radeon_emit(cs, va);
1445
1446 if (use_32bit_pointers) {
1447 assert(va == 0 ||
1448 (va >> 32) == device->physical_device->rad_info.address32_hi);
1449 } else {
1450 radeon_emit(cs, va >> 32);
1451 }
1452 }
1453
1454 static inline void
1455 radv_emit_shader_pointer(struct radv_device *device,
1456 struct radeon_cmdbuf *cs,
1457 uint32_t sh_offset, uint64_t va, bool global)
1458 {
1459 bool use_32bit_pointers = !global;
1460
1461 radv_emit_shader_pointer_head(cs, sh_offset, 1, use_32bit_pointers);
1462 radv_emit_shader_pointer_body(device, cs, va, use_32bit_pointers);
1463 }
1464
1465 static inline struct radv_descriptor_state *
1466 radv_get_descriptors_state(struct radv_cmd_buffer *cmd_buffer,
1467 VkPipelineBindPoint bind_point)
1468 {
1469 assert(bind_point == VK_PIPELINE_BIND_POINT_GRAPHICS ||
1470 bind_point == VK_PIPELINE_BIND_POINT_COMPUTE);
1471 return &cmd_buffer->descriptors[bind_point];
1472 }
1473
1474 /*
1475 * Takes x,y,z as exact numbers of invocations, instead of blocks.
1476 *
1477 * Limitations: Can't call normal dispatch functions without binding or rebinding
1478 * the compute pipeline.
1479 */
1480 void radv_unaligned_dispatch(
1481 struct radv_cmd_buffer *cmd_buffer,
1482 uint32_t x,
1483 uint32_t y,
1484 uint32_t z);
1485
1486 struct radv_event {
1487 struct radeon_winsys_bo *bo;
1488 uint64_t *map;
1489 };
1490
1491 struct radv_shader_module;
1492
1493 #define RADV_HASH_SHADER_IS_GEOM_COPY_SHADER (1 << 0)
1494 #define RADV_HASH_SHADER_SISCHED (1 << 1)
1495 #define RADV_HASH_SHADER_UNSAFE_MATH (1 << 2)
1496 #define RADV_HASH_SHADER_NO_NGG (1 << 3)
1497 #define RADV_HASH_SHADER_CS_WAVE32 (1 << 4)
1498 #define RADV_HASH_SHADER_PS_WAVE32 (1 << 5)
1499 #define RADV_HASH_SHADER_GE_WAVE32 (1 << 6)
1500 #define RADV_HASH_SHADER_ACO (1 << 7)
1501
1502 void
1503 radv_hash_shaders(unsigned char *hash,
1504 const VkPipelineShaderStageCreateInfo **stages,
1505 const struct radv_pipeline_layout *layout,
1506 const struct radv_pipeline_key *key,
1507 uint32_t flags);
1508
1509 static inline gl_shader_stage
1510 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
1511 {
1512 assert(__builtin_popcount(vk_stage) == 1);
1513 return ffs(vk_stage) - 1;
1514 }
1515
1516 static inline VkShaderStageFlagBits
1517 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
1518 {
1519 return (1 << mesa_stage);
1520 }
1521
1522 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
1523
1524 #define radv_foreach_stage(stage, stage_bits) \
1525 for (gl_shader_stage stage, \
1526 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
1527 stage = __builtin_ffs(__tmp) - 1, __tmp; \
1528 __tmp &= ~(1 << (stage)))
1529
1530 extern const VkFormat radv_fs_key_format_exemplars[NUM_META_FS_KEYS];
1531 unsigned radv_format_meta_fs_key(VkFormat format);
1532
1533 struct radv_multisample_state {
1534 uint32_t db_eqaa;
1535 uint32_t pa_sc_line_cntl;
1536 uint32_t pa_sc_mode_cntl_0;
1537 uint32_t pa_sc_mode_cntl_1;
1538 uint32_t pa_sc_aa_config;
1539 uint32_t pa_sc_aa_mask[2];
1540 unsigned num_samples;
1541 };
1542
1543 struct radv_prim_vertex_count {
1544 uint8_t min;
1545 uint8_t incr;
1546 };
1547
1548 struct radv_vertex_elements_info {
1549 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1550 };
1551
1552 struct radv_ia_multi_vgt_param_helpers {
1553 uint32_t base;
1554 bool partial_es_wave;
1555 uint8_t primgroup_size;
1556 bool wd_switch_on_eop;
1557 bool ia_switch_on_eoi;
1558 bool partial_vs_wave;
1559 };
1560
1561 struct radv_binning_state {
1562 uint32_t pa_sc_binner_cntl_0;
1563 uint32_t db_dfsm_control;
1564 };
1565
1566 #define SI_GS_PER_ES 128
1567
1568 struct radv_pipeline {
1569 struct radv_device * device;
1570 struct radv_dynamic_state dynamic_state;
1571
1572 struct radv_pipeline_layout * layout;
1573
1574 bool need_indirect_descriptor_sets;
1575 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1576 struct radv_shader_variant *gs_copy_shader;
1577 VkShaderStageFlags active_stages;
1578
1579 struct radeon_cmdbuf cs;
1580 uint32_t ctx_cs_hash;
1581 struct radeon_cmdbuf ctx_cs;
1582
1583 struct radv_vertex_elements_info vertex_elements;
1584
1585 uint32_t binding_stride[MAX_VBS];
1586 uint8_t num_vertex_bindings;
1587
1588 uint32_t user_data_0[MESA_SHADER_STAGES];
1589 union {
1590 struct {
1591 struct radv_multisample_state ms;
1592 struct radv_binning_state binning;
1593 uint32_t spi_baryc_cntl;
1594 bool prim_restart_enable;
1595 unsigned esgs_ring_size;
1596 unsigned gsvs_ring_size;
1597 uint32_t vtx_base_sgpr;
1598 struct radv_ia_multi_vgt_param_helpers ia_multi_vgt_param;
1599 uint8_t vtx_emit_num;
1600 struct radv_prim_vertex_count prim_vertex_count;
1601 bool can_use_guardband;
1602 uint32_t needed_dynamic_state;
1603 bool disable_out_of_order_rast_for_occlusion;
1604
1605 /* Used for rbplus */
1606 uint32_t col_format;
1607 uint32_t cb_target_mask;
1608 } graphics;
1609 };
1610
1611 unsigned max_waves;
1612 unsigned scratch_bytes_per_wave;
1613
1614 /* Not NULL if graphics pipeline uses streamout. */
1615 struct radv_shader_variant *streamout_shader;
1616 };
1617
1618 static inline bool radv_pipeline_has_gs(const struct radv_pipeline *pipeline)
1619 {
1620 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1621 }
1622
1623 static inline bool radv_pipeline_has_tess(const struct radv_pipeline *pipeline)
1624 {
1625 return pipeline->shaders[MESA_SHADER_TESS_CTRL] ? true : false;
1626 }
1627
1628 bool radv_pipeline_has_ngg(const struct radv_pipeline *pipeline);
1629
1630 bool radv_pipeline_has_gs_copy_shader(const struct radv_pipeline *pipeline);
1631
1632 struct radv_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1633 gl_shader_stage stage,
1634 int idx);
1635
1636 struct radv_shader_variant *radv_get_shader(struct radv_pipeline *pipeline,
1637 gl_shader_stage stage);
1638
1639 struct radv_graphics_pipeline_create_info {
1640 bool use_rectlist;
1641 bool db_depth_clear;
1642 bool db_stencil_clear;
1643 bool db_depth_disable_expclear;
1644 bool db_stencil_disable_expclear;
1645 bool db_flush_depth_inplace;
1646 bool db_flush_stencil_inplace;
1647 bool db_resummarize;
1648 uint32_t custom_blend_mode;
1649 };
1650
1651 VkResult
1652 radv_graphics_pipeline_create(VkDevice device,
1653 VkPipelineCache cache,
1654 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1655 const struct radv_graphics_pipeline_create_info *extra,
1656 const VkAllocationCallbacks *alloc,
1657 VkPipeline *pPipeline);
1658
1659 struct vk_format_description;
1660 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1661 int first_non_void);
1662 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1663 int first_non_void);
1664 bool radv_is_buffer_format_supported(VkFormat format, bool *scaled);
1665 uint32_t radv_translate_colorformat(VkFormat format);
1666 uint32_t radv_translate_color_numformat(VkFormat format,
1667 const struct vk_format_description *desc,
1668 int first_non_void);
1669 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1670 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1671 uint32_t radv_translate_dbformat(VkFormat format);
1672 uint32_t radv_translate_tex_dataformat(VkFormat format,
1673 const struct vk_format_description *desc,
1674 int first_non_void);
1675 uint32_t radv_translate_tex_numformat(VkFormat format,
1676 const struct vk_format_description *desc,
1677 int first_non_void);
1678 bool radv_format_pack_clear_color(VkFormat format,
1679 uint32_t clear_vals[2],
1680 VkClearColorValue *value);
1681 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1682 bool radv_dcc_formats_compatible(VkFormat format1,
1683 VkFormat format2);
1684 bool radv_device_supports_etc(struct radv_physical_device *physical_device);
1685
1686 struct radv_image_plane {
1687 VkFormat format;
1688 struct radeon_surf surface;
1689 uint64_t offset;
1690 };
1691
1692 struct radv_image {
1693 VkImageType type;
1694 /* The original VkFormat provided by the client. This may not match any
1695 * of the actual surface formats.
1696 */
1697 VkFormat vk_format;
1698 VkImageAspectFlags aspects;
1699 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1700 struct ac_surf_info info;
1701 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1702 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1703
1704 VkDeviceSize size;
1705 uint32_t alignment;
1706
1707 unsigned queue_family_mask;
1708 bool exclusive;
1709 bool shareable;
1710
1711 /* Set when bound */
1712 struct radeon_winsys_bo *bo;
1713 VkDeviceSize offset;
1714 uint64_t dcc_offset;
1715 uint64_t htile_offset;
1716 bool tc_compatible_htile;
1717 bool tc_compatible_cmask;
1718
1719 uint64_t cmask_offset;
1720 uint64_t fmask_offset;
1721 uint64_t clear_value_offset;
1722 uint64_t fce_pred_offset;
1723 uint64_t dcc_pred_offset;
1724
1725 /*
1726 * Metadata for the TC-compat zrange workaround. If the 32-bit value
1727 * stored at this offset is UINT_MAX, the driver will emit
1728 * DB_Z_INFO.ZRANGE_PRECISION=0, otherwise it will skip the
1729 * SET_CONTEXT_REG packet.
1730 */
1731 uint64_t tc_compat_zrange_offset;
1732
1733 /* For VK_ANDROID_native_buffer, the WSI image owns the memory, */
1734 VkDeviceMemory owned_memory;
1735
1736 unsigned plane_count;
1737 struct radv_image_plane planes[0];
1738 };
1739
1740 /* Whether the image has a htile that is known consistent with the contents of
1741 * the image. */
1742 bool radv_layout_has_htile(const struct radv_image *image,
1743 VkImageLayout layout,
1744 bool in_render_loop,
1745 unsigned queue_mask);
1746
1747 /* Whether the image has a htile that is known consistent with the contents of
1748 * the image and is allowed to be in compressed form.
1749 *
1750 * If this is false reads that don't use the htile should be able to return
1751 * correct results.
1752 */
1753 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1754 VkImageLayout layout,
1755 bool in_render_loop,
1756 unsigned queue_mask);
1757
1758 bool radv_layout_can_fast_clear(const struct radv_image *image,
1759 VkImageLayout layout,
1760 bool in_render_loop,
1761 unsigned queue_mask);
1762
1763 bool radv_layout_dcc_compressed(const struct radv_device *device,
1764 const struct radv_image *image,
1765 VkImageLayout layout,
1766 bool in_render_loop,
1767 unsigned queue_mask);
1768
1769 /**
1770 * Return whether the image has CMASK metadata for color surfaces.
1771 */
1772 static inline bool
1773 radv_image_has_cmask(const struct radv_image *image)
1774 {
1775 return image->cmask_offset;
1776 }
1777
1778 /**
1779 * Return whether the image has FMASK metadata for color surfaces.
1780 */
1781 static inline bool
1782 radv_image_has_fmask(const struct radv_image *image)
1783 {
1784 return image->fmask_offset;
1785 }
1786
1787 /**
1788 * Return whether the image has DCC metadata for color surfaces.
1789 */
1790 static inline bool
1791 radv_image_has_dcc(const struct radv_image *image)
1792 {
1793 return image->planes[0].surface.dcc_size;
1794 }
1795
1796 /**
1797 * Return whether the image is TC-compatible CMASK.
1798 */
1799 static inline bool
1800 radv_image_is_tc_compat_cmask(const struct radv_image *image)
1801 {
1802 return radv_image_has_fmask(image) && image->tc_compatible_cmask;
1803 }
1804
1805 /**
1806 * Return whether DCC metadata is enabled for a level.
1807 */
1808 static inline bool
1809 radv_dcc_enabled(const struct radv_image *image, unsigned level)
1810 {
1811 return radv_image_has_dcc(image) &&
1812 level < image->planes[0].surface.num_dcc_levels;
1813 }
1814
1815 /**
1816 * Return whether the image has CB metadata.
1817 */
1818 static inline bool
1819 radv_image_has_CB_metadata(const struct radv_image *image)
1820 {
1821 return radv_image_has_cmask(image) ||
1822 radv_image_has_fmask(image) ||
1823 radv_image_has_dcc(image);
1824 }
1825
1826 /**
1827 * Return whether the image has HTILE metadata for depth surfaces.
1828 */
1829 static inline bool
1830 radv_image_has_htile(const struct radv_image *image)
1831 {
1832 return image->planes[0].surface.htile_size;
1833 }
1834
1835 /**
1836 * Return whether HTILE metadata is enabled for a level.
1837 */
1838 static inline bool
1839 radv_htile_enabled(const struct radv_image *image, unsigned level)
1840 {
1841 return radv_image_has_htile(image) && level == 0;
1842 }
1843
1844 /**
1845 * Return whether the image is TC-compatible HTILE.
1846 */
1847 static inline bool
1848 radv_image_is_tc_compat_htile(const struct radv_image *image)
1849 {
1850 return radv_image_has_htile(image) && image->tc_compatible_htile;
1851 }
1852
1853 static inline uint64_t
1854 radv_image_get_fast_clear_va(const struct radv_image *image,
1855 uint32_t base_level)
1856 {
1857 uint64_t va = radv_buffer_get_va(image->bo);
1858 va += image->offset + image->clear_value_offset + base_level * 8;
1859 return va;
1860 }
1861
1862 static inline uint64_t
1863 radv_image_get_fce_pred_va(const struct radv_image *image,
1864 uint32_t base_level)
1865 {
1866 uint64_t va = radv_buffer_get_va(image->bo);
1867 va += image->offset + image->fce_pred_offset + base_level * 8;
1868 return va;
1869 }
1870
1871 static inline uint64_t
1872 radv_image_get_dcc_pred_va(const struct radv_image *image,
1873 uint32_t base_level)
1874 {
1875 uint64_t va = radv_buffer_get_va(image->bo);
1876 va += image->offset + image->dcc_pred_offset + base_level * 8;
1877 return va;
1878 }
1879
1880 static inline uint64_t
1881 radv_get_tc_compat_zrange_va(const struct radv_image *image,
1882 uint32_t base_level)
1883 {
1884 uint64_t va = radv_buffer_get_va(image->bo);
1885 va += image->offset + image->tc_compat_zrange_offset + base_level * 4;
1886 return va;
1887 }
1888
1889 static inline uint64_t
1890 radv_get_ds_clear_value_va(const struct radv_image *image,
1891 uint32_t base_level)
1892 {
1893 uint64_t va = radv_buffer_get_va(image->bo);
1894 va += image->offset + image->clear_value_offset + base_level * 8;
1895 return va;
1896 }
1897
1898 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1899
1900 static inline uint32_t
1901 radv_get_layerCount(const struct radv_image *image,
1902 const VkImageSubresourceRange *range)
1903 {
1904 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1905 image->info.array_size - range->baseArrayLayer : range->layerCount;
1906 }
1907
1908 static inline uint32_t
1909 radv_get_levelCount(const struct radv_image *image,
1910 const VkImageSubresourceRange *range)
1911 {
1912 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1913 image->info.levels - range->baseMipLevel : range->levelCount;
1914 }
1915
1916 struct radeon_bo_metadata;
1917 void
1918 radv_init_metadata(struct radv_device *device,
1919 struct radv_image *image,
1920 struct radeon_bo_metadata *metadata);
1921
1922 void
1923 radv_image_override_offset_stride(struct radv_device *device,
1924 struct radv_image *image,
1925 uint64_t offset, uint32_t stride);
1926
1927 union radv_descriptor {
1928 struct {
1929 uint32_t plane0_descriptor[8];
1930 uint32_t fmask_descriptor[8];
1931 };
1932 struct {
1933 uint32_t plane_descriptors[3][8];
1934 };
1935 };
1936
1937 struct radv_image_view {
1938 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1939 struct radeon_winsys_bo *bo;
1940
1941 VkImageViewType type;
1942 VkImageAspectFlags aspect_mask;
1943 VkFormat vk_format;
1944 unsigned plane_id;
1945 bool multiple_planes;
1946 uint32_t base_layer;
1947 uint32_t layer_count;
1948 uint32_t base_mip;
1949 uint32_t level_count;
1950 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
1951
1952 union radv_descriptor descriptor;
1953
1954 /* Descriptor for use as a storage image as opposed to a sampled image.
1955 * This has a few differences for cube maps (e.g. type).
1956 */
1957 union radv_descriptor storage_descriptor;
1958 };
1959
1960 struct radv_image_create_info {
1961 const VkImageCreateInfo *vk_info;
1962 bool scanout;
1963 bool no_metadata_planes;
1964 const struct radeon_bo_metadata *bo_metadata;
1965 };
1966
1967 VkResult
1968 radv_image_create_layout(struct radv_device *device,
1969 struct radv_image_create_info create_info,
1970 struct radv_image *image);
1971
1972 VkResult radv_image_create(VkDevice _device,
1973 const struct radv_image_create_info *info,
1974 const VkAllocationCallbacks* alloc,
1975 VkImage *pImage);
1976
1977 bool vi_alpha_is_on_msb(struct radv_device *device, VkFormat format);
1978
1979 VkResult
1980 radv_image_from_gralloc(VkDevice device_h,
1981 const VkImageCreateInfo *base_info,
1982 const VkNativeBufferANDROID *gralloc_info,
1983 const VkAllocationCallbacks *alloc,
1984 VkImage *out_image_h);
1985 uint64_t
1986 radv_ahb_usage_from_vk_usage(const VkImageCreateFlags vk_create,
1987 const VkImageUsageFlags vk_usage);
1988 VkResult
1989 radv_import_ahb_memory(struct radv_device *device,
1990 struct radv_device_memory *mem,
1991 unsigned priority,
1992 const VkImportAndroidHardwareBufferInfoANDROID *info);
1993 VkResult
1994 radv_create_ahb_memory(struct radv_device *device,
1995 struct radv_device_memory *mem,
1996 unsigned priority,
1997 const VkMemoryAllocateInfo *pAllocateInfo);
1998
1999 VkFormat
2000 radv_select_android_external_format(const void *next, VkFormat default_format);
2001
2002 bool radv_android_gralloc_supports_format(VkFormat format, VkImageUsageFlagBits usage);
2003
2004 struct radv_image_view_extra_create_info {
2005 bool disable_compression;
2006 };
2007
2008 void radv_image_view_init(struct radv_image_view *view,
2009 struct radv_device *device,
2010 const VkImageViewCreateInfo *pCreateInfo,
2011 const struct radv_image_view_extra_create_info* extra_create_info);
2012
2013 VkFormat radv_get_aspect_format(struct radv_image *image, VkImageAspectFlags mask);
2014
2015 struct radv_sampler_ycbcr_conversion {
2016 VkFormat format;
2017 VkSamplerYcbcrModelConversion ycbcr_model;
2018 VkSamplerYcbcrRange ycbcr_range;
2019 VkComponentMapping components;
2020 VkChromaLocation chroma_offsets[2];
2021 VkFilter chroma_filter;
2022 };
2023
2024 struct radv_buffer_view {
2025 struct radeon_winsys_bo *bo;
2026 VkFormat vk_format;
2027 uint64_t range; /**< VkBufferViewCreateInfo::range */
2028 uint32_t state[4];
2029 };
2030 void radv_buffer_view_init(struct radv_buffer_view *view,
2031 struct radv_device *device,
2032 const VkBufferViewCreateInfo* pCreateInfo);
2033
2034 static inline struct VkExtent3D
2035 radv_sanitize_image_extent(const VkImageType imageType,
2036 const struct VkExtent3D imageExtent)
2037 {
2038 switch (imageType) {
2039 case VK_IMAGE_TYPE_1D:
2040 return (VkExtent3D) { imageExtent.width, 1, 1 };
2041 case VK_IMAGE_TYPE_2D:
2042 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
2043 case VK_IMAGE_TYPE_3D:
2044 return imageExtent;
2045 default:
2046 unreachable("invalid image type");
2047 }
2048 }
2049
2050 static inline struct VkOffset3D
2051 radv_sanitize_image_offset(const VkImageType imageType,
2052 const struct VkOffset3D imageOffset)
2053 {
2054 switch (imageType) {
2055 case VK_IMAGE_TYPE_1D:
2056 return (VkOffset3D) { imageOffset.x, 0, 0 };
2057 case VK_IMAGE_TYPE_2D:
2058 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
2059 case VK_IMAGE_TYPE_3D:
2060 return imageOffset;
2061 default:
2062 unreachable("invalid image type");
2063 }
2064 }
2065
2066 static inline bool
2067 radv_image_extent_compare(const struct radv_image *image,
2068 const VkExtent3D *extent)
2069 {
2070 if (extent->width != image->info.width ||
2071 extent->height != image->info.height ||
2072 extent->depth != image->info.depth)
2073 return false;
2074 return true;
2075 }
2076
2077 struct radv_sampler {
2078 uint32_t state[4];
2079 struct radv_sampler_ycbcr_conversion *ycbcr_sampler;
2080 };
2081
2082 struct radv_framebuffer {
2083 uint32_t width;
2084 uint32_t height;
2085 uint32_t layers;
2086
2087 uint32_t attachment_count;
2088 struct radv_image_view *attachments[0];
2089 };
2090
2091 struct radv_subpass_barrier {
2092 VkPipelineStageFlags src_stage_mask;
2093 VkAccessFlags src_access_mask;
2094 VkAccessFlags dst_access_mask;
2095 };
2096
2097 void radv_subpass_barrier(struct radv_cmd_buffer *cmd_buffer,
2098 const struct radv_subpass_barrier *barrier);
2099
2100 struct radv_subpass_attachment {
2101 uint32_t attachment;
2102 VkImageLayout layout;
2103 bool in_render_loop;
2104 };
2105
2106 struct radv_subpass {
2107 uint32_t attachment_count;
2108 struct radv_subpass_attachment * attachments;
2109
2110 uint32_t input_count;
2111 uint32_t color_count;
2112 struct radv_subpass_attachment * input_attachments;
2113 struct radv_subpass_attachment * color_attachments;
2114 struct radv_subpass_attachment * resolve_attachments;
2115 struct radv_subpass_attachment * depth_stencil_attachment;
2116 struct radv_subpass_attachment * ds_resolve_attachment;
2117 VkResolveModeFlagBitsKHR depth_resolve_mode;
2118 VkResolveModeFlagBitsKHR stencil_resolve_mode;
2119
2120 /** Subpass has at least one color resolve attachment */
2121 bool has_color_resolve;
2122
2123 /** Subpass has at least one color attachment */
2124 bool has_color_att;
2125
2126 struct radv_subpass_barrier start_barrier;
2127
2128 uint32_t view_mask;
2129 VkSampleCountFlagBits max_sample_count;
2130 };
2131
2132 uint32_t
2133 radv_get_subpass_id(struct radv_cmd_buffer *cmd_buffer);
2134
2135 struct radv_render_pass_attachment {
2136 VkFormat format;
2137 uint32_t samples;
2138 VkAttachmentLoadOp load_op;
2139 VkAttachmentLoadOp stencil_load_op;
2140 VkImageLayout initial_layout;
2141 VkImageLayout final_layout;
2142
2143 /* The subpass id in which the attachment will be used first/last. */
2144 uint32_t first_subpass_idx;
2145 uint32_t last_subpass_idx;
2146 };
2147
2148 struct radv_render_pass {
2149 uint32_t attachment_count;
2150 uint32_t subpass_count;
2151 struct radv_subpass_attachment * subpass_attachments;
2152 struct radv_render_pass_attachment * attachments;
2153 struct radv_subpass_barrier end_barrier;
2154 struct radv_subpass subpasses[0];
2155 };
2156
2157 VkResult radv_device_init_meta(struct radv_device *device);
2158 void radv_device_finish_meta(struct radv_device *device);
2159
2160 struct radv_query_pool {
2161 struct radeon_winsys_bo *bo;
2162 uint32_t stride;
2163 uint32_t availability_offset;
2164 uint64_t size;
2165 char *ptr;
2166 VkQueryType type;
2167 uint32_t pipeline_stats_mask;
2168 };
2169
2170
2171 typedef enum {
2172 RADV_SEMAPHORE_NONE,
2173 RADV_SEMAPHORE_WINSYS,
2174 RADV_SEMAPHORE_SYNCOBJ,
2175 RADV_SEMAPHORE_TIMELINE,
2176 } radv_semaphore_kind;
2177
2178 struct radv_timeline_point {
2179 struct list_head list;
2180
2181 uint64_t value;
2182 uint32_t syncobj;
2183
2184 /* Separate from the list to accomodate CPU wait being async, as well
2185 * as prevent point deletion during submission. */
2186 unsigned wait_count;
2187 };
2188
2189 struct radv_timeline {
2190 /* Using a pthread mutex to be compatible with condition variables. */
2191 pthread_mutex_t mutex;
2192
2193 uint64_t highest_signaled;
2194 uint64_t highest_submitted;
2195
2196 struct list_head points;
2197
2198 /* Keep free points on hand so we do not have to recreate syncobjs all
2199 * the time. */
2200 struct list_head free_points;
2201 };
2202
2203 struct radv_semaphore_part {
2204 radv_semaphore_kind kind;
2205 union {
2206 uint32_t syncobj;
2207 struct radeon_winsys_sem *ws_sem;
2208 struct radv_timeline timeline;
2209 };
2210 };
2211
2212 struct radv_semaphore {
2213 struct radv_semaphore_part permanent;
2214 struct radv_semaphore_part temporary;
2215 };
2216
2217 void radv_set_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2218 VkPipelineBindPoint bind_point,
2219 struct radv_descriptor_set *set,
2220 unsigned idx);
2221
2222 void
2223 radv_update_descriptor_sets(struct radv_device *device,
2224 struct radv_cmd_buffer *cmd_buffer,
2225 VkDescriptorSet overrideSet,
2226 uint32_t descriptorWriteCount,
2227 const VkWriteDescriptorSet *pDescriptorWrites,
2228 uint32_t descriptorCopyCount,
2229 const VkCopyDescriptorSet *pDescriptorCopies);
2230
2231 void
2232 radv_update_descriptor_set_with_template(struct radv_device *device,
2233 struct radv_cmd_buffer *cmd_buffer,
2234 struct radv_descriptor_set *set,
2235 VkDescriptorUpdateTemplate descriptorUpdateTemplate,
2236 const void *pData);
2237
2238 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2239 VkPipelineBindPoint pipelineBindPoint,
2240 VkPipelineLayout _layout,
2241 uint32_t set,
2242 uint32_t descriptorWriteCount,
2243 const VkWriteDescriptorSet *pDescriptorWrites);
2244
2245 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
2246 struct radv_image *image,
2247 const VkImageSubresourceRange *range, uint32_t value);
2248
2249 void radv_initialize_fmask(struct radv_cmd_buffer *cmd_buffer,
2250 struct radv_image *image,
2251 const VkImageSubresourceRange *range);
2252
2253 struct radv_fence {
2254 struct radeon_winsys_fence *fence;
2255 struct wsi_fence *fence_wsi;
2256
2257 uint32_t syncobj;
2258 uint32_t temp_syncobj;
2259 };
2260
2261 /* radv_nir_to_llvm.c */
2262 struct radv_shader_info;
2263 struct radv_nir_compiler_options;
2264
2265 void radv_compile_gs_copy_shader(struct ac_llvm_compiler *ac_llvm,
2266 struct nir_shader *geom_shader,
2267 struct radv_shader_binary **rbinary,
2268 struct radv_shader_info *info,
2269 const struct radv_nir_compiler_options *option);
2270
2271 void radv_compile_nir_shader(struct ac_llvm_compiler *ac_llvm,
2272 struct radv_shader_binary **rbinary,
2273 struct radv_shader_info *info,
2274 struct nir_shader *const *nir,
2275 int nir_count,
2276 const struct radv_nir_compiler_options *options);
2277
2278 unsigned radv_nir_get_max_workgroup_size(enum chip_class chip_class,
2279 gl_shader_stage stage,
2280 const struct nir_shader *nir);
2281
2282 /* radv_shader_info.h */
2283 struct radv_shader_info;
2284 struct radv_shader_variant_key;
2285
2286 void radv_nir_shader_info_pass(const struct nir_shader *nir,
2287 const struct radv_pipeline_layout *layout,
2288 const struct radv_shader_variant_key *key,
2289 struct radv_shader_info *info);
2290
2291 void radv_nir_shader_info_init(struct radv_shader_info *info);
2292
2293 struct radeon_winsys_sem;
2294
2295 uint64_t radv_get_current_time(void);
2296
2297 static inline uint32_t
2298 si_conv_gl_prim_to_vertices(unsigned gl_prim)
2299 {
2300 switch (gl_prim) {
2301 case 0: /* GL_POINTS */
2302 return 1;
2303 case 1: /* GL_LINES */
2304 case 3: /* GL_LINE_STRIP */
2305 return 2;
2306 case 4: /* GL_TRIANGLES */
2307 case 5: /* GL_TRIANGLE_STRIP */
2308 return 3;
2309 case 0xA: /* GL_LINE_STRIP_ADJACENCY_ARB */
2310 return 4;
2311 case 0xc: /* GL_TRIANGLES_ADJACENCY_ARB */
2312 return 6;
2313 case 7: /* GL_QUADS */
2314 return V_028A6C_OUTPRIM_TYPE_TRISTRIP;
2315 default:
2316 assert(0);
2317 return 0;
2318 }
2319 }
2320
2321 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
2322 \
2323 static inline struct __radv_type * \
2324 __radv_type ## _from_handle(__VkType _handle) \
2325 { \
2326 return (struct __radv_type *) _handle; \
2327 } \
2328 \
2329 static inline __VkType \
2330 __radv_type ## _to_handle(struct __radv_type *_obj) \
2331 { \
2332 return (__VkType) _obj; \
2333 }
2334
2335 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
2336 \
2337 static inline struct __radv_type * \
2338 __radv_type ## _from_handle(__VkType _handle) \
2339 { \
2340 return (struct __radv_type *)(uintptr_t) _handle; \
2341 } \
2342 \
2343 static inline __VkType \
2344 __radv_type ## _to_handle(struct __radv_type *_obj) \
2345 { \
2346 return (__VkType)(uintptr_t) _obj; \
2347 }
2348
2349 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
2350 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
2351
2352 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
2353 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
2354 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
2355 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
2356 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
2357
2358 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
2359 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
2360 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
2361 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
2362 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
2363 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
2364 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplate)
2365 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
2366 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
2367 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
2368 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
2369 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
2370 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
2371 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
2372 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
2373 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
2374 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
2375 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
2376 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
2377 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler_ycbcr_conversion, VkSamplerYcbcrConversion)
2378 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
2379 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
2380
2381 #endif /* RADV_PRIVATE_H */