radv: add support for dynamic primitive topology
[mesa.git] / src / amd / vulkan / radv_private.h
1 /*
2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
4 *
5 * based in part on anv driver which is:
6 * Copyright © 2015 Intel Corporation
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 * IN THE SOFTWARE.
26 */
27
28 #ifndef RADV_PRIVATE_H
29 #define RADV_PRIVATE_H
30
31 #include <stdlib.h>
32 #include <stdio.h>
33 #include <stdbool.h>
34 #include <pthread.h>
35 #include <assert.h>
36 #include <stdint.h>
37 #include <string.h>
38 #ifdef HAVE_VALGRIND
39 #include <valgrind.h>
40 #include <memcheck.h>
41 #define VG(x) x
42 #else
43 #define VG(x) ((void)0)
44 #endif
45
46 #include "c11/threads.h"
47 #include <amdgpu.h>
48 #include "compiler/shader_enums.h"
49 #include "util/macros.h"
50 #include "util/list.h"
51 #include "util/xmlconfig.h"
52 #include "vk_alloc.h"
53 #include "vk_debug_report.h"
54 #include "vk_object.h"
55
56 #include "radv_radeon_winsys.h"
57 #include "ac_binary.h"
58 #include "ac_nir_to_llvm.h"
59 #include "ac_gpu_info.h"
60 #include "ac_surface.h"
61 #include "ac_llvm_build.h"
62 #include "ac_llvm_util.h"
63 #include "radv_constants.h"
64 #include "radv_descriptor_set.h"
65 #include "radv_extensions.h"
66 #include "sid.h"
67
68 /* Pre-declarations needed for WSI entrypoints */
69 struct wl_surface;
70 struct wl_display;
71 typedef struct xcb_connection_t xcb_connection_t;
72 typedef uint32_t xcb_visualid_t;
73 typedef uint32_t xcb_window_t;
74
75 #include <vulkan/vulkan.h>
76 #include <vulkan/vulkan_intel.h>
77 #include <vulkan/vulkan_android.h>
78 #include <vulkan/vk_icd.h>
79 #include <vulkan/vk_android_native_buffer.h>
80
81 #include "radv_entrypoints.h"
82
83 #include "wsi_common.h"
84 #include "wsi_common_display.h"
85
86 /* Helper to determine if we should compile
87 * any of the Android AHB support.
88 *
89 * To actually enable the ext we also need
90 * the necessary kernel support.
91 */
92 #if defined(ANDROID) && ANDROID_API_LEVEL >= 26
93 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 1
94 #else
95 #define RADV_SUPPORT_ANDROID_HARDWARE_BUFFER 0
96 #endif
97
98 #define radv_printflike(a, b) __attribute__((__format__(__printf__, a, b)))
99
100 static inline uint32_t
101 align_u32(uint32_t v, uint32_t a)
102 {
103 assert(a != 0 && a == (a & -a));
104 return (v + a - 1) & ~(a - 1);
105 }
106
107 static inline uint32_t
108 align_u32_npot(uint32_t v, uint32_t a)
109 {
110 return (v + a - 1) / a * a;
111 }
112
113 static inline uint64_t
114 align_u64(uint64_t v, uint64_t a)
115 {
116 assert(a != 0 && a == (a & -a));
117 return (v + a - 1) & ~(a - 1);
118 }
119
120 static inline int32_t
121 align_i32(int32_t v, int32_t a)
122 {
123 assert(a != 0 && a == (a & -a));
124 return (v + a - 1) & ~(a - 1);
125 }
126
127 /** Alignment must be a power of 2. */
128 static inline bool
129 radv_is_aligned(uintmax_t n, uintmax_t a)
130 {
131 assert(a == (a & -a));
132 return (n & (a - 1)) == 0;
133 }
134
135 static inline uint32_t
136 round_up_u32(uint32_t v, uint32_t a)
137 {
138 return (v + a - 1) / a;
139 }
140
141 static inline uint64_t
142 round_up_u64(uint64_t v, uint64_t a)
143 {
144 return (v + a - 1) / a;
145 }
146
147 static inline uint32_t
148 radv_minify(uint32_t n, uint32_t levels)
149 {
150 if (unlikely(n == 0))
151 return 0;
152 else
153 return MAX2(n >> levels, 1);
154 }
155 static inline float
156 radv_clamp_f(float f, float min, float max)
157 {
158 assert(min < max);
159
160 if (f > max)
161 return max;
162 else if (f < min)
163 return min;
164 else
165 return f;
166 }
167
168 static inline bool
169 radv_clear_mask(uint32_t *inout_mask, uint32_t clear_mask)
170 {
171 if (*inout_mask & clear_mask) {
172 *inout_mask &= ~clear_mask;
173 return true;
174 } else {
175 return false;
176 }
177 }
178
179 #define for_each_bit(b, dword) \
180 for (uint32_t __dword = (dword); \
181 (b) = __builtin_ffs(__dword) - 1, __dword; \
182 __dword &= ~(1 << (b)))
183
184 #define typed_memcpy(dest, src, count) ({ \
185 STATIC_ASSERT(sizeof(*src) == sizeof(*dest)); \
186 memcpy((dest), (src), (count) * sizeof(*(src))); \
187 })
188
189 /* Whenever we generate an error, pass it through this function. Useful for
190 * debugging, where we can break on it. Only call at error site, not when
191 * propagating errors. Might be useful to plug in a stack trace here.
192 */
193
194 struct radv_image_view;
195 struct radv_instance;
196
197 VkResult __vk_errorf(struct radv_instance *instance, VkResult error, const char *file, int line, const char *format, ...);
198
199 #define vk_error(instance, error) __vk_errorf(instance, error, __FILE__, __LINE__, NULL);
200 #define vk_errorf(instance, error, format, ...) __vk_errorf(instance, error, __FILE__, __LINE__, format, ## __VA_ARGS__);
201
202 void __radv_finishme(const char *file, int line, const char *format, ...)
203 radv_printflike(3, 4);
204 void radv_loge(const char *format, ...) radv_printflike(1, 2);
205 void radv_loge_v(const char *format, va_list va);
206 void radv_logi(const char *format, ...) radv_printflike(1, 2);
207 void radv_logi_v(const char *format, va_list va);
208
209 /**
210 * Print a FINISHME message, including its source location.
211 */
212 #define radv_finishme(format, ...) \
213 do { \
214 static bool reported = false; \
215 if (!reported) { \
216 __radv_finishme(__FILE__, __LINE__, format, ##__VA_ARGS__); \
217 reported = true; \
218 } \
219 } while (0)
220
221 /* A non-fatal assert. Useful for debugging. */
222 #ifdef DEBUG
223 #define radv_assert(x) ({ \
224 if (unlikely(!(x))) \
225 fprintf(stderr, "%s:%d ASSERT: %s\n", __FILE__, __LINE__, #x); \
226 })
227 #else
228 #define radv_assert(x) do {} while(0)
229 #endif
230
231 #define stub_return(v) \
232 do { \
233 radv_finishme("stub %s", __func__); \
234 return (v); \
235 } while (0)
236
237 #define stub() \
238 do { \
239 radv_finishme("stub %s", __func__); \
240 return; \
241 } while (0)
242
243 int radv_get_instance_entrypoint_index(const char *name);
244 int radv_get_device_entrypoint_index(const char *name);
245 int radv_get_physical_device_entrypoint_index(const char *name);
246
247 const char *radv_get_instance_entry_name(int index);
248 const char *radv_get_physical_device_entry_name(int index);
249 const char *radv_get_device_entry_name(int index);
250
251 bool radv_instance_entrypoint_is_enabled(int index, uint32_t core_version,
252 const struct radv_instance_extension_table *instance);
253 bool radv_physical_device_entrypoint_is_enabled(int index, uint32_t core_version,
254 const struct radv_instance_extension_table *instance);
255 bool radv_device_entrypoint_is_enabled(int index, uint32_t core_version,
256 const struct radv_instance_extension_table *instance,
257 const struct radv_device_extension_table *device);
258
259 void *radv_lookup_entrypoint(const char *name);
260
261 struct radv_physical_device {
262 VK_LOADER_DATA _loader_data;
263
264 /* Link in radv_instance::physical_devices */
265 struct list_head link;
266
267 struct radv_instance * instance;
268
269 struct radeon_winsys *ws;
270 struct radeon_info rad_info;
271 char name[VK_MAX_PHYSICAL_DEVICE_NAME_SIZE];
272 uint8_t driver_uuid[VK_UUID_SIZE];
273 uint8_t device_uuid[VK_UUID_SIZE];
274 uint8_t cache_uuid[VK_UUID_SIZE];
275
276 int local_fd;
277 int master_fd;
278 struct wsi_device wsi_device;
279
280 bool out_of_order_rast_allowed;
281
282 /* Whether DCC should be enabled for MSAA textures. */
283 bool dcc_msaa_allowed;
284
285 /* Whether to enable NGG. */
286 bool use_ngg;
287
288 /* Whether to enable NGG GS. */
289 bool use_ngg_gs;
290
291 /* Whether to enable NGG streamout. */
292 bool use_ngg_streamout;
293
294 /* Number of threads per wave. */
295 uint8_t ps_wave_size;
296 uint8_t cs_wave_size;
297 uint8_t ge_wave_size;
298
299 /* Whether to use the LLVM compiler backend */
300 bool use_llvm;
301
302 /* This is the drivers on-disk cache used as a fallback as opposed to
303 * the pipeline cache defined by apps.
304 */
305 struct disk_cache * disk_cache;
306
307 VkPhysicalDeviceMemoryProperties memory_properties;
308 enum radeon_bo_domain memory_domains[VK_MAX_MEMORY_TYPES];
309 enum radeon_bo_flag memory_flags[VK_MAX_MEMORY_TYPES];
310
311 drmPciBusInfo bus_info;
312
313 struct radv_device_extension_table supported_extensions;
314 };
315
316 struct radv_instance {
317 struct vk_object_base base;
318
319 VkAllocationCallbacks alloc;
320
321 uint32_t apiVersion;
322
323 char * engineName;
324 uint32_t engineVersion;
325
326 uint64_t debug_flags;
327 uint64_t perftest_flags;
328
329 struct vk_debug_report_instance debug_report_callbacks;
330
331 struct radv_instance_extension_table enabled_extensions;
332 struct radv_instance_dispatch_table dispatch;
333 struct radv_physical_device_dispatch_table physical_device_dispatch;
334 struct radv_device_dispatch_table device_dispatch;
335
336 bool physical_devices_enumerated;
337 struct list_head physical_devices;
338
339 struct driOptionCache dri_options;
340 struct driOptionCache available_dri_options;
341
342 /**
343 * Workarounds for game bugs.
344 */
345 bool enable_mrt_output_nan_fixup;
346 };
347
348 VkResult radv_init_wsi(struct radv_physical_device *physical_device);
349 void radv_finish_wsi(struct radv_physical_device *physical_device);
350
351 bool radv_instance_extension_supported(const char *name);
352 uint32_t radv_physical_device_api_version(struct radv_physical_device *dev);
353 bool radv_physical_device_extension_supported(struct radv_physical_device *dev,
354 const char *name);
355
356 struct cache_entry;
357
358 struct radv_pipeline_cache {
359 struct vk_object_base base;
360 struct radv_device * device;
361 pthread_mutex_t mutex;
362 VkPipelineCacheCreateFlags flags;
363
364 uint32_t total_size;
365 uint32_t table_size;
366 uint32_t kernel_count;
367 struct cache_entry ** hash_table;
368 bool modified;
369
370 VkAllocationCallbacks alloc;
371 };
372
373 struct radv_pipeline_key {
374 uint32_t instance_rate_inputs;
375 uint32_t instance_rate_divisors[MAX_VERTEX_ATTRIBS];
376 uint8_t vertex_attribute_formats[MAX_VERTEX_ATTRIBS];
377 uint32_t vertex_attribute_bindings[MAX_VERTEX_ATTRIBS];
378 uint32_t vertex_attribute_offsets[MAX_VERTEX_ATTRIBS];
379 uint32_t vertex_attribute_strides[MAX_VERTEX_ATTRIBS];
380 uint64_t vertex_alpha_adjust;
381 uint32_t vertex_post_shuffle;
382 unsigned tess_input_vertices;
383 uint32_t col_format;
384 uint32_t is_int8;
385 uint32_t is_int10;
386 uint8_t log2_ps_iter_samples;
387 uint8_t num_samples;
388 bool is_dual_src;
389 uint32_t has_multiview_view_index : 1;
390 uint32_t optimisations_disabled : 1;
391 uint8_t topology;
392
393 /* Non-zero if a required subgroup size is specified via
394 * VK_EXT_subgroup_size_control.
395 */
396 uint8_t compute_subgroup_size;
397 };
398
399 struct radv_shader_binary;
400 struct radv_shader_variant;
401
402 void
403 radv_pipeline_cache_init(struct radv_pipeline_cache *cache,
404 struct radv_device *device);
405 void
406 radv_pipeline_cache_finish(struct radv_pipeline_cache *cache);
407 bool
408 radv_pipeline_cache_load(struct radv_pipeline_cache *cache,
409 const void *data, size_t size);
410
411 bool
412 radv_create_shader_variants_from_pipeline_cache(struct radv_device *device,
413 struct radv_pipeline_cache *cache,
414 const unsigned char *sha1,
415 struct radv_shader_variant **variants,
416 bool *found_in_application_cache);
417
418 void
419 radv_pipeline_cache_insert_shaders(struct radv_device *device,
420 struct radv_pipeline_cache *cache,
421 const unsigned char *sha1,
422 struct radv_shader_variant **variants,
423 struct radv_shader_binary *const *binaries);
424
425 enum radv_blit_ds_layout {
426 RADV_BLIT_DS_LAYOUT_TILE_ENABLE,
427 RADV_BLIT_DS_LAYOUT_TILE_DISABLE,
428 RADV_BLIT_DS_LAYOUT_COUNT,
429 };
430
431 static inline enum radv_blit_ds_layout radv_meta_blit_ds_to_type(VkImageLayout layout)
432 {
433 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_BLIT_DS_LAYOUT_TILE_DISABLE : RADV_BLIT_DS_LAYOUT_TILE_ENABLE;
434 }
435
436 static inline VkImageLayout radv_meta_blit_ds_to_layout(enum radv_blit_ds_layout ds_layout)
437 {
438 return ds_layout == RADV_BLIT_DS_LAYOUT_TILE_ENABLE ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
439 }
440
441 enum radv_meta_dst_layout {
442 RADV_META_DST_LAYOUT_GENERAL,
443 RADV_META_DST_LAYOUT_OPTIMAL,
444 RADV_META_DST_LAYOUT_COUNT,
445 };
446
447 static inline enum radv_meta_dst_layout radv_meta_dst_layout_from_layout(VkImageLayout layout)
448 {
449 return (layout == VK_IMAGE_LAYOUT_GENERAL) ? RADV_META_DST_LAYOUT_GENERAL : RADV_META_DST_LAYOUT_OPTIMAL;
450 }
451
452 static inline VkImageLayout radv_meta_dst_layout_to_layout(enum radv_meta_dst_layout layout)
453 {
454 return layout == RADV_META_DST_LAYOUT_OPTIMAL ? VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL : VK_IMAGE_LAYOUT_GENERAL;
455 }
456
457 struct radv_meta_state {
458 VkAllocationCallbacks alloc;
459
460 struct radv_pipeline_cache cache;
461
462 /*
463 * For on-demand pipeline creation, makes sure that
464 * only one thread tries to build a pipeline at the same time.
465 */
466 mtx_t mtx;
467
468 /**
469 * Use array element `i` for images with `2^i` samples.
470 */
471 struct {
472 VkRenderPass render_pass[NUM_META_FS_KEYS];
473 VkPipeline color_pipelines[NUM_META_FS_KEYS];
474
475 VkRenderPass depthstencil_rp;
476 VkPipeline depth_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
477 VkPipeline stencil_only_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
478 VkPipeline depthstencil_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
479
480 VkPipeline depth_only_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
481 VkPipeline stencil_only_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
482 VkPipeline depthstencil_unrestricted_pipeline[NUM_DEPTH_CLEAR_PIPELINES];
483 } clear[MAX_SAMPLES_LOG2];
484
485 VkPipelineLayout clear_color_p_layout;
486 VkPipelineLayout clear_depth_p_layout;
487 VkPipelineLayout clear_depth_unrestricted_p_layout;
488
489 /* Optimized compute fast HTILE clear for stencil or depth only. */
490 VkPipeline clear_htile_mask_pipeline;
491 VkPipelineLayout clear_htile_mask_p_layout;
492 VkDescriptorSetLayout clear_htile_mask_ds_layout;
493
494 struct {
495 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
496
497 /** Pipeline that blits from a 1D image. */
498 VkPipeline pipeline_1d_src[NUM_META_FS_KEYS];
499
500 /** Pipeline that blits from a 2D image. */
501 VkPipeline pipeline_2d_src[NUM_META_FS_KEYS];
502
503 /** Pipeline that blits from a 3D image. */
504 VkPipeline pipeline_3d_src[NUM_META_FS_KEYS];
505
506 VkRenderPass depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
507 VkPipeline depth_only_1d_pipeline;
508 VkPipeline depth_only_2d_pipeline;
509 VkPipeline depth_only_3d_pipeline;
510
511 VkRenderPass stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
512 VkPipeline stencil_only_1d_pipeline;
513 VkPipeline stencil_only_2d_pipeline;
514 VkPipeline stencil_only_3d_pipeline;
515 VkPipelineLayout pipeline_layout;
516 VkDescriptorSetLayout ds_layout;
517 } blit;
518
519 struct {
520 VkPipelineLayout p_layouts[5];
521 VkDescriptorSetLayout ds_layouts[5];
522 VkPipeline pipelines[5][NUM_META_FS_KEYS];
523
524 VkPipeline depth_only_pipeline[5];
525
526 VkPipeline stencil_only_pipeline[5];
527 } blit2d[MAX_SAMPLES_LOG2];
528
529 VkRenderPass blit2d_render_passes[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
530 VkRenderPass blit2d_depth_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
531 VkRenderPass blit2d_stencil_only_rp[RADV_BLIT_DS_LAYOUT_COUNT];
532
533 struct {
534 VkPipelineLayout img_p_layout;
535 VkDescriptorSetLayout img_ds_layout;
536 VkPipeline pipeline;
537 VkPipeline pipeline_3d;
538 } itob;
539 struct {
540 VkPipelineLayout img_p_layout;
541 VkDescriptorSetLayout img_ds_layout;
542 VkPipeline pipeline;
543 VkPipeline pipeline_3d;
544 } btoi;
545 struct {
546 VkPipelineLayout img_p_layout;
547 VkDescriptorSetLayout img_ds_layout;
548 VkPipeline pipeline;
549 } btoi_r32g32b32;
550 struct {
551 VkPipelineLayout img_p_layout;
552 VkDescriptorSetLayout img_ds_layout;
553 VkPipeline pipeline;
554 VkPipeline pipeline_3d;
555 } itoi;
556 struct {
557 VkPipelineLayout img_p_layout;
558 VkDescriptorSetLayout img_ds_layout;
559 VkPipeline pipeline;
560 } itoi_r32g32b32;
561 struct {
562 VkPipelineLayout img_p_layout;
563 VkDescriptorSetLayout img_ds_layout;
564 VkPipeline pipeline;
565 VkPipeline pipeline_3d;
566 } cleari;
567 struct {
568 VkPipelineLayout img_p_layout;
569 VkDescriptorSetLayout img_ds_layout;
570 VkPipeline pipeline;
571 } cleari_r32g32b32;
572
573 struct {
574 VkPipelineLayout p_layout;
575 VkPipeline pipeline[NUM_META_FS_KEYS];
576 VkRenderPass pass[NUM_META_FS_KEYS];
577 } resolve;
578
579 struct {
580 VkDescriptorSetLayout ds_layout;
581 VkPipelineLayout p_layout;
582 struct {
583 VkPipeline pipeline;
584 VkPipeline i_pipeline;
585 VkPipeline srgb_pipeline;
586 } rc[MAX_SAMPLES_LOG2];
587
588 VkPipeline depth_zero_pipeline;
589 struct {
590 VkPipeline average_pipeline;
591 VkPipeline max_pipeline;
592 VkPipeline min_pipeline;
593 } depth[MAX_SAMPLES_LOG2];
594
595 VkPipeline stencil_zero_pipeline;
596 struct {
597 VkPipeline max_pipeline;
598 VkPipeline min_pipeline;
599 } stencil[MAX_SAMPLES_LOG2];
600 } resolve_compute;
601
602 struct {
603 VkDescriptorSetLayout ds_layout;
604 VkPipelineLayout p_layout;
605
606 struct {
607 VkRenderPass render_pass[NUM_META_FS_KEYS][RADV_META_DST_LAYOUT_COUNT];
608 VkPipeline pipeline[NUM_META_FS_KEYS];
609 } rc[MAX_SAMPLES_LOG2];
610
611 VkRenderPass depth_render_pass;
612 VkPipeline depth_zero_pipeline;
613 struct {
614 VkPipeline average_pipeline;
615 VkPipeline max_pipeline;
616 VkPipeline min_pipeline;
617 } depth[MAX_SAMPLES_LOG2];
618
619 VkRenderPass stencil_render_pass;
620 VkPipeline stencil_zero_pipeline;
621 struct {
622 VkPipeline max_pipeline;
623 VkPipeline min_pipeline;
624 } stencil[MAX_SAMPLES_LOG2];
625 } resolve_fragment;
626
627 struct {
628 VkPipelineLayout p_layout;
629 VkPipeline decompress_pipeline[NUM_DEPTH_DECOMPRESS_PIPELINES];
630 VkPipeline resummarize_pipeline;
631 VkRenderPass pass;
632 } depth_decomp[MAX_SAMPLES_LOG2];
633
634 struct {
635 VkPipelineLayout p_layout;
636 VkPipeline cmask_eliminate_pipeline;
637 VkPipeline fmask_decompress_pipeline;
638 VkPipeline dcc_decompress_pipeline;
639 VkRenderPass pass;
640
641 VkDescriptorSetLayout dcc_decompress_compute_ds_layout;
642 VkPipelineLayout dcc_decompress_compute_p_layout;
643 VkPipeline dcc_decompress_compute_pipeline;
644 } fast_clear_flush;
645
646 struct {
647 VkPipelineLayout fill_p_layout;
648 VkPipelineLayout copy_p_layout;
649 VkDescriptorSetLayout fill_ds_layout;
650 VkDescriptorSetLayout copy_ds_layout;
651 VkPipeline fill_pipeline;
652 VkPipeline copy_pipeline;
653 } buffer;
654
655 struct {
656 VkDescriptorSetLayout ds_layout;
657 VkPipelineLayout p_layout;
658 VkPipeline occlusion_query_pipeline;
659 VkPipeline pipeline_statistics_query_pipeline;
660 VkPipeline tfb_query_pipeline;
661 VkPipeline timestamp_query_pipeline;
662 } query;
663
664 struct {
665 VkDescriptorSetLayout ds_layout;
666 VkPipelineLayout p_layout;
667 VkPipeline pipeline[MAX_SAMPLES_LOG2];
668 } fmask_expand;
669 };
670
671 /* queue types */
672 #define RADV_QUEUE_GENERAL 0
673 #define RADV_QUEUE_COMPUTE 1
674 #define RADV_QUEUE_TRANSFER 2
675
676 #define RADV_MAX_QUEUE_FAMILIES 3
677
678 enum ring_type radv_queue_family_to_ring(int f);
679
680 struct radv_queue {
681 VK_LOADER_DATA _loader_data;
682 struct radv_device * device;
683 struct radeon_winsys_ctx *hw_ctx;
684 enum radeon_ctx_priority priority;
685 uint32_t queue_family_index;
686 int queue_idx;
687 VkDeviceQueueCreateFlags flags;
688
689 uint32_t scratch_size_per_wave;
690 uint32_t scratch_waves;
691 uint32_t compute_scratch_size_per_wave;
692 uint32_t compute_scratch_waves;
693 uint32_t esgs_ring_size;
694 uint32_t gsvs_ring_size;
695 bool has_tess_rings;
696 bool has_gds;
697 bool has_gds_oa;
698 bool has_sample_positions;
699
700 struct radeon_winsys_bo *scratch_bo;
701 struct radeon_winsys_bo *descriptor_bo;
702 struct radeon_winsys_bo *compute_scratch_bo;
703 struct radeon_winsys_bo *esgs_ring_bo;
704 struct radeon_winsys_bo *gsvs_ring_bo;
705 struct radeon_winsys_bo *tess_rings_bo;
706 struct radeon_winsys_bo *gds_bo;
707 struct radeon_winsys_bo *gds_oa_bo;
708 struct radeon_cmdbuf *initial_preamble_cs;
709 struct radeon_cmdbuf *initial_full_flush_preamble_cs;
710 struct radeon_cmdbuf *continue_preamble_cs;
711
712 struct list_head pending_submissions;
713 pthread_mutex_t pending_mutex;
714 };
715
716 struct radv_bo_list {
717 struct radv_winsys_bo_list list;
718 unsigned capacity;
719 pthread_mutex_t mutex;
720 };
721
722 VkResult radv_bo_list_add(struct radv_device *device,
723 struct radeon_winsys_bo *bo);
724 void radv_bo_list_remove(struct radv_device *device,
725 struct radeon_winsys_bo *bo);
726
727 #define RADV_BORDER_COLOR_COUNT 4096
728 #define RADV_BORDER_COLOR_BUFFER_SIZE (sizeof(VkClearColorValue) * RADV_BORDER_COLOR_COUNT)
729
730 struct radv_device_border_color_data {
731 bool used[RADV_BORDER_COLOR_COUNT];
732
733 struct radeon_winsys_bo *bo;
734 VkClearColorValue *colors_gpu_ptr;
735
736 /* Mutex is required to guarantee vkCreateSampler thread safety
737 * given that we are writing to a buffer and checking color occupation */
738 pthread_mutex_t mutex;
739 };
740
741 struct radv_device {
742 struct vk_device vk;
743
744 struct radv_instance * instance;
745 struct radeon_winsys *ws;
746
747 struct radv_meta_state meta_state;
748
749 struct radv_queue *queues[RADV_MAX_QUEUE_FAMILIES];
750 int queue_count[RADV_MAX_QUEUE_FAMILIES];
751 struct radeon_cmdbuf *empty_cs[RADV_MAX_QUEUE_FAMILIES];
752
753 bool always_use_syncobj;
754 bool pbb_allowed;
755 bool dfsm_allowed;
756 uint32_t tess_offchip_block_dw_size;
757 uint32_t scratch_waves;
758 uint32_t dispatch_initiator;
759
760 uint32_t gs_table_depth;
761
762 /* MSAA sample locations.
763 * The first index is the sample index.
764 * The second index is the coordinate: X, Y. */
765 float sample_locations_1x[1][2];
766 float sample_locations_2x[2][2];
767 float sample_locations_4x[4][2];
768 float sample_locations_8x[8][2];
769
770 /* GFX7 and later */
771 uint32_t gfx_init_size_dw;
772 struct radeon_winsys_bo *gfx_init;
773
774 struct radeon_winsys_bo *trace_bo;
775 uint32_t *trace_id_ptr;
776
777 /* Whether to keep shader debug info, for tracing or VK_AMD_shader_info */
778 bool keep_shader_info;
779
780 struct radv_physical_device *physical_device;
781
782 /* Backup in-memory cache to be used if the app doesn't provide one */
783 struct radv_pipeline_cache * mem_cache;
784
785 /*
786 * use different counters so MSAA MRTs get consecutive surface indices,
787 * even if MASK is allocated in between.
788 */
789 uint32_t image_mrt_offset_counter;
790 uint32_t fmask_mrt_offset_counter;
791 struct list_head shader_slabs;
792 mtx_t shader_slab_mutex;
793
794 /* For detecting VM faults reported by dmesg. */
795 uint64_t dmesg_timestamp;
796
797 struct radv_device_extension_table enabled_extensions;
798 struct radv_device_dispatch_table dispatch;
799
800 /* Whether the app has enabled the robustBufferAccess feature. */
801 bool robust_buffer_access;
802
803 /* Whether the driver uses a global BO list. */
804 bool use_global_bo_list;
805
806 struct radv_bo_list bo_list;
807
808 /* Whether anisotropy is forced with RADV_TEX_ANISO (-1 is disabled). */
809 int force_aniso;
810
811 struct radv_device_border_color_data border_color_data;
812
813 /* Condition variable for legacy timelines, to notify waiters when a
814 * new point gets submitted. */
815 pthread_cond_t timeline_cond;
816
817 /* Thread trace. */
818 struct radeon_cmdbuf *thread_trace_start_cs[2];
819 struct radeon_cmdbuf *thread_trace_stop_cs[2];
820 struct radeon_winsys_bo *thread_trace_bo;
821 void *thread_trace_ptr;
822 uint32_t thread_trace_buffer_size;
823 int thread_trace_start_frame;
824
825 /* Overallocation. */
826 bool overallocation_disallowed;
827 uint64_t allocated_memory_size[VK_MAX_MEMORY_HEAPS];
828 mtx_t overallocation_mutex;
829 };
830
831 struct radv_device_memory {
832 struct vk_object_base base;
833 struct radeon_winsys_bo *bo;
834 /* for dedicated allocations */
835 struct radv_image *image;
836 struct radv_buffer *buffer;
837 uint32_t heap_index;
838 uint64_t alloc_size;
839 void * map;
840 void * user_ptr;
841
842 #if RADV_SUPPORT_ANDROID_HARDWARE_BUFFER
843 struct AHardwareBuffer * android_hardware_buffer;
844 #endif
845 };
846
847
848 struct radv_descriptor_range {
849 uint64_t va;
850 uint32_t size;
851 };
852
853 struct radv_descriptor_set {
854 struct vk_object_base base;
855 const struct radv_descriptor_set_layout *layout;
856 uint32_t size;
857 uint32_t buffer_count;
858
859 struct radeon_winsys_bo *bo;
860 uint64_t va;
861 uint32_t *mapped_ptr;
862 struct radv_descriptor_range *dynamic_descriptors;
863
864 struct radeon_winsys_bo *descriptors[0];
865 };
866
867 struct radv_push_descriptor_set
868 {
869 struct radv_descriptor_set set;
870 uint32_t capacity;
871 };
872
873 struct radv_descriptor_pool_entry {
874 uint32_t offset;
875 uint32_t size;
876 struct radv_descriptor_set *set;
877 };
878
879 struct radv_descriptor_pool {
880 struct vk_object_base base;
881 struct radeon_winsys_bo *bo;
882 uint8_t *mapped_ptr;
883 uint64_t current_offset;
884 uint64_t size;
885
886 uint8_t *host_memory_base;
887 uint8_t *host_memory_ptr;
888 uint8_t *host_memory_end;
889
890 uint32_t entry_count;
891 uint32_t max_entry_count;
892 struct radv_descriptor_pool_entry entries[0];
893 };
894
895 struct radv_descriptor_update_template_entry {
896 VkDescriptorType descriptor_type;
897
898 /* The number of descriptors to update */
899 uint32_t descriptor_count;
900
901 /* Into mapped_ptr or dynamic_descriptors, in units of the respective array */
902 uint32_t dst_offset;
903
904 /* In dwords. Not valid/used for dynamic descriptors */
905 uint32_t dst_stride;
906
907 uint32_t buffer_offset;
908
909 /* Only valid for combined image samplers and samplers */
910 uint8_t has_sampler;
911 uint8_t sampler_offset;
912
913 /* In bytes */
914 size_t src_offset;
915 size_t src_stride;
916
917 /* For push descriptors */
918 const uint32_t *immutable_samplers;
919 };
920
921 struct radv_descriptor_update_template {
922 struct vk_object_base base;
923 uint32_t entry_count;
924 VkPipelineBindPoint bind_point;
925 struct radv_descriptor_update_template_entry entry[0];
926 };
927
928 struct radv_buffer {
929 struct vk_object_base base;
930 VkDeviceSize size;
931
932 VkBufferUsageFlags usage;
933 VkBufferCreateFlags flags;
934
935 /* Set when bound */
936 struct radeon_winsys_bo * bo;
937 VkDeviceSize offset;
938
939 bool shareable;
940 };
941
942 enum radv_dynamic_state_bits {
943 RADV_DYNAMIC_VIEWPORT = 1 << 0,
944 RADV_DYNAMIC_SCISSOR = 1 << 1,
945 RADV_DYNAMIC_LINE_WIDTH = 1 << 2,
946 RADV_DYNAMIC_DEPTH_BIAS = 1 << 3,
947 RADV_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
948 RADV_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
949 RADV_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
950 RADV_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
951 RADV_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
952 RADV_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
953 RADV_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
954 RADV_DYNAMIC_LINE_STIPPLE = 1 << 11,
955 RADV_DYNAMIC_CULL_MODE = 1 << 12,
956 RADV_DYNAMIC_FRONT_FACE = 1 << 13,
957 RADV_DYNAMIC_PRIMITIVE_TOPOLOGY = 1 << 14,
958 RADV_DYNAMIC_DEPTH_TEST_ENABLE = 1 << 15,
959 RADV_DYNAMIC_DEPTH_WRITE_ENABLE = 1 << 16,
960 RADV_DYNAMIC_DEPTH_COMPARE_OP = 1 << 17,
961 RADV_DYNAMIC_DEPTH_BOUNDS_TEST_ENABLE = 1 << 18,
962 RADV_DYNAMIC_STENCIL_TEST_ENABLE = 1 << 19,
963 RADV_DYNAMIC_STENCIL_OP = 1 << 20,
964 RADV_DYNAMIC_VERTEX_INPUT_BINDING_STRIDE = 1 << 21,
965 RADV_DYNAMIC_ALL = (1 << 22) - 1,
966 };
967
968 enum radv_cmd_dirty_bits {
969 /* Keep the dynamic state dirty bits in sync with
970 * enum radv_dynamic_state_bits */
971 RADV_CMD_DIRTY_DYNAMIC_VIEWPORT = 1 << 0,
972 RADV_CMD_DIRTY_DYNAMIC_SCISSOR = 1 << 1,
973 RADV_CMD_DIRTY_DYNAMIC_LINE_WIDTH = 1 << 2,
974 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BIAS = 1 << 3,
975 RADV_CMD_DIRTY_DYNAMIC_BLEND_CONSTANTS = 1 << 4,
976 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS = 1 << 5,
977 RADV_CMD_DIRTY_DYNAMIC_STENCIL_COMPARE_MASK = 1 << 6,
978 RADV_CMD_DIRTY_DYNAMIC_STENCIL_WRITE_MASK = 1 << 7,
979 RADV_CMD_DIRTY_DYNAMIC_STENCIL_REFERENCE = 1 << 8,
980 RADV_CMD_DIRTY_DYNAMIC_DISCARD_RECTANGLE = 1 << 9,
981 RADV_CMD_DIRTY_DYNAMIC_SAMPLE_LOCATIONS = 1 << 10,
982 RADV_CMD_DIRTY_DYNAMIC_LINE_STIPPLE = 1 << 11,
983 RADV_CMD_DIRTY_DYNAMIC_CULL_MODE = 1 << 12,
984 RADV_CMD_DIRTY_DYNAMIC_FRONT_FACE = 1 << 13,
985 RADV_CMD_DIRTY_DYNAMIC_PRIMITIVE_TOPOLOGY = 1 << 14,
986 RADV_CMD_DIRTY_DYNAMIC_DEPTH_TEST_ENABLE = 1 << 15,
987 RADV_CMD_DIRTY_DYNAMIC_DEPTH_WRITE_ENABLE = 1 << 16,
988 RADV_CMD_DIRTY_DYNAMIC_DEPTH_COMPARE_OP = 1 << 17,
989 RADV_CMD_DIRTY_DYNAMIC_DEPTH_BOUNDS_TEST_ENABLE = 1 << 18,
990 RADV_CMD_DIRTY_DYNAMIC_STENCIL_TEST_ENABLE = 1 << 19,
991 RADV_CMD_DIRTY_DYNAMIC_STENCIL_OP = 1 << 20,
992 RADV_CMD_DIRTY_DYNAMIC_VERTEX_INPUT_BINDING_STRIDE = 1 << 21,
993 RADV_CMD_DIRTY_DYNAMIC_ALL = (1 << 22) - 1,
994 RADV_CMD_DIRTY_PIPELINE = 1 << 22,
995 RADV_CMD_DIRTY_INDEX_BUFFER = 1 << 23,
996 RADV_CMD_DIRTY_FRAMEBUFFER = 1 << 24,
997 RADV_CMD_DIRTY_VERTEX_BUFFER = 1 << 25,
998 RADV_CMD_DIRTY_STREAMOUT_BUFFER = 1 << 26,
999 };
1000
1001 enum radv_cmd_flush_bits {
1002 /* Instruction cache. */
1003 RADV_CMD_FLAG_INV_ICACHE = 1 << 0,
1004 /* Scalar L1 cache. */
1005 RADV_CMD_FLAG_INV_SCACHE = 1 << 1,
1006 /* Vector L1 cache. */
1007 RADV_CMD_FLAG_INV_VCACHE = 1 << 2,
1008 /* L2 cache + L2 metadata cache writeback & invalidate.
1009 * GFX6-8: Used by shaders only. GFX9-10: Used by everything. */
1010 RADV_CMD_FLAG_INV_L2 = 1 << 3,
1011 /* L2 writeback (write dirty L2 lines to memory for non-L2 clients).
1012 * Only used for coherency with non-L2 clients like CB, DB, CP on GFX6-8.
1013 * GFX6-7 will do complete invalidation, because the writeback is unsupported. */
1014 RADV_CMD_FLAG_WB_L2 = 1 << 4,
1015 /* Framebuffer caches */
1016 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META = 1 << 5,
1017 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META = 1 << 6,
1018 RADV_CMD_FLAG_FLUSH_AND_INV_DB = 1 << 7,
1019 RADV_CMD_FLAG_FLUSH_AND_INV_CB = 1 << 8,
1020 /* Engine synchronization. */
1021 RADV_CMD_FLAG_VS_PARTIAL_FLUSH = 1 << 9,
1022 RADV_CMD_FLAG_PS_PARTIAL_FLUSH = 1 << 10,
1023 RADV_CMD_FLAG_CS_PARTIAL_FLUSH = 1 << 11,
1024 RADV_CMD_FLAG_VGT_FLUSH = 1 << 12,
1025 /* Pipeline query controls. */
1026 RADV_CMD_FLAG_START_PIPELINE_STATS = 1 << 13,
1027 RADV_CMD_FLAG_STOP_PIPELINE_STATS = 1 << 14,
1028 RADV_CMD_FLAG_VGT_STREAMOUT_SYNC = 1 << 15,
1029
1030 RADV_CMD_FLUSH_AND_INV_FRAMEBUFFER = (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1031 RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
1032 RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1033 RADV_CMD_FLAG_FLUSH_AND_INV_DB_META)
1034 };
1035
1036 struct radv_vertex_binding {
1037 struct radv_buffer * buffer;
1038 VkDeviceSize offset;
1039 };
1040
1041 struct radv_streamout_binding {
1042 struct radv_buffer *buffer;
1043 VkDeviceSize offset;
1044 VkDeviceSize size;
1045 };
1046
1047 struct radv_streamout_state {
1048 /* Mask of bound streamout buffers. */
1049 uint8_t enabled_mask;
1050
1051 /* External state that comes from the last vertex stage, it must be
1052 * set explicitely when binding a new graphics pipeline.
1053 */
1054 uint16_t stride_in_dw[MAX_SO_BUFFERS];
1055 uint32_t enabled_stream_buffers_mask; /* stream0 buffers0-3 in 4 LSB */
1056
1057 /* State of VGT_STRMOUT_BUFFER_(CONFIG|END) */
1058 uint32_t hw_enabled_mask;
1059
1060 /* State of VGT_STRMOUT_(CONFIG|EN) */
1061 bool streamout_enabled;
1062 };
1063
1064 struct radv_viewport_state {
1065 uint32_t count;
1066 VkViewport viewports[MAX_VIEWPORTS];
1067 };
1068
1069 struct radv_scissor_state {
1070 uint32_t count;
1071 VkRect2D scissors[MAX_SCISSORS];
1072 };
1073
1074 struct radv_discard_rectangle_state {
1075 uint32_t count;
1076 VkRect2D rectangles[MAX_DISCARD_RECTANGLES];
1077 };
1078
1079 struct radv_sample_locations_state {
1080 VkSampleCountFlagBits per_pixel;
1081 VkExtent2D grid_size;
1082 uint32_t count;
1083 VkSampleLocationEXT locations[MAX_SAMPLE_LOCATIONS];
1084 };
1085
1086 struct radv_dynamic_state {
1087 /**
1088 * Bitmask of (1 << VK_DYNAMIC_STATE_*).
1089 * Defines the set of saved dynamic state.
1090 */
1091 uint32_t mask;
1092
1093 struct radv_viewport_state viewport;
1094
1095 struct radv_scissor_state scissor;
1096
1097 float line_width;
1098
1099 struct {
1100 float bias;
1101 float clamp;
1102 float slope;
1103 } depth_bias;
1104
1105 float blend_constants[4];
1106
1107 struct {
1108 float min;
1109 float max;
1110 } depth_bounds;
1111
1112 struct {
1113 uint32_t front;
1114 uint32_t back;
1115 } stencil_compare_mask;
1116
1117 struct {
1118 uint32_t front;
1119 uint32_t back;
1120 } stencil_write_mask;
1121
1122 struct {
1123 uint32_t front;
1124 uint32_t back;
1125 } stencil_reference;
1126
1127 struct radv_discard_rectangle_state discard_rectangle;
1128
1129 struct radv_sample_locations_state sample_location;
1130
1131 struct {
1132 uint32_t factor;
1133 uint16_t pattern;
1134 } line_stipple;
1135
1136 VkCullModeFlags cull_mode;
1137 VkFrontFace front_face;
1138 unsigned primitive_topology;
1139 };
1140
1141 extern const struct radv_dynamic_state default_dynamic_state;
1142
1143 const char *
1144 radv_get_debug_option_name(int id);
1145
1146 const char *
1147 radv_get_perftest_option_name(int id);
1148
1149 struct radv_color_buffer_info {
1150 uint64_t cb_color_base;
1151 uint64_t cb_color_cmask;
1152 uint64_t cb_color_fmask;
1153 uint64_t cb_dcc_base;
1154 uint32_t cb_color_slice;
1155 uint32_t cb_color_view;
1156 uint32_t cb_color_info;
1157 uint32_t cb_color_attrib;
1158 uint32_t cb_color_attrib2; /* GFX9 and later */
1159 uint32_t cb_color_attrib3; /* GFX10 and later */
1160 uint32_t cb_dcc_control;
1161 uint32_t cb_color_cmask_slice;
1162 uint32_t cb_color_fmask_slice;
1163 union {
1164 uint32_t cb_color_pitch; // GFX6-GFX8
1165 uint32_t cb_mrt_epitch; // GFX9+
1166 };
1167 };
1168
1169 struct radv_ds_buffer_info {
1170 uint64_t db_z_read_base;
1171 uint64_t db_stencil_read_base;
1172 uint64_t db_z_write_base;
1173 uint64_t db_stencil_write_base;
1174 uint64_t db_htile_data_base;
1175 uint32_t db_depth_info;
1176 uint32_t db_z_info;
1177 uint32_t db_stencil_info;
1178 uint32_t db_depth_view;
1179 uint32_t db_depth_size;
1180 uint32_t db_depth_slice;
1181 uint32_t db_htile_surface;
1182 uint32_t pa_su_poly_offset_db_fmt_cntl;
1183 uint32_t db_z_info2; /* GFX9 only */
1184 uint32_t db_stencil_info2; /* GFX9 only */
1185 float offset_scale;
1186 };
1187
1188 void
1189 radv_initialise_color_surface(struct radv_device *device,
1190 struct radv_color_buffer_info *cb,
1191 struct radv_image_view *iview);
1192 void
1193 radv_initialise_ds_surface(struct radv_device *device,
1194 struct radv_ds_buffer_info *ds,
1195 struct radv_image_view *iview);
1196
1197 /**
1198 * Attachment state when recording a renderpass instance.
1199 *
1200 * The clear value is valid only if there exists a pending clear.
1201 */
1202 struct radv_attachment_state {
1203 VkImageAspectFlags pending_clear_aspects;
1204 uint32_t cleared_views;
1205 VkClearValue clear_value;
1206 VkImageLayout current_layout;
1207 VkImageLayout current_stencil_layout;
1208 bool current_in_render_loop;
1209 struct radv_sample_locations_state sample_location;
1210
1211 union {
1212 struct radv_color_buffer_info cb;
1213 struct radv_ds_buffer_info ds;
1214 };
1215 struct radv_image_view *iview;
1216 };
1217
1218 struct radv_descriptor_state {
1219 struct radv_descriptor_set *sets[MAX_SETS];
1220 uint32_t dirty;
1221 uint32_t valid;
1222 struct radv_push_descriptor_set push_set;
1223 bool push_dirty;
1224 uint32_t dynamic_buffers[4 * MAX_DYNAMIC_BUFFERS];
1225 };
1226
1227 struct radv_subpass_sample_locs_state {
1228 uint32_t subpass_idx;
1229 struct radv_sample_locations_state sample_location;
1230 };
1231
1232 struct radv_cmd_state {
1233 /* Vertex descriptors */
1234 uint64_t vb_va;
1235 unsigned vb_size;
1236
1237 bool predicating;
1238 uint32_t dirty;
1239
1240 uint32_t prefetch_L2_mask;
1241
1242 struct radv_pipeline * pipeline;
1243 struct radv_pipeline * emitted_pipeline;
1244 struct radv_pipeline * compute_pipeline;
1245 struct radv_pipeline * emitted_compute_pipeline;
1246 struct radv_framebuffer * framebuffer;
1247 struct radv_render_pass * pass;
1248 const struct radv_subpass * subpass;
1249 struct radv_dynamic_state dynamic;
1250 struct radv_attachment_state * attachments;
1251 struct radv_streamout_state streamout;
1252 VkRect2D render_area;
1253
1254 uint32_t num_subpass_sample_locs;
1255 struct radv_subpass_sample_locs_state * subpass_sample_locs;
1256
1257 /* Index buffer */
1258 struct radv_buffer *index_buffer;
1259 uint64_t index_offset;
1260 uint32_t index_type;
1261 uint32_t max_index_count;
1262 uint64_t index_va;
1263 int32_t last_index_type;
1264
1265 int32_t last_primitive_reset_en;
1266 uint32_t last_primitive_reset_index;
1267 enum radv_cmd_flush_bits flush_bits;
1268 unsigned active_occlusion_queries;
1269 bool perfect_occlusion_queries_enabled;
1270 unsigned active_pipeline_queries;
1271 unsigned active_pipeline_gds_queries;
1272 float offset_scale;
1273 uint32_t trace_id;
1274 uint32_t last_ia_multi_vgt_param;
1275
1276 uint32_t last_num_instances;
1277 uint32_t last_first_instance;
1278 uint32_t last_vertex_offset;
1279
1280 uint32_t last_sx_ps_downconvert;
1281 uint32_t last_sx_blend_opt_epsilon;
1282 uint32_t last_sx_blend_opt_control;
1283
1284 /* Whether CP DMA is busy/idle. */
1285 bool dma_is_busy;
1286
1287 /* Conditional rendering info. */
1288 int predication_type; /* -1: disabled, 0: normal, 1: inverted */
1289 uint64_t predication_va;
1290
1291 /* Inheritance info. */
1292 VkQueryPipelineStatisticFlags inherited_pipeline_statistics;
1293
1294 bool context_roll_without_scissor_emitted;
1295
1296 /* SQTT related state. */
1297 uint32_t current_event_type;
1298 uint32_t num_events;
1299 uint32_t num_layout_transitions;
1300 };
1301
1302 struct radv_cmd_pool {
1303 struct vk_object_base base;
1304 VkAllocationCallbacks alloc;
1305 struct list_head cmd_buffers;
1306 struct list_head free_cmd_buffers;
1307 uint32_t queue_family_index;
1308 };
1309
1310 struct radv_cmd_buffer_upload {
1311 uint8_t *map;
1312 unsigned offset;
1313 uint64_t size;
1314 struct radeon_winsys_bo *upload_bo;
1315 struct list_head list;
1316 };
1317
1318 enum radv_cmd_buffer_status {
1319 RADV_CMD_BUFFER_STATUS_INVALID,
1320 RADV_CMD_BUFFER_STATUS_INITIAL,
1321 RADV_CMD_BUFFER_STATUS_RECORDING,
1322 RADV_CMD_BUFFER_STATUS_EXECUTABLE,
1323 RADV_CMD_BUFFER_STATUS_PENDING,
1324 };
1325
1326 struct radv_cmd_buffer {
1327 struct vk_object_base base;
1328
1329 struct radv_device * device;
1330
1331 struct radv_cmd_pool * pool;
1332 struct list_head pool_link;
1333
1334 VkCommandBufferUsageFlags usage_flags;
1335 VkCommandBufferLevel level;
1336 enum radv_cmd_buffer_status status;
1337 struct radeon_cmdbuf *cs;
1338 struct radv_cmd_state state;
1339 struct radv_vertex_binding vertex_bindings[MAX_VBS];
1340 struct radv_streamout_binding streamout_bindings[MAX_SO_BUFFERS];
1341 uint32_t queue_family_index;
1342
1343 uint8_t push_constants[MAX_PUSH_CONSTANTS_SIZE];
1344 VkShaderStageFlags push_constant_stages;
1345 struct radv_descriptor_set meta_push_descriptors;
1346
1347 struct radv_descriptor_state descriptors[MAX_BIND_POINTS];
1348
1349 struct radv_cmd_buffer_upload upload;
1350
1351 uint32_t scratch_size_per_wave_needed;
1352 uint32_t scratch_waves_wanted;
1353 uint32_t compute_scratch_size_per_wave_needed;
1354 uint32_t compute_scratch_waves_wanted;
1355 uint32_t esgs_ring_size_needed;
1356 uint32_t gsvs_ring_size_needed;
1357 bool tess_rings_needed;
1358 bool gds_needed; /* for GFX10 streamout and NGG GS queries */
1359 bool gds_oa_needed; /* for GFX10 streamout */
1360 bool sample_positions_needed;
1361
1362 VkResult record_result;
1363
1364 uint64_t gfx9_fence_va;
1365 uint32_t gfx9_fence_idx;
1366 uint64_t gfx9_eop_bug_va;
1367
1368 /**
1369 * Whether a query pool has been resetted and we have to flush caches.
1370 */
1371 bool pending_reset_query;
1372
1373 /**
1374 * Bitmask of pending active query flushes.
1375 */
1376 enum radv_cmd_flush_bits active_query_flush_bits;
1377 };
1378
1379 struct radv_image;
1380 struct radv_image_view;
1381
1382 bool radv_cmd_buffer_uses_mec(struct radv_cmd_buffer *cmd_buffer);
1383
1384 void si_emit_graphics(struct radv_device *device,
1385 struct radeon_cmdbuf *cs);
1386 void si_emit_compute(struct radv_physical_device *physical_device,
1387 struct radeon_cmdbuf *cs);
1388
1389 void cik_create_gfx_config(struct radv_device *device);
1390
1391 void si_write_viewport(struct radeon_cmdbuf *cs, int first_vp,
1392 int count, const VkViewport *viewports);
1393 void si_write_scissors(struct radeon_cmdbuf *cs, int first,
1394 int count, const VkRect2D *scissors,
1395 const VkViewport *viewports, bool can_use_guardband);
1396 uint32_t si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
1397 bool instanced_draw, bool indirect_draw,
1398 bool count_from_stream_output,
1399 uint32_t draw_vertex_count,
1400 unsigned topology);
1401 void si_cs_emit_write_event_eop(struct radeon_cmdbuf *cs,
1402 enum chip_class chip_class,
1403 bool is_mec,
1404 unsigned event, unsigned event_flags,
1405 unsigned dst_sel, unsigned data_sel,
1406 uint64_t va,
1407 uint32_t new_fence,
1408 uint64_t gfx9_eop_bug_va);
1409
1410 void radv_cp_wait_mem(struct radeon_cmdbuf *cs, uint32_t op, uint64_t va,
1411 uint32_t ref, uint32_t mask);
1412 void si_cs_emit_cache_flush(struct radeon_cmdbuf *cs,
1413 enum chip_class chip_class,
1414 uint32_t *fence_ptr, uint64_t va,
1415 bool is_mec,
1416 enum radv_cmd_flush_bits flush_bits,
1417 uint64_t gfx9_eop_bug_va);
1418 void si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer);
1419 void si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer,
1420 bool inverted, uint64_t va);
1421 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
1422 uint64_t src_va, uint64_t dest_va,
1423 uint64_t size);
1424 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1425 unsigned size);
1426 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1427 uint64_t size, unsigned value);
1428 void si_cp_dma_wait_for_idle(struct radv_cmd_buffer *cmd_buffer);
1429
1430 void radv_set_db_count_control(struct radv_cmd_buffer *cmd_buffer);
1431 bool
1432 radv_cmd_buffer_upload_alloc(struct radv_cmd_buffer *cmd_buffer,
1433 unsigned size,
1434 unsigned alignment,
1435 unsigned *out_offset,
1436 void **ptr);
1437 void
1438 radv_cmd_buffer_set_subpass(struct radv_cmd_buffer *cmd_buffer,
1439 const struct radv_subpass *subpass);
1440 bool
1441 radv_cmd_buffer_upload_data(struct radv_cmd_buffer *cmd_buffer,
1442 unsigned size, unsigned alignmnet,
1443 const void *data, unsigned *out_offset);
1444
1445 void radv_cmd_buffer_clear_subpass(struct radv_cmd_buffer *cmd_buffer);
1446 void radv_cmd_buffer_resolve_subpass(struct radv_cmd_buffer *cmd_buffer);
1447 void radv_cmd_buffer_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer);
1448 void radv_depth_stencil_resolve_subpass_cs(struct radv_cmd_buffer *cmd_buffer,
1449 VkImageAspectFlags aspects,
1450 VkResolveModeFlagBits resolve_mode);
1451 void radv_cmd_buffer_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer);
1452 void radv_depth_stencil_resolve_subpass_fs(struct radv_cmd_buffer *cmd_buffer,
1453 VkImageAspectFlags aspects,
1454 VkResolveModeFlagBits resolve_mode);
1455 void radv_emit_default_sample_locations(struct radeon_cmdbuf *cs, int nr_samples);
1456 unsigned radv_get_default_max_sample_dist(int log_samples);
1457 void radv_device_init_msaa(struct radv_device *device);
1458
1459 void radv_update_ds_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1460 const struct radv_image_view *iview,
1461 VkClearDepthStencilValue ds_clear_value,
1462 VkImageAspectFlags aspects);
1463
1464 void radv_update_color_clear_metadata(struct radv_cmd_buffer *cmd_buffer,
1465 const struct radv_image_view *iview,
1466 int cb_idx,
1467 uint32_t color_values[2]);
1468
1469 void radv_update_fce_metadata(struct radv_cmd_buffer *cmd_buffer,
1470 struct radv_image *image,
1471 const VkImageSubresourceRange *range, bool value);
1472
1473 void radv_update_dcc_metadata(struct radv_cmd_buffer *cmd_buffer,
1474 struct radv_image *image,
1475 const VkImageSubresourceRange *range, bool value);
1476
1477 uint32_t radv_fill_buffer(struct radv_cmd_buffer *cmd_buffer,
1478 struct radeon_winsys_bo *bo,
1479 uint64_t offset, uint64_t size, uint32_t value);
1480 void radv_cmd_buffer_trace_emit(struct radv_cmd_buffer *cmd_buffer);
1481 bool radv_get_memory_fd(struct radv_device *device,
1482 struct radv_device_memory *memory,
1483 int *pFD);
1484
1485 static inline void
1486 radv_emit_shader_pointer_head(struct radeon_cmdbuf *cs,
1487 unsigned sh_offset, unsigned pointer_count,
1488 bool use_32bit_pointers)
1489 {
1490 radeon_emit(cs, PKT3(PKT3_SET_SH_REG, pointer_count * (use_32bit_pointers ? 1 : 2), 0));
1491 radeon_emit(cs, (sh_offset - SI_SH_REG_OFFSET) >> 2);
1492 }
1493
1494 static inline void
1495 radv_emit_shader_pointer_body(struct radv_device *device,
1496 struct radeon_cmdbuf *cs,
1497 uint64_t va, bool use_32bit_pointers)
1498 {
1499 radeon_emit(cs, va);
1500
1501 if (use_32bit_pointers) {
1502 assert(va == 0 ||
1503 (va >> 32) == device->physical_device->rad_info.address32_hi);
1504 } else {
1505 radeon_emit(cs, va >> 32);
1506 }
1507 }
1508
1509 static inline void
1510 radv_emit_shader_pointer(struct radv_device *device,
1511 struct radeon_cmdbuf *cs,
1512 uint32_t sh_offset, uint64_t va, bool global)
1513 {
1514 bool use_32bit_pointers = !global;
1515
1516 radv_emit_shader_pointer_head(cs, sh_offset, 1, use_32bit_pointers);
1517 radv_emit_shader_pointer_body(device, cs, va, use_32bit_pointers);
1518 }
1519
1520 static inline struct radv_descriptor_state *
1521 radv_get_descriptors_state(struct radv_cmd_buffer *cmd_buffer,
1522 VkPipelineBindPoint bind_point)
1523 {
1524 assert(bind_point == VK_PIPELINE_BIND_POINT_GRAPHICS ||
1525 bind_point == VK_PIPELINE_BIND_POINT_COMPUTE);
1526 return &cmd_buffer->descriptors[bind_point];
1527 }
1528
1529 /*
1530 * Takes x,y,z as exact numbers of invocations, instead of blocks.
1531 *
1532 * Limitations: Can't call normal dispatch functions without binding or rebinding
1533 * the compute pipeline.
1534 */
1535 void radv_unaligned_dispatch(
1536 struct radv_cmd_buffer *cmd_buffer,
1537 uint32_t x,
1538 uint32_t y,
1539 uint32_t z);
1540
1541 struct radv_event {
1542 struct vk_object_base base;
1543 struct radeon_winsys_bo *bo;
1544 uint64_t *map;
1545 };
1546
1547 struct radv_shader_module;
1548
1549 #define RADV_HASH_SHADER_NO_NGG (1 << 0)
1550 #define RADV_HASH_SHADER_CS_WAVE32 (1 << 1)
1551 #define RADV_HASH_SHADER_PS_WAVE32 (1 << 2)
1552 #define RADV_HASH_SHADER_GE_WAVE32 (1 << 3)
1553 #define RADV_HASH_SHADER_LLVM (1 << 4)
1554
1555 void
1556 radv_hash_shaders(unsigned char *hash,
1557 const VkPipelineShaderStageCreateInfo **stages,
1558 const struct radv_pipeline_layout *layout,
1559 const struct radv_pipeline_key *key,
1560 uint32_t flags);
1561
1562 static inline gl_shader_stage
1563 vk_to_mesa_shader_stage(VkShaderStageFlagBits vk_stage)
1564 {
1565 assert(__builtin_popcount(vk_stage) == 1);
1566 return ffs(vk_stage) - 1;
1567 }
1568
1569 static inline VkShaderStageFlagBits
1570 mesa_to_vk_shader_stage(gl_shader_stage mesa_stage)
1571 {
1572 return (1 << mesa_stage);
1573 }
1574
1575 #define RADV_STAGE_MASK ((1 << MESA_SHADER_STAGES) - 1)
1576
1577 #define radv_foreach_stage(stage, stage_bits) \
1578 for (gl_shader_stage stage, \
1579 __tmp = (gl_shader_stage)((stage_bits) & RADV_STAGE_MASK); \
1580 stage = __builtin_ffs(__tmp) - 1, __tmp; \
1581 __tmp &= ~(1 << (stage)))
1582
1583 extern const VkFormat radv_fs_key_format_exemplars[NUM_META_FS_KEYS];
1584 unsigned radv_format_meta_fs_key(VkFormat format);
1585
1586 struct radv_multisample_state {
1587 uint32_t db_eqaa;
1588 uint32_t pa_sc_line_cntl;
1589 uint32_t pa_sc_mode_cntl_0;
1590 uint32_t pa_sc_mode_cntl_1;
1591 uint32_t pa_sc_aa_config;
1592 uint32_t pa_sc_aa_mask[2];
1593 unsigned num_samples;
1594 };
1595
1596 struct radv_prim_vertex_count {
1597 uint8_t min;
1598 uint8_t incr;
1599 };
1600
1601 struct radv_vertex_elements_info {
1602 uint32_t format_size[MAX_VERTEX_ATTRIBS];
1603 };
1604
1605 struct radv_ia_multi_vgt_param_helpers {
1606 uint32_t base;
1607 bool partial_es_wave;
1608 uint8_t primgroup_size;
1609 bool ia_switch_on_eoi;
1610 bool partial_vs_wave;
1611 };
1612
1613 struct radv_binning_state {
1614 uint32_t pa_sc_binner_cntl_0;
1615 uint32_t db_dfsm_control;
1616 };
1617
1618 #define SI_GS_PER_ES 128
1619
1620 struct radv_pipeline {
1621 struct vk_object_base base;
1622 struct radv_device * device;
1623 struct radv_dynamic_state dynamic_state;
1624
1625 struct radv_pipeline_layout * layout;
1626
1627 bool need_indirect_descriptor_sets;
1628 struct radv_shader_variant * shaders[MESA_SHADER_STAGES];
1629 struct radv_shader_variant *gs_copy_shader;
1630 VkShaderStageFlags active_stages;
1631
1632 struct radeon_cmdbuf cs;
1633 uint32_t ctx_cs_hash;
1634 struct radeon_cmdbuf ctx_cs;
1635
1636 struct radv_vertex_elements_info vertex_elements;
1637
1638 uint32_t binding_stride[MAX_VBS];
1639 uint8_t num_vertex_bindings;
1640
1641 uint32_t user_data_0[MESA_SHADER_STAGES];
1642 union {
1643 struct {
1644 struct radv_multisample_state ms;
1645 struct radv_binning_state binning;
1646 uint32_t spi_baryc_cntl;
1647 bool prim_restart_enable;
1648 unsigned esgs_ring_size;
1649 unsigned gsvs_ring_size;
1650 uint32_t vtx_base_sgpr;
1651 struct radv_ia_multi_vgt_param_helpers ia_multi_vgt_param;
1652 uint8_t vtx_emit_num;
1653 bool can_use_guardband;
1654 uint32_t needed_dynamic_state;
1655 bool disable_out_of_order_rast_for_occlusion;
1656 unsigned tess_patch_control_points;
1657 unsigned pa_su_sc_mode_cntl;
1658
1659 /* Used for rbplus */
1660 uint32_t col_format;
1661 uint32_t cb_target_mask;
1662 bool is_dual_src;
1663 } graphics;
1664 };
1665
1666 unsigned max_waves;
1667 unsigned scratch_bytes_per_wave;
1668
1669 /* Not NULL if graphics pipeline uses streamout. */
1670 struct radv_shader_variant *streamout_shader;
1671 };
1672
1673 static inline bool radv_pipeline_has_gs(const struct radv_pipeline *pipeline)
1674 {
1675 return pipeline->shaders[MESA_SHADER_GEOMETRY] ? true : false;
1676 }
1677
1678 static inline bool radv_pipeline_has_tess(const struct radv_pipeline *pipeline)
1679 {
1680 return pipeline->shaders[MESA_SHADER_TESS_CTRL] ? true : false;
1681 }
1682
1683 bool radv_pipeline_has_ngg(const struct radv_pipeline *pipeline);
1684
1685 bool radv_pipeline_has_ngg_passthrough(const struct radv_pipeline *pipeline);
1686
1687 bool radv_pipeline_has_gs_copy_shader(const struct radv_pipeline *pipeline);
1688
1689 struct radv_userdata_info *radv_lookup_user_sgpr(struct radv_pipeline *pipeline,
1690 gl_shader_stage stage,
1691 int idx);
1692
1693 struct radv_shader_variant *radv_get_shader(struct radv_pipeline *pipeline,
1694 gl_shader_stage stage);
1695
1696 struct radv_graphics_pipeline_create_info {
1697 bool use_rectlist;
1698 bool db_depth_clear;
1699 bool db_stencil_clear;
1700 bool db_depth_disable_expclear;
1701 bool db_stencil_disable_expclear;
1702 bool depth_compress_disable;
1703 bool stencil_compress_disable;
1704 bool resummarize_enable;
1705 uint32_t custom_blend_mode;
1706 };
1707
1708 VkResult
1709 radv_graphics_pipeline_create(VkDevice device,
1710 VkPipelineCache cache,
1711 const VkGraphicsPipelineCreateInfo *pCreateInfo,
1712 const struct radv_graphics_pipeline_create_info *extra,
1713 const VkAllocationCallbacks *alloc,
1714 VkPipeline *pPipeline);
1715
1716 struct radv_binning_settings {
1717 unsigned context_states_per_bin; /* allowed range: [1, 6] */
1718 unsigned persistent_states_per_bin; /* allowed range: [1, 32] */
1719 unsigned fpovs_per_batch; /* allowed range: [0, 255], 0 = unlimited */
1720 };
1721
1722 struct radv_binning_settings
1723 radv_get_binning_settings(const struct radv_physical_device *pdev);
1724
1725 struct vk_format_description;
1726 uint32_t radv_translate_buffer_dataformat(const struct vk_format_description *desc,
1727 int first_non_void);
1728 uint32_t radv_translate_buffer_numformat(const struct vk_format_description *desc,
1729 int first_non_void);
1730 bool radv_is_buffer_format_supported(VkFormat format, bool *scaled);
1731 uint32_t radv_translate_colorformat(VkFormat format);
1732 uint32_t radv_translate_color_numformat(VkFormat format,
1733 const struct vk_format_description *desc,
1734 int first_non_void);
1735 uint32_t radv_colorformat_endian_swap(uint32_t colorformat);
1736 unsigned radv_translate_colorswap(VkFormat format, bool do_endian_swap);
1737 uint32_t radv_translate_dbformat(VkFormat format);
1738 uint32_t radv_translate_tex_dataformat(VkFormat format,
1739 const struct vk_format_description *desc,
1740 int first_non_void);
1741 uint32_t radv_translate_tex_numformat(VkFormat format,
1742 const struct vk_format_description *desc,
1743 int first_non_void);
1744 bool radv_format_pack_clear_color(VkFormat format,
1745 uint32_t clear_vals[2],
1746 VkClearColorValue *value);
1747 bool radv_is_colorbuffer_format_supported(VkFormat format, bool *blendable);
1748 bool radv_dcc_formats_compatible(VkFormat format1,
1749 VkFormat format2);
1750 bool radv_device_supports_etc(struct radv_physical_device *physical_device);
1751
1752 struct radv_image_plane {
1753 VkFormat format;
1754 struct radeon_surf surface;
1755 uint64_t offset;
1756 };
1757
1758 struct radv_image {
1759 struct vk_object_base base;
1760 VkImageType type;
1761 /* The original VkFormat provided by the client. This may not match any
1762 * of the actual surface formats.
1763 */
1764 VkFormat vk_format;
1765 VkImageAspectFlags aspects;
1766 VkImageUsageFlags usage; /**< Superset of VkImageCreateInfo::usage. */
1767 struct ac_surf_info info;
1768 VkImageTiling tiling; /** VkImageCreateInfo::tiling */
1769 VkImageCreateFlags flags; /** VkImageCreateInfo::flags */
1770
1771 VkDeviceSize size;
1772 uint32_t alignment;
1773
1774 unsigned queue_family_mask;
1775 bool exclusive;
1776 bool shareable;
1777
1778 /* Set when bound */
1779 struct radeon_winsys_bo *bo;
1780 VkDeviceSize offset;
1781 bool tc_compatible_htile;
1782 bool tc_compatible_cmask;
1783
1784 uint64_t clear_value_offset;
1785 uint64_t fce_pred_offset;
1786 uint64_t dcc_pred_offset;
1787
1788 /*
1789 * Metadata for the TC-compat zrange workaround. If the 32-bit value
1790 * stored at this offset is UINT_MAX, the driver will emit
1791 * DB_Z_INFO.ZRANGE_PRECISION=0, otherwise it will skip the
1792 * SET_CONTEXT_REG packet.
1793 */
1794 uint64_t tc_compat_zrange_offset;
1795
1796 /* For VK_ANDROID_native_buffer, the WSI image owns the memory, */
1797 VkDeviceMemory owned_memory;
1798
1799 unsigned plane_count;
1800 struct radv_image_plane planes[0];
1801 };
1802
1803 /* Whether the image has a htile that is known consistent with the contents of
1804 * the image and is allowed to be in compressed form.
1805 *
1806 * If this is false reads that don't use the htile should be able to return
1807 * correct results.
1808 */
1809 bool radv_layout_is_htile_compressed(const struct radv_image *image,
1810 VkImageLayout layout,
1811 bool in_render_loop,
1812 unsigned queue_mask);
1813
1814 bool radv_layout_can_fast_clear(const struct radv_image *image,
1815 VkImageLayout layout,
1816 bool in_render_loop,
1817 unsigned queue_mask);
1818
1819 bool radv_layout_dcc_compressed(const struct radv_device *device,
1820 const struct radv_image *image,
1821 VkImageLayout layout,
1822 bool in_render_loop,
1823 unsigned queue_mask);
1824
1825 /**
1826 * Return whether the image has CMASK metadata for color surfaces.
1827 */
1828 static inline bool
1829 radv_image_has_cmask(const struct radv_image *image)
1830 {
1831 return image->planes[0].surface.cmask_offset;
1832 }
1833
1834 /**
1835 * Return whether the image has FMASK metadata for color surfaces.
1836 */
1837 static inline bool
1838 radv_image_has_fmask(const struct radv_image *image)
1839 {
1840 return image->planes[0].surface.fmask_offset;
1841 }
1842
1843 /**
1844 * Return whether the image has DCC metadata for color surfaces.
1845 */
1846 static inline bool
1847 radv_image_has_dcc(const struct radv_image *image)
1848 {
1849 return image->planes[0].surface.dcc_size;
1850 }
1851
1852 /**
1853 * Return whether the image is TC-compatible CMASK.
1854 */
1855 static inline bool
1856 radv_image_is_tc_compat_cmask(const struct radv_image *image)
1857 {
1858 return radv_image_has_fmask(image) && image->tc_compatible_cmask;
1859 }
1860
1861 /**
1862 * Return whether DCC metadata is enabled for a level.
1863 */
1864 static inline bool
1865 radv_dcc_enabled(const struct radv_image *image, unsigned level)
1866 {
1867 return radv_image_has_dcc(image) &&
1868 level < image->planes[0].surface.num_dcc_levels;
1869 }
1870
1871 /**
1872 * Return whether the image has CB metadata.
1873 */
1874 static inline bool
1875 radv_image_has_CB_metadata(const struct radv_image *image)
1876 {
1877 return radv_image_has_cmask(image) ||
1878 radv_image_has_fmask(image) ||
1879 radv_image_has_dcc(image);
1880 }
1881
1882 /**
1883 * Return whether the image has HTILE metadata for depth surfaces.
1884 */
1885 static inline bool
1886 radv_image_has_htile(const struct radv_image *image)
1887 {
1888 return image->planes[0].surface.htile_size;
1889 }
1890
1891 /**
1892 * Return whether HTILE metadata is enabled for a level.
1893 */
1894 static inline bool
1895 radv_htile_enabled(const struct radv_image *image, unsigned level)
1896 {
1897 return radv_image_has_htile(image) && level == 0;
1898 }
1899
1900 /**
1901 * Return whether the image is TC-compatible HTILE.
1902 */
1903 static inline bool
1904 radv_image_is_tc_compat_htile(const struct radv_image *image)
1905 {
1906 return radv_image_has_htile(image) && image->tc_compatible_htile;
1907 }
1908
1909 static inline uint64_t
1910 radv_image_get_fast_clear_va(const struct radv_image *image,
1911 uint32_t base_level)
1912 {
1913 uint64_t va = radv_buffer_get_va(image->bo);
1914 va += image->offset + image->clear_value_offset + base_level * 8;
1915 return va;
1916 }
1917
1918 static inline uint64_t
1919 radv_image_get_fce_pred_va(const struct radv_image *image,
1920 uint32_t base_level)
1921 {
1922 uint64_t va = radv_buffer_get_va(image->bo);
1923 va += image->offset + image->fce_pred_offset + base_level * 8;
1924 return va;
1925 }
1926
1927 static inline uint64_t
1928 radv_image_get_dcc_pred_va(const struct radv_image *image,
1929 uint32_t base_level)
1930 {
1931 uint64_t va = radv_buffer_get_va(image->bo);
1932 va += image->offset + image->dcc_pred_offset + base_level * 8;
1933 return va;
1934 }
1935
1936 static inline uint64_t
1937 radv_get_tc_compat_zrange_va(const struct radv_image *image,
1938 uint32_t base_level)
1939 {
1940 uint64_t va = radv_buffer_get_va(image->bo);
1941 va += image->offset + image->tc_compat_zrange_offset + base_level * 4;
1942 return va;
1943 }
1944
1945 static inline uint64_t
1946 radv_get_ds_clear_value_va(const struct radv_image *image,
1947 uint32_t base_level)
1948 {
1949 uint64_t va = radv_buffer_get_va(image->bo);
1950 va += image->offset + image->clear_value_offset + base_level * 8;
1951 return va;
1952 }
1953
1954 unsigned radv_image_queue_family_mask(const struct radv_image *image, uint32_t family, uint32_t queue_family);
1955
1956 static inline uint32_t
1957 radv_get_layerCount(const struct radv_image *image,
1958 const VkImageSubresourceRange *range)
1959 {
1960 return range->layerCount == VK_REMAINING_ARRAY_LAYERS ?
1961 image->info.array_size - range->baseArrayLayer : range->layerCount;
1962 }
1963
1964 static inline uint32_t
1965 radv_get_levelCount(const struct radv_image *image,
1966 const VkImageSubresourceRange *range)
1967 {
1968 return range->levelCount == VK_REMAINING_MIP_LEVELS ?
1969 image->info.levels - range->baseMipLevel : range->levelCount;
1970 }
1971
1972 struct radeon_bo_metadata;
1973 void
1974 radv_init_metadata(struct radv_device *device,
1975 struct radv_image *image,
1976 struct radeon_bo_metadata *metadata);
1977
1978 void
1979 radv_image_override_offset_stride(struct radv_device *device,
1980 struct radv_image *image,
1981 uint64_t offset, uint32_t stride);
1982
1983 union radv_descriptor {
1984 struct {
1985 uint32_t plane0_descriptor[8];
1986 uint32_t fmask_descriptor[8];
1987 };
1988 struct {
1989 uint32_t plane_descriptors[3][8];
1990 };
1991 };
1992
1993 struct radv_image_view {
1994 struct vk_object_base base;
1995 struct radv_image *image; /**< VkImageViewCreateInfo::image */
1996 struct radeon_winsys_bo *bo;
1997
1998 VkImageViewType type;
1999 VkImageAspectFlags aspect_mask;
2000 VkFormat vk_format;
2001 unsigned plane_id;
2002 bool multiple_planes;
2003 uint32_t base_layer;
2004 uint32_t layer_count;
2005 uint32_t base_mip;
2006 uint32_t level_count;
2007 VkExtent3D extent; /**< Extent of VkImageViewCreateInfo::baseMipLevel. */
2008
2009 union radv_descriptor descriptor;
2010
2011 /* Descriptor for use as a storage image as opposed to a sampled image.
2012 * This has a few differences for cube maps (e.g. type).
2013 */
2014 union radv_descriptor storage_descriptor;
2015 };
2016
2017 struct radv_image_create_info {
2018 const VkImageCreateInfo *vk_info;
2019 bool scanout;
2020 bool no_metadata_planes;
2021 const struct radeon_bo_metadata *bo_metadata;
2022 };
2023
2024 VkResult
2025 radv_image_create_layout(struct radv_device *device,
2026 struct radv_image_create_info create_info,
2027 struct radv_image *image);
2028
2029 VkResult radv_image_create(VkDevice _device,
2030 const struct radv_image_create_info *info,
2031 const VkAllocationCallbacks* alloc,
2032 VkImage *pImage);
2033
2034 bool vi_alpha_is_on_msb(struct radv_device *device, VkFormat format);
2035
2036 VkResult
2037 radv_image_from_gralloc(VkDevice device_h,
2038 const VkImageCreateInfo *base_info,
2039 const VkNativeBufferANDROID *gralloc_info,
2040 const VkAllocationCallbacks *alloc,
2041 VkImage *out_image_h);
2042 uint64_t
2043 radv_ahb_usage_from_vk_usage(const VkImageCreateFlags vk_create,
2044 const VkImageUsageFlags vk_usage);
2045 VkResult
2046 radv_import_ahb_memory(struct radv_device *device,
2047 struct radv_device_memory *mem,
2048 unsigned priority,
2049 const VkImportAndroidHardwareBufferInfoANDROID *info);
2050 VkResult
2051 radv_create_ahb_memory(struct radv_device *device,
2052 struct radv_device_memory *mem,
2053 unsigned priority,
2054 const VkMemoryAllocateInfo *pAllocateInfo);
2055
2056 VkFormat
2057 radv_select_android_external_format(const void *next, VkFormat default_format);
2058
2059 bool radv_android_gralloc_supports_format(VkFormat format, VkImageUsageFlagBits usage);
2060
2061 struct radv_image_view_extra_create_info {
2062 bool disable_compression;
2063 };
2064
2065 void radv_image_view_init(struct radv_image_view *view,
2066 struct radv_device *device,
2067 const VkImageViewCreateInfo *pCreateInfo,
2068 const struct radv_image_view_extra_create_info* extra_create_info);
2069
2070 VkFormat radv_get_aspect_format(struct radv_image *image, VkImageAspectFlags mask);
2071
2072 struct radv_sampler_ycbcr_conversion {
2073 struct vk_object_base base;
2074 VkFormat format;
2075 VkSamplerYcbcrModelConversion ycbcr_model;
2076 VkSamplerYcbcrRange ycbcr_range;
2077 VkComponentMapping components;
2078 VkChromaLocation chroma_offsets[2];
2079 VkFilter chroma_filter;
2080 };
2081
2082 struct radv_buffer_view {
2083 struct vk_object_base base;
2084 struct radeon_winsys_bo *bo;
2085 VkFormat vk_format;
2086 uint64_t range; /**< VkBufferViewCreateInfo::range */
2087 uint32_t state[4];
2088 };
2089 void radv_buffer_view_init(struct radv_buffer_view *view,
2090 struct radv_device *device,
2091 const VkBufferViewCreateInfo* pCreateInfo);
2092
2093 static inline struct VkExtent3D
2094 radv_sanitize_image_extent(const VkImageType imageType,
2095 const struct VkExtent3D imageExtent)
2096 {
2097 switch (imageType) {
2098 case VK_IMAGE_TYPE_1D:
2099 return (VkExtent3D) { imageExtent.width, 1, 1 };
2100 case VK_IMAGE_TYPE_2D:
2101 return (VkExtent3D) { imageExtent.width, imageExtent.height, 1 };
2102 case VK_IMAGE_TYPE_3D:
2103 return imageExtent;
2104 default:
2105 unreachable("invalid image type");
2106 }
2107 }
2108
2109 static inline struct VkOffset3D
2110 radv_sanitize_image_offset(const VkImageType imageType,
2111 const struct VkOffset3D imageOffset)
2112 {
2113 switch (imageType) {
2114 case VK_IMAGE_TYPE_1D:
2115 return (VkOffset3D) { imageOffset.x, 0, 0 };
2116 case VK_IMAGE_TYPE_2D:
2117 return (VkOffset3D) { imageOffset.x, imageOffset.y, 0 };
2118 case VK_IMAGE_TYPE_3D:
2119 return imageOffset;
2120 default:
2121 unreachable("invalid image type");
2122 }
2123 }
2124
2125 static inline bool
2126 radv_image_extent_compare(const struct radv_image *image,
2127 const VkExtent3D *extent)
2128 {
2129 if (extent->width != image->info.width ||
2130 extent->height != image->info.height ||
2131 extent->depth != image->info.depth)
2132 return false;
2133 return true;
2134 }
2135
2136 struct radv_sampler {
2137 struct vk_object_base base;
2138 uint32_t state[4];
2139 struct radv_sampler_ycbcr_conversion *ycbcr_sampler;
2140 uint32_t border_color_slot;
2141 };
2142
2143 struct radv_framebuffer {
2144 struct vk_object_base base;
2145 uint32_t width;
2146 uint32_t height;
2147 uint32_t layers;
2148
2149 uint32_t attachment_count;
2150 struct radv_image_view *attachments[0];
2151 };
2152
2153 struct radv_subpass_barrier {
2154 VkPipelineStageFlags src_stage_mask;
2155 VkAccessFlags src_access_mask;
2156 VkAccessFlags dst_access_mask;
2157 };
2158
2159 void radv_subpass_barrier(struct radv_cmd_buffer *cmd_buffer,
2160 const struct radv_subpass_barrier *barrier);
2161
2162 struct radv_subpass_attachment {
2163 uint32_t attachment;
2164 VkImageLayout layout;
2165 VkImageLayout stencil_layout;
2166 bool in_render_loop;
2167 };
2168
2169 struct radv_subpass {
2170 uint32_t attachment_count;
2171 struct radv_subpass_attachment * attachments;
2172
2173 uint32_t input_count;
2174 uint32_t color_count;
2175 struct radv_subpass_attachment * input_attachments;
2176 struct radv_subpass_attachment * color_attachments;
2177 struct radv_subpass_attachment * resolve_attachments;
2178 struct radv_subpass_attachment * depth_stencil_attachment;
2179 struct radv_subpass_attachment * ds_resolve_attachment;
2180 VkResolveModeFlagBits depth_resolve_mode;
2181 VkResolveModeFlagBits stencil_resolve_mode;
2182
2183 /** Subpass has at least one color resolve attachment */
2184 bool has_color_resolve;
2185
2186 /** Subpass has at least one color attachment */
2187 bool has_color_att;
2188
2189 struct radv_subpass_barrier start_barrier;
2190
2191 uint32_t view_mask;
2192
2193 VkSampleCountFlagBits color_sample_count;
2194 VkSampleCountFlagBits depth_sample_count;
2195 VkSampleCountFlagBits max_sample_count;
2196 };
2197
2198 uint32_t
2199 radv_get_subpass_id(struct radv_cmd_buffer *cmd_buffer);
2200
2201 struct radv_render_pass_attachment {
2202 VkFormat format;
2203 uint32_t samples;
2204 VkAttachmentLoadOp load_op;
2205 VkAttachmentLoadOp stencil_load_op;
2206 VkImageLayout initial_layout;
2207 VkImageLayout final_layout;
2208 VkImageLayout stencil_initial_layout;
2209 VkImageLayout stencil_final_layout;
2210
2211 /* The subpass id in which the attachment will be used first/last. */
2212 uint32_t first_subpass_idx;
2213 uint32_t last_subpass_idx;
2214 };
2215
2216 struct radv_render_pass {
2217 struct vk_object_base base;
2218 uint32_t attachment_count;
2219 uint32_t subpass_count;
2220 struct radv_subpass_attachment * subpass_attachments;
2221 struct radv_render_pass_attachment * attachments;
2222 struct radv_subpass_barrier end_barrier;
2223 struct radv_subpass subpasses[0];
2224 };
2225
2226 VkResult radv_device_init_meta(struct radv_device *device);
2227 void radv_device_finish_meta(struct radv_device *device);
2228
2229 struct radv_query_pool {
2230 struct vk_object_base base;
2231 struct radeon_winsys_bo *bo;
2232 uint32_t stride;
2233 uint32_t availability_offset;
2234 uint64_t size;
2235 char *ptr;
2236 VkQueryType type;
2237 uint32_t pipeline_stats_mask;
2238 };
2239
2240 typedef enum {
2241 RADV_SEMAPHORE_NONE,
2242 RADV_SEMAPHORE_WINSYS,
2243 RADV_SEMAPHORE_SYNCOBJ,
2244 RADV_SEMAPHORE_TIMELINE,
2245 } radv_semaphore_kind;
2246
2247 struct radv_deferred_queue_submission;
2248
2249 struct radv_timeline_waiter {
2250 struct list_head list;
2251 struct radv_deferred_queue_submission *submission;
2252 uint64_t value;
2253 };
2254
2255 struct radv_timeline_point {
2256 struct list_head list;
2257
2258 uint64_t value;
2259 uint32_t syncobj;
2260
2261 /* Separate from the list to accomodate CPU wait being async, as well
2262 * as prevent point deletion during submission. */
2263 unsigned wait_count;
2264 };
2265
2266 struct radv_timeline {
2267 /* Using a pthread mutex to be compatible with condition variables. */
2268 pthread_mutex_t mutex;
2269
2270 uint64_t highest_signaled;
2271 uint64_t highest_submitted;
2272
2273 struct list_head points;
2274
2275 /* Keep free points on hand so we do not have to recreate syncobjs all
2276 * the time. */
2277 struct list_head free_points;
2278
2279 /* Submissions that are deferred waiting for a specific value to be
2280 * submitted. */
2281 struct list_head waiters;
2282 };
2283
2284 struct radv_semaphore_part {
2285 radv_semaphore_kind kind;
2286 union {
2287 uint32_t syncobj;
2288 struct radeon_winsys_sem *ws_sem;
2289 struct radv_timeline timeline;
2290 };
2291 };
2292
2293 struct radv_semaphore {
2294 struct vk_object_base base;
2295 struct radv_semaphore_part permanent;
2296 struct radv_semaphore_part temporary;
2297 };
2298
2299 bool radv_queue_internal_submit(struct radv_queue *queue,
2300 struct radeon_cmdbuf *cs);
2301
2302 void radv_set_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2303 VkPipelineBindPoint bind_point,
2304 struct radv_descriptor_set *set,
2305 unsigned idx);
2306
2307 void
2308 radv_update_descriptor_sets(struct radv_device *device,
2309 struct radv_cmd_buffer *cmd_buffer,
2310 VkDescriptorSet overrideSet,
2311 uint32_t descriptorWriteCount,
2312 const VkWriteDescriptorSet *pDescriptorWrites,
2313 uint32_t descriptorCopyCount,
2314 const VkCopyDescriptorSet *pDescriptorCopies);
2315
2316 void
2317 radv_update_descriptor_set_with_template(struct radv_device *device,
2318 struct radv_cmd_buffer *cmd_buffer,
2319 struct radv_descriptor_set *set,
2320 VkDescriptorUpdateTemplate descriptorUpdateTemplate,
2321 const void *pData);
2322
2323 void radv_meta_push_descriptor_set(struct radv_cmd_buffer *cmd_buffer,
2324 VkPipelineBindPoint pipelineBindPoint,
2325 VkPipelineLayout _layout,
2326 uint32_t set,
2327 uint32_t descriptorWriteCount,
2328 const VkWriteDescriptorSet *pDescriptorWrites);
2329
2330 void radv_initialize_dcc(struct radv_cmd_buffer *cmd_buffer,
2331 struct radv_image *image,
2332 const VkImageSubresourceRange *range, uint32_t value);
2333
2334 void radv_initialize_fmask(struct radv_cmd_buffer *cmd_buffer,
2335 struct radv_image *image,
2336 const VkImageSubresourceRange *range);
2337
2338 struct radv_fence {
2339 struct vk_object_base base;
2340 struct radeon_winsys_fence *fence;
2341 struct wsi_fence *fence_wsi;
2342
2343 uint32_t syncobj;
2344 uint32_t temp_syncobj;
2345 };
2346
2347 /* radv_nir_to_llvm.c */
2348 struct radv_shader_args;
2349
2350 void llvm_compile_shader(struct radv_device *device,
2351 unsigned shader_count,
2352 struct nir_shader *const *shaders,
2353 struct radv_shader_binary **binary,
2354 struct radv_shader_args *args);
2355
2356 unsigned radv_nir_get_max_workgroup_size(enum chip_class chip_class,
2357 gl_shader_stage stage,
2358 const struct nir_shader *nir);
2359
2360 /* radv_shader_info.h */
2361 struct radv_shader_info;
2362 struct radv_shader_variant_key;
2363
2364 void radv_nir_shader_info_pass(const struct nir_shader *nir,
2365 const struct radv_pipeline_layout *layout,
2366 const struct radv_shader_variant_key *key,
2367 struct radv_shader_info *info,
2368 bool use_llvm);
2369
2370 void radv_nir_shader_info_init(struct radv_shader_info *info);
2371
2372 /* radv_sqtt.c */
2373 struct radv_thread_trace_info {
2374 uint32_t cur_offset;
2375 uint32_t trace_status;
2376 union {
2377 uint32_t gfx9_write_counter;
2378 uint32_t gfx10_dropped_cntr;
2379 };
2380 };
2381
2382 struct radv_thread_trace_se {
2383 struct radv_thread_trace_info info;
2384 void *data_ptr;
2385 uint32_t shader_engine;
2386 uint32_t compute_unit;
2387 };
2388
2389 struct radv_thread_trace {
2390 uint32_t num_traces;
2391 struct radv_thread_trace_se traces[4];
2392 };
2393
2394 bool radv_thread_trace_init(struct radv_device *device);
2395 void radv_thread_trace_finish(struct radv_device *device);
2396 bool radv_begin_thread_trace(struct radv_queue *queue);
2397 bool radv_end_thread_trace(struct radv_queue *queue);
2398 bool radv_get_thread_trace(struct radv_queue *queue,
2399 struct radv_thread_trace *thread_trace);
2400 void radv_emit_thread_trace_userdata(struct radeon_cmdbuf *cs,
2401 const void *data, uint32_t num_dwords);
2402
2403 /* radv_rgp.c */
2404 int radv_dump_thread_trace(struct radv_device *device,
2405 const struct radv_thread_trace *trace);
2406
2407 /* radv_sqtt_layer_.c */
2408 struct radv_barrier_data {
2409 union {
2410 struct {
2411 uint16_t depth_stencil_expand : 1;
2412 uint16_t htile_hiz_range_expand : 1;
2413 uint16_t depth_stencil_resummarize : 1;
2414 uint16_t dcc_decompress : 1;
2415 uint16_t fmask_decompress : 1;
2416 uint16_t fast_clear_eliminate : 1;
2417 uint16_t fmask_color_expand : 1;
2418 uint16_t init_mask_ram : 1;
2419 uint16_t reserved : 8;
2420 };
2421 uint16_t all;
2422 } layout_transitions;
2423 };
2424
2425 /**
2426 * Value for the reason field of an RGP barrier start marker originating from
2427 * the Vulkan client (does not include PAL-defined values). (Table 15)
2428 */
2429 enum rgp_barrier_reason {
2430 RGP_BARRIER_UNKNOWN_REASON = 0xFFFFFFFF,
2431
2432 /* External app-generated barrier reasons, i.e. API synchronization
2433 * commands Range of valid values: [0x00000001 ... 0x7FFFFFFF].
2434 */
2435 RGP_BARRIER_EXTERNAL_CMD_PIPELINE_BARRIER = 0x00000001,
2436 RGP_BARRIER_EXTERNAL_RENDER_PASS_SYNC = 0x00000002,
2437 RGP_BARRIER_EXTERNAL_CMD_WAIT_EVENTS = 0x00000003,
2438
2439 /* Internal barrier reasons, i.e. implicit synchronization inserted by
2440 * the Vulkan driver Range of valid values: [0xC0000000 ... 0xFFFFFFFE].
2441 */
2442 RGP_BARRIER_INTERNAL_BASE = 0xC0000000,
2443 RGP_BARRIER_INTERNAL_PRE_RESET_QUERY_POOL_SYNC = RGP_BARRIER_INTERNAL_BASE + 0,
2444 RGP_BARRIER_INTERNAL_POST_RESET_QUERY_POOL_SYNC = RGP_BARRIER_INTERNAL_BASE + 1,
2445 RGP_BARRIER_INTERNAL_GPU_EVENT_RECYCLE_STALL = RGP_BARRIER_INTERNAL_BASE + 2,
2446 RGP_BARRIER_INTERNAL_PRE_COPY_QUERY_POOL_RESULTS_SYNC = RGP_BARRIER_INTERNAL_BASE + 3
2447 };
2448
2449 void radv_describe_begin_cmd_buffer(struct radv_cmd_buffer *cmd_buffer);
2450 void radv_describe_end_cmd_buffer(struct radv_cmd_buffer *cmd_buffer);
2451 void radv_describe_draw(struct radv_cmd_buffer *cmd_buffer);
2452 void radv_describe_dispatch(struct radv_cmd_buffer *cmd_buffer, int x, int y, int z);
2453 void radv_describe_begin_render_pass_clear(struct radv_cmd_buffer *cmd_buffer,
2454 VkImageAspectFlagBits aspects);
2455 void radv_describe_end_render_pass_clear(struct radv_cmd_buffer *cmd_buffer);
2456 void radv_describe_barrier_start(struct radv_cmd_buffer *cmd_buffer,
2457 enum rgp_barrier_reason reason);
2458 void radv_describe_barrier_end(struct radv_cmd_buffer *cmd_buffer);
2459 void radv_describe_layout_transition(struct radv_cmd_buffer *cmd_buffer,
2460 const struct radv_barrier_data *barrier);
2461
2462 struct radeon_winsys_sem;
2463
2464 uint64_t radv_get_current_time(void);
2465
2466 static inline uint32_t
2467 si_conv_gl_prim_to_vertices(unsigned gl_prim)
2468 {
2469 switch (gl_prim) {
2470 case 0: /* GL_POINTS */
2471 return 1;
2472 case 1: /* GL_LINES */
2473 case 3: /* GL_LINE_STRIP */
2474 return 2;
2475 case 4: /* GL_TRIANGLES */
2476 case 5: /* GL_TRIANGLE_STRIP */
2477 return 3;
2478 case 0xA: /* GL_LINE_STRIP_ADJACENCY_ARB */
2479 return 4;
2480 case 0xc: /* GL_TRIANGLES_ADJACENCY_ARB */
2481 return 6;
2482 case 7: /* GL_QUADS */
2483 return V_028A6C_OUTPRIM_TYPE_TRISTRIP;
2484 default:
2485 assert(0);
2486 return 0;
2487 }
2488 }
2489
2490 void radv_cmd_buffer_begin_render_pass(struct radv_cmd_buffer *cmd_buffer,
2491 const VkRenderPassBeginInfo *pRenderPassBegin);
2492 void radv_cmd_buffer_end_render_pass(struct radv_cmd_buffer *cmd_buffer);
2493
2494 static inline uint32_t si_translate_prim(unsigned topology)
2495 {
2496 switch (topology) {
2497 case VK_PRIMITIVE_TOPOLOGY_POINT_LIST:
2498 return V_008958_DI_PT_POINTLIST;
2499 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST:
2500 return V_008958_DI_PT_LINELIST;
2501 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP:
2502 return V_008958_DI_PT_LINESTRIP;
2503 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST:
2504 return V_008958_DI_PT_TRILIST;
2505 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP:
2506 return V_008958_DI_PT_TRISTRIP;
2507 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_FAN:
2508 return V_008958_DI_PT_TRIFAN;
2509 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST_WITH_ADJACENCY:
2510 return V_008958_DI_PT_LINELIST_ADJ;
2511 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP_WITH_ADJACENCY:
2512 return V_008958_DI_PT_LINESTRIP_ADJ;
2513 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST_WITH_ADJACENCY:
2514 return V_008958_DI_PT_TRILIST_ADJ;
2515 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP_WITH_ADJACENCY:
2516 return V_008958_DI_PT_TRISTRIP_ADJ;
2517 case VK_PRIMITIVE_TOPOLOGY_PATCH_LIST:
2518 return V_008958_DI_PT_PATCH;
2519 default:
2520 assert(0);
2521 return 0;
2522 }
2523 }
2524
2525 #define RADV_DEFINE_HANDLE_CASTS(__radv_type, __VkType) \
2526 \
2527 static inline struct __radv_type * \
2528 __radv_type ## _from_handle(__VkType _handle) \
2529 { \
2530 return (struct __radv_type *) _handle; \
2531 } \
2532 \
2533 static inline __VkType \
2534 __radv_type ## _to_handle(struct __radv_type *_obj) \
2535 { \
2536 return (__VkType) _obj; \
2537 }
2538
2539 #define RADV_DEFINE_NONDISP_HANDLE_CASTS(__radv_type, __VkType) \
2540 \
2541 static inline struct __radv_type * \
2542 __radv_type ## _from_handle(__VkType _handle) \
2543 { \
2544 return (struct __radv_type *)(uintptr_t) _handle; \
2545 } \
2546 \
2547 static inline __VkType \
2548 __radv_type ## _to_handle(struct __radv_type *_obj) \
2549 { \
2550 return (__VkType)(uintptr_t) _obj; \
2551 }
2552
2553 #define RADV_FROM_HANDLE(__radv_type, __name, __handle) \
2554 struct __radv_type *__name = __radv_type ## _from_handle(__handle)
2555
2556 RADV_DEFINE_HANDLE_CASTS(radv_cmd_buffer, VkCommandBuffer)
2557 RADV_DEFINE_HANDLE_CASTS(radv_device, VkDevice)
2558 RADV_DEFINE_HANDLE_CASTS(radv_instance, VkInstance)
2559 RADV_DEFINE_HANDLE_CASTS(radv_physical_device, VkPhysicalDevice)
2560 RADV_DEFINE_HANDLE_CASTS(radv_queue, VkQueue)
2561
2562 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_cmd_pool, VkCommandPool)
2563 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer, VkBuffer)
2564 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_buffer_view, VkBufferView)
2565 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_pool, VkDescriptorPool)
2566 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set, VkDescriptorSet)
2567 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_set_layout, VkDescriptorSetLayout)
2568 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_descriptor_update_template, VkDescriptorUpdateTemplate)
2569 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_device_memory, VkDeviceMemory)
2570 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_fence, VkFence)
2571 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_event, VkEvent)
2572 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_framebuffer, VkFramebuffer)
2573 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image, VkImage)
2574 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_image_view, VkImageView);
2575 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_cache, VkPipelineCache)
2576 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline, VkPipeline)
2577 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_pipeline_layout, VkPipelineLayout)
2578 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_query_pool, VkQueryPool)
2579 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_render_pass, VkRenderPass)
2580 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler, VkSampler)
2581 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_sampler_ycbcr_conversion, VkSamplerYcbcrConversion)
2582 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_shader_module, VkShaderModule)
2583 RADV_DEFINE_NONDISP_HANDLE_CASTS(radv_semaphore, VkSemaphore)
2584
2585 #endif /* RADV_PRIVATE_H */