2 * Copyright © 2016 Red Hat.
3 * Copyright © 2016 Bas Nieuwenhuizen
5 * Based on radeon_winsys.h which is:
6 * Copyright 2008 Corbin Simpson <MostAwesomeDude@gmail.com>
7 * Copyright 2010 Marek Olšák <maraeo@gmail.com>
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
25 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
29 #ifndef RADV_RADEON_WINSYS_H
30 #define RADV_RADEON_WINSYS_H
36 #include "main/macros.h"
37 #include "amd_family.h"
43 #define FREE(x) free(x)
45 enum radeon_bo_domain
{ /* bitfield */
46 RADEON_DOMAIN_GTT
= 2,
47 RADEON_DOMAIN_VRAM
= 4,
48 RADEON_DOMAIN_VRAM_GTT
= RADEON_DOMAIN_VRAM
| RADEON_DOMAIN_GTT
51 enum radeon_bo_flag
{ /* bitfield */
52 RADEON_FLAG_GTT_WC
= (1 << 0),
53 RADEON_FLAG_CPU_ACCESS
= (1 << 1),
54 RADEON_FLAG_NO_CPU_ACCESS
= (1 << 2),
55 RADEON_FLAG_VIRTUAL
= (1 << 3),
56 RADEON_FLAG_VA_UNCACHED
= (1 << 4),
57 RADEON_FLAG_IMPLICIT_SYNC
= (1 << 5),
58 RADEON_FLAG_NO_INTERPROCESS_SHARING
= (1 << 6),
59 RADEON_FLAG_READ_ONLY
= (1 << 7),
60 RADEON_FLAG_32BIT
= (1 << 8),
63 enum radeon_bo_usage
{ /* bitfield */
64 RADEON_USAGE_READ
= 2,
65 RADEON_USAGE_WRITE
= 4,
66 RADEON_USAGE_READWRITE
= RADEON_USAGE_READ
| RADEON_USAGE_WRITE
78 enum radeon_ctx_priority
{
79 RADEON_CTX_PRIORITY_INVALID
= -1,
80 RADEON_CTX_PRIORITY_LOW
= 0,
81 RADEON_CTX_PRIORITY_MEDIUM
,
82 RADEON_CTX_PRIORITY_HIGH
,
83 RADEON_CTX_PRIORITY_REALTIME
,
86 enum radeon_value_id
{
87 RADEON_ALLOCATED_VRAM
,
88 RADEON_ALLOCATED_VRAM_VIS
,
91 RADEON_NUM_BYTES_MOVED
,
93 RADEON_NUM_VRAM_CPU_PAGE_FAULTS
,
95 RADEON_VRAM_VIS_USAGE
,
97 RADEON_GPU_TEMPERATURE
,
102 struct radeon_cmdbuf
{
103 unsigned cdw
; /* Number of used dwords. */
104 unsigned max_dw
; /* Maximum number of dwords. */
105 uint32_t *buf
; /* The base pointer of the chunk. */
108 #define RADEON_SURF_TYPE_MASK 0xFF
109 #define RADEON_SURF_TYPE_SHIFT 0
110 #define RADEON_SURF_TYPE_1D 0
111 #define RADEON_SURF_TYPE_2D 1
112 #define RADEON_SURF_TYPE_3D 2
113 #define RADEON_SURF_TYPE_CUBEMAP 3
114 #define RADEON_SURF_TYPE_1D_ARRAY 4
115 #define RADEON_SURF_TYPE_2D_ARRAY 5
116 #define RADEON_SURF_MODE_MASK 0xFF
117 #define RADEON_SURF_MODE_SHIFT 8
119 #define RADEON_SURF_GET(v, field) (((v) >> RADEON_SURF_ ## field ## _SHIFT) & RADEON_SURF_ ## field ## _MASK)
120 #define RADEON_SURF_SET(v, field) (((v) & RADEON_SURF_ ## field ## _MASK) << RADEON_SURF_ ## field ## _SHIFT)
121 #define RADEON_SURF_CLR(v, field) ((v) & ~(RADEON_SURF_ ## field ## _MASK << RADEON_SURF_ ## field ## _SHIFT))
123 enum radeon_bo_layout
{
124 RADEON_LAYOUT_LINEAR
= 0,
126 RADEON_LAYOUT_SQUARETILED
,
128 RADEON_LAYOUT_UNKNOWN
131 /* Tiling info for display code, DRI sharing, and other data. */
132 struct radeon_bo_metadata
{
133 /* Tiling flags describing the texture layout for display code
138 enum radeon_bo_layout microtile
;
139 enum radeon_bo_layout macrotile
;
140 unsigned pipe_config
;
152 unsigned swizzle_mode
:5;
156 /* Additional metadata associated with the buffer, in bytes.
157 * The maximum size is 64 * 4. This is opaque for the winsys & kernel.
158 * Supported by amdgpu only.
160 uint32_t size_metadata
;
161 uint32_t metadata
[64];
164 uint32_t syncobj_handle
;
165 struct radeon_winsys_fence
;
167 struct radeon_winsys_bo
{
170 bool vram_cpu_access
;
172 struct radv_winsys_sem_counts
{
173 uint32_t syncobj_count
;
176 struct radeon_winsys_sem
**sem
;
179 struct radv_winsys_sem_info
{
182 struct radv_winsys_sem_counts wait
;
183 struct radv_winsys_sem_counts signal
;
186 struct radv_winsys_bo_list
{
187 struct radeon_winsys_bo
**bos
;
191 struct radeon_winsys
{
192 void (*destroy
)(struct radeon_winsys
*ws
);
194 void (*query_info
)(struct radeon_winsys
*ws
,
195 struct radeon_info
*info
);
197 uint64_t (*query_value
)(struct radeon_winsys
*ws
,
198 enum radeon_value_id value
);
200 bool (*read_registers
)(struct radeon_winsys
*ws
, unsigned reg_offset
,
201 unsigned num_registers
, uint32_t *out
);
203 const char *(*get_chip_name
)(struct radeon_winsys
*ws
);
205 struct radeon_winsys_bo
*(*buffer_create
)(struct radeon_winsys
*ws
,
208 enum radeon_bo_domain domain
,
209 enum radeon_bo_flag flags
);
211 void (*buffer_destroy
)(struct radeon_winsys_bo
*bo
);
212 void *(*buffer_map
)(struct radeon_winsys_bo
*bo
);
214 struct radeon_winsys_bo
*(*buffer_from_ptr
)(struct radeon_winsys
*ws
,
218 struct radeon_winsys_bo
*(*buffer_from_fd
)(struct radeon_winsys
*ws
,
220 unsigned *stride
, unsigned *offset
);
222 bool (*buffer_get_fd
)(struct radeon_winsys
*ws
,
223 struct radeon_winsys_bo
*bo
,
226 void (*buffer_unmap
)(struct radeon_winsys_bo
*bo
);
228 void (*buffer_set_metadata
)(struct radeon_winsys_bo
*bo
,
229 struct radeon_bo_metadata
*md
);
230 void (*buffer_get_metadata
)(struct radeon_winsys_bo
*bo
,
231 struct radeon_bo_metadata
*md
);
233 void (*buffer_virtual_bind
)(struct radeon_winsys_bo
*parent
,
234 uint64_t offset
, uint64_t size
,
235 struct radeon_winsys_bo
*bo
, uint64_t bo_offset
);
236 struct radeon_winsys_ctx
*(*ctx_create
)(struct radeon_winsys
*ws
,
237 enum radeon_ctx_priority priority
);
238 void (*ctx_destroy
)(struct radeon_winsys_ctx
*ctx
);
240 bool (*ctx_wait_idle
)(struct radeon_winsys_ctx
*ctx
,
241 enum ring_type ring_type
, int ring_index
);
243 struct radeon_cmdbuf
*(*cs_create
)(struct radeon_winsys
*ws
,
244 enum ring_type ring_type
);
246 void (*cs_destroy
)(struct radeon_cmdbuf
*cs
);
248 void (*cs_reset
)(struct radeon_cmdbuf
*cs
);
250 bool (*cs_finalize
)(struct radeon_cmdbuf
*cs
);
252 void (*cs_grow
)(struct radeon_cmdbuf
* cs
, size_t min_size
);
254 int (*cs_submit
)(struct radeon_winsys_ctx
*ctx
,
256 struct radeon_cmdbuf
**cs_array
,
258 struct radeon_cmdbuf
*initial_preamble_cs
,
259 struct radeon_cmdbuf
*continue_preamble_cs
,
260 struct radv_winsys_sem_info
*sem_info
,
261 const struct radv_winsys_bo_list
*bo_list
, /* optional */
263 struct radeon_winsys_fence
*fence
);
265 void (*cs_add_buffer
)(struct radeon_cmdbuf
*cs
,
266 struct radeon_winsys_bo
*bo
);
268 void (*cs_execute_secondary
)(struct radeon_cmdbuf
*parent
,
269 struct radeon_cmdbuf
*child
);
271 void (*cs_dump
)(struct radeon_cmdbuf
*cs
, FILE* file
, const int *trace_ids
, int trace_id_count
);
273 int (*surface_init
)(struct radeon_winsys
*ws
,
274 const struct ac_surf_info
*surf_info
,
275 struct radeon_surf
*surf
);
277 struct radeon_winsys_fence
*(*create_fence
)();
278 void (*destroy_fence
)(struct radeon_winsys_fence
*fence
);
279 bool (*fence_wait
)(struct radeon_winsys
*ws
,
280 struct radeon_winsys_fence
*fence
,
283 bool (*fences_wait
)(struct radeon_winsys
*ws
,
284 struct radeon_winsys_fence
*const *fences
,
285 uint32_t fence_count
,
289 /* old semaphores - non shareable */
290 struct radeon_winsys_sem
*(*create_sem
)(struct radeon_winsys
*ws
);
291 void (*destroy_sem
)(struct radeon_winsys_sem
*sem
);
293 /* new shareable sync objects */
294 int (*create_syncobj
)(struct radeon_winsys
*ws
, uint32_t *handle
);
295 void (*destroy_syncobj
)(struct radeon_winsys
*ws
, uint32_t handle
);
297 void (*reset_syncobj
)(struct radeon_winsys
*ws
, uint32_t handle
);
298 void (*signal_syncobj
)(struct radeon_winsys
*ws
, uint32_t handle
);
299 bool (*wait_syncobj
)(struct radeon_winsys
*ws
, const uint32_t *handles
, uint32_t handle_count
,
300 bool wait_all
, uint64_t timeout
);
302 int (*export_syncobj
)(struct radeon_winsys
*ws
, uint32_t syncobj
, int *fd
);
303 int (*import_syncobj
)(struct radeon_winsys
*ws
, int fd
, uint32_t *syncobj
);
305 int (*export_syncobj_to_sync_file
)(struct radeon_winsys
*ws
, uint32_t syncobj
, int *fd
);
307 /* Note that this, unlike the normal import, uses an existing syncobj. */
308 int (*import_syncobj_from_sync_file
)(struct radeon_winsys
*ws
, uint32_t syncobj
, int fd
);
312 static inline void radeon_emit(struct radeon_cmdbuf
*cs
, uint32_t value
)
314 cs
->buf
[cs
->cdw
++] = value
;
317 static inline void radeon_emit_array(struct radeon_cmdbuf
*cs
,
318 const uint32_t *values
, unsigned count
)
320 memcpy(cs
->buf
+ cs
->cdw
, values
, count
* 4);
324 static inline uint64_t radv_buffer_get_va(struct radeon_winsys_bo
*bo
)
329 static inline void radv_cs_add_buffer(struct radeon_winsys
*ws
,
330 struct radeon_cmdbuf
*cs
,
331 struct radeon_winsys_bo
*bo
)
336 ws
->cs_add_buffer(cs
, bo
);
339 #endif /* RADV_RADEON_WINSYS_H */