clover/nir/spirv: Use uniform rather than shader_in for kernel inputs
[mesa.git] / src / compiler / nir / nir_lower_io.c
1 /*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Connor Abbott (cwabbott0@gmail.com)
25 * Jason Ekstrand (jason@jlekstrand.net)
26 *
27 */
28
29 /*
30 * This lowering pass converts references to input/output variables with
31 * loads/stores to actual input/output intrinsics.
32 */
33
34 #include "nir.h"
35 #include "nir_builder.h"
36 #include "nir_deref.h"
37
38 #include "util/u_math.h"
39
40 struct lower_io_state {
41 void *dead_ctx;
42 nir_builder builder;
43 int (*type_size)(const struct glsl_type *type, bool);
44 nir_variable_mode modes;
45 nir_lower_io_options options;
46 };
47
48 static nir_intrinsic_op
49 ssbo_atomic_for_deref(nir_intrinsic_op deref_op)
50 {
51 switch (deref_op) {
52 #define OP(O) case nir_intrinsic_deref_##O: return nir_intrinsic_ssbo_##O;
53 OP(atomic_exchange)
54 OP(atomic_comp_swap)
55 OP(atomic_add)
56 OP(atomic_imin)
57 OP(atomic_umin)
58 OP(atomic_imax)
59 OP(atomic_umax)
60 OP(atomic_and)
61 OP(atomic_or)
62 OP(atomic_xor)
63 OP(atomic_fadd)
64 OP(atomic_fmin)
65 OP(atomic_fmax)
66 OP(atomic_fcomp_swap)
67 #undef OP
68 default:
69 unreachable("Invalid SSBO atomic");
70 }
71 }
72
73 static nir_intrinsic_op
74 global_atomic_for_deref(nir_intrinsic_op deref_op)
75 {
76 switch (deref_op) {
77 #define OP(O) case nir_intrinsic_deref_##O: return nir_intrinsic_global_##O;
78 OP(atomic_exchange)
79 OP(atomic_comp_swap)
80 OP(atomic_add)
81 OP(atomic_imin)
82 OP(atomic_umin)
83 OP(atomic_imax)
84 OP(atomic_umax)
85 OP(atomic_and)
86 OP(atomic_or)
87 OP(atomic_xor)
88 OP(atomic_fadd)
89 OP(atomic_fmin)
90 OP(atomic_fmax)
91 OP(atomic_fcomp_swap)
92 #undef OP
93 default:
94 unreachable("Invalid SSBO atomic");
95 }
96 }
97
98 static nir_intrinsic_op
99 shared_atomic_for_deref(nir_intrinsic_op deref_op)
100 {
101 switch (deref_op) {
102 #define OP(O) case nir_intrinsic_deref_##O: return nir_intrinsic_shared_##O;
103 OP(atomic_exchange)
104 OP(atomic_comp_swap)
105 OP(atomic_add)
106 OP(atomic_imin)
107 OP(atomic_umin)
108 OP(atomic_imax)
109 OP(atomic_umax)
110 OP(atomic_and)
111 OP(atomic_or)
112 OP(atomic_xor)
113 OP(atomic_fadd)
114 OP(atomic_fmin)
115 OP(atomic_fmax)
116 OP(atomic_fcomp_swap)
117 #undef OP
118 default:
119 unreachable("Invalid shared atomic");
120 }
121 }
122
123 void
124 nir_assign_var_locations(nir_shader *shader, nir_variable_mode mode,
125 unsigned *size,
126 int (*type_size)(const struct glsl_type *, bool))
127 {
128 unsigned location = 0;
129
130 nir_foreach_variable_with_modes(var, shader, mode) {
131 var->data.driver_location = location;
132 bool bindless_type_size = var->data.mode == nir_var_shader_in ||
133 var->data.mode == nir_var_shader_out ||
134 var->data.bindless;
135 location += type_size(var->type, bindless_type_size);
136 }
137
138 *size = location;
139 }
140
141 /**
142 * Return true if the given variable is a per-vertex input/output array.
143 * (such as geometry shader inputs).
144 */
145 bool
146 nir_is_per_vertex_io(const nir_variable *var, gl_shader_stage stage)
147 {
148 if (var->data.patch || !glsl_type_is_array(var->type))
149 return false;
150
151 if (var->data.mode == nir_var_shader_in)
152 return stage == MESA_SHADER_GEOMETRY ||
153 stage == MESA_SHADER_TESS_CTRL ||
154 stage == MESA_SHADER_TESS_EVAL;
155
156 if (var->data.mode == nir_var_shader_out)
157 return stage == MESA_SHADER_TESS_CTRL;
158
159 return false;
160 }
161
162 static unsigned get_number_of_slots(struct lower_io_state *state,
163 const nir_variable *var)
164 {
165 const struct glsl_type *type = var->type;
166
167 if (nir_is_per_vertex_io(var, state->builder.shader->info.stage)) {
168 assert(glsl_type_is_array(type));
169 type = glsl_get_array_element(type);
170 }
171
172 return state->type_size(type, var->data.bindless);
173 }
174
175 static nir_ssa_def *
176 get_io_offset(nir_builder *b, nir_deref_instr *deref,
177 nir_ssa_def **vertex_index,
178 int (*type_size)(const struct glsl_type *, bool),
179 unsigned *component, bool bts)
180 {
181 nir_deref_path path;
182 nir_deref_path_init(&path, deref, NULL);
183
184 assert(path.path[0]->deref_type == nir_deref_type_var);
185 nir_deref_instr **p = &path.path[1];
186
187 /* For per-vertex input arrays (i.e. geometry shader inputs), keep the
188 * outermost array index separate. Process the rest normally.
189 */
190 if (vertex_index != NULL) {
191 assert((*p)->deref_type == nir_deref_type_array);
192 *vertex_index = nir_ssa_for_src(b, (*p)->arr.index, 1);
193 p++;
194 }
195
196 if (path.path[0]->var->data.compact) {
197 assert((*p)->deref_type == nir_deref_type_array);
198 assert(glsl_type_is_scalar((*p)->type));
199
200 /* We always lower indirect dereferences for "compact" array vars. */
201 const unsigned index = nir_src_as_uint((*p)->arr.index);
202 const unsigned total_offset = *component + index;
203 const unsigned slot_offset = total_offset / 4;
204 *component = total_offset % 4;
205 return nir_imm_int(b, type_size(glsl_vec4_type(), bts) * slot_offset);
206 }
207
208 /* Just emit code and let constant-folding go to town */
209 nir_ssa_def *offset = nir_imm_int(b, 0);
210
211 for (; *p; p++) {
212 if ((*p)->deref_type == nir_deref_type_array) {
213 unsigned size = type_size((*p)->type, bts);
214
215 nir_ssa_def *mul =
216 nir_amul_imm(b, nir_ssa_for_src(b, (*p)->arr.index, 1), size);
217
218 offset = nir_iadd(b, offset, mul);
219 } else if ((*p)->deref_type == nir_deref_type_struct) {
220 /* p starts at path[1], so this is safe */
221 nir_deref_instr *parent = *(p - 1);
222
223 unsigned field_offset = 0;
224 for (unsigned i = 0; i < (*p)->strct.index; i++) {
225 field_offset += type_size(glsl_get_struct_field(parent->type, i), bts);
226 }
227 offset = nir_iadd_imm(b, offset, field_offset);
228 } else {
229 unreachable("Unsupported deref type");
230 }
231 }
232
233 nir_deref_path_finish(&path);
234
235 return offset;
236 }
237
238 static nir_ssa_def *
239 emit_load(struct lower_io_state *state,
240 nir_ssa_def *vertex_index, nir_variable *var, nir_ssa_def *offset,
241 unsigned component, unsigned num_components, unsigned bit_size,
242 nir_alu_type type)
243 {
244 nir_builder *b = &state->builder;
245 const nir_shader *nir = b->shader;
246 nir_variable_mode mode = var->data.mode;
247 nir_ssa_def *barycentric = NULL;
248
249 nir_intrinsic_op op;
250 switch (mode) {
251 case nir_var_shader_in:
252 if (nir->info.stage == MESA_SHADER_FRAGMENT &&
253 nir->options->use_interpolated_input_intrinsics &&
254 var->data.interpolation != INTERP_MODE_FLAT) {
255 if (var->data.interpolation == INTERP_MODE_EXPLICIT) {
256 assert(vertex_index != NULL);
257 op = nir_intrinsic_load_input_vertex;
258 } else {
259 assert(vertex_index == NULL);
260
261 nir_intrinsic_op bary_op;
262 if (var->data.sample ||
263 (state->options & nir_lower_io_force_sample_interpolation))
264 bary_op = nir_intrinsic_load_barycentric_sample;
265 else if (var->data.centroid)
266 bary_op = nir_intrinsic_load_barycentric_centroid;
267 else
268 bary_op = nir_intrinsic_load_barycentric_pixel;
269
270 barycentric = nir_load_barycentric(&state->builder, bary_op,
271 var->data.interpolation);
272 op = nir_intrinsic_load_interpolated_input;
273 }
274 } else {
275 op = vertex_index ? nir_intrinsic_load_per_vertex_input :
276 nir_intrinsic_load_input;
277 }
278 break;
279 case nir_var_shader_out:
280 op = vertex_index ? nir_intrinsic_load_per_vertex_output :
281 nir_intrinsic_load_output;
282 break;
283 case nir_var_uniform:
284 op = nir_intrinsic_load_uniform;
285 break;
286 default:
287 unreachable("Unknown variable mode");
288 }
289
290 nir_intrinsic_instr *load =
291 nir_intrinsic_instr_create(state->builder.shader, op);
292 load->num_components = num_components;
293
294 nir_intrinsic_set_base(load, var->data.driver_location);
295 if (mode == nir_var_shader_in || mode == nir_var_shader_out)
296 nir_intrinsic_set_component(load, component);
297
298 if (load->intrinsic == nir_intrinsic_load_uniform)
299 nir_intrinsic_set_range(load,
300 state->type_size(var->type, var->data.bindless));
301
302 if (load->intrinsic == nir_intrinsic_load_input ||
303 load->intrinsic == nir_intrinsic_load_input_vertex ||
304 load->intrinsic == nir_intrinsic_load_uniform)
305 nir_intrinsic_set_type(load, type);
306
307 if (load->intrinsic != nir_intrinsic_load_uniform) {
308 nir_io_semantics semantics = {0};
309 semantics.location = var->data.location;
310 semantics.num_slots = get_number_of_slots(state, var);
311 semantics.fb_fetch_output = var->data.fb_fetch_output;
312 nir_intrinsic_set_io_semantics(load, semantics);
313 }
314
315 if (vertex_index) {
316 load->src[0] = nir_src_for_ssa(vertex_index);
317 load->src[1] = nir_src_for_ssa(offset);
318 } else if (barycentric) {
319 load->src[0] = nir_src_for_ssa(barycentric);
320 load->src[1] = nir_src_for_ssa(offset);
321 } else {
322 load->src[0] = nir_src_for_ssa(offset);
323 }
324
325 nir_ssa_dest_init(&load->instr, &load->dest,
326 num_components, bit_size, NULL);
327 nir_builder_instr_insert(b, &load->instr);
328
329 return &load->dest.ssa;
330 }
331
332 static nir_ssa_def *
333 lower_load(nir_intrinsic_instr *intrin, struct lower_io_state *state,
334 nir_ssa_def *vertex_index, nir_variable *var, nir_ssa_def *offset,
335 unsigned component, const struct glsl_type *type)
336 {
337 assert(intrin->dest.is_ssa);
338 if (intrin->dest.ssa.bit_size == 64 &&
339 (state->options & nir_lower_io_lower_64bit_to_32)) {
340 nir_builder *b = &state->builder;
341
342 const unsigned slot_size = state->type_size(glsl_dvec_type(2), false);
343
344 nir_ssa_def *comp64[4];
345 assert(component == 0 || component == 2);
346 unsigned dest_comp = 0;
347 while (dest_comp < intrin->dest.ssa.num_components) {
348 const unsigned num_comps =
349 MIN2(intrin->dest.ssa.num_components - dest_comp,
350 (4 - component) / 2);
351
352 nir_ssa_def *data32 =
353 emit_load(state, vertex_index, var, offset, component,
354 num_comps * 2, 32, nir_type_uint32);
355 for (unsigned i = 0; i < num_comps; i++) {
356 comp64[dest_comp + i] =
357 nir_pack_64_2x32(b, nir_channels(b, data32, 3 << (i * 2)));
358 }
359
360 /* Only the first store has a component offset */
361 component = 0;
362 dest_comp += num_comps;
363 offset = nir_iadd_imm(b, offset, slot_size);
364 }
365
366 return nir_vec(b, comp64, intrin->dest.ssa.num_components);
367 } else if (intrin->dest.ssa.bit_size == 1) {
368 /* Booleans are 32-bit */
369 assert(glsl_type_is_boolean(type));
370 return nir_b2b1(&state->builder,
371 emit_load(state, vertex_index, var, offset, component,
372 intrin->dest.ssa.num_components, 32,
373 nir_type_bool32));
374 } else {
375 return emit_load(state, vertex_index, var, offset, component,
376 intrin->dest.ssa.num_components,
377 intrin->dest.ssa.bit_size,
378 nir_get_nir_type_for_glsl_type(type));
379 }
380 }
381
382 static void
383 emit_store(struct lower_io_state *state, nir_ssa_def *data,
384 nir_ssa_def *vertex_index, nir_variable *var, nir_ssa_def *offset,
385 unsigned component, unsigned num_components,
386 nir_component_mask_t write_mask, nir_alu_type type)
387 {
388 nir_builder *b = &state->builder;
389 nir_variable_mode mode = var->data.mode;
390
391 assert(mode == nir_var_shader_out);
392 nir_intrinsic_op op;
393 op = vertex_index ? nir_intrinsic_store_per_vertex_output :
394 nir_intrinsic_store_output;
395
396 nir_intrinsic_instr *store =
397 nir_intrinsic_instr_create(state->builder.shader, op);
398 store->num_components = num_components;
399
400 store->src[0] = nir_src_for_ssa(data);
401
402 nir_intrinsic_set_base(store, var->data.driver_location);
403
404 if (mode == nir_var_shader_out)
405 nir_intrinsic_set_component(store, component);
406
407 if (store->intrinsic == nir_intrinsic_store_output)
408 nir_intrinsic_set_type(store, type);
409
410 nir_intrinsic_set_write_mask(store, write_mask);
411
412 if (vertex_index)
413 store->src[1] = nir_src_for_ssa(vertex_index);
414
415 store->src[vertex_index ? 2 : 1] = nir_src_for_ssa(offset);
416
417 unsigned gs_streams = 0;
418 if (state->builder.shader->info.stage == MESA_SHADER_GEOMETRY) {
419 if (var->data.stream & NIR_STREAM_PACKED) {
420 gs_streams = var->data.stream & ~NIR_STREAM_PACKED;
421 } else {
422 assert(var->data.stream < 4);
423 gs_streams = 0;
424 for (unsigned i = 0; i < num_components; ++i)
425 gs_streams |= var->data.stream << (2 * i);
426 }
427 }
428
429 nir_io_semantics semantics = {0};
430 semantics.location = var->data.location;
431 semantics.num_slots = get_number_of_slots(state, var);
432 semantics.dual_source_blend_index = var->data.index;
433 semantics.gs_streams = gs_streams;
434 nir_intrinsic_set_io_semantics(store, semantics);
435
436 nir_builder_instr_insert(b, &store->instr);
437 }
438
439 static void
440 lower_store(nir_intrinsic_instr *intrin, struct lower_io_state *state,
441 nir_ssa_def *vertex_index, nir_variable *var, nir_ssa_def *offset,
442 unsigned component, const struct glsl_type *type)
443 {
444 assert(intrin->src[1].is_ssa);
445 if (intrin->src[1].ssa->bit_size == 64 &&
446 (state->options & nir_lower_io_lower_64bit_to_32)) {
447 nir_builder *b = &state->builder;
448
449 const unsigned slot_size = state->type_size(glsl_dvec_type(2), false);
450
451 assert(component == 0 || component == 2);
452 unsigned src_comp = 0;
453 nir_component_mask_t write_mask = nir_intrinsic_write_mask(intrin);
454 while (src_comp < intrin->num_components) {
455 const unsigned num_comps =
456 MIN2(intrin->num_components - src_comp,
457 (4 - component) / 2);
458
459 if (write_mask & BITFIELD_MASK(num_comps)) {
460 nir_ssa_def *data =
461 nir_channels(b, intrin->src[1].ssa,
462 BITFIELD_RANGE(src_comp, num_comps));
463 nir_ssa_def *data32 = nir_bitcast_vector(b, data, 32);
464
465 nir_component_mask_t write_mask32 = 0;
466 for (unsigned i = 0; i < num_comps; i++) {
467 if (write_mask & BITFIELD_MASK(num_comps) & (1 << i))
468 write_mask32 |= 3 << (i * 2);
469 }
470
471 emit_store(state, data32, vertex_index, var, offset,
472 component, data32->num_components, write_mask32,
473 nir_type_uint32);
474 }
475
476 /* Only the first store has a component offset */
477 component = 0;
478 src_comp += num_comps;
479 write_mask >>= num_comps;
480 offset = nir_iadd_imm(b, offset, slot_size);
481 }
482 } else if (intrin->dest.ssa.bit_size == 1) {
483 /* Booleans are 32-bit */
484 assert(glsl_type_is_boolean(type));
485 nir_ssa_def *b32_val = nir_b2b32(&state->builder, intrin->src[1].ssa);
486 emit_store(state, b32_val, vertex_index, var, offset,
487 component, intrin->num_components,
488 nir_intrinsic_write_mask(intrin),
489 nir_type_bool32);
490 } else {
491 emit_store(state, intrin->src[1].ssa, vertex_index, var, offset,
492 component, intrin->num_components,
493 nir_intrinsic_write_mask(intrin),
494 nir_get_nir_type_for_glsl_type(type));
495 }
496 }
497
498 static nir_ssa_def *
499 lower_interpolate_at(nir_intrinsic_instr *intrin, struct lower_io_state *state,
500 nir_variable *var, nir_ssa_def *offset, unsigned component,
501 const struct glsl_type *type)
502 {
503 nir_builder *b = &state->builder;
504 assert(var->data.mode == nir_var_shader_in);
505
506 /* Ignore interpolateAt() for flat variables - flat is flat. Lower
507 * interpolateAtVertex() for explicit variables.
508 */
509 if (var->data.interpolation == INTERP_MODE_FLAT ||
510 var->data.interpolation == INTERP_MODE_EXPLICIT) {
511 nir_ssa_def *vertex_index = NULL;
512
513 if (var->data.interpolation == INTERP_MODE_EXPLICIT) {
514 assert(intrin->intrinsic == nir_intrinsic_interp_deref_at_vertex);
515 vertex_index = intrin->src[1].ssa;
516 }
517
518 return lower_load(intrin, state, vertex_index, var, offset, component, type);
519 }
520
521 /* None of the supported APIs allow interpolation on 64-bit things */
522 assert(intrin->dest.is_ssa && intrin->dest.ssa.bit_size <= 32);
523
524 nir_intrinsic_op bary_op;
525 switch (intrin->intrinsic) {
526 case nir_intrinsic_interp_deref_at_centroid:
527 bary_op = (state->options & nir_lower_io_force_sample_interpolation) ?
528 nir_intrinsic_load_barycentric_sample :
529 nir_intrinsic_load_barycentric_centroid;
530 break;
531 case nir_intrinsic_interp_deref_at_sample:
532 bary_op = nir_intrinsic_load_barycentric_at_sample;
533 break;
534 case nir_intrinsic_interp_deref_at_offset:
535 bary_op = nir_intrinsic_load_barycentric_at_offset;
536 break;
537 default:
538 unreachable("Bogus interpolateAt() intrinsic.");
539 }
540
541 nir_intrinsic_instr *bary_setup =
542 nir_intrinsic_instr_create(state->builder.shader, bary_op);
543
544 nir_ssa_dest_init(&bary_setup->instr, &bary_setup->dest, 2, 32, NULL);
545 nir_intrinsic_set_interp_mode(bary_setup, var->data.interpolation);
546
547 if (intrin->intrinsic == nir_intrinsic_interp_deref_at_sample ||
548 intrin->intrinsic == nir_intrinsic_interp_deref_at_offset ||
549 intrin->intrinsic == nir_intrinsic_interp_deref_at_vertex)
550 nir_src_copy(&bary_setup->src[0], &intrin->src[1], bary_setup);
551
552 nir_builder_instr_insert(b, &bary_setup->instr);
553
554 nir_intrinsic_instr *load =
555 nir_intrinsic_instr_create(state->builder.shader,
556 nir_intrinsic_load_interpolated_input);
557 load->num_components = intrin->num_components;
558
559 nir_intrinsic_set_base(load, var->data.driver_location);
560 nir_intrinsic_set_component(load, component);
561
562 nir_io_semantics semantics = {0};
563 semantics.location = var->data.location;
564 semantics.num_slots = get_number_of_slots(state, var);
565 nir_intrinsic_set_io_semantics(load, semantics);
566
567 load->src[0] = nir_src_for_ssa(&bary_setup->dest.ssa);
568 load->src[1] = nir_src_for_ssa(offset);
569
570 assert(intrin->dest.is_ssa);
571 nir_ssa_dest_init(&load->instr, &load->dest,
572 intrin->dest.ssa.num_components,
573 intrin->dest.ssa.bit_size, NULL);
574 nir_builder_instr_insert(b, &load->instr);
575
576 return &load->dest.ssa;
577 }
578
579 static bool
580 nir_lower_io_block(nir_block *block,
581 struct lower_io_state *state)
582 {
583 nir_builder *b = &state->builder;
584 const nir_shader_compiler_options *options = b->shader->options;
585 bool progress = false;
586
587 nir_foreach_instr_safe(instr, block) {
588 if (instr->type != nir_instr_type_intrinsic)
589 continue;
590
591 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
592
593 switch (intrin->intrinsic) {
594 case nir_intrinsic_load_deref:
595 case nir_intrinsic_store_deref:
596 /* We can lower the io for this nir instrinsic */
597 break;
598 case nir_intrinsic_interp_deref_at_centroid:
599 case nir_intrinsic_interp_deref_at_sample:
600 case nir_intrinsic_interp_deref_at_offset:
601 case nir_intrinsic_interp_deref_at_vertex:
602 /* We can optionally lower these to load_interpolated_input */
603 if (options->use_interpolated_input_intrinsics)
604 break;
605 default:
606 /* We can't lower the io for this nir instrinsic, so skip it */
607 continue;
608 }
609
610 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
611
612 nir_variable_mode mode = deref->mode;
613 assert(util_is_power_of_two_nonzero(mode));
614 if ((state->modes & mode) == 0)
615 continue;
616
617 nir_variable *var = nir_deref_instr_get_variable(deref);
618
619 b->cursor = nir_before_instr(instr);
620
621 const bool per_vertex = nir_is_per_vertex_io(var, b->shader->info.stage);
622
623 nir_ssa_def *offset;
624 nir_ssa_def *vertex_index = NULL;
625 unsigned component_offset = var->data.location_frac;
626 bool bindless_type_size = mode == nir_var_shader_in ||
627 mode == nir_var_shader_out ||
628 var->data.bindless;
629
630 offset = get_io_offset(b, deref, per_vertex ? &vertex_index : NULL,
631 state->type_size, &component_offset,
632 bindless_type_size);
633
634 nir_ssa_def *replacement = NULL;
635
636 switch (intrin->intrinsic) {
637 case nir_intrinsic_load_deref:
638 replacement = lower_load(intrin, state, vertex_index, var, offset,
639 component_offset, deref->type);
640 break;
641
642 case nir_intrinsic_store_deref:
643 lower_store(intrin, state, vertex_index, var, offset,
644 component_offset, deref->type);
645 break;
646
647 case nir_intrinsic_interp_deref_at_centroid:
648 case nir_intrinsic_interp_deref_at_sample:
649 case nir_intrinsic_interp_deref_at_offset:
650 case nir_intrinsic_interp_deref_at_vertex:
651 assert(vertex_index == NULL);
652 replacement = lower_interpolate_at(intrin, state, var, offset,
653 component_offset, deref->type);
654 break;
655
656 default:
657 continue;
658 }
659
660 if (replacement) {
661 nir_ssa_def_rewrite_uses(&intrin->dest.ssa,
662 nir_src_for_ssa(replacement));
663 }
664 nir_instr_remove(&intrin->instr);
665 progress = true;
666 }
667
668 return progress;
669 }
670
671 static bool
672 nir_lower_io_impl(nir_function_impl *impl,
673 nir_variable_mode modes,
674 int (*type_size)(const struct glsl_type *, bool),
675 nir_lower_io_options options)
676 {
677 struct lower_io_state state;
678 bool progress = false;
679
680 nir_builder_init(&state.builder, impl);
681 state.dead_ctx = ralloc_context(NULL);
682 state.modes = modes;
683 state.type_size = type_size;
684 state.options = options;
685
686 ASSERTED nir_variable_mode supported_modes =
687 nir_var_shader_in | nir_var_shader_out | nir_var_uniform;
688 assert(!(modes & ~supported_modes));
689
690 nir_foreach_block(block, impl) {
691 progress |= nir_lower_io_block(block, &state);
692 }
693
694 ralloc_free(state.dead_ctx);
695
696 nir_metadata_preserve(impl, nir_metadata_block_index |
697 nir_metadata_dominance);
698 return progress;
699 }
700
701 /** Lower load/store_deref intrinsics on I/O variables to offset-based intrinsics
702 *
703 * This pass is intended to be used for cross-stage shader I/O and driver-
704 * managed uniforms to turn deref-based access into a simpler model using
705 * locations or offsets. For fragment shader inputs, it can optionally turn
706 * load_deref into an explicit interpolation using barycentrics coming from
707 * one of the load_barycentric_* intrinsics. This pass requires that all
708 * deref chains are complete and contain no casts.
709 */
710 bool
711 nir_lower_io(nir_shader *shader, nir_variable_mode modes,
712 int (*type_size)(const struct glsl_type *, bool),
713 nir_lower_io_options options)
714 {
715 bool progress = false;
716
717 nir_foreach_function(function, shader) {
718 if (function->impl) {
719 progress |= nir_lower_io_impl(function->impl, modes,
720 type_size, options);
721 }
722 }
723
724 return progress;
725 }
726
727 static unsigned
728 type_scalar_size_bytes(const struct glsl_type *type)
729 {
730 assert(glsl_type_is_vector_or_scalar(type) ||
731 glsl_type_is_matrix(type));
732 return glsl_type_is_boolean(type) ? 4 : glsl_get_bit_size(type) / 8;
733 }
734
735 static nir_ssa_def *
736 build_addr_iadd(nir_builder *b, nir_ssa_def *addr,
737 nir_address_format addr_format, nir_ssa_def *offset)
738 {
739 assert(offset->num_components == 1);
740
741 switch (addr_format) {
742 case nir_address_format_32bit_global:
743 case nir_address_format_64bit_global:
744 case nir_address_format_32bit_offset:
745 assert(addr->bit_size == offset->bit_size);
746 assert(addr->num_components == 1);
747 return nir_iadd(b, addr, offset);
748
749 case nir_address_format_32bit_offset_as_64bit:
750 assert(addr->num_components == 1);
751 assert(offset->bit_size == 32);
752 return nir_u2u64(b, nir_iadd(b, nir_u2u32(b, addr), offset));
753
754 case nir_address_format_64bit_bounded_global:
755 assert(addr->num_components == 4);
756 assert(addr->bit_size == offset->bit_size);
757 return nir_vec4(b, nir_channel(b, addr, 0),
758 nir_channel(b, addr, 1),
759 nir_channel(b, addr, 2),
760 nir_iadd(b, nir_channel(b, addr, 3), offset));
761
762 case nir_address_format_32bit_index_offset:
763 assert(addr->num_components == 2);
764 assert(addr->bit_size == offset->bit_size);
765 return nir_vec2(b, nir_channel(b, addr, 0),
766 nir_iadd(b, nir_channel(b, addr, 1), offset));
767
768 case nir_address_format_32bit_index_offset_pack64:
769 assert(addr->num_components == 1);
770 assert(offset->bit_size == 32);
771 return nir_pack_64_2x32_split(b,
772 nir_iadd(b, nir_unpack_64_2x32_split_x(b, addr), offset),
773 nir_unpack_64_2x32_split_y(b, addr));
774
775 case nir_address_format_vec2_index_32bit_offset:
776 assert(addr->num_components == 3);
777 assert(offset->bit_size == 32);
778 return nir_vec3(b, nir_channel(b, addr, 0), nir_channel(b, addr, 1),
779 nir_iadd(b, nir_channel(b, addr, 2), offset));
780
781 case nir_address_format_logical:
782 unreachable("Unsupported address format");
783 }
784 unreachable("Invalid address format");
785 }
786
787 static unsigned
788 addr_get_offset_bit_size(nir_ssa_def *addr, nir_address_format addr_format)
789 {
790 if (addr_format == nir_address_format_32bit_offset_as_64bit ||
791 addr_format == nir_address_format_32bit_index_offset_pack64)
792 return 32;
793 return addr->bit_size;
794 }
795
796 static nir_ssa_def *
797 build_addr_iadd_imm(nir_builder *b, nir_ssa_def *addr,
798 nir_address_format addr_format, int64_t offset)
799 {
800 return build_addr_iadd(b, addr, addr_format,
801 nir_imm_intN_t(b, offset,
802 addr_get_offset_bit_size(addr, addr_format)));
803 }
804
805 static nir_ssa_def *
806 addr_to_index(nir_builder *b, nir_ssa_def *addr,
807 nir_address_format addr_format)
808 {
809 switch (addr_format) {
810 case nir_address_format_32bit_index_offset:
811 assert(addr->num_components == 2);
812 return nir_channel(b, addr, 0);
813 case nir_address_format_32bit_index_offset_pack64:
814 return nir_unpack_64_2x32_split_y(b, addr);
815 case nir_address_format_vec2_index_32bit_offset:
816 assert(addr->num_components == 3);
817 return nir_channels(b, addr, 0x3);
818 default: unreachable("Invalid address format");
819 }
820 }
821
822 static nir_ssa_def *
823 addr_to_offset(nir_builder *b, nir_ssa_def *addr,
824 nir_address_format addr_format)
825 {
826 switch (addr_format) {
827 case nir_address_format_32bit_index_offset:
828 assert(addr->num_components == 2);
829 return nir_channel(b, addr, 1);
830 case nir_address_format_32bit_index_offset_pack64:
831 return nir_unpack_64_2x32_split_x(b, addr);
832 case nir_address_format_vec2_index_32bit_offset:
833 assert(addr->num_components == 3);
834 return nir_channel(b, addr, 2);
835 case nir_address_format_32bit_offset:
836 return addr;
837 case nir_address_format_32bit_offset_as_64bit:
838 return nir_u2u32(b, addr);
839 default:
840 unreachable("Invalid address format");
841 }
842 }
843
844 /** Returns true if the given address format resolves to a global address */
845 static bool
846 addr_format_is_global(nir_address_format addr_format)
847 {
848 return addr_format == nir_address_format_32bit_global ||
849 addr_format == nir_address_format_64bit_global ||
850 addr_format == nir_address_format_64bit_bounded_global;
851 }
852
853 static bool
854 addr_format_is_offset(nir_address_format addr_format)
855 {
856 return addr_format == nir_address_format_32bit_offset ||
857 addr_format == nir_address_format_32bit_offset_as_64bit;
858 }
859
860 static nir_ssa_def *
861 addr_to_global(nir_builder *b, nir_ssa_def *addr,
862 nir_address_format addr_format)
863 {
864 switch (addr_format) {
865 case nir_address_format_32bit_global:
866 case nir_address_format_64bit_global:
867 assert(addr->num_components == 1);
868 return addr;
869
870 case nir_address_format_64bit_bounded_global:
871 assert(addr->num_components == 4);
872 return nir_iadd(b, nir_pack_64_2x32(b, nir_channels(b, addr, 0x3)),
873 nir_u2u64(b, nir_channel(b, addr, 3)));
874
875 case nir_address_format_32bit_index_offset:
876 case nir_address_format_32bit_index_offset_pack64:
877 case nir_address_format_vec2_index_32bit_offset:
878 case nir_address_format_32bit_offset:
879 case nir_address_format_32bit_offset_as_64bit:
880 case nir_address_format_logical:
881 unreachable("Cannot get a 64-bit address with this address format");
882 }
883
884 unreachable("Invalid address format");
885 }
886
887 static bool
888 addr_format_needs_bounds_check(nir_address_format addr_format)
889 {
890 return addr_format == nir_address_format_64bit_bounded_global;
891 }
892
893 static nir_ssa_def *
894 addr_is_in_bounds(nir_builder *b, nir_ssa_def *addr,
895 nir_address_format addr_format, unsigned size)
896 {
897 assert(addr_format == nir_address_format_64bit_bounded_global);
898 assert(addr->num_components == 4);
899 return nir_ige(b, nir_channel(b, addr, 2),
900 nir_iadd_imm(b, nir_channel(b, addr, 3), size));
901 }
902
903 static nir_ssa_def *
904 build_explicit_io_load(nir_builder *b, nir_intrinsic_instr *intrin,
905 nir_ssa_def *addr, nir_address_format addr_format,
906 unsigned num_components)
907 {
908 nir_variable_mode mode = nir_src_as_deref(intrin->src[0])->mode;
909
910 nir_intrinsic_op op;
911 switch (mode) {
912 case nir_var_mem_ubo:
913 op = nir_intrinsic_load_ubo;
914 break;
915 case nir_var_mem_ssbo:
916 if (addr_format_is_global(addr_format))
917 op = nir_intrinsic_load_global;
918 else
919 op = nir_intrinsic_load_ssbo;
920 break;
921 case nir_var_mem_global:
922 assert(addr_format_is_global(addr_format));
923 op = nir_intrinsic_load_global;
924 break;
925 case nir_var_uniform:
926 assert(addr_format_is_offset(addr_format));
927 assert(b->shader->info.stage == MESA_SHADER_KERNEL);
928 op = nir_intrinsic_load_kernel_input;
929 break;
930 case nir_var_mem_shared:
931 assert(addr_format_is_offset(addr_format));
932 op = nir_intrinsic_load_shared;
933 break;
934 case nir_var_shader_temp:
935 case nir_var_function_temp:
936 if (addr_format_is_offset(addr_format)) {
937 op = nir_intrinsic_load_scratch;
938 } else {
939 assert(addr_format_is_global(addr_format));
940 op = nir_intrinsic_load_global;
941 }
942 break;
943 default:
944 unreachable("Unsupported explicit IO variable mode");
945 }
946
947 nir_intrinsic_instr *load = nir_intrinsic_instr_create(b->shader, op);
948
949 if (addr_format_is_global(addr_format)) {
950 load->src[0] = nir_src_for_ssa(addr_to_global(b, addr, addr_format));
951 } else if (addr_format_is_offset(addr_format)) {
952 assert(addr->num_components == 1);
953 load->src[0] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
954 } else {
955 load->src[0] = nir_src_for_ssa(addr_to_index(b, addr, addr_format));
956 load->src[1] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
957 }
958
959 if (nir_intrinsic_has_access(load))
960 nir_intrinsic_set_access(load, nir_intrinsic_access(intrin));
961
962 unsigned bit_size = intrin->dest.ssa.bit_size;
963 if (bit_size == 1) {
964 /* TODO: Make the native bool bit_size an option. */
965 bit_size = 32;
966 }
967
968 /* TODO: We should try and provide a better alignment. For OpenCL, we need
969 * to plumb the alignment through from SPIR-V when we have one.
970 */
971 nir_intrinsic_set_align(load, bit_size / 8, 0);
972
973 assert(intrin->dest.is_ssa);
974 load->num_components = num_components;
975 nir_ssa_dest_init(&load->instr, &load->dest, num_components,
976 bit_size, intrin->dest.ssa.name);
977
978 assert(bit_size % 8 == 0);
979
980 nir_ssa_def *result;
981 if (addr_format_needs_bounds_check(addr_format)) {
982 /* The Vulkan spec for robustBufferAccess gives us quite a few options
983 * as to what we can do with an OOB read. Unfortunately, returning
984 * undefined values isn't one of them so we return an actual zero.
985 */
986 nir_ssa_def *zero = nir_imm_zero(b, load->num_components, bit_size);
987
988 const unsigned load_size = (bit_size / 8) * load->num_components;
989 nir_push_if(b, addr_is_in_bounds(b, addr, addr_format, load_size));
990
991 nir_builder_instr_insert(b, &load->instr);
992
993 nir_pop_if(b, NULL);
994
995 result = nir_if_phi(b, &load->dest.ssa, zero);
996 } else {
997 nir_builder_instr_insert(b, &load->instr);
998 result = &load->dest.ssa;
999 }
1000
1001 if (intrin->dest.ssa.bit_size == 1) {
1002 /* For shared, we can go ahead and use NIR's and/or the back-end's
1003 * standard encoding for booleans rather than forcing a 0/1 boolean.
1004 * This should save an instruction or two.
1005 */
1006 if (mode == nir_var_mem_shared ||
1007 mode == nir_var_shader_temp ||
1008 mode == nir_var_function_temp)
1009 result = nir_b2b1(b, result);
1010 else
1011 result = nir_i2b(b, result);
1012 }
1013
1014 return result;
1015 }
1016
1017 static void
1018 build_explicit_io_store(nir_builder *b, nir_intrinsic_instr *intrin,
1019 nir_ssa_def *addr, nir_address_format addr_format,
1020 nir_ssa_def *value, nir_component_mask_t write_mask)
1021 {
1022 nir_variable_mode mode = nir_src_as_deref(intrin->src[0])->mode;
1023
1024 nir_intrinsic_op op;
1025 switch (mode) {
1026 case nir_var_mem_ssbo:
1027 if (addr_format_is_global(addr_format))
1028 op = nir_intrinsic_store_global;
1029 else
1030 op = nir_intrinsic_store_ssbo;
1031 break;
1032 case nir_var_mem_global:
1033 assert(addr_format_is_global(addr_format));
1034 op = nir_intrinsic_store_global;
1035 break;
1036 case nir_var_mem_shared:
1037 assert(addr_format_is_offset(addr_format));
1038 op = nir_intrinsic_store_shared;
1039 break;
1040 case nir_var_shader_temp:
1041 case nir_var_function_temp:
1042 if (addr_format_is_offset(addr_format)) {
1043 op = nir_intrinsic_store_scratch;
1044 } else {
1045 assert(addr_format_is_global(addr_format));
1046 op = nir_intrinsic_store_global;
1047 }
1048 break;
1049 default:
1050 unreachable("Unsupported explicit IO variable mode");
1051 }
1052
1053 nir_intrinsic_instr *store = nir_intrinsic_instr_create(b->shader, op);
1054
1055 if (value->bit_size == 1) {
1056 /* For shared, we can go ahead and use NIR's and/or the back-end's
1057 * standard encoding for booleans rather than forcing a 0/1 boolean.
1058 * This should save an instruction or two.
1059 *
1060 * TODO: Make the native bool bit_size an option.
1061 */
1062 if (mode == nir_var_mem_shared ||
1063 mode == nir_var_shader_temp ||
1064 mode == nir_var_function_temp)
1065 value = nir_b2b32(b, value);
1066 else
1067 value = nir_b2i(b, value, 32);
1068 }
1069
1070 store->src[0] = nir_src_for_ssa(value);
1071 if (addr_format_is_global(addr_format)) {
1072 store->src[1] = nir_src_for_ssa(addr_to_global(b, addr, addr_format));
1073 } else if (addr_format_is_offset(addr_format)) {
1074 assert(addr->num_components == 1);
1075 store->src[1] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
1076 } else {
1077 store->src[1] = nir_src_for_ssa(addr_to_index(b, addr, addr_format));
1078 store->src[2] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
1079 }
1080
1081 nir_intrinsic_set_write_mask(store, write_mask);
1082
1083 if (nir_intrinsic_has_access(store))
1084 nir_intrinsic_set_access(store, nir_intrinsic_access(intrin));
1085
1086 /* TODO: We should try and provide a better alignment. For OpenCL, we need
1087 * to plumb the alignment through from SPIR-V when we have one.
1088 */
1089 nir_intrinsic_set_align(store, value->bit_size / 8, 0);
1090
1091 assert(value->num_components == 1 ||
1092 value->num_components == intrin->num_components);
1093 store->num_components = value->num_components;
1094
1095 assert(value->bit_size % 8 == 0);
1096
1097 if (addr_format_needs_bounds_check(addr_format)) {
1098 const unsigned store_size = (value->bit_size / 8) * store->num_components;
1099 nir_push_if(b, addr_is_in_bounds(b, addr, addr_format, store_size));
1100
1101 nir_builder_instr_insert(b, &store->instr);
1102
1103 nir_pop_if(b, NULL);
1104 } else {
1105 nir_builder_instr_insert(b, &store->instr);
1106 }
1107 }
1108
1109 static nir_ssa_def *
1110 build_explicit_io_atomic(nir_builder *b, nir_intrinsic_instr *intrin,
1111 nir_ssa_def *addr, nir_address_format addr_format)
1112 {
1113 nir_variable_mode mode = nir_src_as_deref(intrin->src[0])->mode;
1114 const unsigned num_data_srcs =
1115 nir_intrinsic_infos[intrin->intrinsic].num_srcs - 1;
1116
1117 nir_intrinsic_op op;
1118 switch (mode) {
1119 case nir_var_mem_ssbo:
1120 if (addr_format_is_global(addr_format))
1121 op = global_atomic_for_deref(intrin->intrinsic);
1122 else
1123 op = ssbo_atomic_for_deref(intrin->intrinsic);
1124 break;
1125 case nir_var_mem_global:
1126 assert(addr_format_is_global(addr_format));
1127 op = global_atomic_for_deref(intrin->intrinsic);
1128 break;
1129 case nir_var_mem_shared:
1130 assert(addr_format_is_offset(addr_format));
1131 op = shared_atomic_for_deref(intrin->intrinsic);
1132 break;
1133 default:
1134 unreachable("Unsupported explicit IO variable mode");
1135 }
1136
1137 nir_intrinsic_instr *atomic = nir_intrinsic_instr_create(b->shader, op);
1138
1139 unsigned src = 0;
1140 if (addr_format_is_global(addr_format)) {
1141 atomic->src[src++] = nir_src_for_ssa(addr_to_global(b, addr, addr_format));
1142 } else if (addr_format_is_offset(addr_format)) {
1143 assert(addr->num_components == 1);
1144 atomic->src[src++] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
1145 } else {
1146 atomic->src[src++] = nir_src_for_ssa(addr_to_index(b, addr, addr_format));
1147 atomic->src[src++] = nir_src_for_ssa(addr_to_offset(b, addr, addr_format));
1148 }
1149 for (unsigned i = 0; i < num_data_srcs; i++) {
1150 atomic->src[src++] = nir_src_for_ssa(intrin->src[1 + i].ssa);
1151 }
1152
1153 /* Global atomics don't have access flags because they assume that the
1154 * address may be non-uniform.
1155 */
1156 if (nir_intrinsic_has_access(atomic))
1157 nir_intrinsic_set_access(atomic, nir_intrinsic_access(intrin));
1158
1159 assert(intrin->dest.ssa.num_components == 1);
1160 nir_ssa_dest_init(&atomic->instr, &atomic->dest,
1161 1, intrin->dest.ssa.bit_size, intrin->dest.ssa.name);
1162
1163 assert(atomic->dest.ssa.bit_size % 8 == 0);
1164
1165 if (addr_format_needs_bounds_check(addr_format)) {
1166 const unsigned atomic_size = atomic->dest.ssa.bit_size / 8;
1167 nir_push_if(b, addr_is_in_bounds(b, addr, addr_format, atomic_size));
1168
1169 nir_builder_instr_insert(b, &atomic->instr);
1170
1171 nir_pop_if(b, NULL);
1172 return nir_if_phi(b, &atomic->dest.ssa,
1173 nir_ssa_undef(b, 1, atomic->dest.ssa.bit_size));
1174 } else {
1175 nir_builder_instr_insert(b, &atomic->instr);
1176 return &atomic->dest.ssa;
1177 }
1178 }
1179
1180 nir_ssa_def *
1181 nir_explicit_io_address_from_deref(nir_builder *b, nir_deref_instr *deref,
1182 nir_ssa_def *base_addr,
1183 nir_address_format addr_format)
1184 {
1185 assert(deref->dest.is_ssa);
1186 switch (deref->deref_type) {
1187 case nir_deref_type_var:
1188 assert(deref->mode & (nir_var_uniform | nir_var_mem_shared |
1189 nir_var_shader_temp | nir_var_function_temp));
1190 if (addr_format_is_global(addr_format)) {
1191 assert(nir_var_shader_temp | nir_var_function_temp);
1192 base_addr =
1193 nir_load_scratch_base_ptr(b, !(deref->mode & nir_var_shader_temp),
1194 nir_address_format_num_components(addr_format),
1195 nir_address_format_bit_size(addr_format));
1196 return build_addr_iadd_imm(b, base_addr, addr_format,
1197 deref->var->data.driver_location);
1198 } else {
1199 assert(deref->var->data.driver_location <= UINT32_MAX);
1200 return nir_imm_intN_t(b, deref->var->data.driver_location,
1201 deref->dest.ssa.bit_size);
1202 }
1203
1204 case nir_deref_type_array: {
1205 nir_deref_instr *parent = nir_deref_instr_parent(deref);
1206
1207 unsigned stride = glsl_get_explicit_stride(parent->type);
1208 if ((glsl_type_is_matrix(parent->type) &&
1209 glsl_matrix_type_is_row_major(parent->type)) ||
1210 (glsl_type_is_vector(parent->type) && stride == 0))
1211 stride = type_scalar_size_bytes(parent->type);
1212
1213 assert(stride > 0);
1214
1215 nir_ssa_def *index = nir_ssa_for_src(b, deref->arr.index, 1);
1216 index = nir_i2i(b, index, addr_get_offset_bit_size(base_addr, addr_format));
1217 return build_addr_iadd(b, base_addr, addr_format,
1218 nir_amul_imm(b, index, stride));
1219 }
1220
1221 case nir_deref_type_ptr_as_array: {
1222 nir_ssa_def *index = nir_ssa_for_src(b, deref->arr.index, 1);
1223 index = nir_i2i(b, index, addr_get_offset_bit_size(base_addr, addr_format));
1224 unsigned stride = nir_deref_instr_ptr_as_array_stride(deref);
1225 return build_addr_iadd(b, base_addr, addr_format,
1226 nir_amul_imm(b, index, stride));
1227 }
1228
1229 case nir_deref_type_array_wildcard:
1230 unreachable("Wildcards should be lowered by now");
1231 break;
1232
1233 case nir_deref_type_struct: {
1234 nir_deref_instr *parent = nir_deref_instr_parent(deref);
1235 int offset = glsl_get_struct_field_offset(parent->type,
1236 deref->strct.index);
1237 assert(offset >= 0);
1238 return build_addr_iadd_imm(b, base_addr, addr_format, offset);
1239 }
1240
1241 case nir_deref_type_cast:
1242 /* Nothing to do here */
1243 return base_addr;
1244 }
1245
1246 unreachable("Invalid NIR deref type");
1247 }
1248
1249 void
1250 nir_lower_explicit_io_instr(nir_builder *b,
1251 nir_intrinsic_instr *intrin,
1252 nir_ssa_def *addr,
1253 nir_address_format addr_format)
1254 {
1255 b->cursor = nir_after_instr(&intrin->instr);
1256
1257 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
1258 unsigned vec_stride = glsl_get_explicit_stride(deref->type);
1259 unsigned scalar_size = type_scalar_size_bytes(deref->type);
1260 assert(vec_stride == 0 || glsl_type_is_vector(deref->type));
1261 assert(vec_stride == 0 || vec_stride >= scalar_size);
1262
1263 if (intrin->intrinsic == nir_intrinsic_load_deref) {
1264 nir_ssa_def *value;
1265 if (vec_stride > scalar_size) {
1266 nir_ssa_def *comps[4] = { NULL, };
1267 for (unsigned i = 0; i < intrin->num_components; i++) {
1268 nir_ssa_def *comp_addr = build_addr_iadd_imm(b, addr, addr_format,
1269 vec_stride * i);
1270 comps[i] = build_explicit_io_load(b, intrin, comp_addr,
1271 addr_format, 1);
1272 }
1273 value = nir_vec(b, comps, intrin->num_components);
1274 } else {
1275 value = build_explicit_io_load(b, intrin, addr, addr_format,
1276 intrin->num_components);
1277 }
1278 nir_ssa_def_rewrite_uses(&intrin->dest.ssa, nir_src_for_ssa(value));
1279 } else if (intrin->intrinsic == nir_intrinsic_store_deref) {
1280 assert(intrin->src[1].is_ssa);
1281 nir_ssa_def *value = intrin->src[1].ssa;
1282 nir_component_mask_t write_mask = nir_intrinsic_write_mask(intrin);
1283 if (vec_stride > scalar_size) {
1284 for (unsigned i = 0; i < intrin->num_components; i++) {
1285 if (!(write_mask & (1 << i)))
1286 continue;
1287
1288 nir_ssa_def *comp_addr = build_addr_iadd_imm(b, addr, addr_format,
1289 vec_stride * i);
1290 build_explicit_io_store(b, intrin, comp_addr, addr_format,
1291 nir_channel(b, value, i), 1);
1292 }
1293 } else {
1294 build_explicit_io_store(b, intrin, addr, addr_format,
1295 value, write_mask);
1296 }
1297 } else {
1298 nir_ssa_def *value =
1299 build_explicit_io_atomic(b, intrin, addr, addr_format);
1300 nir_ssa_def_rewrite_uses(&intrin->dest.ssa, nir_src_for_ssa(value));
1301 }
1302
1303 nir_instr_remove(&intrin->instr);
1304 }
1305
1306 static void
1307 lower_explicit_io_deref(nir_builder *b, nir_deref_instr *deref,
1308 nir_address_format addr_format)
1309 {
1310 /* Just delete the deref if it's not used. We can't use
1311 * nir_deref_instr_remove_if_unused here because it may remove more than
1312 * one deref which could break our list walking since we walk the list
1313 * backwards.
1314 */
1315 assert(list_is_empty(&deref->dest.ssa.if_uses));
1316 if (list_is_empty(&deref->dest.ssa.uses)) {
1317 nir_instr_remove(&deref->instr);
1318 return;
1319 }
1320
1321 b->cursor = nir_after_instr(&deref->instr);
1322
1323 nir_ssa_def *base_addr = NULL;
1324 if (deref->deref_type != nir_deref_type_var) {
1325 assert(deref->parent.is_ssa);
1326 base_addr = deref->parent.ssa;
1327 }
1328
1329 nir_ssa_def *addr = nir_explicit_io_address_from_deref(b, deref, base_addr,
1330 addr_format);
1331
1332 nir_instr_remove(&deref->instr);
1333 nir_ssa_def_rewrite_uses(&deref->dest.ssa, nir_src_for_ssa(addr));
1334 }
1335
1336 static void
1337 lower_explicit_io_access(nir_builder *b, nir_intrinsic_instr *intrin,
1338 nir_address_format addr_format)
1339 {
1340 assert(intrin->src[0].is_ssa);
1341 nir_lower_explicit_io_instr(b, intrin, intrin->src[0].ssa, addr_format);
1342 }
1343
1344 static void
1345 lower_explicit_io_array_length(nir_builder *b, nir_intrinsic_instr *intrin,
1346 nir_address_format addr_format)
1347 {
1348 b->cursor = nir_after_instr(&intrin->instr);
1349
1350 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
1351
1352 assert(glsl_type_is_array(deref->type));
1353 assert(glsl_get_length(deref->type) == 0);
1354 unsigned stride = glsl_get_explicit_stride(deref->type);
1355 assert(stride > 0);
1356
1357 nir_ssa_def *addr = &deref->dest.ssa;
1358 nir_ssa_def *index = addr_to_index(b, addr, addr_format);
1359 nir_ssa_def *offset = addr_to_offset(b, addr, addr_format);
1360
1361 nir_intrinsic_instr *bsize =
1362 nir_intrinsic_instr_create(b->shader, nir_intrinsic_get_buffer_size);
1363 bsize->src[0] = nir_src_for_ssa(index);
1364 nir_ssa_dest_init(&bsize->instr, &bsize->dest, 1, 32, NULL);
1365 nir_builder_instr_insert(b, &bsize->instr);
1366
1367 nir_ssa_def *arr_size =
1368 nir_idiv(b, nir_isub(b, &bsize->dest.ssa, offset),
1369 nir_imm_int(b, stride));
1370
1371 nir_ssa_def_rewrite_uses(&intrin->dest.ssa, nir_src_for_ssa(arr_size));
1372 nir_instr_remove(&intrin->instr);
1373 }
1374
1375 static bool
1376 nir_lower_explicit_io_impl(nir_function_impl *impl, nir_variable_mode modes,
1377 nir_address_format addr_format)
1378 {
1379 bool progress = false;
1380
1381 nir_builder b;
1382 nir_builder_init(&b, impl);
1383
1384 /* Walk in reverse order so that we can see the full deref chain when we
1385 * lower the access operations. We lower them assuming that the derefs
1386 * will be turned into address calculations later.
1387 */
1388 nir_foreach_block_reverse(block, impl) {
1389 nir_foreach_instr_reverse_safe(instr, block) {
1390 switch (instr->type) {
1391 case nir_instr_type_deref: {
1392 nir_deref_instr *deref = nir_instr_as_deref(instr);
1393 if (deref->mode & modes) {
1394 lower_explicit_io_deref(&b, deref, addr_format);
1395 progress = true;
1396 }
1397 break;
1398 }
1399
1400 case nir_instr_type_intrinsic: {
1401 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
1402 switch (intrin->intrinsic) {
1403 case nir_intrinsic_load_deref:
1404 case nir_intrinsic_store_deref:
1405 case nir_intrinsic_deref_atomic_add:
1406 case nir_intrinsic_deref_atomic_imin:
1407 case nir_intrinsic_deref_atomic_umin:
1408 case nir_intrinsic_deref_atomic_imax:
1409 case nir_intrinsic_deref_atomic_umax:
1410 case nir_intrinsic_deref_atomic_and:
1411 case nir_intrinsic_deref_atomic_or:
1412 case nir_intrinsic_deref_atomic_xor:
1413 case nir_intrinsic_deref_atomic_exchange:
1414 case nir_intrinsic_deref_atomic_comp_swap:
1415 case nir_intrinsic_deref_atomic_fadd:
1416 case nir_intrinsic_deref_atomic_fmin:
1417 case nir_intrinsic_deref_atomic_fmax:
1418 case nir_intrinsic_deref_atomic_fcomp_swap: {
1419 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
1420 if (deref->mode & modes) {
1421 lower_explicit_io_access(&b, intrin, addr_format);
1422 progress = true;
1423 }
1424 break;
1425 }
1426
1427 case nir_intrinsic_deref_buffer_array_length: {
1428 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
1429 if (deref->mode & modes) {
1430 lower_explicit_io_array_length(&b, intrin, addr_format);
1431 progress = true;
1432 }
1433 break;
1434 }
1435
1436 default:
1437 break;
1438 }
1439 break;
1440 }
1441
1442 default:
1443 /* Nothing to do */
1444 break;
1445 }
1446 }
1447 }
1448
1449 if (progress) {
1450 nir_metadata_preserve(impl, nir_metadata_block_index |
1451 nir_metadata_dominance);
1452 }
1453
1454 return progress;
1455 }
1456
1457 /** Lower explicitly laid out I/O access to byte offset/address intrinsics
1458 *
1459 * This pass is intended to be used for any I/O which touches memory external
1460 * to the shader or which is directly visible to the client. It requires that
1461 * all data types in the given modes have a explicit stride/offset decorations
1462 * to tell it exactly how to calculate the offset/address for the given load,
1463 * store, or atomic operation. If the offset/stride information does not come
1464 * from the client explicitly (as with shared variables in GL or Vulkan),
1465 * nir_lower_vars_to_explicit_types() can be used to add them.
1466 *
1467 * Unlike nir_lower_io, this pass is fully capable of handling incomplete
1468 * pointer chains which may contain cast derefs. It does so by walking the
1469 * deref chain backwards and simply replacing each deref, one at a time, with
1470 * the appropriate address calculation. The pass takes a nir_address_format
1471 * parameter which describes how the offset or address is to be represented
1472 * during calculations. By ensuring that the address is always in a
1473 * consistent format, pointers can safely be conjured from thin air by the
1474 * driver, stored to variables, passed through phis, etc.
1475 *
1476 * The one exception to the simple algorithm described above is for handling
1477 * row-major matrices in which case we may look down one additional level of
1478 * the deref chain.
1479 */
1480 bool
1481 nir_lower_explicit_io(nir_shader *shader, nir_variable_mode modes,
1482 nir_address_format addr_format)
1483 {
1484 bool progress = false;
1485
1486 nir_foreach_function(function, shader) {
1487 if (function->impl &&
1488 nir_lower_explicit_io_impl(function->impl, modes, addr_format))
1489 progress = true;
1490 }
1491
1492 return progress;
1493 }
1494
1495 static bool
1496 nir_lower_vars_to_explicit_types_impl(nir_function_impl *impl,
1497 nir_variable_mode modes,
1498 glsl_type_size_align_func type_info)
1499 {
1500 bool progress = false;
1501
1502 nir_foreach_block(block, impl) {
1503 nir_foreach_instr(instr, block) {
1504 if (instr->type != nir_instr_type_deref)
1505 continue;
1506
1507 nir_deref_instr *deref = nir_instr_as_deref(instr);
1508 if (!(deref->mode & modes))
1509 continue;
1510
1511 unsigned size, alignment;
1512 const struct glsl_type *new_type =
1513 glsl_get_explicit_type_for_size_align(deref->type, type_info, &size, &alignment);
1514 if (new_type != deref->type) {
1515 progress = true;
1516 deref->type = new_type;
1517 }
1518 if (deref->deref_type == nir_deref_type_cast) {
1519 /* See also glsl_type::get_explicit_type_for_size_align() */
1520 unsigned new_stride = align(size, alignment);
1521 if (new_stride != deref->cast.ptr_stride) {
1522 deref->cast.ptr_stride = new_stride;
1523 progress = true;
1524 }
1525 }
1526 }
1527 }
1528
1529 if (progress) {
1530 nir_metadata_preserve(impl, nir_metadata_block_index |
1531 nir_metadata_dominance |
1532 nir_metadata_live_ssa_defs |
1533 nir_metadata_loop_analysis);
1534 }
1535
1536 return progress;
1537 }
1538
1539 static bool
1540 lower_vars_to_explicit(nir_shader *shader,
1541 struct exec_list *vars, nir_variable_mode mode,
1542 glsl_type_size_align_func type_info)
1543 {
1544 bool progress = false;
1545 unsigned offset;
1546 switch (mode) {
1547 case nir_var_function_temp:
1548 case nir_var_shader_temp:
1549 offset = shader->scratch_size;
1550 break;
1551 case nir_var_mem_shared:
1552 offset = 0;
1553 break;
1554 default:
1555 unreachable("Unsupported mode");
1556 }
1557 nir_foreach_variable_in_list(var, vars) {
1558 if (var->data.mode != mode)
1559 continue;
1560
1561 unsigned size, align;
1562 const struct glsl_type *explicit_type =
1563 glsl_get_explicit_type_for_size_align(var->type, type_info, &size, &align);
1564
1565 if (explicit_type != var->type) {
1566 progress = true;
1567 var->type = explicit_type;
1568 }
1569
1570 var->data.driver_location = ALIGN_POT(offset, align);
1571 offset = var->data.driver_location + size;
1572 }
1573
1574 switch (mode) {
1575 case nir_var_shader_temp:
1576 case nir_var_function_temp:
1577 shader->scratch_size = offset;
1578 break;
1579 case nir_var_mem_shared:
1580 shader->info.cs.shared_size = offset;
1581 shader->num_shared = offset;
1582 break;
1583 default:
1584 unreachable("Unsupported mode");
1585 }
1586
1587 return progress;
1588 }
1589
1590 bool
1591 nir_lower_vars_to_explicit_types(nir_shader *shader,
1592 nir_variable_mode modes,
1593 glsl_type_size_align_func type_info)
1594 {
1595 /* TODO: Situations which need to be handled to support more modes:
1596 * - row-major matrices
1597 * - compact shader inputs/outputs
1598 * - interface types
1599 */
1600 ASSERTED nir_variable_mode supported = nir_var_mem_shared |
1601 nir_var_shader_temp | nir_var_function_temp;
1602 assert(!(modes & ~supported) && "unsupported");
1603
1604 bool progress = false;
1605
1606 if (modes & nir_var_mem_shared)
1607 progress |= lower_vars_to_explicit(shader, &shader->variables, nir_var_mem_shared, type_info);
1608 if (modes & nir_var_shader_temp)
1609 progress |= lower_vars_to_explicit(shader, &shader->variables, nir_var_shader_temp, type_info);
1610
1611 nir_foreach_function(function, shader) {
1612 if (function->impl) {
1613 if (modes & nir_var_function_temp)
1614 progress |= lower_vars_to_explicit(shader, &function->impl->locals, nir_var_function_temp, type_info);
1615
1616 progress |= nir_lower_vars_to_explicit_types_impl(function->impl, modes, type_info);
1617 }
1618 }
1619
1620 return progress;
1621 }
1622
1623 /**
1624 * Return the offset source for a load/store intrinsic.
1625 */
1626 nir_src *
1627 nir_get_io_offset_src(nir_intrinsic_instr *instr)
1628 {
1629 switch (instr->intrinsic) {
1630 case nir_intrinsic_load_input:
1631 case nir_intrinsic_load_output:
1632 case nir_intrinsic_load_shared:
1633 case nir_intrinsic_load_uniform:
1634 case nir_intrinsic_load_global:
1635 case nir_intrinsic_load_scratch:
1636 case nir_intrinsic_load_fs_input_interp_deltas:
1637 case nir_intrinsic_shared_atomic_add:
1638 case nir_intrinsic_shared_atomic_and:
1639 case nir_intrinsic_shared_atomic_comp_swap:
1640 case nir_intrinsic_shared_atomic_exchange:
1641 case nir_intrinsic_shared_atomic_fadd:
1642 case nir_intrinsic_shared_atomic_fcomp_swap:
1643 case nir_intrinsic_shared_atomic_fmax:
1644 case nir_intrinsic_shared_atomic_fmin:
1645 case nir_intrinsic_shared_atomic_imax:
1646 case nir_intrinsic_shared_atomic_imin:
1647 case nir_intrinsic_shared_atomic_or:
1648 case nir_intrinsic_shared_atomic_umax:
1649 case nir_intrinsic_shared_atomic_umin:
1650 case nir_intrinsic_shared_atomic_xor:
1651 case nir_intrinsic_global_atomic_add:
1652 case nir_intrinsic_global_atomic_and:
1653 case nir_intrinsic_global_atomic_comp_swap:
1654 case nir_intrinsic_global_atomic_exchange:
1655 case nir_intrinsic_global_atomic_fadd:
1656 case nir_intrinsic_global_atomic_fcomp_swap:
1657 case nir_intrinsic_global_atomic_fmax:
1658 case nir_intrinsic_global_atomic_fmin:
1659 case nir_intrinsic_global_atomic_imax:
1660 case nir_intrinsic_global_atomic_imin:
1661 case nir_intrinsic_global_atomic_or:
1662 case nir_intrinsic_global_atomic_umax:
1663 case nir_intrinsic_global_atomic_umin:
1664 case nir_intrinsic_global_atomic_xor:
1665 return &instr->src[0];
1666 case nir_intrinsic_load_ubo:
1667 case nir_intrinsic_load_ssbo:
1668 case nir_intrinsic_load_input_vertex:
1669 case nir_intrinsic_load_per_vertex_input:
1670 case nir_intrinsic_load_per_vertex_output:
1671 case nir_intrinsic_load_interpolated_input:
1672 case nir_intrinsic_store_output:
1673 case nir_intrinsic_store_shared:
1674 case nir_intrinsic_store_global:
1675 case nir_intrinsic_store_scratch:
1676 case nir_intrinsic_ssbo_atomic_add:
1677 case nir_intrinsic_ssbo_atomic_imin:
1678 case nir_intrinsic_ssbo_atomic_umin:
1679 case nir_intrinsic_ssbo_atomic_imax:
1680 case nir_intrinsic_ssbo_atomic_umax:
1681 case nir_intrinsic_ssbo_atomic_and:
1682 case nir_intrinsic_ssbo_atomic_or:
1683 case nir_intrinsic_ssbo_atomic_xor:
1684 case nir_intrinsic_ssbo_atomic_exchange:
1685 case nir_intrinsic_ssbo_atomic_comp_swap:
1686 case nir_intrinsic_ssbo_atomic_fadd:
1687 case nir_intrinsic_ssbo_atomic_fmin:
1688 case nir_intrinsic_ssbo_atomic_fmax:
1689 case nir_intrinsic_ssbo_atomic_fcomp_swap:
1690 return &instr->src[1];
1691 case nir_intrinsic_store_ssbo:
1692 case nir_intrinsic_store_per_vertex_output:
1693 return &instr->src[2];
1694 default:
1695 return NULL;
1696 }
1697 }
1698
1699 /**
1700 * Return the vertex index source for a load/store per_vertex intrinsic.
1701 */
1702 nir_src *
1703 nir_get_io_vertex_index_src(nir_intrinsic_instr *instr)
1704 {
1705 switch (instr->intrinsic) {
1706 case nir_intrinsic_load_per_vertex_input:
1707 case nir_intrinsic_load_per_vertex_output:
1708 return &instr->src[0];
1709 case nir_intrinsic_store_per_vertex_output:
1710 return &instr->src[1];
1711 default:
1712 return NULL;
1713 }
1714 }
1715
1716 /**
1717 * Return the numeric constant that identify a NULL pointer for each address
1718 * format.
1719 */
1720 const nir_const_value *
1721 nir_address_format_null_value(nir_address_format addr_format)
1722 {
1723 const static nir_const_value null_values[][NIR_MAX_VEC_COMPONENTS] = {
1724 [nir_address_format_32bit_global] = {{0}},
1725 [nir_address_format_64bit_global] = {{0}},
1726 [nir_address_format_64bit_bounded_global] = {{0}},
1727 [nir_address_format_32bit_index_offset] = {{.u32 = ~0}, {.u32 = ~0}},
1728 [nir_address_format_32bit_index_offset_pack64] = {{.u64 = ~0ull}},
1729 [nir_address_format_vec2_index_32bit_offset] = {{.u32 = ~0}, {.u32 = ~0}, {.u32 = ~0}},
1730 [nir_address_format_32bit_offset] = {{.u32 = ~0}},
1731 [nir_address_format_32bit_offset_as_64bit] = {{.u64 = ~0ull}},
1732 [nir_address_format_logical] = {{.u32 = ~0}},
1733 };
1734
1735 assert(addr_format < ARRAY_SIZE(null_values));
1736 return null_values[addr_format];
1737 }
1738
1739 nir_ssa_def *
1740 nir_build_addr_ieq(nir_builder *b, nir_ssa_def *addr0, nir_ssa_def *addr1,
1741 nir_address_format addr_format)
1742 {
1743 switch (addr_format) {
1744 case nir_address_format_32bit_global:
1745 case nir_address_format_64bit_global:
1746 case nir_address_format_64bit_bounded_global:
1747 case nir_address_format_32bit_index_offset:
1748 case nir_address_format_vec2_index_32bit_offset:
1749 case nir_address_format_32bit_offset:
1750 return nir_ball_iequal(b, addr0, addr1);
1751
1752 case nir_address_format_32bit_offset_as_64bit:
1753 assert(addr0->num_components == 1 && addr1->num_components == 1);
1754 return nir_ieq(b, nir_u2u32(b, addr0), nir_u2u32(b, addr1));
1755
1756 case nir_address_format_32bit_index_offset_pack64:
1757 assert(addr0->num_components == 1 && addr1->num_components == 1);
1758 return nir_ball_iequal(b, nir_unpack_64_2x32(b, addr0), nir_unpack_64_2x32(b, addr1));
1759
1760 case nir_address_format_logical:
1761 unreachable("Unsupported address format");
1762 }
1763
1764 unreachable("Invalid address format");
1765 }
1766
1767 nir_ssa_def *
1768 nir_build_addr_isub(nir_builder *b, nir_ssa_def *addr0, nir_ssa_def *addr1,
1769 nir_address_format addr_format)
1770 {
1771 switch (addr_format) {
1772 case nir_address_format_32bit_global:
1773 case nir_address_format_64bit_global:
1774 case nir_address_format_32bit_offset:
1775 case nir_address_format_32bit_index_offset_pack64:
1776 assert(addr0->num_components == 1);
1777 assert(addr1->num_components == 1);
1778 return nir_isub(b, addr0, addr1);
1779
1780 case nir_address_format_32bit_offset_as_64bit:
1781 assert(addr0->num_components == 1);
1782 assert(addr1->num_components == 1);
1783 return nir_u2u64(b, nir_isub(b, nir_u2u32(b, addr0), nir_u2u32(b, addr1)));
1784
1785 case nir_address_format_64bit_bounded_global:
1786 return nir_isub(b, addr_to_global(b, addr0, addr_format),
1787 addr_to_global(b, addr1, addr_format));
1788
1789 case nir_address_format_32bit_index_offset:
1790 assert(addr0->num_components == 2);
1791 assert(addr1->num_components == 2);
1792 /* Assume the same buffer index. */
1793 return nir_isub(b, nir_channel(b, addr0, 1), nir_channel(b, addr1, 1));
1794
1795 case nir_address_format_vec2_index_32bit_offset:
1796 assert(addr0->num_components == 3);
1797 assert(addr1->num_components == 3);
1798 /* Assume the same buffer index. */
1799 return nir_isub(b, nir_channel(b, addr0, 2), nir_channel(b, addr1, 2));
1800
1801 case nir_address_format_logical:
1802 unreachable("Unsupported address format");
1803 }
1804
1805 unreachable("Invalid address format");
1806 }
1807
1808 static bool
1809 is_input(nir_intrinsic_instr *intrin)
1810 {
1811 return intrin->intrinsic == nir_intrinsic_load_input ||
1812 intrin->intrinsic == nir_intrinsic_load_per_vertex_input ||
1813 intrin->intrinsic == nir_intrinsic_load_interpolated_input ||
1814 intrin->intrinsic == nir_intrinsic_load_fs_input_interp_deltas;
1815 }
1816
1817 static bool
1818 is_output(nir_intrinsic_instr *intrin)
1819 {
1820 return intrin->intrinsic == nir_intrinsic_load_output ||
1821 intrin->intrinsic == nir_intrinsic_load_per_vertex_output ||
1822 intrin->intrinsic == nir_intrinsic_store_output ||
1823 intrin->intrinsic == nir_intrinsic_store_per_vertex_output;
1824 }
1825
1826 static bool is_dual_slot(nir_intrinsic_instr *intrin)
1827 {
1828 if (intrin->intrinsic == nir_intrinsic_store_output ||
1829 intrin->intrinsic == nir_intrinsic_store_per_vertex_output) {
1830 return nir_src_bit_size(intrin->src[0]) == 64 &&
1831 nir_src_num_components(intrin->src[0]) >= 3;
1832 }
1833
1834 return nir_dest_bit_size(intrin->dest) &&
1835 nir_dest_num_components(intrin->dest) >= 3;
1836 }
1837
1838 /**
1839 * This pass adds constant offsets to instr->const_index[0] for input/output
1840 * intrinsics, and resets the offset source to 0. Non-constant offsets remain
1841 * unchanged - since we don't know what part of a compound variable is
1842 * accessed, we allocate storage for the entire thing. For drivers that use
1843 * nir_lower_io_to_temporaries() before nir_lower_io(), this guarantees that
1844 * the offset source will be 0, so that they don't have to add it in manually.
1845 */
1846
1847 static bool
1848 add_const_offset_to_base_block(nir_block *block, nir_builder *b,
1849 nir_variable_mode mode)
1850 {
1851 bool progress = false;
1852 nir_foreach_instr_safe(instr, block) {
1853 if (instr->type != nir_instr_type_intrinsic)
1854 continue;
1855
1856 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
1857
1858 if ((mode == nir_var_shader_in && is_input(intrin)) ||
1859 (mode == nir_var_shader_out && is_output(intrin))) {
1860 nir_src *offset = nir_get_io_offset_src(intrin);
1861
1862 if (nir_src_is_const(*offset)) {
1863 unsigned off = nir_src_as_uint(*offset);
1864
1865 nir_intrinsic_set_base(intrin, nir_intrinsic_base(intrin) + off);
1866
1867 nir_io_semantics sem = nir_intrinsic_io_semantics(intrin);
1868 sem.location += off;
1869 /* non-indirect indexing should reduce num_slots */
1870 sem.num_slots = is_dual_slot(intrin) ? 2 : 1;
1871 nir_intrinsic_set_io_semantics(intrin, sem);
1872
1873 b->cursor = nir_before_instr(&intrin->instr);
1874 nir_instr_rewrite_src(&intrin->instr, offset,
1875 nir_src_for_ssa(nir_imm_int(b, 0)));
1876 progress = true;
1877 }
1878 }
1879 }
1880
1881 return progress;
1882 }
1883
1884 bool
1885 nir_io_add_const_offset_to_base(nir_shader *nir, nir_variable_mode mode)
1886 {
1887 bool progress = false;
1888
1889 nir_foreach_function(f, nir) {
1890 if (f->impl) {
1891 nir_builder b;
1892 nir_builder_init(&b, f->impl);
1893 nir_foreach_block(block, f->impl) {
1894 progress |= add_const_offset_to_base_block(block, &b, mode);
1895 }
1896 }
1897 }
1898
1899 return progress;
1900 }
1901