dfda80f228ffaeb3ef130d994d9f3c8792178023
[mesa.git] / src / gallium / auxiliary / nir / tgsi_to_nir.c
1 /*
2 * Copyright © 2014-2015 Broadcom
3 * Copyright (C) 2014 Rob Clark <robclark@freedesktop.org>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
25 #include "util/ralloc.h"
26 #include "glsl/nir/nir.h"
27 #include "glsl/nir/nir_control_flow.h"
28 #include "glsl/nir/nir_builder.h"
29 #include "glsl/list.h"
30 #include "glsl/nir/shader_enums.h"
31
32 #include "nir/tgsi_to_nir.h"
33 #include "tgsi/tgsi_parse.h"
34 #include "tgsi/tgsi_dump.h"
35 #include "tgsi/tgsi_info.h"
36 #include "tgsi/tgsi_scan.h"
37
38 #define SWIZ(X, Y, Z, W) (unsigned[4]){ \
39 TGSI_SWIZZLE_##X, \
40 TGSI_SWIZZLE_##Y, \
41 TGSI_SWIZZLE_##Z, \
42 TGSI_SWIZZLE_##W, \
43 }
44
45 struct ttn_reg_info {
46 /** nir register containing this TGSI index. */
47 nir_register *reg;
48 nir_variable *var;
49 /** Offset (in vec4s) from the start of var for this TGSI index. */
50 int offset;
51 };
52
53 struct ttn_compile {
54 union tgsi_full_token *token;
55 nir_builder build;
56 struct tgsi_shader_info *scan;
57
58 struct ttn_reg_info *output_regs;
59 struct ttn_reg_info *temp_regs;
60 nir_ssa_def **imm_defs;
61
62 unsigned num_samp_types;
63 nir_alu_type *samp_types;
64
65 nir_register *addr_reg;
66
67 /**
68 * Stack of nir_cursors where instructions should be pushed as we pop
69 * back out of the control flow stack.
70 *
71 * For each IF/ELSE/ENDIF block, if_stack[if_stack_pos] has where the else
72 * instructions should be placed, and if_stack[if_stack_pos - 1] has where
73 * the next instructions outside of the if/then/else block go.
74 */
75 nir_cursor *if_stack;
76 unsigned if_stack_pos;
77
78 /**
79 * Stack of nir_cursors where instructions should be pushed as we pop
80 * back out of the control flow stack.
81 *
82 * loop_stack[loop_stack_pos - 1] contains the cf_node_list for the outside
83 * of the loop.
84 */
85 nir_cursor *loop_stack;
86 unsigned loop_stack_pos;
87
88 /* How many TGSI_FILE_IMMEDIATE vec4s have been parsed so far. */
89 unsigned next_imm;
90 };
91
92 #define ttn_swizzle(b, src, x, y, z, w) \
93 nir_swizzle(b, src, SWIZ(x, y, z, w), 4, false)
94 #define ttn_channel(b, src, swiz) \
95 nir_swizzle(b, src, SWIZ(swiz, swiz, swiz, swiz), 1, false)
96
97 static gl_varying_slot
98 tgsi_varying_semantic_to_slot(unsigned semantic, unsigned index)
99 {
100 switch (semantic) {
101 case TGSI_SEMANTIC_POSITION:
102 return VARYING_SLOT_POS;
103 case TGSI_SEMANTIC_COLOR:
104 if (index == 0)
105 return VARYING_SLOT_COL0;
106 else
107 return VARYING_SLOT_COL1;
108 case TGSI_SEMANTIC_BCOLOR:
109 if (index == 0)
110 return VARYING_SLOT_BFC0;
111 else
112 return VARYING_SLOT_BFC1;
113 case TGSI_SEMANTIC_FOG:
114 return VARYING_SLOT_FOGC;
115 case TGSI_SEMANTIC_PSIZE:
116 return VARYING_SLOT_PSIZ;
117 case TGSI_SEMANTIC_GENERIC:
118 return VARYING_SLOT_VAR0 + index;
119 case TGSI_SEMANTIC_FACE:
120 return VARYING_SLOT_FACE;
121 case TGSI_SEMANTIC_EDGEFLAG:
122 return VARYING_SLOT_EDGE;
123 case TGSI_SEMANTIC_PRIMID:
124 return VARYING_SLOT_PRIMITIVE_ID;
125 case TGSI_SEMANTIC_CLIPDIST:
126 if (index == 0)
127 return VARYING_SLOT_CLIP_DIST0;
128 else
129 return VARYING_SLOT_CLIP_DIST1;
130 case TGSI_SEMANTIC_CLIPVERTEX:
131 return VARYING_SLOT_CLIP_VERTEX;
132 case TGSI_SEMANTIC_TEXCOORD:
133 return VARYING_SLOT_TEX0 + index;
134 case TGSI_SEMANTIC_PCOORD:
135 return VARYING_SLOT_PNTC;
136 case TGSI_SEMANTIC_VIEWPORT_INDEX:
137 return VARYING_SLOT_VIEWPORT;
138 case TGSI_SEMANTIC_LAYER:
139 return VARYING_SLOT_LAYER;
140 default:
141 fprintf(stderr, "Bad TGSI semantic: %d/%d\n", semantic, index);
142 abort();
143 }
144 }
145
146 /* Temporary helper to remap back to TGSI style semantic name/index
147 * values, for use in drivers that haven't been converted to using
148 * VARYING_SLOT_
149 */
150 void
151 varying_slot_to_tgsi_semantic(gl_varying_slot slot,
152 unsigned *semantic_name, unsigned *semantic_index)
153 {
154 static const unsigned map[][2] = {
155 [VARYING_SLOT_POS] = { TGSI_SEMANTIC_POSITION, 0 },
156 [VARYING_SLOT_COL0] = { TGSI_SEMANTIC_COLOR, 0 },
157 [VARYING_SLOT_COL1] = { TGSI_SEMANTIC_COLOR, 1 },
158 [VARYING_SLOT_BFC0] = { TGSI_SEMANTIC_BCOLOR, 0 },
159 [VARYING_SLOT_BFC1] = { TGSI_SEMANTIC_BCOLOR, 1 },
160 [VARYING_SLOT_FOGC] = { TGSI_SEMANTIC_FOG, 0 },
161 [VARYING_SLOT_PSIZ] = { TGSI_SEMANTIC_PSIZE, 0 },
162 [VARYING_SLOT_FACE] = { TGSI_SEMANTIC_FACE, 0 },
163 [VARYING_SLOT_EDGE] = { TGSI_SEMANTIC_EDGEFLAG, 0 },
164 [VARYING_SLOT_PRIMITIVE_ID] = { TGSI_SEMANTIC_PRIMID, 0 },
165 [VARYING_SLOT_CLIP_DIST0] = { TGSI_SEMANTIC_CLIPDIST, 0 },
166 [VARYING_SLOT_CLIP_DIST1] = { TGSI_SEMANTIC_CLIPDIST, 1 },
167 [VARYING_SLOT_CLIP_VERTEX] = { TGSI_SEMANTIC_CLIPVERTEX, 0 },
168 [VARYING_SLOT_PNTC] = { TGSI_SEMANTIC_PCOORD, 0 },
169 [VARYING_SLOT_VIEWPORT] = { TGSI_SEMANTIC_VIEWPORT_INDEX, 0 },
170 [VARYING_SLOT_LAYER] = { TGSI_SEMANTIC_LAYER, 0 },
171 };
172
173 if (slot >= VARYING_SLOT_VAR0) {
174 *semantic_name = TGSI_SEMANTIC_GENERIC;
175 *semantic_index = slot - VARYING_SLOT_VAR0;
176 return;
177 }
178
179 if (slot >= VARYING_SLOT_TEX0 && slot <= VARYING_SLOT_TEX7) {
180 *semantic_name = TGSI_SEMANTIC_TEXCOORD;
181 *semantic_index = slot - VARYING_SLOT_TEX0;
182 return;
183 }
184
185 if (slot >= ARRAY_SIZE(map)) {
186 fprintf(stderr, "Unknown varying slot %d\n", slot);
187 abort();
188 }
189
190 *semantic_name = map[slot][0];
191 *semantic_index = map[slot][1];
192 }
193
194 /* Temporary helper to remap back to TGSI style semantic name/index
195 * values, for use in drivers that haven't been converted to using
196 * FRAG_RESULT_
197 */
198 void
199 frag_result_to_tgsi_semantic(gl_frag_result slot,
200 unsigned *semantic_name, unsigned *semantic_index)
201 {
202 static const unsigned map[][2] = {
203 [FRAG_RESULT_DEPTH] = { TGSI_SEMANTIC_POSITION, 0 },
204 [FRAG_RESULT_COLOR] = { TGSI_SEMANTIC_COLOR, -1 },
205 [FRAG_RESULT_DATA0 + 0] = { TGSI_SEMANTIC_COLOR, 0 },
206 [FRAG_RESULT_DATA0 + 1] = { TGSI_SEMANTIC_COLOR, 1 },
207 [FRAG_RESULT_DATA0 + 2] = { TGSI_SEMANTIC_COLOR, 2 },
208 [FRAG_RESULT_DATA0 + 3] = { TGSI_SEMANTIC_COLOR, 3 },
209 [FRAG_RESULT_DATA0 + 4] = { TGSI_SEMANTIC_COLOR, 4 },
210 [FRAG_RESULT_DATA0 + 5] = { TGSI_SEMANTIC_COLOR, 5 },
211 [FRAG_RESULT_DATA0 + 6] = { TGSI_SEMANTIC_COLOR, 6 },
212 [FRAG_RESULT_DATA0 + 7] = { TGSI_SEMANTIC_COLOR, 7 },
213 };
214
215 *semantic_name = map[slot][0];
216 *semantic_index = map[slot][1];
217 }
218
219 static nir_ssa_def *
220 ttn_src_for_dest(nir_builder *b, nir_alu_dest *dest)
221 {
222 nir_alu_src src;
223 memset(&src, 0, sizeof(src));
224
225 if (dest->dest.is_ssa)
226 src.src = nir_src_for_ssa(&dest->dest.ssa);
227 else {
228 assert(!dest->dest.reg.indirect);
229 src.src = nir_src_for_reg(dest->dest.reg.reg);
230 src.src.reg.base_offset = dest->dest.reg.base_offset;
231 }
232
233 for (int i = 0; i < 4; i++)
234 src.swizzle[i] = i;
235
236 return nir_fmov_alu(b, src, 4);
237 }
238
239 static void
240 ttn_emit_declaration(struct ttn_compile *c)
241 {
242 nir_builder *b = &c->build;
243 struct tgsi_full_declaration *decl = &c->token->FullDeclaration;
244 unsigned array_size = decl->Range.Last - decl->Range.First + 1;
245 unsigned file = decl->Declaration.File;
246 unsigned i;
247
248 if (file == TGSI_FILE_TEMPORARY) {
249 if (decl->Declaration.Array) {
250 /* for arrays, we create variables instead of registers: */
251 nir_variable *var = rzalloc(b->shader, nir_variable);
252
253 var->type = glsl_array_type(glsl_vec4_type(), array_size);
254 var->data.mode = nir_var_global;
255 var->name = ralloc_asprintf(var, "arr_%d", decl->Array.ArrayID);
256
257 exec_list_push_tail(&b->shader->globals, &var->node);
258
259 for (i = 0; i < array_size; i++) {
260 /* point all the matching slots to the same var,
261 * with appropriate offset set, mostly just so
262 * we know what to do when tgsi does a non-indirect
263 * access
264 */
265 c->temp_regs[decl->Range.First + i].reg = NULL;
266 c->temp_regs[decl->Range.First + i].var = var;
267 c->temp_regs[decl->Range.First + i].offset = i;
268 }
269 } else {
270 for (i = 0; i < array_size; i++) {
271 nir_register *reg = nir_local_reg_create(b->impl);
272 reg->num_components = 4;
273 c->temp_regs[decl->Range.First + i].reg = reg;
274 c->temp_regs[decl->Range.First + i].var = NULL;
275 c->temp_regs[decl->Range.First + i].offset = 0;
276 }
277 }
278 } else if (file == TGSI_FILE_ADDRESS) {
279 c->addr_reg = nir_local_reg_create(b->impl);
280 c->addr_reg->num_components = 4;
281 } else if (file == TGSI_FILE_SYSTEM_VALUE) {
282 /* Nothing to record for system values. */
283 } else if (file == TGSI_FILE_SAMPLER) {
284 /* Nothing to record for samplers. */
285 } else if (file == TGSI_FILE_SAMPLER_VIEW) {
286 struct tgsi_declaration_sampler_view *sview = &decl->SamplerView;
287 nir_alu_type type;
288
289 assert((sview->ReturnTypeX == sview->ReturnTypeY) &&
290 (sview->ReturnTypeX == sview->ReturnTypeZ) &&
291 (sview->ReturnTypeX == sview->ReturnTypeW));
292
293 switch (sview->ReturnTypeX) {
294 case TGSI_RETURN_TYPE_SINT:
295 type = nir_type_int;
296 break;
297 case TGSI_RETURN_TYPE_UINT:
298 type = nir_type_uint;
299 break;
300 case TGSI_RETURN_TYPE_FLOAT:
301 default:
302 type = nir_type_float;
303 break;
304 }
305
306 for (i = 0; i < array_size; i++) {
307 c->samp_types[decl->Range.First + i] = type;
308 }
309 } else {
310 bool is_array = (array_size > 1);
311
312 assert(file == TGSI_FILE_INPUT ||
313 file == TGSI_FILE_OUTPUT ||
314 file == TGSI_FILE_CONSTANT);
315
316 /* nothing to do for UBOs: */
317 if ((file == TGSI_FILE_CONSTANT) && decl->Declaration.Dimension)
318 return;
319
320 if ((file == TGSI_FILE_INPUT) || (file == TGSI_FILE_OUTPUT)) {
321 is_array = (is_array && decl->Declaration.Array &&
322 (decl->Array.ArrayID != 0));
323 }
324
325 for (i = 0; i < array_size; i++) {
326 unsigned idx = decl->Range.First + i;
327 nir_variable *var = rzalloc(b->shader, nir_variable);
328
329 var->data.driver_location = idx;
330
331 var->type = glsl_vec4_type();
332 if (is_array)
333 var->type = glsl_array_type(var->type, array_size);
334
335 switch (file) {
336 case TGSI_FILE_INPUT:
337 var->data.read_only = true;
338 var->data.mode = nir_var_shader_in;
339 var->name = ralloc_asprintf(var, "in_%d", idx);
340
341 if (c->scan->processor == TGSI_PROCESSOR_FRAGMENT) {
342 var->data.location =
343 tgsi_varying_semantic_to_slot(decl->Semantic.Name,
344 decl->Semantic.Index);
345 } else {
346 assert(!decl->Declaration.Semantic);
347 var->data.location = VERT_ATTRIB_GENERIC0 + idx;
348 }
349 var->data.index = 0;
350
351 /* We definitely need to translate the interpolation field, because
352 * nir_print will decode it.
353 */
354 switch (decl->Interp.Interpolate) {
355 case TGSI_INTERPOLATE_CONSTANT:
356 var->data.interpolation = INTERP_QUALIFIER_FLAT;
357 break;
358 case TGSI_INTERPOLATE_LINEAR:
359 var->data.interpolation = INTERP_QUALIFIER_NOPERSPECTIVE;
360 break;
361 case TGSI_INTERPOLATE_PERSPECTIVE:
362 var->data.interpolation = INTERP_QUALIFIER_SMOOTH;
363 break;
364 }
365
366 exec_list_push_tail(&b->shader->inputs, &var->node);
367 break;
368 case TGSI_FILE_OUTPUT: {
369 int semantic_name = decl->Semantic.Name;
370 int semantic_index = decl->Semantic.Index;
371 /* Since we can't load from outputs in the IR, we make temporaries
372 * for the outputs and emit stores to the real outputs at the end of
373 * the shader.
374 */
375 nir_register *reg = nir_local_reg_create(b->impl);
376 reg->num_components = 4;
377 if (is_array)
378 reg->num_array_elems = array_size;
379
380 var->data.mode = nir_var_shader_out;
381 var->name = ralloc_asprintf(var, "out_%d", idx);
382 var->data.index = 0;
383
384 if (c->scan->processor == TGSI_PROCESSOR_FRAGMENT) {
385 switch (semantic_name) {
386 case TGSI_SEMANTIC_COLOR: {
387 /* TODO tgsi loses some information, so we cannot
388 * actually differentiate here between DSB and MRT
389 * at this point. But so far no drivers using tgsi-
390 * to-nir support dual source blend:
391 */
392 bool dual_src_blend = false;
393 if (dual_src_blend && (semantic_index == 1)) {
394 var->data.location = FRAG_RESULT_DATA0;
395 var->data.index = 1;
396 } else {
397 if (c->scan->properties[TGSI_PROPERTY_FS_COLOR0_WRITES_ALL_CBUFS])
398 var->data.location = FRAG_RESULT_COLOR;
399 else
400 var->data.location = FRAG_RESULT_DATA0 + semantic_index;
401 }
402 break;
403 }
404 case TGSI_SEMANTIC_POSITION:
405 var->data.location = FRAG_RESULT_DEPTH;
406 break;
407 default:
408 fprintf(stderr, "Bad TGSI semantic: %d/%d\n",
409 decl->Semantic.Name, decl->Semantic.Index);
410 abort();
411 }
412 } else {
413 var->data.location =
414 tgsi_varying_semantic_to_slot(semantic_name, semantic_index);
415 }
416
417 if (is_array) {
418 unsigned j;
419 for (j = 0; j < array_size; j++) {
420 c->output_regs[idx + j].offset = i + j;
421 c->output_regs[idx + j].reg = reg;
422 }
423 } else {
424 c->output_regs[idx].offset = i;
425 c->output_regs[idx].reg = reg;
426 }
427
428 exec_list_push_tail(&b->shader->outputs, &var->node);
429 }
430 break;
431 case TGSI_FILE_CONSTANT:
432 var->data.mode = nir_var_uniform;
433 var->name = ralloc_asprintf(var, "uniform_%d", idx);
434
435 exec_list_push_tail(&b->shader->uniforms, &var->node);
436 break;
437 default:
438 unreachable("bad declaration file");
439 return;
440 }
441
442 if (is_array)
443 break;
444 }
445
446 }
447 }
448
449 static void
450 ttn_emit_immediate(struct ttn_compile *c)
451 {
452 nir_builder *b = &c->build;
453 struct tgsi_full_immediate *tgsi_imm = &c->token->FullImmediate;
454 nir_load_const_instr *load_const;
455 int i;
456
457 load_const = nir_load_const_instr_create(b->shader, 4);
458 c->imm_defs[c->next_imm] = &load_const->def;
459 c->next_imm++;
460
461 for (i = 0; i < 4; i++)
462 load_const->value.u[i] = tgsi_imm->u[i].Uint;
463
464 nir_builder_instr_insert(b, &load_const->instr);
465 }
466
467 static nir_ssa_def *
468 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect);
469
470 /* generate either a constant or indirect deref chain for accessing an
471 * array variable.
472 */
473 static nir_deref_var *
474 ttn_array_deref(struct ttn_compile *c, nir_intrinsic_instr *instr,
475 nir_variable *var, unsigned offset,
476 struct tgsi_ind_register *indirect)
477 {
478 nir_deref_var *deref = nir_deref_var_create(instr, var);
479 nir_deref_array *arr = nir_deref_array_create(deref);
480
481 arr->base_offset = offset;
482 arr->deref.type = glsl_get_array_element(var->type);
483
484 if (indirect) {
485 arr->deref_array_type = nir_deref_array_type_indirect;
486 arr->indirect = nir_src_for_ssa(ttn_src_for_indirect(c, indirect));
487 } else {
488 arr->deref_array_type = nir_deref_array_type_direct;
489 }
490
491 deref->deref.child = &arr->deref;
492
493 return deref;
494 }
495
496 static nir_src
497 ttn_src_for_file_and_index(struct ttn_compile *c, unsigned file, unsigned index,
498 struct tgsi_ind_register *indirect,
499 struct tgsi_dimension *dim,
500 struct tgsi_ind_register *dimind)
501 {
502 nir_builder *b = &c->build;
503 nir_src src;
504
505 memset(&src, 0, sizeof(src));
506
507 switch (file) {
508 case TGSI_FILE_TEMPORARY:
509 if (c->temp_regs[index].var) {
510 unsigned offset = c->temp_regs[index].offset;
511 nir_variable *var = c->temp_regs[index].var;
512 nir_intrinsic_instr *load;
513
514 load = nir_intrinsic_instr_create(b->shader,
515 nir_intrinsic_load_var);
516 load->num_components = 4;
517 load->variables[0] = ttn_array_deref(c, load, var, offset, indirect);
518
519 nir_ssa_dest_init(&load->instr, &load->dest, 4, NULL);
520 nir_builder_instr_insert(b, &load->instr);
521
522 src = nir_src_for_ssa(&load->dest.ssa);
523
524 } else {
525 assert(!indirect);
526 src.reg.reg = c->temp_regs[index].reg;
527 }
528 assert(!dim);
529 break;
530
531 case TGSI_FILE_ADDRESS:
532 src.reg.reg = c->addr_reg;
533 assert(!dim);
534 break;
535
536 case TGSI_FILE_IMMEDIATE:
537 src = nir_src_for_ssa(c->imm_defs[index]);
538 assert(!indirect);
539 assert(!dim);
540 break;
541
542 case TGSI_FILE_SYSTEM_VALUE: {
543 nir_intrinsic_instr *load;
544 nir_intrinsic_op op;
545 unsigned ncomp = 1;
546
547 assert(!indirect);
548 assert(!dim);
549
550 switch (c->scan->system_value_semantic_name[index]) {
551 case TGSI_SEMANTIC_VERTEXID_NOBASE:
552 op = nir_intrinsic_load_vertex_id_zero_base;
553 break;
554 case TGSI_SEMANTIC_VERTEXID:
555 op = nir_intrinsic_load_vertex_id;
556 break;
557 case TGSI_SEMANTIC_BASEVERTEX:
558 op = nir_intrinsic_load_base_vertex;
559 break;
560 case TGSI_SEMANTIC_INSTANCEID:
561 op = nir_intrinsic_load_instance_id;
562 break;
563 default:
564 unreachable("bad system value");
565 }
566
567 load = nir_intrinsic_instr_create(b->shader, op);
568 load->num_components = ncomp;
569
570 nir_ssa_dest_init(&load->instr, &load->dest, ncomp, NULL);
571 nir_builder_instr_insert(b, &load->instr);
572
573 src = nir_src_for_ssa(&load->dest.ssa);
574 break;
575 }
576
577 case TGSI_FILE_INPUT:
578 case TGSI_FILE_CONSTANT: {
579 nir_intrinsic_instr *load;
580 nir_intrinsic_op op;
581 unsigned srcn = 0;
582
583 switch (file) {
584 case TGSI_FILE_INPUT:
585 op = nir_intrinsic_load_input;
586 assert(!dim);
587 break;
588 case TGSI_FILE_CONSTANT:
589 if (dim) {
590 op = nir_intrinsic_load_ubo;
591 } else {
592 op = nir_intrinsic_load_uniform;
593 }
594 break;
595 default:
596 unreachable("No other load files supported");
597 break;
598 }
599
600 load = nir_intrinsic_instr_create(b->shader, op);
601
602 load->num_components = 4;
603 if (dim) {
604 if (dimind) {
605 load->src[srcn] =
606 ttn_src_for_file_and_index(c, dimind->File, dimind->Index,
607 NULL, NULL, NULL);
608 } else {
609 /* UBOs start at index 1 in TGSI: */
610 load->src[srcn] =
611 nir_src_for_ssa(nir_imm_int(b, dim->Index - 1));
612 }
613 srcn++;
614 }
615
616 nir_ssa_def *offset;
617 if (dim) {
618 /* UBO loads don't have a const_index[0] base offset. */
619 offset = nir_imm_int(b, index);
620 if (indirect) {
621 offset = nir_iadd(b, offset, ttn_src_for_indirect(c, indirect));
622 }
623 /* UBO offsets are in bytes, but TGSI gives them to us in vec4's */
624 offset = nir_ishl(b, offset, nir_imm_int(b, 4));
625 } else {
626 load->const_index[0] = index;
627 if (indirect) {
628 offset = ttn_src_for_indirect(c, indirect);
629 } else {
630 offset = nir_imm_int(b, 0);
631 }
632 }
633 load->src[srcn++] = nir_src_for_ssa(offset);
634
635 nir_ssa_dest_init(&load->instr, &load->dest, 4, NULL);
636 nir_builder_instr_insert(b, &load->instr);
637
638 src = nir_src_for_ssa(&load->dest.ssa);
639 break;
640 }
641
642 default:
643 unreachable("bad src file");
644 }
645
646
647 return src;
648 }
649
650 static nir_ssa_def *
651 ttn_src_for_indirect(struct ttn_compile *c, struct tgsi_ind_register *indirect)
652 {
653 nir_builder *b = &c->build;
654 nir_alu_src src;
655 memset(&src, 0, sizeof(src));
656 for (int i = 0; i < 4; i++)
657 src.swizzle[i] = indirect->Swizzle;
658 src.src = ttn_src_for_file_and_index(c,
659 indirect->File,
660 indirect->Index,
661 NULL, NULL, NULL);
662 return nir_imov_alu(b, src, 1);
663 }
664
665 static nir_alu_dest
666 ttn_get_dest(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
667 {
668 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
669 nir_alu_dest dest;
670 unsigned index = tgsi_dst->Index;
671
672 memset(&dest, 0, sizeof(dest));
673
674 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
675 if (c->temp_regs[index].var) {
676 nir_register *reg;
677
678 /* this works, because TGSI will give us a base offset
679 * (in case of indirect index) that points back into
680 * the array. Access can be direct or indirect, we
681 * don't really care. Just create a one-shot dst reg
682 * that will get store_var'd back into the array var
683 * at the end of ttn_emit_instruction()
684 */
685 reg = nir_local_reg_create(c->build.impl);
686 reg->num_components = 4;
687 dest.dest.reg.reg = reg;
688 dest.dest.reg.base_offset = 0;
689 } else {
690 assert(!tgsi_dst->Indirect);
691 dest.dest.reg.reg = c->temp_regs[index].reg;
692 dest.dest.reg.base_offset = c->temp_regs[index].offset;
693 }
694 } else if (tgsi_dst->File == TGSI_FILE_OUTPUT) {
695 dest.dest.reg.reg = c->output_regs[index].reg;
696 dest.dest.reg.base_offset = c->output_regs[index].offset;
697 } else if (tgsi_dst->File == TGSI_FILE_ADDRESS) {
698 assert(index == 0);
699 dest.dest.reg.reg = c->addr_reg;
700 }
701
702 dest.write_mask = tgsi_dst->WriteMask;
703 dest.saturate = false;
704
705 if (tgsi_dst->Indirect && (tgsi_dst->File != TGSI_FILE_TEMPORARY)) {
706 nir_src *indirect = ralloc(c->build.shader, nir_src);
707 *indirect = nir_src_for_ssa(ttn_src_for_indirect(c, &tgsi_fdst->Indirect));
708 dest.dest.reg.indirect = indirect;
709 }
710
711 return dest;
712 }
713
714 static nir_variable *
715 ttn_get_var(struct ttn_compile *c, struct tgsi_full_dst_register *tgsi_fdst)
716 {
717 struct tgsi_dst_register *tgsi_dst = &tgsi_fdst->Register;
718 unsigned index = tgsi_dst->Index;
719
720 if (tgsi_dst->File == TGSI_FILE_TEMPORARY) {
721 /* we should not have an indirect when there is no var! */
722 if (!c->temp_regs[index].var)
723 assert(!tgsi_dst->Indirect);
724 return c->temp_regs[index].var;
725 }
726
727 return NULL;
728 }
729
730 static nir_ssa_def *
731 ttn_get_src(struct ttn_compile *c, struct tgsi_full_src_register *tgsi_fsrc)
732 {
733 nir_builder *b = &c->build;
734 struct tgsi_src_register *tgsi_src = &tgsi_fsrc->Register;
735 unsigned tgsi_opcode = c->token->FullInstruction.Instruction.Opcode;
736 unsigned tgsi_src_type = tgsi_opcode_infer_src_type(tgsi_opcode);
737 bool src_is_float = !(tgsi_src_type == TGSI_TYPE_SIGNED ||
738 tgsi_src_type == TGSI_TYPE_UNSIGNED);
739 nir_alu_src src;
740
741 memset(&src, 0, sizeof(src));
742
743 if (tgsi_src->File == TGSI_FILE_NULL) {
744 return nir_imm_float(b, 0.0);
745 } else if (tgsi_src->File == TGSI_FILE_SAMPLER) {
746 /* Only the index of the sampler gets used in texturing, and it will
747 * handle looking that up on its own instead of using the nir_alu_src.
748 */
749 assert(!tgsi_src->Indirect);
750 return NULL;
751 } else {
752 struct tgsi_ind_register *ind = NULL;
753 struct tgsi_dimension *dim = NULL;
754 struct tgsi_ind_register *dimind = NULL;
755 if (tgsi_src->Indirect)
756 ind = &tgsi_fsrc->Indirect;
757 if (tgsi_src->Dimension) {
758 dim = &tgsi_fsrc->Dimension;
759 if (dim->Indirect)
760 dimind = &tgsi_fsrc->DimIndirect;
761 }
762 src.src = ttn_src_for_file_and_index(c,
763 tgsi_src->File,
764 tgsi_src->Index,
765 ind, dim, dimind);
766 }
767
768 src.swizzle[0] = tgsi_src->SwizzleX;
769 src.swizzle[1] = tgsi_src->SwizzleY;
770 src.swizzle[2] = tgsi_src->SwizzleZ;
771 src.swizzle[3] = tgsi_src->SwizzleW;
772
773 nir_ssa_def *def = nir_fmov_alu(b, src, 4);
774
775 if (tgsi_src->Absolute) {
776 if (src_is_float)
777 def = nir_fabs(b, def);
778 else
779 def = nir_iabs(b, def);
780 }
781
782 if (tgsi_src->Negate) {
783 if (src_is_float)
784 def = nir_fneg(b, def);
785 else
786 def = nir_ineg(b, def);
787 }
788
789 return def;
790 }
791
792 static void
793 ttn_alu(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
794 {
795 unsigned num_srcs = nir_op_infos[op].num_inputs;
796 nir_alu_instr *instr = nir_alu_instr_create(b->shader, op);
797 unsigned i;
798
799 for (i = 0; i < num_srcs; i++)
800 instr->src[i].src = nir_src_for_ssa(src[i]);
801
802 instr->dest = dest;
803 nir_builder_instr_insert(b, &instr->instr);
804 }
805
806 static void
807 ttn_move_dest_masked(nir_builder *b, nir_alu_dest dest,
808 nir_ssa_def *def, unsigned write_mask)
809 {
810 if (!(dest.write_mask & write_mask))
811 return;
812
813 nir_alu_instr *mov = nir_alu_instr_create(b->shader, nir_op_imov);
814 mov->dest = dest;
815 mov->dest.write_mask &= write_mask;
816 mov->src[0].src = nir_src_for_ssa(def);
817 for (unsigned i = def->num_components; i < 4; i++)
818 mov->src[0].swizzle[i] = def->num_components - 1;
819 nir_builder_instr_insert(b, &mov->instr);
820 }
821
822 static void
823 ttn_move_dest(nir_builder *b, nir_alu_dest dest, nir_ssa_def *def)
824 {
825 ttn_move_dest_masked(b, dest, def, TGSI_WRITEMASK_XYZW);
826 }
827
828 static void
829 ttn_arl(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
830 {
831 ttn_move_dest(b, dest, nir_f2i(b, nir_ffloor(b, src[0])));
832 }
833
834 /* EXP - Approximate Exponential Base 2
835 * dst.x = 2^{\lfloor src.x\rfloor}
836 * dst.y = src.x - \lfloor src.x\rfloor
837 * dst.z = 2^{src.x}
838 * dst.w = 1.0
839 */
840 static void
841 ttn_exp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
842 {
843 nir_ssa_def *srcx = ttn_channel(b, src[0], X);
844
845 ttn_move_dest_masked(b, dest, nir_fexp2(b, nir_ffloor(b, srcx)),
846 TGSI_WRITEMASK_X);
847 ttn_move_dest_masked(b, dest, nir_fsub(b, srcx, nir_ffloor(b, srcx)),
848 TGSI_WRITEMASK_Y);
849 ttn_move_dest_masked(b, dest, nir_fexp2(b, srcx), TGSI_WRITEMASK_Z);
850 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
851 }
852
853 /* LOG - Approximate Logarithm Base 2
854 * dst.x = \lfloor\log_2{|src.x|}\rfloor
855 * dst.y = \frac{|src.x|}{2^{\lfloor\log_2{|src.x|}\rfloor}}
856 * dst.z = \log_2{|src.x|}
857 * dst.w = 1.0
858 */
859 static void
860 ttn_log(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
861 {
862 nir_ssa_def *abs_srcx = nir_fabs(b, ttn_channel(b, src[0], X));
863 nir_ssa_def *log2 = nir_flog2(b, abs_srcx);
864
865 ttn_move_dest_masked(b, dest, nir_ffloor(b, log2), TGSI_WRITEMASK_X);
866 ttn_move_dest_masked(b, dest,
867 nir_fdiv(b, abs_srcx, nir_fexp2(b, nir_ffloor(b, log2))),
868 TGSI_WRITEMASK_Y);
869 ttn_move_dest_masked(b, dest, nir_flog2(b, abs_srcx), TGSI_WRITEMASK_Z);
870 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
871 }
872
873 /* DST - Distance Vector
874 * dst.x = 1.0
875 * dst.y = src0.y \times src1.y
876 * dst.z = src0.z
877 * dst.w = src1.w
878 */
879 static void
880 ttn_dst(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
881 {
882 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_X);
883 ttn_move_dest_masked(b, dest, nir_fmul(b, src[0], src[1]), TGSI_WRITEMASK_Y);
884 ttn_move_dest_masked(b, dest, nir_fmov(b, src[0]), TGSI_WRITEMASK_Z);
885 ttn_move_dest_masked(b, dest, nir_fmov(b, src[1]), TGSI_WRITEMASK_W);
886 }
887
888 /* LIT - Light Coefficients
889 * dst.x = 1.0
890 * dst.y = max(src.x, 0.0)
891 * dst.z = (src.x > 0.0) ? max(src.y, 0.0)^{clamp(src.w, -128.0, 128.0))} : 0
892 * dst.w = 1.0
893 */
894 static void
895 ttn_lit(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
896 {
897 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_XW);
898
899 ttn_move_dest_masked(b, dest, nir_fmax(b, ttn_channel(b, src[0], X),
900 nir_imm_float(b, 0.0)), TGSI_WRITEMASK_Y);
901
902 if (dest.write_mask & TGSI_WRITEMASK_Z) {
903 nir_ssa_def *src0_y = ttn_channel(b, src[0], Y);
904 nir_ssa_def *wclamp = nir_fmax(b, nir_fmin(b, ttn_channel(b, src[0], W),
905 nir_imm_float(b, 128.0)),
906 nir_imm_float(b, -128.0));
907 nir_ssa_def *pow = nir_fpow(b, nir_fmax(b, src0_y, nir_imm_float(b, 0.0)),
908 wclamp);
909
910 ttn_move_dest_masked(b, dest,
911 nir_bcsel(b,
912 nir_fge(b,
913 nir_imm_float(b, 0.0),
914 ttn_channel(b, src[0], X)),
915 nir_imm_float(b, 0.0),
916 pow),
917 TGSI_WRITEMASK_Z);
918 }
919 }
920
921 /* SCS - Sine Cosine
922 * dst.x = \cos{src.x}
923 * dst.y = \sin{src.x}
924 * dst.z = 0.0
925 * dst.w = 1.0
926 */
927 static void
928 ttn_scs(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
929 {
930 ttn_move_dest_masked(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)),
931 TGSI_WRITEMASK_X);
932 ttn_move_dest_masked(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)),
933 TGSI_WRITEMASK_Y);
934 ttn_move_dest_masked(b, dest, nir_imm_float(b, 0.0), TGSI_WRITEMASK_Z);
935 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
936 }
937
938 static void
939 ttn_sle(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
940 {
941 ttn_move_dest(b, dest, nir_sge(b, src[1], src[0]));
942 }
943
944 static void
945 ttn_sgt(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
946 {
947 ttn_move_dest(b, dest, nir_slt(b, src[1], src[0]));
948 }
949
950 static void
951 ttn_clamp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
952 {
953 ttn_move_dest(b, dest, nir_fmin(b, nir_fmax(b, src[0], src[1]), src[2]));
954 }
955
956 static void
957 ttn_xpd(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
958 {
959 ttn_move_dest_masked(b, dest,
960 nir_fsub(b,
961 nir_fmul(b,
962 ttn_swizzle(b, src[0], Y, Z, X, X),
963 ttn_swizzle(b, src[1], Z, X, Y, X)),
964 nir_fmul(b,
965 ttn_swizzle(b, src[1], Y, Z, X, X),
966 ttn_swizzle(b, src[0], Z, X, Y, X))),
967 TGSI_WRITEMASK_XYZ);
968 ttn_move_dest_masked(b, dest, nir_imm_float(b, 1.0), TGSI_WRITEMASK_W);
969 }
970
971 static void
972 ttn_dp2a(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
973 {
974 ttn_move_dest(b, dest,
975 ttn_channel(b, nir_fadd(b, nir_fdot2(b, src[0], src[1]),
976 src[2]),
977 X));
978 }
979
980 static void
981 ttn_dp2(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
982 {
983 ttn_move_dest(b, dest, nir_fdot2(b, src[0], src[1]));
984 }
985
986 static void
987 ttn_dp3(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
988 {
989 ttn_move_dest(b, dest, nir_fdot3(b, src[0], src[1]));
990 }
991
992 static void
993 ttn_dp4(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
994 {
995 ttn_move_dest(b, dest, nir_fdot4(b, src[0], src[1]));
996 }
997
998 static void
999 ttn_dph(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1000 {
1001 ttn_move_dest(b, dest, nir_fadd(b, nir_fdot3(b, src[0], src[1]),
1002 ttn_channel(b, src[1], W)));
1003 }
1004
1005 static void
1006 ttn_umad(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1007 {
1008 ttn_move_dest(b, dest, nir_iadd(b, nir_imul(b, src[0], src[1]), src[2]));
1009 }
1010
1011 static void
1012 ttn_arr(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1013 {
1014 ttn_move_dest(b, dest, nir_ffloor(b, nir_fadd(b, src[0], nir_imm_float(b, 0.5))));
1015 }
1016
1017 static void
1018 ttn_cmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1019 {
1020 ttn_move_dest(b, dest, nir_bcsel(b,
1021 nir_flt(b, src[0], nir_imm_float(b, 0.0)),
1022 src[1], src[2]));
1023 }
1024
1025 static void
1026 ttn_ucmp(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1027 {
1028 ttn_move_dest(b, dest, nir_bcsel(b,
1029 nir_ine(b, src[0], nir_imm_int(b, 0)),
1030 src[1], src[2]));
1031 }
1032
1033 static void
1034 ttn_kill(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1035 {
1036 nir_intrinsic_instr *discard =
1037 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard);
1038 nir_builder_instr_insert(b, &discard->instr);
1039 }
1040
1041 static void
1042 ttn_kill_if(nir_builder *b, nir_op op, nir_alu_dest dest, nir_ssa_def **src)
1043 {
1044 nir_ssa_def *cmp = nir_bany_inequal4(b, nir_flt(b, src[0],
1045 nir_imm_float(b, 0.0)),
1046 nir_imm_int(b, 0));
1047 nir_intrinsic_instr *discard =
1048 nir_intrinsic_instr_create(b->shader, nir_intrinsic_discard_if);
1049 discard->src[0] = nir_src_for_ssa(cmp);
1050 nir_builder_instr_insert(b, &discard->instr);
1051 }
1052
1053 static void
1054 ttn_if(struct ttn_compile *c, nir_ssa_def *src, bool is_uint)
1055 {
1056 nir_builder *b = &c->build;
1057
1058 src = ttn_channel(b, src, X);
1059
1060 nir_if *if_stmt = nir_if_create(b->shader);
1061 if (is_uint) {
1062 if_stmt->condition = nir_src_for_ssa(nir_ine(b, src, nir_imm_int(b, 0)));
1063 } else {
1064 if_stmt->condition = nir_src_for_ssa(nir_fne(b, src, nir_imm_int(b, 0)));
1065 }
1066 nir_builder_cf_insert(b, &if_stmt->cf_node);
1067
1068 c->if_stack[c->if_stack_pos] = nir_after_cf_node(&if_stmt->cf_node);
1069 c->if_stack_pos++;
1070
1071 b->cursor = nir_after_cf_list(&if_stmt->then_list);
1072
1073 c->if_stack[c->if_stack_pos] = nir_after_cf_list(&if_stmt->else_list);
1074 c->if_stack_pos++;
1075 }
1076
1077 static void
1078 ttn_else(struct ttn_compile *c)
1079 {
1080 nir_builder *b = &c->build;
1081
1082 b->cursor = c->if_stack[c->if_stack_pos - 1];
1083 }
1084
1085 static void
1086 ttn_endif(struct ttn_compile *c)
1087 {
1088 nir_builder *b = &c->build;
1089
1090 c->if_stack_pos -= 2;
1091 b->cursor = c->if_stack[c->if_stack_pos];
1092 }
1093
1094 static void
1095 ttn_bgnloop(struct ttn_compile *c)
1096 {
1097 nir_builder *b = &c->build;
1098
1099 nir_loop *loop = nir_loop_create(b->shader);
1100 nir_builder_cf_insert(b, &loop->cf_node);
1101
1102 c->loop_stack[c->loop_stack_pos] = nir_after_cf_node(&loop->cf_node);
1103 c->loop_stack_pos++;
1104
1105 b->cursor = nir_after_cf_list(&loop->body);
1106 }
1107
1108 static void
1109 ttn_cont(nir_builder *b)
1110 {
1111 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_continue);
1112 nir_builder_instr_insert(b, &instr->instr);
1113 }
1114
1115 static void
1116 ttn_brk(nir_builder *b)
1117 {
1118 nir_jump_instr *instr = nir_jump_instr_create(b->shader, nir_jump_break);
1119 nir_builder_instr_insert(b, &instr->instr);
1120 }
1121
1122 static void
1123 ttn_endloop(struct ttn_compile *c)
1124 {
1125 nir_builder *b = &c->build;
1126
1127 c->loop_stack_pos--;
1128 b->cursor = c->loop_stack[c->loop_stack_pos];
1129 }
1130
1131 static void
1132 setup_texture_info(nir_tex_instr *instr, unsigned texture)
1133 {
1134 switch (texture) {
1135 case TGSI_TEXTURE_BUFFER:
1136 instr->sampler_dim = GLSL_SAMPLER_DIM_BUF;
1137 break;
1138 case TGSI_TEXTURE_1D:
1139 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1140 break;
1141 case TGSI_TEXTURE_1D_ARRAY:
1142 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1143 instr->is_array = true;
1144 break;
1145 case TGSI_TEXTURE_SHADOW1D:
1146 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1147 instr->is_shadow = true;
1148 break;
1149 case TGSI_TEXTURE_SHADOW1D_ARRAY:
1150 instr->sampler_dim = GLSL_SAMPLER_DIM_1D;
1151 instr->is_shadow = true;
1152 instr->is_array = true;
1153 break;
1154 case TGSI_TEXTURE_2D:
1155 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1156 break;
1157 case TGSI_TEXTURE_2D_ARRAY:
1158 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1159 instr->is_array = true;
1160 break;
1161 case TGSI_TEXTURE_2D_MSAA:
1162 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1163 break;
1164 case TGSI_TEXTURE_2D_ARRAY_MSAA:
1165 instr->sampler_dim = GLSL_SAMPLER_DIM_MS;
1166 instr->is_array = true;
1167 break;
1168 case TGSI_TEXTURE_SHADOW2D:
1169 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1170 instr->is_shadow = true;
1171 break;
1172 case TGSI_TEXTURE_SHADOW2D_ARRAY:
1173 instr->sampler_dim = GLSL_SAMPLER_DIM_2D;
1174 instr->is_shadow = true;
1175 instr->is_array = true;
1176 break;
1177 case TGSI_TEXTURE_3D:
1178 instr->sampler_dim = GLSL_SAMPLER_DIM_3D;
1179 break;
1180 case TGSI_TEXTURE_CUBE:
1181 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1182 break;
1183 case TGSI_TEXTURE_CUBE_ARRAY:
1184 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1185 instr->is_array = true;
1186 break;
1187 case TGSI_TEXTURE_SHADOWCUBE:
1188 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1189 instr->is_shadow = true;
1190 break;
1191 case TGSI_TEXTURE_SHADOWCUBE_ARRAY:
1192 instr->sampler_dim = GLSL_SAMPLER_DIM_CUBE;
1193 instr->is_shadow = true;
1194 instr->is_array = true;
1195 break;
1196 case TGSI_TEXTURE_RECT:
1197 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1198 break;
1199 case TGSI_TEXTURE_SHADOWRECT:
1200 instr->sampler_dim = GLSL_SAMPLER_DIM_RECT;
1201 instr->is_shadow = true;
1202 break;
1203 default:
1204 fprintf(stderr, "Unknown TGSI texture target %d\n", texture);
1205 abort();
1206 }
1207 }
1208
1209 static void
1210 ttn_tex(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1211 {
1212 nir_builder *b = &c->build;
1213 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1214 nir_tex_instr *instr;
1215 nir_texop op;
1216 unsigned num_srcs, samp = 1, sview, i;
1217
1218 switch (tgsi_inst->Instruction.Opcode) {
1219 case TGSI_OPCODE_TEX:
1220 op = nir_texop_tex;
1221 num_srcs = 1;
1222 break;
1223 case TGSI_OPCODE_TEX2:
1224 op = nir_texop_tex;
1225 num_srcs = 1;
1226 samp = 2;
1227 break;
1228 case TGSI_OPCODE_TXP:
1229 op = nir_texop_tex;
1230 num_srcs = 2;
1231 break;
1232 case TGSI_OPCODE_TXB:
1233 op = nir_texop_txb;
1234 num_srcs = 2;
1235 break;
1236 case TGSI_OPCODE_TXB2:
1237 op = nir_texop_txb;
1238 num_srcs = 2;
1239 samp = 2;
1240 break;
1241 case TGSI_OPCODE_TXL:
1242 op = nir_texop_txl;
1243 num_srcs = 2;
1244 break;
1245 case TGSI_OPCODE_TXL2:
1246 op = nir_texop_txl;
1247 num_srcs = 2;
1248 samp = 2;
1249 break;
1250 case TGSI_OPCODE_TXF:
1251 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_MSAA ||
1252 tgsi_inst->Texture.Texture == TGSI_TEXTURE_2D_ARRAY_MSAA) {
1253 op = nir_texop_txf_ms;
1254 } else {
1255 op = nir_texop_txf;
1256 }
1257 num_srcs = 2;
1258 break;
1259 case TGSI_OPCODE_TXD:
1260 op = nir_texop_txd;
1261 num_srcs = 3;
1262 samp = 3;
1263 break;
1264 case TGSI_OPCODE_LODQ:
1265 op = nir_texop_lod;
1266 num_srcs = 1;
1267 break;
1268
1269 default:
1270 fprintf(stderr, "unknown TGSI tex op %d\n", tgsi_inst->Instruction.Opcode);
1271 abort();
1272 }
1273
1274 if (tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D ||
1275 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW1D_ARRAY ||
1276 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D ||
1277 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOW2D_ARRAY ||
1278 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWRECT ||
1279 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE ||
1280 tgsi_inst->Texture.Texture == TGSI_TEXTURE_SHADOWCUBE_ARRAY) {
1281 num_srcs++;
1282 }
1283
1284 num_srcs += tgsi_inst->Texture.NumOffsets;
1285
1286 instr = nir_tex_instr_create(b->shader, num_srcs);
1287 instr->op = op;
1288
1289 setup_texture_info(instr, tgsi_inst->Texture.Texture);
1290
1291 switch (instr->sampler_dim) {
1292 case GLSL_SAMPLER_DIM_1D:
1293 case GLSL_SAMPLER_DIM_BUF:
1294 instr->coord_components = 1;
1295 break;
1296 case GLSL_SAMPLER_DIM_2D:
1297 case GLSL_SAMPLER_DIM_RECT:
1298 case GLSL_SAMPLER_DIM_EXTERNAL:
1299 case GLSL_SAMPLER_DIM_MS:
1300 instr->coord_components = 2;
1301 break;
1302 case GLSL_SAMPLER_DIM_3D:
1303 case GLSL_SAMPLER_DIM_CUBE:
1304 instr->coord_components = 3;
1305 break;
1306 }
1307
1308 if (instr->is_array)
1309 instr->coord_components++;
1310
1311 assert(tgsi_inst->Src[samp].Register.File == TGSI_FILE_SAMPLER);
1312 instr->sampler_index = tgsi_inst->Src[samp].Register.Index;
1313
1314 /* TODO if we supported any opc's which take an explicit SVIEW
1315 * src, we would use that here instead. But for the "legacy"
1316 * texture opc's the SVIEW index is same as SAMP index:
1317 */
1318 sview = instr->sampler_index;
1319
1320 if (op == nir_texop_lod) {
1321 instr->dest_type = nir_type_float;
1322 } else if (sview < c->num_samp_types) {
1323 instr->dest_type = c->samp_types[sview];
1324 } else {
1325 instr->dest_type = nir_type_float;
1326 }
1327
1328 unsigned src_number = 0;
1329
1330 instr->src[src_number].src =
1331 nir_src_for_ssa(nir_swizzle(b, src[0], SWIZ(X, Y, Z, W),
1332 instr->coord_components, false));
1333 instr->src[src_number].src_type = nir_tex_src_coord;
1334 src_number++;
1335
1336 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXP) {
1337 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1338 instr->src[src_number].src_type = nir_tex_src_projector;
1339 src_number++;
1340 }
1341
1342 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB) {
1343 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1344 instr->src[src_number].src_type = nir_tex_src_bias;
1345 src_number++;
1346 }
1347
1348 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXB2) {
1349 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1350 instr->src[src_number].src_type = nir_tex_src_bias;
1351 src_number++;
1352 }
1353
1354 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL) {
1355 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1356 instr->src[src_number].src_type = nir_tex_src_lod;
1357 src_number++;
1358 }
1359
1360 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXL2) {
1361 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1362 instr->src[src_number].src_type = nir_tex_src_lod;
1363 src_number++;
1364 }
1365
1366 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXF) {
1367 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1368 if (op == nir_texop_txf_ms)
1369 instr->src[src_number].src_type = nir_tex_src_ms_index;
1370 else
1371 instr->src[src_number].src_type = nir_tex_src_lod;
1372 src_number++;
1373 }
1374
1375 if (tgsi_inst->Instruction.Opcode == TGSI_OPCODE_TXD) {
1376 instr->src[src_number].src =
1377 nir_src_for_ssa(nir_swizzle(b, src[1], SWIZ(X, Y, Z, W),
1378 instr->coord_components, false));
1379 instr->src[src_number].src_type = nir_tex_src_ddx;
1380 src_number++;
1381 instr->src[src_number].src =
1382 nir_src_for_ssa(nir_swizzle(b, src[2], SWIZ(X, Y, Z, W),
1383 instr->coord_components, false));
1384 instr->src[src_number].src_type = nir_tex_src_ddy;
1385 src_number++;
1386 }
1387
1388 if (instr->is_shadow) {
1389 if (instr->coord_components == 4)
1390 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[1], X));
1391 else if (instr->coord_components == 3)
1392 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], W));
1393 else
1394 instr->src[src_number].src = nir_src_for_ssa(ttn_channel(b, src[0], Z));
1395
1396 instr->src[src_number].src_type = nir_tex_src_comparitor;
1397 src_number++;
1398 }
1399
1400 for (i = 0; i < tgsi_inst->Texture.NumOffsets; i++) {
1401 struct tgsi_texture_offset *tex_offset = &tgsi_inst->TexOffsets[i];
1402 /* since TexOffset ins't using tgsi_full_src_register we get to
1403 * do some extra gymnastics:
1404 */
1405 nir_alu_src src;
1406
1407 memset(&src, 0, sizeof(src));
1408
1409 src.src = ttn_src_for_file_and_index(c,
1410 tex_offset->File,
1411 tex_offset->Index,
1412 NULL, NULL, NULL);
1413
1414 src.swizzle[0] = tex_offset->SwizzleX;
1415 src.swizzle[1] = tex_offset->SwizzleY;
1416 src.swizzle[2] = tex_offset->SwizzleZ;
1417 src.swizzle[3] = TGSI_SWIZZLE_W;
1418
1419 instr->src[src_number].src_type = nir_tex_src_offset;
1420 instr->src[src_number].src = nir_src_for_ssa(
1421 nir_fmov_alu(b, src, nir_tex_instr_src_size(instr, src_number)));
1422 src_number++;
1423 }
1424
1425 assert(src_number == num_srcs);
1426
1427 nir_ssa_dest_init(&instr->instr, &instr->dest, 4, NULL);
1428 nir_builder_instr_insert(b, &instr->instr);
1429
1430 /* Resolve the writemask on the texture op. */
1431 ttn_move_dest(b, dest, &instr->dest.ssa);
1432 }
1433
1434 /* TGSI_OPCODE_TXQ is actually two distinct operations:
1435 *
1436 * dst.x = texture\_width(unit, lod)
1437 * dst.y = texture\_height(unit, lod)
1438 * dst.z = texture\_depth(unit, lod)
1439 * dst.w = texture\_levels(unit)
1440 *
1441 * dst.xyz map to NIR txs opcode, and dst.w maps to query_levels
1442 */
1443 static void
1444 ttn_txq(struct ttn_compile *c, nir_alu_dest dest, nir_ssa_def **src)
1445 {
1446 nir_builder *b = &c->build;
1447 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1448 nir_tex_instr *txs, *qlv;
1449
1450 txs = nir_tex_instr_create(b->shader, 1);
1451 txs->op = nir_texop_txs;
1452 setup_texture_info(txs, tgsi_inst->Texture.Texture);
1453
1454 qlv = nir_tex_instr_create(b->shader, 0);
1455 qlv->op = nir_texop_query_levels;
1456 setup_texture_info(qlv, tgsi_inst->Texture.Texture);
1457
1458 assert(tgsi_inst->Src[1].Register.File == TGSI_FILE_SAMPLER);
1459 txs->sampler_index = tgsi_inst->Src[1].Register.Index;
1460 qlv->sampler_index = tgsi_inst->Src[1].Register.Index;
1461
1462 /* only single src, the lod: */
1463 txs->src[0].src = nir_src_for_ssa(ttn_channel(b, src[0], X));
1464 txs->src[0].src_type = nir_tex_src_lod;
1465
1466 nir_ssa_dest_init(&txs->instr, &txs->dest, 3, NULL);
1467 nir_builder_instr_insert(b, &txs->instr);
1468
1469 nir_ssa_dest_init(&qlv->instr, &qlv->dest, 1, NULL);
1470 nir_builder_instr_insert(b, &qlv->instr);
1471
1472 ttn_move_dest_masked(b, dest, &txs->dest.ssa, TGSI_WRITEMASK_XYZ);
1473 ttn_move_dest_masked(b, dest, &qlv->dest.ssa, TGSI_WRITEMASK_W);
1474 }
1475
1476 static const nir_op op_trans[TGSI_OPCODE_LAST] = {
1477 [TGSI_OPCODE_ARL] = 0,
1478 [TGSI_OPCODE_MOV] = nir_op_fmov,
1479 [TGSI_OPCODE_LIT] = 0,
1480 [TGSI_OPCODE_RCP] = nir_op_frcp,
1481 [TGSI_OPCODE_RSQ] = nir_op_frsq,
1482 [TGSI_OPCODE_EXP] = 0,
1483 [TGSI_OPCODE_LOG] = 0,
1484 [TGSI_OPCODE_MUL] = nir_op_fmul,
1485 [TGSI_OPCODE_ADD] = nir_op_fadd,
1486 [TGSI_OPCODE_DP3] = 0,
1487 [TGSI_OPCODE_DP4] = 0,
1488 [TGSI_OPCODE_DST] = 0,
1489 [TGSI_OPCODE_MIN] = nir_op_fmin,
1490 [TGSI_OPCODE_MAX] = nir_op_fmax,
1491 [TGSI_OPCODE_SLT] = nir_op_slt,
1492 [TGSI_OPCODE_SGE] = nir_op_sge,
1493 [TGSI_OPCODE_MAD] = nir_op_ffma,
1494 [TGSI_OPCODE_SUB] = nir_op_fsub,
1495 [TGSI_OPCODE_LRP] = 0,
1496 [TGSI_OPCODE_SQRT] = nir_op_fsqrt,
1497 [TGSI_OPCODE_DP2A] = 0,
1498 [TGSI_OPCODE_FRC] = nir_op_ffract,
1499 [TGSI_OPCODE_CLAMP] = 0,
1500 [TGSI_OPCODE_FLR] = nir_op_ffloor,
1501 [TGSI_OPCODE_ROUND] = nir_op_fround_even,
1502 [TGSI_OPCODE_EX2] = nir_op_fexp2,
1503 [TGSI_OPCODE_LG2] = nir_op_flog2,
1504 [TGSI_OPCODE_POW] = nir_op_fpow,
1505 [TGSI_OPCODE_XPD] = 0,
1506 [TGSI_OPCODE_ABS] = nir_op_fabs,
1507 [TGSI_OPCODE_DPH] = 0,
1508 [TGSI_OPCODE_COS] = nir_op_fcos,
1509 [TGSI_OPCODE_DDX] = nir_op_fddx,
1510 [TGSI_OPCODE_DDY] = nir_op_fddy,
1511 [TGSI_OPCODE_KILL] = 0,
1512 [TGSI_OPCODE_PK2H] = 0, /* XXX */
1513 [TGSI_OPCODE_PK2US] = 0, /* XXX */
1514 [TGSI_OPCODE_PK4B] = 0, /* XXX */
1515 [TGSI_OPCODE_PK4UB] = 0, /* XXX */
1516 [TGSI_OPCODE_SEQ] = nir_op_seq,
1517 [TGSI_OPCODE_SGT] = 0,
1518 [TGSI_OPCODE_SIN] = nir_op_fsin,
1519 [TGSI_OPCODE_SNE] = nir_op_sne,
1520 [TGSI_OPCODE_SLE] = 0,
1521 [TGSI_OPCODE_TEX] = 0,
1522 [TGSI_OPCODE_TXD] = 0,
1523 [TGSI_OPCODE_TXP] = 0,
1524 [TGSI_OPCODE_UP2H] = 0, /* XXX */
1525 [TGSI_OPCODE_UP2US] = 0, /* XXX */
1526 [TGSI_OPCODE_UP4B] = 0, /* XXX */
1527 [TGSI_OPCODE_UP4UB] = 0, /* XXX */
1528 [TGSI_OPCODE_ARR] = 0,
1529
1530 /* No function calls, yet. */
1531 [TGSI_OPCODE_CAL] = 0, /* XXX */
1532 [TGSI_OPCODE_RET] = 0, /* XXX */
1533
1534 [TGSI_OPCODE_SSG] = nir_op_fsign,
1535 [TGSI_OPCODE_CMP] = 0,
1536 [TGSI_OPCODE_SCS] = 0,
1537 [TGSI_OPCODE_TXB] = 0,
1538 [TGSI_OPCODE_DIV] = nir_op_fdiv,
1539 [TGSI_OPCODE_DP2] = 0,
1540 [TGSI_OPCODE_DP2A] = 0,
1541 [TGSI_OPCODE_TXL] = 0,
1542
1543 [TGSI_OPCODE_BRK] = 0,
1544 [TGSI_OPCODE_IF] = 0,
1545 [TGSI_OPCODE_UIF] = 0,
1546 [TGSI_OPCODE_ELSE] = 0,
1547 [TGSI_OPCODE_ENDIF] = 0,
1548
1549 [TGSI_OPCODE_DDX_FINE] = nir_op_fddx_fine,
1550 [TGSI_OPCODE_DDY_FINE] = nir_op_fddy_fine,
1551
1552 [TGSI_OPCODE_PUSHA] = 0, /* XXX */
1553 [TGSI_OPCODE_POPA] = 0, /* XXX */
1554
1555 [TGSI_OPCODE_CEIL] = nir_op_fceil,
1556 [TGSI_OPCODE_I2F] = nir_op_i2f,
1557 [TGSI_OPCODE_NOT] = nir_op_inot,
1558 [TGSI_OPCODE_TRUNC] = nir_op_ftrunc,
1559 [TGSI_OPCODE_SHL] = nir_op_ishl,
1560 [TGSI_OPCODE_AND] = nir_op_iand,
1561 [TGSI_OPCODE_OR] = nir_op_ior,
1562 [TGSI_OPCODE_MOD] = nir_op_umod,
1563 [TGSI_OPCODE_XOR] = nir_op_ixor,
1564 [TGSI_OPCODE_SAD] = 0, /* XXX */
1565 [TGSI_OPCODE_TXF] = 0,
1566 [TGSI_OPCODE_TXQ] = 0,
1567
1568 [TGSI_OPCODE_CONT] = 0,
1569
1570 [TGSI_OPCODE_EMIT] = 0, /* XXX */
1571 [TGSI_OPCODE_ENDPRIM] = 0, /* XXX */
1572
1573 [TGSI_OPCODE_BGNLOOP] = 0,
1574 [TGSI_OPCODE_BGNSUB] = 0, /* XXX: no function calls */
1575 [TGSI_OPCODE_ENDLOOP] = 0,
1576 [TGSI_OPCODE_ENDSUB] = 0, /* XXX: no function calls */
1577
1578 [TGSI_OPCODE_TXQ_LZ] = 0,
1579 [TGSI_OPCODE_NOP] = 0,
1580 [TGSI_OPCODE_FSEQ] = nir_op_feq,
1581 [TGSI_OPCODE_FSGE] = nir_op_fge,
1582 [TGSI_OPCODE_FSLT] = nir_op_flt,
1583 [TGSI_OPCODE_FSNE] = nir_op_fne,
1584
1585 /* No control flow yet */
1586 [TGSI_OPCODE_CALLNZ] = 0, /* XXX */
1587 [TGSI_OPCODE_BREAKC] = 0, /* not emitted by glsl_to_tgsi.cpp */
1588
1589 [TGSI_OPCODE_KILL_IF] = 0,
1590
1591 [TGSI_OPCODE_END] = 0,
1592
1593 [TGSI_OPCODE_F2I] = nir_op_f2i,
1594 [TGSI_OPCODE_IDIV] = nir_op_idiv,
1595 [TGSI_OPCODE_IMAX] = nir_op_imax,
1596 [TGSI_OPCODE_IMIN] = nir_op_imin,
1597 [TGSI_OPCODE_INEG] = nir_op_ineg,
1598 [TGSI_OPCODE_ISGE] = nir_op_ige,
1599 [TGSI_OPCODE_ISHR] = nir_op_ishr,
1600 [TGSI_OPCODE_ISLT] = nir_op_ilt,
1601 [TGSI_OPCODE_F2U] = nir_op_f2u,
1602 [TGSI_OPCODE_U2F] = nir_op_u2f,
1603 [TGSI_OPCODE_UADD] = nir_op_iadd,
1604 [TGSI_OPCODE_UDIV] = nir_op_udiv,
1605 [TGSI_OPCODE_UMAD] = 0,
1606 [TGSI_OPCODE_UMAX] = nir_op_umax,
1607 [TGSI_OPCODE_UMIN] = nir_op_umin,
1608 [TGSI_OPCODE_UMOD] = nir_op_umod,
1609 [TGSI_OPCODE_UMUL] = nir_op_imul,
1610 [TGSI_OPCODE_USEQ] = nir_op_ieq,
1611 [TGSI_OPCODE_USGE] = nir_op_uge,
1612 [TGSI_OPCODE_USHR] = nir_op_ushr,
1613 [TGSI_OPCODE_USLT] = nir_op_ult,
1614 [TGSI_OPCODE_USNE] = nir_op_ine,
1615
1616 [TGSI_OPCODE_SWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1617 [TGSI_OPCODE_CASE] = 0, /* not emitted by glsl_to_tgsi.cpp */
1618 [TGSI_OPCODE_DEFAULT] = 0, /* not emitted by glsl_to_tgsi.cpp */
1619 [TGSI_OPCODE_ENDSWITCH] = 0, /* not emitted by glsl_to_tgsi.cpp */
1620
1621 /* XXX: SAMPLE opcodes */
1622
1623 [TGSI_OPCODE_UARL] = nir_op_imov,
1624 [TGSI_OPCODE_UCMP] = 0,
1625 [TGSI_OPCODE_IABS] = nir_op_iabs,
1626 [TGSI_OPCODE_ISSG] = nir_op_isign,
1627
1628 /* XXX: atomics */
1629
1630 [TGSI_OPCODE_TEX2] = 0,
1631 [TGSI_OPCODE_TXB2] = 0,
1632 [TGSI_OPCODE_TXL2] = 0,
1633
1634 [TGSI_OPCODE_IMUL_HI] = nir_op_imul_high,
1635 [TGSI_OPCODE_UMUL_HI] = nir_op_umul_high,
1636
1637 [TGSI_OPCODE_TG4] = 0,
1638 [TGSI_OPCODE_LODQ] = 0,
1639
1640 [TGSI_OPCODE_IBFE] = nir_op_ibitfield_extract,
1641 [TGSI_OPCODE_UBFE] = nir_op_ubitfield_extract,
1642 [TGSI_OPCODE_BFI] = nir_op_bitfield_insert,
1643 [TGSI_OPCODE_BREV] = nir_op_bitfield_reverse,
1644 [TGSI_OPCODE_POPC] = nir_op_bit_count,
1645 [TGSI_OPCODE_LSB] = nir_op_find_lsb,
1646 [TGSI_OPCODE_IMSB] = nir_op_ifind_msb,
1647 [TGSI_OPCODE_UMSB] = nir_op_ufind_msb,
1648
1649 [TGSI_OPCODE_INTERP_CENTROID] = 0, /* XXX */
1650 [TGSI_OPCODE_INTERP_SAMPLE] = 0, /* XXX */
1651 [TGSI_OPCODE_INTERP_OFFSET] = 0, /* XXX */
1652 };
1653
1654 static void
1655 ttn_emit_instruction(struct ttn_compile *c)
1656 {
1657 nir_builder *b = &c->build;
1658 struct tgsi_full_instruction *tgsi_inst = &c->token->FullInstruction;
1659 unsigned i;
1660 unsigned tgsi_op = tgsi_inst->Instruction.Opcode;
1661 struct tgsi_full_dst_register *tgsi_dst = &tgsi_inst->Dst[0];
1662
1663 if (tgsi_op == TGSI_OPCODE_END)
1664 return;
1665
1666 nir_ssa_def *src[TGSI_FULL_MAX_SRC_REGISTERS];
1667 for (i = 0; i < tgsi_inst->Instruction.NumSrcRegs; i++) {
1668 src[i] = ttn_get_src(c, &tgsi_inst->Src[i]);
1669 }
1670 nir_alu_dest dest = ttn_get_dest(c, tgsi_dst);
1671
1672 switch (tgsi_op) {
1673 case TGSI_OPCODE_RSQ:
1674 ttn_move_dest(b, dest, nir_frsq(b, ttn_channel(b, src[0], X)));
1675 break;
1676
1677 case TGSI_OPCODE_SQRT:
1678 ttn_move_dest(b, dest, nir_fsqrt(b, ttn_channel(b, src[0], X)));
1679 break;
1680
1681 case TGSI_OPCODE_RCP:
1682 ttn_move_dest(b, dest, nir_frcp(b, ttn_channel(b, src[0], X)));
1683 break;
1684
1685 case TGSI_OPCODE_EX2:
1686 ttn_move_dest(b, dest, nir_fexp2(b, ttn_channel(b, src[0], X)));
1687 break;
1688
1689 case TGSI_OPCODE_LG2:
1690 ttn_move_dest(b, dest, nir_flog2(b, ttn_channel(b, src[0], X)));
1691 break;
1692
1693 case TGSI_OPCODE_POW:
1694 ttn_move_dest(b, dest, nir_fpow(b,
1695 ttn_channel(b, src[0], X),
1696 ttn_channel(b, src[1], X)));
1697 break;
1698
1699 case TGSI_OPCODE_COS:
1700 ttn_move_dest(b, dest, nir_fcos(b, ttn_channel(b, src[0], X)));
1701 break;
1702
1703 case TGSI_OPCODE_SIN:
1704 ttn_move_dest(b, dest, nir_fsin(b, ttn_channel(b, src[0], X)));
1705 break;
1706
1707 case TGSI_OPCODE_ARL:
1708 ttn_arl(b, op_trans[tgsi_op], dest, src);
1709 break;
1710
1711 case TGSI_OPCODE_EXP:
1712 ttn_exp(b, op_trans[tgsi_op], dest, src);
1713 break;
1714
1715 case TGSI_OPCODE_LOG:
1716 ttn_log(b, op_trans[tgsi_op], dest, src);
1717 break;
1718
1719 case TGSI_OPCODE_DST:
1720 ttn_dst(b, op_trans[tgsi_op], dest, src);
1721 break;
1722
1723 case TGSI_OPCODE_LIT:
1724 ttn_lit(b, op_trans[tgsi_op], dest, src);
1725 break;
1726
1727 case TGSI_OPCODE_CLAMP:
1728 ttn_clamp(b, op_trans[tgsi_op], dest, src);
1729 break;
1730
1731 case TGSI_OPCODE_XPD:
1732 ttn_xpd(b, op_trans[tgsi_op], dest, src);
1733 break;
1734
1735 case TGSI_OPCODE_DP2:
1736 ttn_dp2(b, op_trans[tgsi_op], dest, src);
1737 break;
1738
1739 case TGSI_OPCODE_DP3:
1740 ttn_dp3(b, op_trans[tgsi_op], dest, src);
1741 break;
1742
1743 case TGSI_OPCODE_DP4:
1744 ttn_dp4(b, op_trans[tgsi_op], dest, src);
1745 break;
1746
1747 case TGSI_OPCODE_DP2A:
1748 ttn_dp2a(b, op_trans[tgsi_op], dest, src);
1749 break;
1750
1751 case TGSI_OPCODE_DPH:
1752 ttn_dph(b, op_trans[tgsi_op], dest, src);
1753 break;
1754
1755 case TGSI_OPCODE_UMAD:
1756 ttn_umad(b, op_trans[tgsi_op], dest, src);
1757 break;
1758
1759 case TGSI_OPCODE_LRP:
1760 ttn_move_dest(b, dest, nir_flrp(b, src[2], src[1], src[0]));
1761 break;
1762
1763 case TGSI_OPCODE_KILL:
1764 ttn_kill(b, op_trans[tgsi_op], dest, src);
1765 break;
1766
1767 case TGSI_OPCODE_ARR:
1768 ttn_arr(b, op_trans[tgsi_op], dest, src);
1769 break;
1770
1771 case TGSI_OPCODE_CMP:
1772 ttn_cmp(b, op_trans[tgsi_op], dest, src);
1773 break;
1774
1775 case TGSI_OPCODE_UCMP:
1776 ttn_ucmp(b, op_trans[tgsi_op], dest, src);
1777 break;
1778
1779 case TGSI_OPCODE_SCS:
1780 ttn_scs(b, op_trans[tgsi_op], dest, src);
1781 break;
1782
1783 case TGSI_OPCODE_SGT:
1784 ttn_sgt(b, op_trans[tgsi_op], dest, src);
1785 break;
1786
1787 case TGSI_OPCODE_SLE:
1788 ttn_sle(b, op_trans[tgsi_op], dest, src);
1789 break;
1790
1791 case TGSI_OPCODE_KILL_IF:
1792 ttn_kill_if(b, op_trans[tgsi_op], dest, src);
1793 break;
1794
1795 case TGSI_OPCODE_TEX:
1796 case TGSI_OPCODE_TXP:
1797 case TGSI_OPCODE_TXL:
1798 case TGSI_OPCODE_TXB:
1799 case TGSI_OPCODE_TXD:
1800 case TGSI_OPCODE_TEX2:
1801 case TGSI_OPCODE_TXL2:
1802 case TGSI_OPCODE_TXB2:
1803 case TGSI_OPCODE_TXQ_LZ:
1804 case TGSI_OPCODE_TXF:
1805 case TGSI_OPCODE_TG4:
1806 case TGSI_OPCODE_LODQ:
1807 ttn_tex(c, dest, src);
1808 break;
1809
1810 case TGSI_OPCODE_TXQ:
1811 ttn_txq(c, dest, src);
1812 break;
1813
1814 case TGSI_OPCODE_NOP:
1815 break;
1816
1817 case TGSI_OPCODE_IF:
1818 ttn_if(c, src[0], false);
1819 break;
1820
1821 case TGSI_OPCODE_UIF:
1822 ttn_if(c, src[0], true);
1823 break;
1824
1825 case TGSI_OPCODE_ELSE:
1826 ttn_else(c);
1827 break;
1828
1829 case TGSI_OPCODE_ENDIF:
1830 ttn_endif(c);
1831 break;
1832
1833 case TGSI_OPCODE_BGNLOOP:
1834 ttn_bgnloop(c);
1835 break;
1836
1837 case TGSI_OPCODE_BRK:
1838 ttn_brk(b);
1839 break;
1840
1841 case TGSI_OPCODE_CONT:
1842 ttn_cont(b);
1843 break;
1844
1845 case TGSI_OPCODE_ENDLOOP:
1846 ttn_endloop(c);
1847 break;
1848
1849 default:
1850 if (op_trans[tgsi_op] != 0 || tgsi_op == TGSI_OPCODE_MOV) {
1851 ttn_alu(b, op_trans[tgsi_op], dest, src);
1852 } else {
1853 fprintf(stderr, "unknown TGSI opcode: %s\n",
1854 tgsi_get_opcode_name(tgsi_op));
1855 abort();
1856 }
1857 break;
1858 }
1859
1860 if (tgsi_inst->Instruction.Saturate) {
1861 assert(!dest.dest.is_ssa);
1862 ttn_move_dest(b, dest, nir_fsat(b, ttn_src_for_dest(b, &dest)));
1863 }
1864
1865 /* if the dst has a matching var, append store_var to move
1866 * output from reg to var
1867 */
1868 nir_variable *var = ttn_get_var(c, tgsi_dst);
1869 if (var) {
1870 unsigned index = tgsi_dst->Register.Index;
1871 unsigned offset = c->temp_regs[index].offset;
1872 nir_intrinsic_instr *store =
1873 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_var);
1874 struct tgsi_ind_register *indirect = tgsi_dst->Register.Indirect ?
1875 &tgsi_dst->Indirect : NULL;
1876
1877 store->num_components = 4;
1878 store->const_index[0] = dest.write_mask;
1879 store->variables[0] = ttn_array_deref(c, store, var, offset, indirect);
1880 store->src[0] = nir_src_for_reg(dest.dest.reg.reg);
1881
1882 nir_builder_instr_insert(b, &store->instr);
1883 }
1884 }
1885
1886 /**
1887 * Puts a NIR intrinsic to store of each TGSI_FILE_OUTPUT value to the output
1888 * variables at the end of the shader.
1889 *
1890 * We don't generate these incrementally as the TGSI_FILE_OUTPUT values are
1891 * written, because there's no output load intrinsic, which means we couldn't
1892 * handle writemasks.
1893 */
1894 static void
1895 ttn_add_output_stores(struct ttn_compile *c)
1896 {
1897 nir_builder *b = &c->build;
1898
1899 foreach_list_typed(nir_variable, var, node, &b->shader->outputs) {
1900 unsigned array_len = MAX2(glsl_get_length(var->type), 1);
1901 unsigned i;
1902
1903 for (i = 0; i < array_len; i++) {
1904 nir_intrinsic_instr *store =
1905 nir_intrinsic_instr_create(b->shader, nir_intrinsic_store_output);
1906 unsigned loc = var->data.driver_location + i;
1907 store->num_components = 4;
1908 store->src[0].reg.reg = c->output_regs[loc].reg;
1909 store->src[0].reg.base_offset = c->output_regs[loc].offset;
1910 store->const_index[0] = loc;
1911 store->const_index[1] = 0xf; /* writemask */
1912 store->src[1] = nir_src_for_ssa(nir_imm_int(b, 0));
1913 nir_builder_instr_insert(b, &store->instr);
1914 }
1915 }
1916 }
1917
1918 static gl_shader_stage
1919 tgsi_processor_to_shader_stage(unsigned processor)
1920 {
1921 switch (processor) {
1922 case TGSI_PROCESSOR_FRAGMENT: return MESA_SHADER_FRAGMENT;
1923 case TGSI_PROCESSOR_VERTEX: return MESA_SHADER_VERTEX;
1924 case TGSI_PROCESSOR_GEOMETRY: return MESA_SHADER_GEOMETRY;
1925 case TGSI_PROCESSOR_TESS_CTRL: return MESA_SHADER_TESS_CTRL;
1926 case TGSI_PROCESSOR_TESS_EVAL: return MESA_SHADER_TESS_EVAL;
1927 case TGSI_PROCESSOR_COMPUTE: return MESA_SHADER_COMPUTE;
1928 default:
1929 unreachable("invalid TGSI processor");
1930 }
1931 }
1932
1933 struct nir_shader *
1934 tgsi_to_nir(const void *tgsi_tokens,
1935 const nir_shader_compiler_options *options)
1936 {
1937 struct tgsi_parse_context parser;
1938 struct tgsi_shader_info scan;
1939 struct ttn_compile *c;
1940 struct nir_shader *s;
1941 int ret;
1942
1943 c = rzalloc(NULL, struct ttn_compile);
1944
1945 tgsi_scan_shader(tgsi_tokens, &scan);
1946 c->scan = &scan;
1947
1948 nir_builder_init_simple_shader(&c->build, NULL,
1949 tgsi_processor_to_shader_stage(scan.processor),
1950 options);
1951 s = c->build.shader;
1952
1953 s->num_inputs = scan.file_max[TGSI_FILE_INPUT] + 1;
1954 s->num_uniforms = scan.const_file_max[0] + 1;
1955 s->num_outputs = scan.file_max[TGSI_FILE_OUTPUT] + 1;
1956
1957 c->output_regs = rzalloc_array(c, struct ttn_reg_info,
1958 scan.file_max[TGSI_FILE_OUTPUT] + 1);
1959 c->temp_regs = rzalloc_array(c, struct ttn_reg_info,
1960 scan.file_max[TGSI_FILE_TEMPORARY] + 1);
1961 c->imm_defs = rzalloc_array(c, nir_ssa_def *,
1962 scan.file_max[TGSI_FILE_IMMEDIATE] + 1);
1963
1964 c->num_samp_types = scan.file_max[TGSI_FILE_SAMPLER_VIEW] + 1;
1965 c->samp_types = rzalloc_array(c, nir_alu_type, c->num_samp_types);
1966
1967 c->if_stack = rzalloc_array(c, nir_cursor,
1968 (scan.opcode_count[TGSI_OPCODE_IF] +
1969 scan.opcode_count[TGSI_OPCODE_UIF]) * 2);
1970 c->loop_stack = rzalloc_array(c, nir_cursor,
1971 scan.opcode_count[TGSI_OPCODE_BGNLOOP]);
1972
1973 ret = tgsi_parse_init(&parser, tgsi_tokens);
1974 assert(ret == TGSI_PARSE_OK);
1975
1976 while (!tgsi_parse_end_of_tokens(&parser)) {
1977 tgsi_parse_token(&parser);
1978 c->token = &parser.FullToken;
1979
1980 switch (parser.FullToken.Token.Type) {
1981 case TGSI_TOKEN_TYPE_DECLARATION:
1982 ttn_emit_declaration(c);
1983 break;
1984
1985 case TGSI_TOKEN_TYPE_INSTRUCTION:
1986 ttn_emit_instruction(c);
1987 break;
1988
1989 case TGSI_TOKEN_TYPE_IMMEDIATE:
1990 ttn_emit_immediate(c);
1991 break;
1992 }
1993 }
1994
1995 tgsi_parse_free(&parser);
1996
1997 ttn_add_output_stores(c);
1998
1999 ralloc_free(c);
2000 return s;
2001 }