64a6fa2abaf0766629403f3925fb066d2ae91d52
[mesa.git] / src / gallium / drivers / etnaviv / etnaviv_screen.c
1 /*
2 * Copyright (c) 2012-2015 Etnaviv Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
13 * of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Wladimir J. van der Laan <laanwj@gmail.com>
25 * Christian Gmeiner <christian.gmeiner@gmail.com>
26 */
27
28 #include "etnaviv_screen.h"
29
30 #include "hw/common.xml.h"
31
32 #include "etnaviv_compiler.h"
33 #include "etnaviv_context.h"
34 #include "etnaviv_debug.h"
35 #include "etnaviv_fence.h"
36 #include "etnaviv_format.h"
37 #include "etnaviv_query.h"
38 #include "etnaviv_resource.h"
39 #include "etnaviv_translate.h"
40
41 #include "util/hash_table.h"
42 #include "util/os_time.h"
43 #include "util/u_math.h"
44 #include "util/u_memory.h"
45 #include "util/u_screen.h"
46 #include "util/u_string.h"
47
48 #include "frontend/drm_driver.h"
49
50 #include "drm-uapi/drm_fourcc.h"
51
52 #define ETNA_DRM_VERSION(major, minor) ((major) << 16 | (minor))
53 #define ETNA_DRM_VERSION_FENCE_FD ETNA_DRM_VERSION(1, 1)
54 #define ETNA_DRM_VERSION_PERFMON ETNA_DRM_VERSION(1, 2)
55
56 static const struct debug_named_value debug_options[] = {
57 {"dbg_msgs", ETNA_DBG_MSGS, "Print debug messages"},
58 {"frame_msgs", ETNA_DBG_FRAME_MSGS, "Print frame messages"},
59 {"resource_msgs", ETNA_DBG_RESOURCE_MSGS, "Print resource messages"},
60 {"compiler_msgs", ETNA_DBG_COMPILER_MSGS, "Print compiler messages"},
61 {"linker_msgs", ETNA_DBG_LINKER_MSGS, "Print linker messages"},
62 {"dump_shaders", ETNA_DBG_DUMP_SHADERS, "Dump shaders"},
63 {"no_ts", ETNA_DBG_NO_TS, "Disable TS"},
64 {"no_autodisable", ETNA_DBG_NO_AUTODISABLE, "Disable autodisable"},
65 {"no_supertile", ETNA_DBG_NO_SUPERTILE, "Disable supertiles"},
66 {"no_early_z", ETNA_DBG_NO_EARLY_Z, "Disable early z"},
67 {"cflush_all", ETNA_DBG_CFLUSH_ALL, "Flush every cache before state update"},
68 {"msaa2x", ETNA_DBG_MSAA_2X, "Force 2x msaa"},
69 {"msaa4x", ETNA_DBG_MSAA_4X, "Force 4x msaa"},
70 {"flush_all", ETNA_DBG_FLUSH_ALL, "Flush after every rendered primitive"},
71 {"zero", ETNA_DBG_ZERO, "Zero all resources after allocation"},
72 {"draw_stall", ETNA_DBG_DRAW_STALL, "Stall FE/PE after each rendered primitive"},
73 {"shaderdb", ETNA_DBG_SHADERDB, "Enable shaderdb output"},
74 {"no_singlebuffer",ETNA_DBG_NO_SINGLEBUF, "Disable single buffer feature"},
75 {"nir", ETNA_DBG_NIR, "use new NIR compiler"},
76 {"deqp", ETNA_DBG_DEQP, "Hacks to run dEQP GLES3 tests"}, /* needs MESA_GLES_VERSION_OVERRIDE=3.0 */
77 DEBUG_NAMED_VALUE_END
78 };
79
80 DEBUG_GET_ONCE_FLAGS_OPTION(etna_mesa_debug, "ETNA_MESA_DEBUG", debug_options, 0)
81 int etna_mesa_debug = 0;
82
83 static void
84 etna_screen_destroy(struct pipe_screen *pscreen)
85 {
86 struct etna_screen *screen = etna_screen(pscreen);
87
88 if (screen->perfmon)
89 etna_perfmon_del(screen->perfmon);
90
91 if (screen->pipe)
92 etna_pipe_del(screen->pipe);
93
94 if (screen->gpu)
95 etna_gpu_del(screen->gpu);
96
97 if (screen->ro)
98 FREE(screen->ro);
99
100 if (screen->dev)
101 etna_device_del(screen->dev);
102
103 FREE(screen);
104 }
105
106 static const char *
107 etna_screen_get_name(struct pipe_screen *pscreen)
108 {
109 struct etna_screen *priv = etna_screen(pscreen);
110 static char buffer[128];
111
112 snprintf(buffer, sizeof(buffer), "Vivante GC%x rev %04x", priv->model,
113 priv->revision);
114
115 return buffer;
116 }
117
118 static const char *
119 etna_screen_get_vendor(struct pipe_screen *pscreen)
120 {
121 return "etnaviv";
122 }
123
124 static const char *
125 etna_screen_get_device_vendor(struct pipe_screen *pscreen)
126 {
127 return "Vivante";
128 }
129
130 static int
131 etna_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
132 {
133 struct etna_screen *screen = etna_screen(pscreen);
134
135 switch (param) {
136 /* Supported features (boolean caps). */
137 case PIPE_CAP_POINT_SPRITE:
138 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
139 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
140 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
141 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
142 case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
143 case PIPE_CAP_VERTEX_SHADER_SATURATE:
144 case PIPE_CAP_TEXTURE_BARRIER:
145 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
146 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
147 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
148 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
149 case PIPE_CAP_TGSI_TEXCOORD:
150 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
151 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
152 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
153 case PIPE_CAP_STRING_MARKER:
154 case PIPE_CAP_SHAREABLE_SHADERS:
155 return 1;
156 case PIPE_CAP_NATIVE_FENCE_FD:
157 return screen->drm_version >= ETNA_DRM_VERSION_FENCE_FD;
158 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
159 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL: /* note: not integer */
160 return DBG_ENABLED(ETNA_DBG_NIR);
161 case PIPE_CAP_TGSI_FS_POINT_IS_SYSVAL:
162 return 0;
163
164 /* Memory */
165 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
166 return 256;
167 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
168 return 4; /* XXX could easily be supported */
169
170 case PIPE_CAP_NPOT_TEXTURES:
171 return true; /* VIV_FEATURE(priv->dev, chipMinorFeatures1,
172 NON_POWER_OF_TWO); */
173
174 case PIPE_CAP_ANISOTROPIC_FILTER:
175 case PIPE_CAP_TEXTURE_SWIZZLE:
176 case PIPE_CAP_PRIMITIVE_RESTART:
177 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
178
179 /* Unsupported features. */
180 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
181 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
182 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
183 return 0;
184
185 /* Stream output. */
186 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
187 return DBG_ENABLED(ETNA_DBG_DEQP) ? 4 : 0;
188 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
189 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
190 return 0;
191
192 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
193 return 128;
194 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
195 return 255;
196 case PIPE_CAP_MAX_VERTEX_BUFFERS:
197 return screen->specs.stream_count;
198 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
199 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
200
201
202 /* Texturing. */
203 case PIPE_CAP_TEXTURE_SHADOW_MAP:
204 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
205 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
206 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS: /* TODO: verify */
207 return screen->specs.max_texture_size;
208 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
209 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
210 {
211 int log2_max_tex_size = util_last_bit(screen->specs.max_texture_size);
212 assert(log2_max_tex_size > 0);
213 return log2_max_tex_size;
214 }
215
216 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
217 case PIPE_CAP_MIN_TEXEL_OFFSET:
218 return -8;
219 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
220 case PIPE_CAP_MAX_TEXEL_OFFSET:
221 return 7;
222 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
223 return screen->specs.seamless_cube_map;
224
225 /* Queries. */
226 case PIPE_CAP_OCCLUSION_QUERY:
227 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
228
229 /* Preferences */
230 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
231 return 0;
232 case PIPE_CAP_MAX_TEXTURE_UPLOAD_MEMORY_BUDGET: {
233 /* etnaviv is being run on systems as small as 256MB total RAM so
234 * we need to provide a sane value for such a device. Limit the
235 * memory budget to min(~3% of pyhiscal memory, 64MB).
236 *
237 * a simple divison by 32 provides the numbers we want.
238 * 256MB / 32 = 8MB
239 * 2048MB / 32 = 64MB
240 */
241 uint64_t system_memory;
242
243 if (!os_get_total_physical_memory(&system_memory))
244 system_memory = (uint64_t)4096 << 20;
245
246 return MIN2(system_memory / 32, 64 * 1024 * 1024);
247 }
248
249 case PIPE_CAP_MAX_VARYINGS:
250 return screen->specs.max_varyings;
251
252 case PIPE_CAP_PCI_GROUP:
253 case PIPE_CAP_PCI_BUS:
254 case PIPE_CAP_PCI_DEVICE:
255 case PIPE_CAP_PCI_FUNCTION:
256 return 0;
257 case PIPE_CAP_ACCELERATED:
258 return 1;
259 case PIPE_CAP_VIDEO_MEMORY:
260 return 0;
261 case PIPE_CAP_UMA:
262 return 1;
263 default:
264 return u_pipe_screen_get_param_defaults(pscreen, param);
265 }
266 }
267
268 static float
269 etna_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
270 {
271 struct etna_screen *screen = etna_screen(pscreen);
272
273 switch (param) {
274 case PIPE_CAPF_MAX_LINE_WIDTH:
275 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
276 case PIPE_CAPF_MAX_POINT_WIDTH:
277 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
278 return 8192.0f;
279 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
280 return 16.0f;
281 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
282 return util_last_bit(screen->specs.max_texture_size);
283 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
284 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
285 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
286 return 0.0f;
287 }
288
289 debug_printf("unknown paramf %d", param);
290 return 0;
291 }
292
293 static int
294 etna_screen_get_shader_param(struct pipe_screen *pscreen,
295 enum pipe_shader_type shader,
296 enum pipe_shader_cap param)
297 {
298 struct etna_screen *screen = etna_screen(pscreen);
299 bool ubo_enable = screen->specs.halti >= 2 && DBG_ENABLED(ETNA_DBG_NIR);
300
301 if (DBG_ENABLED(ETNA_DBG_DEQP))
302 ubo_enable = true;
303
304 switch (shader) {
305 case PIPE_SHADER_FRAGMENT:
306 case PIPE_SHADER_VERTEX:
307 break;
308 case PIPE_SHADER_COMPUTE:
309 case PIPE_SHADER_GEOMETRY:
310 case PIPE_SHADER_TESS_CTRL:
311 case PIPE_SHADER_TESS_EVAL:
312 return 0;
313 default:
314 DBG("unknown shader type %d", shader);
315 return 0;
316 }
317
318 switch (param) {
319 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
320 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
321 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
322 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
323 return ETNA_MAX_TOKENS;
324 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
325 return ETNA_MAX_DEPTH; /* XXX */
326 case PIPE_SHADER_CAP_MAX_INPUTS:
327 /* Maximum number of inputs for the vertex shader is the number
328 * of vertex elements - each element defines one vertex shader
329 * input register. For the fragment shader, this is the number
330 * of varyings. */
331 return shader == PIPE_SHADER_FRAGMENT ? screen->specs.max_varyings
332 : screen->specs.vertex_max_elements;
333 case PIPE_SHADER_CAP_MAX_OUTPUTS:
334 return 16; /* see VIVS_VS_OUTPUT */
335 case PIPE_SHADER_CAP_MAX_TEMPS:
336 return 64; /* Max native temporaries. */
337 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
338 return ubo_enable ? ETNA_MAX_CONST_BUF : 1;
339 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
340 return 1;
341 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
342 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
343 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
344 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
345 return 1;
346 case PIPE_SHADER_CAP_SUBROUTINES:
347 return 0;
348 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
349 return VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
350 case PIPE_SHADER_CAP_INT64_ATOMICS:
351 case PIPE_SHADER_CAP_FP16:
352 case PIPE_SHADER_CAP_FP16_DERIVATIVES:
353 case PIPE_SHADER_CAP_INT16:
354 return 0;
355 case PIPE_SHADER_CAP_INTEGERS:
356 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
357 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
358 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
359 return shader == PIPE_SHADER_FRAGMENT
360 ? screen->specs.fragment_sampler_count
361 : screen->specs.vertex_sampler_count;
362 case PIPE_SHADER_CAP_PREFERRED_IR:
363 return DBG_ENABLED(ETNA_DBG_NIR) ? PIPE_SHADER_IR_NIR : PIPE_SHADER_IR_TGSI;
364 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
365 if (ubo_enable)
366 return 16384; /* 16384 so state tracker enables UBOs */
367 return shader == PIPE_SHADER_FRAGMENT
368 ? screen->specs.max_ps_uniforms * sizeof(float[4])
369 : screen->specs.max_vs_uniforms * sizeof(float[4]);
370 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
371 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
372 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
373 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
374 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
375 return false;
376 case PIPE_SHADER_CAP_SUPPORTED_IRS:
377 return 0;
378 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
379 return 32;
380 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
381 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
382 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
383 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
384 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
385 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
386 return 0;
387 }
388
389 debug_printf("unknown shader param %d", param);
390 return 0;
391 }
392
393 static uint64_t
394 etna_screen_get_timestamp(struct pipe_screen *pscreen)
395 {
396 return os_time_get_nano();
397 }
398
399 static bool
400 gpu_supports_texture_target(struct etna_screen *screen,
401 enum pipe_texture_target target)
402 {
403 if (target == PIPE_TEXTURE_CUBE_ARRAY)
404 return false;
405
406 /* pre-halti has no array/3D */
407 if (screen->specs.halti < 0 &&
408 (target == PIPE_TEXTURE_1D_ARRAY ||
409 target == PIPE_TEXTURE_2D_ARRAY ||
410 target == PIPE_TEXTURE_3D))
411 return false;
412
413 return true;
414 }
415
416 static bool
417 gpu_supports_texture_format(struct etna_screen *screen, uint32_t fmt,
418 enum pipe_format format)
419 {
420 bool supported = true;
421
422 if (fmt == TEXTURE_FORMAT_ETC1)
423 supported = VIV_FEATURE(screen, chipFeatures, ETC1_TEXTURE_COMPRESSION);
424
425 if (fmt >= TEXTURE_FORMAT_DXT1 && fmt <= TEXTURE_FORMAT_DXT4_DXT5)
426 supported = VIV_FEATURE(screen, chipFeatures, DXT_TEXTURE_COMPRESSION);
427
428 if (util_format_is_srgb(format))
429 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
430
431 if (fmt & EXT_FORMAT)
432 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
433
434 if (fmt & ASTC_FORMAT) {
435 supported = screen->specs.tex_astc;
436 }
437
438 if (util_format_is_snorm(format))
439 supported = VIV_FEATURE(screen, chipMinorFeatures2, HALTI1);
440
441 if (format != PIPE_FORMAT_S8_UINT_Z24_UNORM &&
442 (util_format_is_pure_integer(format) || util_format_is_float(format)))
443 supported = VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
444
445
446 if (!supported)
447 return false;
448
449 if (texture_format_needs_swiz(format))
450 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
451
452 return true;
453 }
454
455 static bool
456 gpu_supports_render_format(struct etna_screen *screen, enum pipe_format format,
457 unsigned sample_count)
458 {
459 const uint32_t fmt = translate_pe_format(format);
460
461 if (fmt == ETNA_NO_MATCH)
462 return false;
463
464 /* Validate MSAA; number of samples must be allowed, and render target
465 * must have MSAA'able format. */
466 if (sample_count > 1) {
467 if (!VIV_FEATURE(screen, chipFeatures, MSAA))
468 return false;
469 if (!translate_samples_to_xyscale(sample_count, NULL, NULL))
470 return false;
471 if (translate_ts_format(format) == ETNA_NO_MATCH)
472 return false;
473 }
474
475 if (format == PIPE_FORMAT_R8_UNORM)
476 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
477
478 /* figure out 8bpp RS clear to enable these formats */
479 if (format == PIPE_FORMAT_R8_SINT || format == PIPE_FORMAT_R8_UINT)
480 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
481
482 if (util_format_is_srgb(format))
483 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI3);
484
485 if (util_format_is_pure_integer(format) || util_format_is_float(format))
486 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
487
488 if (format == PIPE_FORMAT_R8G8_UNORM)
489 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
490
491 /* any other extended format is HALTI0 (only R10G10B10A2?) */
492 if (fmt >= PE_FORMAT_R16F)
493 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
494
495 return true;
496 }
497
498 static bool
499 gpu_supports_vertex_format(struct etna_screen *screen, enum pipe_format format)
500 {
501 if (translate_vertex_format_type(format) == ETNA_NO_MATCH)
502 return false;
503
504 if (util_format_is_pure_integer(format))
505 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
506
507 return true;
508 }
509
510 static bool
511 etna_screen_is_format_supported(struct pipe_screen *pscreen,
512 enum pipe_format format,
513 enum pipe_texture_target target,
514 unsigned sample_count,
515 unsigned storage_sample_count,
516 unsigned usage)
517 {
518 struct etna_screen *screen = etna_screen(pscreen);
519 unsigned allowed = 0;
520
521 if (!gpu_supports_texture_target(screen, target))
522 return false;
523
524 if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
525 return false;
526
527 if (usage & PIPE_BIND_RENDER_TARGET) {
528 if (gpu_supports_render_format(screen, format, sample_count))
529 allowed |= PIPE_BIND_RENDER_TARGET;
530 }
531
532 if (usage & PIPE_BIND_DEPTH_STENCIL) {
533 if (translate_depth_format(format) != ETNA_NO_MATCH)
534 allowed |= PIPE_BIND_DEPTH_STENCIL;
535 }
536
537 if (usage & PIPE_BIND_SAMPLER_VIEW) {
538 uint32_t fmt = translate_texture_format(format);
539
540 if (!gpu_supports_texture_format(screen, fmt, format))
541 fmt = ETNA_NO_MATCH;
542
543 if (sample_count < 2 && fmt != ETNA_NO_MATCH)
544 allowed |= PIPE_BIND_SAMPLER_VIEW;
545 }
546
547 if (usage & PIPE_BIND_VERTEX_BUFFER) {
548 if (gpu_supports_vertex_format(screen, format))
549 allowed |= PIPE_BIND_VERTEX_BUFFER;
550 }
551
552 if (usage & PIPE_BIND_INDEX_BUFFER) {
553 /* must be supported index format */
554 if (format == PIPE_FORMAT_I8_UINT || format == PIPE_FORMAT_I16_UINT ||
555 (format == PIPE_FORMAT_I32_UINT &&
556 VIV_FEATURE(screen, chipFeatures, 32_BIT_INDICES))) {
557 allowed |= PIPE_BIND_INDEX_BUFFER;
558 }
559 }
560
561 /* Always allowed */
562 allowed |=
563 usage & (PIPE_BIND_DISPLAY_TARGET | PIPE_BIND_SCANOUT | PIPE_BIND_SHARED);
564
565 if (usage != allowed) {
566 DBG("not supported: format=%s, target=%d, sample_count=%d, "
567 "usage=%x, allowed=%x",
568 util_format_name(format), target, sample_count, usage, allowed);
569 }
570
571 return usage == allowed;
572 }
573
574 const uint64_t supported_modifiers[] = {
575 DRM_FORMAT_MOD_LINEAR,
576 DRM_FORMAT_MOD_VIVANTE_TILED,
577 DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
578 DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED,
579 DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED,
580 };
581
582 static void
583 etna_screen_query_dmabuf_modifiers(struct pipe_screen *pscreen,
584 enum pipe_format format, int max,
585 uint64_t *modifiers,
586 unsigned int *external_only, int *count)
587 {
588 struct etna_screen *screen = etna_screen(pscreen);
589 int i, num_modifiers = 0;
590
591 if (max > ARRAY_SIZE(supported_modifiers))
592 max = ARRAY_SIZE(supported_modifiers);
593
594 if (!max) {
595 modifiers = NULL;
596 max = ARRAY_SIZE(supported_modifiers);
597 }
598
599 for (i = 0; num_modifiers < max; i++) {
600 /* don't advertise split tiled formats on single pipe/buffer GPUs */
601 if ((screen->specs.pixel_pipes == 1 || screen->specs.single_buffer) &&
602 i >= 3)
603 break;
604
605 if (modifiers)
606 modifiers[num_modifiers] = supported_modifiers[i];
607 if (external_only)
608 external_only[num_modifiers] = util_format_is_yuv(format) ? 1 : 0;
609 num_modifiers++;
610 }
611
612 *count = num_modifiers;
613 }
614
615 static void
616 etna_determine_uniform_limits(struct etna_screen *screen)
617 {
618 /* values for the non unified case are taken from
619 * gcmCONFIGUREUNIFORMS in the Vivante kernel driver file
620 * drivers/mxc/gpu-viv/hal/kernel/inc/gc_hal_base.h.
621 */
622 if (screen->model == chipModel_GC2000 &&
623 (screen->revision == 0x5118 || screen->revision == 0x5140)) {
624 screen->specs.max_vs_uniforms = 256;
625 screen->specs.max_ps_uniforms = 64;
626 } else if (screen->specs.num_constants == 320) {
627 screen->specs.max_vs_uniforms = 256;
628 screen->specs.max_ps_uniforms = 64;
629 } else if (screen->specs.num_constants > 256 &&
630 screen->model == chipModel_GC1000) {
631 /* All GC1000 series chips can only support 64 uniforms for ps on non-unified const mode. */
632 screen->specs.max_vs_uniforms = 256;
633 screen->specs.max_ps_uniforms = 64;
634 } else if (screen->specs.num_constants > 256) {
635 screen->specs.max_vs_uniforms = 256;
636 screen->specs.max_ps_uniforms = 256;
637 } else if (screen->specs.num_constants == 256) {
638 screen->specs.max_vs_uniforms = 256;
639 screen->specs.max_ps_uniforms = 256;
640 } else {
641 screen->specs.max_vs_uniforms = 168;
642 screen->specs.max_ps_uniforms = 64;
643 }
644 }
645
646 static bool
647 etna_get_specs(struct etna_screen *screen)
648 {
649 uint64_t val;
650 uint32_t instruction_count;
651
652 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_INSTRUCTION_COUNT, &val)) {
653 DBG("could not get ETNA_GPU_INSTRUCTION_COUNT");
654 goto fail;
655 }
656 instruction_count = val;
657
658 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE,
659 &val)) {
660 DBG("could not get ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE");
661 goto fail;
662 }
663 screen->specs.vertex_output_buffer_size = val;
664
665 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_CACHE_SIZE, &val)) {
666 DBG("could not get ETNA_GPU_VERTEX_CACHE_SIZE");
667 goto fail;
668 }
669 screen->specs.vertex_cache_size = val;
670
671 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_SHADER_CORE_COUNT, &val)) {
672 DBG("could not get ETNA_GPU_SHADER_CORE_COUNT");
673 goto fail;
674 }
675 screen->specs.shader_core_count = val;
676
677 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_STREAM_COUNT, &val)) {
678 DBG("could not get ETNA_GPU_STREAM_COUNT");
679 goto fail;
680 }
681 screen->specs.stream_count = val;
682
683 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REGISTER_MAX, &val)) {
684 DBG("could not get ETNA_GPU_REGISTER_MAX");
685 goto fail;
686 }
687 screen->specs.max_registers = val;
688
689 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_PIXEL_PIPES, &val)) {
690 DBG("could not get ETNA_GPU_PIXEL_PIPES");
691 goto fail;
692 }
693 screen->specs.pixel_pipes = val;
694
695 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_CONSTANTS, &val)) {
696 DBG("could not get %s", "ETNA_GPU_NUM_CONSTANTS");
697 goto fail;
698 }
699 if (val == 0) {
700 fprintf(stderr, "Warning: zero num constants (update kernel?)\n");
701 val = 168;
702 }
703 screen->specs.num_constants = val;
704
705 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_VARYINGS, &val)) {
706 DBG("could not get ETNA_GPU_NUM_VARYINGS");
707 goto fail;
708 }
709 screen->specs.max_varyings = MAX2(val, ETNA_NUM_VARYINGS);
710
711 /* Figure out gross GPU architecture. See rnndb/common.xml for a specific
712 * description of the differences. */
713 if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI5))
714 screen->specs.halti = 5; /* New GC7000/GC8x00 */
715 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI4))
716 screen->specs.halti = 4; /* Old GC7000/GC7400 */
717 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI3))
718 screen->specs.halti = 3; /* None? */
719 else if (VIV_FEATURE(screen, chipMinorFeatures4, HALTI2))
720 screen->specs.halti = 2; /* GC2500/GC3000/GC5000/GC6400 */
721 else if (VIV_FEATURE(screen, chipMinorFeatures2, HALTI1))
722 screen->specs.halti = 1; /* GC900/GC4000/GC7000UL */
723 else if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0))
724 screen->specs.halti = 0; /* GC880/GC2000/GC7000TM */
725 else
726 screen->specs.halti = -1; /* GC7000nanolite / pre-GC2000 except GC880 */
727 if (screen->specs.halti >= 0)
728 DBG("etnaviv: GPU arch: HALTI%d", screen->specs.halti);
729 else
730 DBG("etnaviv: GPU arch: pre-HALTI");
731
732 screen->specs.can_supertile =
733 VIV_FEATURE(screen, chipMinorFeatures0, SUPER_TILED);
734 screen->specs.bits_per_tile =
735 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 2 : 4;
736 screen->specs.ts_clear_value =
737 VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE) ? 0xffffffff :
738 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 0x55555555 :
739 0x11111111;
740
741
742 /* vertex and fragment samplers live in one address space */
743 screen->specs.vertex_sampler_offset = 8;
744 screen->specs.fragment_sampler_count = 8;
745 screen->specs.vertex_sampler_count = 4;
746
747 if (screen->model == 0x400)
748 screen->specs.vertex_sampler_count = 0;
749
750 screen->specs.vs_need_z_div =
751 screen->model < 0x1000 && screen->model != 0x880;
752 screen->specs.has_sin_cos_sqrt =
753 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
754 screen->specs.has_sign_floor_ceil =
755 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SIGN_FLOOR_CEIL);
756 screen->specs.has_shader_range_registers =
757 screen->model >= 0x1000 || screen->model == 0x880;
758 screen->specs.npot_tex_any_wrap =
759 VIV_FEATURE(screen, chipMinorFeatures1, NON_POWER_OF_TWO);
760 screen->specs.has_new_transcendentals =
761 VIV_FEATURE(screen, chipMinorFeatures3, HAS_FAST_TRANSCENDENTALS);
762 screen->specs.has_halti2_instructions =
763 VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
764 screen->specs.v4_compression =
765 VIV_FEATURE(screen, chipMinorFeatures6, V4_COMPRESSION);
766 screen->specs.seamless_cube_map =
767 (screen->model != 0x880) && /* Seamless cubemap is broken on GC880? */
768 VIV_FEATURE(screen, chipMinorFeatures2, SEAMLESS_CUBE_MAP);
769
770 if (screen->specs.halti >= 5) {
771 /* GC7000 - this core must load shaders from memory. */
772 screen->specs.vs_offset = 0;
773 screen->specs.ps_offset = 0;
774 screen->specs.max_instructions = 0; /* Do not program shaders manually */
775 screen->specs.has_icache = true;
776 } else if (VIV_FEATURE(screen, chipMinorFeatures3, INSTRUCTION_CACHE)) {
777 /* GC3000 - this core is capable of loading shaders from
778 * memory. It can also run shaders from registers, as a fallback, but
779 * "max_instructions" does not have the correct value. It has place for
780 * 2*256 instructions just like GC2000, but the offsets are slightly
781 * different.
782 */
783 screen->specs.vs_offset = 0xC000;
784 /* State 08000-0C000 mirrors 0C000-0E000, and the Vivante driver uses
785 * this mirror for writing PS instructions, probably safest to do the
786 * same.
787 */
788 screen->specs.ps_offset = 0x8000 + 0x1000;
789 screen->specs.max_instructions = 256; /* maximum number instructions for non-icache use */
790 screen->specs.has_icache = true;
791 } else {
792 if (instruction_count > 256) { /* unified instruction memory? */
793 screen->specs.vs_offset = 0xC000;
794 screen->specs.ps_offset = 0xD000; /* like vivante driver */
795 screen->specs.max_instructions = 256;
796 } else {
797 screen->specs.vs_offset = 0x4000;
798 screen->specs.ps_offset = 0x6000;
799 screen->specs.max_instructions = instruction_count / 2;
800 }
801 screen->specs.has_icache = false;
802 }
803
804 if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0)) {
805 screen->specs.vertex_max_elements = 16;
806 } else {
807 /* Etna_viv documentation seems confused over the correct value
808 * here so choose the lower to be safe: HALTI0 says 16 i.s.o.
809 * 10, but VERTEX_ELEMENT_CONFIG register says 16 i.s.o. 12. */
810 screen->specs.vertex_max_elements = 10;
811 }
812
813 etna_determine_uniform_limits(screen);
814
815 if (screen->specs.halti >= 5) {
816 screen->specs.has_unified_uniforms = true;
817 screen->specs.vs_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS_MIRROR(0);
818 screen->specs.ps_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS(screen->specs.max_vs_uniforms*4);
819 } else if (screen->specs.halti >= 1) {
820 /* unified uniform memory on GC3000 - HALTI1 feature bit is just a guess
821 */
822 screen->specs.has_unified_uniforms = true;
823 screen->specs.vs_uniforms_offset = VIVS_SH_UNIFORMS(0);
824 /* hardcode PS uniforms to start after end of VS uniforms -
825 * for more flexibility this offset could be variable based on the
826 * shader.
827 */
828 screen->specs.ps_uniforms_offset = VIVS_SH_UNIFORMS(screen->specs.max_vs_uniforms*4);
829 } else {
830 screen->specs.has_unified_uniforms = false;
831 screen->specs.vs_uniforms_offset = VIVS_VS_UNIFORMS(0);
832 screen->specs.ps_uniforms_offset = VIVS_PS_UNIFORMS(0);
833 }
834
835 screen->specs.max_texture_size =
836 VIV_FEATURE(screen, chipMinorFeatures0, TEXTURE_8K) ? 8192 : 2048;
837 screen->specs.max_rendertarget_size =
838 VIV_FEATURE(screen, chipMinorFeatures0, RENDERTARGET_8K) ? 8192 : 2048;
839
840 screen->specs.single_buffer = VIV_FEATURE(screen, chipMinorFeatures4, SINGLE_BUFFER);
841 if (screen->specs.single_buffer)
842 DBG("etnaviv: Single buffer mode enabled with %d pixel pipes", screen->specs.pixel_pipes);
843
844 screen->specs.tex_astc = VIV_FEATURE(screen, chipMinorFeatures4, TEXTURE_ASTC) &&
845 !VIV_FEATURE(screen, chipMinorFeatures6, NO_ASTC);
846
847 screen->specs.use_blt = VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE);
848
849 return true;
850
851 fail:
852 return false;
853 }
854
855 struct etna_bo *
856 etna_screen_bo_from_handle(struct pipe_screen *pscreen,
857 struct winsys_handle *whandle, unsigned *out_stride)
858 {
859 struct etna_screen *screen = etna_screen(pscreen);
860 struct etna_bo *bo;
861
862 if (whandle->type == WINSYS_HANDLE_TYPE_SHARED) {
863 bo = etna_bo_from_name(screen->dev, whandle->handle);
864 } else if (whandle->type == WINSYS_HANDLE_TYPE_FD) {
865 bo = etna_bo_from_dmabuf(screen->dev, whandle->handle);
866 } else {
867 DBG("Attempt to import unsupported handle type %d", whandle->type);
868 return NULL;
869 }
870
871 if (!bo) {
872 DBG("ref name 0x%08x failed", whandle->handle);
873 return NULL;
874 }
875
876 *out_stride = whandle->stride;
877
878 return bo;
879 }
880
881 static const void *
882 etna_get_compiler_options(struct pipe_screen *pscreen,
883 enum pipe_shader_ir ir, unsigned shader)
884 {
885 return &etna_screen(pscreen)->options;
886 }
887
888 struct pipe_screen *
889 etna_screen_create(struct etna_device *dev, struct etna_gpu *gpu,
890 struct renderonly *ro)
891 {
892 struct etna_screen *screen = CALLOC_STRUCT(etna_screen);
893 struct pipe_screen *pscreen;
894 drmVersionPtr version;
895 uint64_t val;
896
897 if (!screen)
898 return NULL;
899
900 pscreen = &screen->base;
901 screen->dev = dev;
902 screen->gpu = gpu;
903 screen->ro = renderonly_dup(ro);
904 screen->refcnt = 1;
905
906 if (!screen->ro) {
907 DBG("could not create renderonly object");
908 goto fail;
909 }
910
911 version = drmGetVersion(screen->ro->gpu_fd);
912 screen->drm_version = ETNA_DRM_VERSION(version->version_major,
913 version->version_minor);
914 drmFreeVersion(version);
915
916 etna_mesa_debug = debug_get_option_etna_mesa_debug();
917
918 /* Disable autodisable for correct rendering with TS */
919 etna_mesa_debug |= ETNA_DBG_NO_AUTODISABLE;
920
921 screen->pipe = etna_pipe_new(gpu, ETNA_PIPE_3D);
922 if (!screen->pipe) {
923 DBG("could not create 3d pipe");
924 goto fail;
925 }
926
927 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_MODEL, &val)) {
928 DBG("could not get ETNA_GPU_MODEL");
929 goto fail;
930 }
931 screen->model = val;
932
933 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REVISION, &val)) {
934 DBG("could not get ETNA_GPU_REVISION");
935 goto fail;
936 }
937 screen->revision = val;
938
939 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_0, &val)) {
940 DBG("could not get ETNA_GPU_FEATURES_0");
941 goto fail;
942 }
943 screen->features[0] = val;
944
945 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_1, &val)) {
946 DBG("could not get ETNA_GPU_FEATURES_1");
947 goto fail;
948 }
949 screen->features[1] = val;
950
951 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_2, &val)) {
952 DBG("could not get ETNA_GPU_FEATURES_2");
953 goto fail;
954 }
955 screen->features[2] = val;
956
957 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_3, &val)) {
958 DBG("could not get ETNA_GPU_FEATURES_3");
959 goto fail;
960 }
961 screen->features[3] = val;
962
963 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_4, &val)) {
964 DBG("could not get ETNA_GPU_FEATURES_4");
965 goto fail;
966 }
967 screen->features[4] = val;
968
969 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_5, &val)) {
970 DBG("could not get ETNA_GPU_FEATURES_5");
971 goto fail;
972 }
973 screen->features[5] = val;
974
975 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_6, &val)) {
976 DBG("could not get ETNA_GPU_FEATURES_6");
977 goto fail;
978 }
979 screen->features[6] = val;
980
981 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_7, &val)) {
982 DBG("could not get ETNA_GPU_FEATURES_7");
983 goto fail;
984 }
985 screen->features[7] = val;
986
987 if (!etna_get_specs(screen))
988 goto fail;
989
990 if (screen->specs.halti >= 5 && !etnaviv_device_softpin_capable(dev)) {
991 DBG("halti5 requires softpin");
992 goto fail;
993 }
994
995 screen->options = (nir_shader_compiler_options) {
996 .lower_fpow = true,
997 .lower_sub = true,
998 .lower_ftrunc = true,
999 .fuse_ffma = true,
1000 .lower_bitops = true,
1001 .lower_all_io_to_temps = true,
1002 .vertex_id_zero_based = true,
1003 .lower_flrp32 = true,
1004 .lower_fmod = true,
1005 .lower_vector_cmp = true,
1006 .lower_fdph = true,
1007 .lower_fdiv = true, /* !screen->specs.has_new_transcendentals */
1008 .lower_fsign = !screen->specs.has_sign_floor_ceil,
1009 .lower_ffloor = !screen->specs.has_sign_floor_ceil,
1010 .lower_fceil = !screen->specs.has_sign_floor_ceil,
1011 .lower_fsqrt = !screen->specs.has_sin_cos_sqrt,
1012 .lower_sincos = !screen->specs.has_sin_cos_sqrt,
1013 };
1014
1015 /* apply debug options that disable individual features */
1016 if (DBG_ENABLED(ETNA_DBG_NO_EARLY_Z))
1017 screen->features[viv_chipFeatures] |= chipFeatures_NO_EARLY_Z;
1018 if (DBG_ENABLED(ETNA_DBG_NO_TS))
1019 screen->features[viv_chipFeatures] &= ~chipFeatures_FAST_CLEAR;
1020 if (DBG_ENABLED(ETNA_DBG_NO_AUTODISABLE))
1021 screen->features[viv_chipMinorFeatures1] &= ~chipMinorFeatures1_AUTO_DISABLE;
1022 if (DBG_ENABLED(ETNA_DBG_NO_SUPERTILE))
1023 screen->specs.can_supertile = 0;
1024 if (DBG_ENABLED(ETNA_DBG_NO_SINGLEBUF))
1025 screen->specs.single_buffer = 0;
1026
1027 pscreen->destroy = etna_screen_destroy;
1028 pscreen->get_param = etna_screen_get_param;
1029 pscreen->get_paramf = etna_screen_get_paramf;
1030 pscreen->get_shader_param = etna_screen_get_shader_param;
1031 pscreen->get_compiler_options = etna_get_compiler_options;
1032
1033 pscreen->get_name = etna_screen_get_name;
1034 pscreen->get_vendor = etna_screen_get_vendor;
1035 pscreen->get_device_vendor = etna_screen_get_device_vendor;
1036
1037 pscreen->get_timestamp = etna_screen_get_timestamp;
1038 pscreen->context_create = etna_context_create;
1039 pscreen->is_format_supported = etna_screen_is_format_supported;
1040 pscreen->query_dmabuf_modifiers = etna_screen_query_dmabuf_modifiers;
1041
1042 etna_fence_screen_init(pscreen);
1043 etna_query_screen_init(pscreen);
1044 etna_resource_screen_init(pscreen);
1045
1046 util_dynarray_init(&screen->supported_pm_queries, NULL);
1047 slab_create_parent(&screen->transfer_pool, sizeof(struct etna_transfer), 16);
1048
1049 if (screen->drm_version >= ETNA_DRM_VERSION_PERFMON)
1050 etna_pm_query_setup(screen);
1051
1052 return pscreen;
1053
1054 fail:
1055 etna_screen_destroy(pscreen);
1056 return NULL;
1057 }