etnaviv: update Android build files
[mesa.git] / src / gallium / drivers / etnaviv / etnaviv_screen.c
1 /*
2 * Copyright (c) 2012-2015 Etnaviv Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
13 * of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Wladimir J. van der Laan <laanwj@gmail.com>
25 * Christian Gmeiner <christian.gmeiner@gmail.com>
26 */
27
28 #include "etnaviv_screen.h"
29
30 #include "hw/common.xml.h"
31
32 #include "etnaviv_compiler.h"
33 #include "etnaviv_context.h"
34 #include "etnaviv_debug.h"
35 #include "etnaviv_fence.h"
36 #include "etnaviv_format.h"
37 #include "etnaviv_query.h"
38 #include "etnaviv_resource.h"
39 #include "etnaviv_translate.h"
40
41 #include "util/hash_table.h"
42 #include "util/os_time.h"
43 #include "util/u_math.h"
44 #include "util/u_memory.h"
45 #include "util/u_screen.h"
46 #include "util/u_string.h"
47
48 #include "state_tracker/drm_driver.h"
49
50 #include "drm-uapi/drm_fourcc.h"
51
52 #define ETNA_DRM_VERSION(major, minor) ((major) << 16 | (minor))
53 #define ETNA_DRM_VERSION_FENCE_FD ETNA_DRM_VERSION(1, 1)
54 #define ETNA_DRM_VERSION_PERFMON ETNA_DRM_VERSION(1, 2)
55
56 static const struct debug_named_value debug_options[] = {
57 {"dbg_msgs", ETNA_DBG_MSGS, "Print debug messages"},
58 {"frame_msgs", ETNA_DBG_FRAME_MSGS, "Print frame messages"},
59 {"resource_msgs", ETNA_DBG_RESOURCE_MSGS, "Print resource messages"},
60 {"compiler_msgs", ETNA_DBG_COMPILER_MSGS, "Print compiler messages"},
61 {"linker_msgs", ETNA_DBG_LINKER_MSGS, "Print linker messages"},
62 {"dump_shaders", ETNA_DBG_DUMP_SHADERS, "Dump shaders"},
63 {"no_ts", ETNA_DBG_NO_TS, "Disable TS"},
64 {"no_autodisable", ETNA_DBG_NO_AUTODISABLE, "Disable autodisable"},
65 {"no_supertile", ETNA_DBG_NO_SUPERTILE, "Disable supertiles"},
66 {"no_early_z", ETNA_DBG_NO_EARLY_Z, "Disable early z"},
67 {"cflush_all", ETNA_DBG_CFLUSH_ALL, "Flush every cache before state update"},
68 {"msaa2x", ETNA_DBG_MSAA_2X, "Force 2x msaa"},
69 {"msaa4x", ETNA_DBG_MSAA_4X, "Force 4x msaa"},
70 {"flush_all", ETNA_DBG_FLUSH_ALL, "Flush after every rendered primitive"},
71 {"zero", ETNA_DBG_ZERO, "Zero all resources after allocation"},
72 {"draw_stall", ETNA_DBG_DRAW_STALL, "Stall FE/PE after each rendered primitive"},
73 {"shaderdb", ETNA_DBG_SHADERDB, "Enable shaderdb output"},
74 {"no_singlebuffer",ETNA_DBG_NO_SINGLEBUF, "Disable single buffer feature"},
75 {"nir", ETNA_DBG_NIR, "use new NIR compiler"},
76 {"deqp", ETNA_DBG_DEQP, "Hacks to run dEQP GLES3 tests"}, /* needs MESA_GLES_VERSION_OVERRIDE=3.0 */
77 DEBUG_NAMED_VALUE_END
78 };
79
80 DEBUG_GET_ONCE_FLAGS_OPTION(etna_mesa_debug, "ETNA_MESA_DEBUG", debug_options, 0)
81 int etna_mesa_debug = 0;
82
83 static void
84 etna_screen_destroy(struct pipe_screen *pscreen)
85 {
86 struct etna_screen *screen = etna_screen(pscreen);
87
88 if (screen->perfmon)
89 etna_perfmon_del(screen->perfmon);
90
91 if (screen->pipe)
92 etna_pipe_del(screen->pipe);
93
94 if (screen->gpu)
95 etna_gpu_del(screen->gpu);
96
97 if (screen->ro)
98 FREE(screen->ro);
99
100 if (screen->dev)
101 etna_device_del(screen->dev);
102
103 FREE(screen);
104 }
105
106 static const char *
107 etna_screen_get_name(struct pipe_screen *pscreen)
108 {
109 struct etna_screen *priv = etna_screen(pscreen);
110 static char buffer[128];
111
112 snprintf(buffer, sizeof(buffer), "Vivante GC%x rev %04x", priv->model,
113 priv->revision);
114
115 return buffer;
116 }
117
118 static const char *
119 etna_screen_get_vendor(struct pipe_screen *pscreen)
120 {
121 return "etnaviv";
122 }
123
124 static const char *
125 etna_screen_get_device_vendor(struct pipe_screen *pscreen)
126 {
127 return "Vivante";
128 }
129
130 static int
131 etna_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
132 {
133 struct etna_screen *screen = etna_screen(pscreen);
134
135 switch (param) {
136 /* Supported features (boolean caps). */
137 case PIPE_CAP_ANISOTROPIC_FILTER:
138 case PIPE_CAP_POINT_SPRITE:
139 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
140 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
141 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
142 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
143 case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
144 case PIPE_CAP_VERTEX_SHADER_SATURATE:
145 case PIPE_CAP_TEXTURE_BARRIER:
146 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
147 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
148 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
149 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
150 case PIPE_CAP_TGSI_TEXCOORD:
151 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
152 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
153 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
154 return 1;
155 case PIPE_CAP_NATIVE_FENCE_FD:
156 return screen->drm_version >= ETNA_DRM_VERSION_FENCE_FD;
157 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
158 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL: /* note: not integer */
159 return DBG_ENABLED(ETNA_DBG_NIR);
160 case PIPE_CAP_TGSI_FS_POINT_IS_SYSVAL:
161 return 0;
162
163 /* Memory */
164 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
165 return 256;
166 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
167 return 4; /* XXX could easily be supported */
168
169 case PIPE_CAP_NPOT_TEXTURES:
170 return true; /* VIV_FEATURE(priv->dev, chipMinorFeatures1,
171 NON_POWER_OF_TWO); */
172
173 case PIPE_CAP_TEXTURE_SWIZZLE:
174 case PIPE_CAP_PRIMITIVE_RESTART:
175 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
176
177 /* Unsupported features. */
178 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
179 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
180 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
181 return 0;
182
183 /* Stream output. */
184 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
185 return DBG_ENABLED(ETNA_DBG_DEQP) ? 4 : 0;
186 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
187 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
188 return 0;
189
190 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
191 return 128;
192 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
193 return 255;
194 case PIPE_CAP_MAX_VERTEX_BUFFERS:
195 return screen->specs.stream_count;
196 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
197 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
198
199
200 /* Texturing. */
201 case PIPE_CAP_TEXTURE_SHADOW_MAP:
202 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
203 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
204 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS: /* TODO: verify */
205 return screen->specs.max_texture_size;
206 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
207 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
208 {
209 int log2_max_tex_size = util_last_bit(screen->specs.max_texture_size);
210 assert(log2_max_tex_size > 0);
211 return log2_max_tex_size;
212 }
213
214 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
215 case PIPE_CAP_MIN_TEXEL_OFFSET:
216 return -8;
217 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
218 case PIPE_CAP_MAX_TEXEL_OFFSET:
219 return 7;
220 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
221 return VIV_FEATURE(screen, chipMinorFeatures2, SEAMLESS_CUBE_MAP);
222
223 /* Timer queries. */
224 case PIPE_CAP_OCCLUSION_QUERY:
225 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
226 case PIPE_CAP_QUERY_TIMESTAMP:
227 return 1;
228
229 /* Preferences */
230 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
231 return 0;
232
233 case PIPE_CAP_MAX_VARYINGS:
234 return screen->specs.max_varyings;
235
236 case PIPE_CAP_PCI_GROUP:
237 case PIPE_CAP_PCI_BUS:
238 case PIPE_CAP_PCI_DEVICE:
239 case PIPE_CAP_PCI_FUNCTION:
240 return 0;
241 case PIPE_CAP_ACCELERATED:
242 return 1;
243 case PIPE_CAP_VIDEO_MEMORY:
244 return 0;
245 case PIPE_CAP_UMA:
246 return 1;
247 default:
248 return u_pipe_screen_get_param_defaults(pscreen, param);
249 }
250 }
251
252 static float
253 etna_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
254 {
255 struct etna_screen *screen = etna_screen(pscreen);
256
257 switch (param) {
258 case PIPE_CAPF_MAX_LINE_WIDTH:
259 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
260 case PIPE_CAPF_MAX_POINT_WIDTH:
261 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
262 return 8192.0f;
263 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
264 return 16.0f;
265 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
266 return util_last_bit(screen->specs.max_texture_size);
267 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
268 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
269 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
270 return 0.0f;
271 }
272
273 debug_printf("unknown paramf %d", param);
274 return 0;
275 }
276
277 static int
278 etna_screen_get_shader_param(struct pipe_screen *pscreen,
279 enum pipe_shader_type shader,
280 enum pipe_shader_cap param)
281 {
282 struct etna_screen *screen = etna_screen(pscreen);
283
284 switch (shader) {
285 case PIPE_SHADER_FRAGMENT:
286 case PIPE_SHADER_VERTEX:
287 break;
288 case PIPE_SHADER_COMPUTE:
289 case PIPE_SHADER_GEOMETRY:
290 case PIPE_SHADER_TESS_CTRL:
291 case PIPE_SHADER_TESS_EVAL:
292 return 0;
293 default:
294 DBG("unknown shader type %d", shader);
295 return 0;
296 }
297
298 switch (param) {
299 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
300 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
301 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
302 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
303 return ETNA_MAX_TOKENS;
304 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
305 return ETNA_MAX_DEPTH; /* XXX */
306 case PIPE_SHADER_CAP_MAX_INPUTS:
307 /* Maximum number of inputs for the vertex shader is the number
308 * of vertex elements - each element defines one vertex shader
309 * input register. For the fragment shader, this is the number
310 * of varyings. */
311 return shader == PIPE_SHADER_FRAGMENT ? screen->specs.max_varyings
312 : screen->specs.vertex_max_elements;
313 case PIPE_SHADER_CAP_MAX_OUTPUTS:
314 return 16; /* see VIVS_VS_OUTPUT */
315 case PIPE_SHADER_CAP_MAX_TEMPS:
316 return 64; /* Max native temporaries. */
317 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
318 return DBG_ENABLED(ETNA_DBG_DEQP) ? 16 : 1;
319 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
320 return 1;
321 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
322 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
323 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
324 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
325 return 1;
326 case PIPE_SHADER_CAP_SUBROUTINES:
327 return 0;
328 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
329 return VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
330 case PIPE_SHADER_CAP_INT64_ATOMICS:
331 case PIPE_SHADER_CAP_FP16:
332 return 0;
333 case PIPE_SHADER_CAP_INTEGERS:
334 return DBG_ENABLED(ETNA_DBG_NIR) && screen->specs.halti >= 2;
335 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
336 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
337 return shader == PIPE_SHADER_FRAGMENT
338 ? screen->specs.fragment_sampler_count
339 : screen->specs.vertex_sampler_count;
340 case PIPE_SHADER_CAP_PREFERRED_IR:
341 return DBG_ENABLED(ETNA_DBG_NIR) ? PIPE_SHADER_IR_NIR : PIPE_SHADER_IR_TGSI;
342 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
343 return shader == PIPE_SHADER_FRAGMENT
344 ? screen->specs.max_ps_uniforms * sizeof(float[4])
345 : screen->specs.max_vs_uniforms * sizeof(float[4]);
346 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
347 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
348 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
349 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
350 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
351 return false;
352 case PIPE_SHADER_CAP_SUPPORTED_IRS:
353 return 0;
354 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
355 return 32;
356 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
357 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
358 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
359 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
360 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
361 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
362 return 0;
363 }
364
365 debug_printf("unknown shader param %d", param);
366 return 0;
367 }
368
369 static uint64_t
370 etna_screen_get_timestamp(struct pipe_screen *pscreen)
371 {
372 return os_time_get_nano();
373 }
374
375 static bool
376 gpu_supports_texture_target(struct etna_screen *screen,
377 enum pipe_texture_target target)
378 {
379 if (target == PIPE_TEXTURE_CUBE_ARRAY)
380 return false;
381
382 /* pre-halti has no array/3D */
383 if (screen->specs.halti < 0 &&
384 (target == PIPE_TEXTURE_1D_ARRAY ||
385 target == PIPE_TEXTURE_2D_ARRAY ||
386 target == PIPE_TEXTURE_3D))
387 return false;
388
389 return true;
390 }
391
392 static bool
393 gpu_supports_texture_format(struct etna_screen *screen, uint32_t fmt,
394 enum pipe_format format)
395 {
396 bool supported = true;
397
398 if (fmt == TEXTURE_FORMAT_ETC1)
399 supported = VIV_FEATURE(screen, chipFeatures, ETC1_TEXTURE_COMPRESSION);
400
401 if (fmt >= TEXTURE_FORMAT_DXT1 && fmt <= TEXTURE_FORMAT_DXT4_DXT5)
402 supported = VIV_FEATURE(screen, chipFeatures, DXT_TEXTURE_COMPRESSION);
403
404 if (util_format_is_srgb(format))
405 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
406
407 if (fmt & EXT_FORMAT)
408 supported = VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
409
410 if (fmt & ASTC_FORMAT) {
411 supported = screen->specs.tex_astc;
412 }
413
414 if (util_format_is_snorm(format))
415 supported = VIV_FEATURE(screen, chipMinorFeatures2, HALTI1);
416
417 if (format != PIPE_FORMAT_S8_UINT_Z24_UNORM &&
418 (util_format_is_pure_integer(format) || util_format_is_float(format)))
419 supported = VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
420
421
422 if (!supported)
423 return false;
424
425 if (texture_format_needs_swiz(format))
426 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
427
428 return true;
429 }
430
431 static bool
432 gpu_supports_render_format(struct etna_screen *screen, enum pipe_format format,
433 unsigned sample_count)
434 {
435 const uint32_t fmt = translate_pe_format(format);
436
437 if (fmt == ETNA_NO_MATCH)
438 return false;
439
440 /* Validate MSAA; number of samples must be allowed, and render target
441 * must have MSAA'able format. */
442 if (sample_count > 1) {
443 if (!VIV_FEATURE(screen, chipFeatures, MSAA))
444 return false;
445 if (!translate_samples_to_xyscale(sample_count, NULL, NULL))
446 return false;
447 if (translate_ts_format(format) == ETNA_NO_MATCH)
448 return false;
449 }
450
451 if (format == PIPE_FORMAT_R8_UNORM)
452 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
453
454 /* figure out 8bpp RS clear to enable these formats */
455 if (format == PIPE_FORMAT_R8_SINT || format == PIPE_FORMAT_R8_UINT)
456 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI5);
457
458 if (util_format_is_srgb(format))
459 return VIV_FEATURE(screen, chipMinorFeatures5, HALTI3);
460
461 if (util_format_is_pure_integer(format) || util_format_is_float(format))
462 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
463
464 if (format == PIPE_FORMAT_R8G8_UNORM)
465 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
466
467 /* any other extended format is HALTI0 (only R10G10B10A2?) */
468 if (fmt >= PE_FORMAT_R16F)
469 return VIV_FEATURE(screen, chipMinorFeatures1, HALTI0);
470
471 return true;
472 }
473
474 static bool
475 gpu_supports_vertex_format(struct etna_screen *screen, enum pipe_format format)
476 {
477 if (translate_vertex_format_type(format) == ETNA_NO_MATCH)
478 return false;
479
480 if (util_format_is_pure_integer(format))
481 return VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
482
483 return true;
484 }
485
486 static bool
487 etna_screen_is_format_supported(struct pipe_screen *pscreen,
488 enum pipe_format format,
489 enum pipe_texture_target target,
490 unsigned sample_count,
491 unsigned storage_sample_count,
492 unsigned usage)
493 {
494 struct etna_screen *screen = etna_screen(pscreen);
495 unsigned allowed = 0;
496
497 if (!gpu_supports_texture_target(screen, target))
498 return false;
499
500 if (MAX2(1, sample_count) != MAX2(1, storage_sample_count))
501 return false;
502
503 if (usage & PIPE_BIND_RENDER_TARGET) {
504 if (gpu_supports_render_format(screen, format, sample_count))
505 allowed |= PIPE_BIND_RENDER_TARGET;
506 }
507
508 if (usage & PIPE_BIND_DEPTH_STENCIL) {
509 if (translate_depth_format(format) != ETNA_NO_MATCH)
510 allowed |= PIPE_BIND_DEPTH_STENCIL;
511 }
512
513 if (usage & PIPE_BIND_SAMPLER_VIEW) {
514 uint32_t fmt = translate_texture_format(format);
515
516 if (!gpu_supports_texture_format(screen, fmt, format))
517 fmt = ETNA_NO_MATCH;
518
519 if (sample_count < 2 && fmt != ETNA_NO_MATCH)
520 allowed |= PIPE_BIND_SAMPLER_VIEW;
521 }
522
523 if (usage & PIPE_BIND_VERTEX_BUFFER) {
524 if (gpu_supports_vertex_format(screen, format))
525 allowed |= PIPE_BIND_VERTEX_BUFFER;
526 }
527
528 if (usage & PIPE_BIND_INDEX_BUFFER) {
529 /* must be supported index format */
530 if (format == PIPE_FORMAT_I8_UINT || format == PIPE_FORMAT_I16_UINT ||
531 (format == PIPE_FORMAT_I32_UINT &&
532 VIV_FEATURE(screen, chipFeatures, 32_BIT_INDICES))) {
533 allowed |= PIPE_BIND_INDEX_BUFFER;
534 }
535 }
536
537 /* Always allowed */
538 allowed |=
539 usage & (PIPE_BIND_DISPLAY_TARGET | PIPE_BIND_SCANOUT | PIPE_BIND_SHARED);
540
541 if (usage != allowed) {
542 DBG("not supported: format=%s, target=%d, sample_count=%d, "
543 "usage=%x, allowed=%x",
544 util_format_name(format), target, sample_count, usage, allowed);
545 }
546
547 return usage == allowed;
548 }
549
550 const uint64_t supported_modifiers[] = {
551 DRM_FORMAT_MOD_LINEAR,
552 DRM_FORMAT_MOD_VIVANTE_TILED,
553 DRM_FORMAT_MOD_VIVANTE_SUPER_TILED,
554 DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED,
555 DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED,
556 };
557
558 static void
559 etna_screen_query_dmabuf_modifiers(struct pipe_screen *pscreen,
560 enum pipe_format format, int max,
561 uint64_t *modifiers,
562 unsigned int *external_only, int *count)
563 {
564 struct etna_screen *screen = etna_screen(pscreen);
565 int i, num_modifiers = 0;
566
567 if (max > ARRAY_SIZE(supported_modifiers))
568 max = ARRAY_SIZE(supported_modifiers);
569
570 if (!max) {
571 modifiers = NULL;
572 max = ARRAY_SIZE(supported_modifiers);
573 }
574
575 for (i = 0; num_modifiers < max; i++) {
576 /* don't advertise split tiled formats on single pipe/buffer GPUs */
577 if ((screen->specs.pixel_pipes == 1 || screen->specs.single_buffer) &&
578 i >= 3)
579 break;
580
581 if (modifiers)
582 modifiers[num_modifiers] = supported_modifiers[i];
583 if (external_only)
584 external_only[num_modifiers] = util_format_is_yuv(format) ? 1 : 0;
585 num_modifiers++;
586 }
587
588 *count = num_modifiers;
589 }
590
591 static void
592 etna_determine_uniform_limits(struct etna_screen *screen)
593 {
594 /* values for the non unified case are taken from
595 * gcmCONFIGUREUNIFORMS in the Vivante kernel driver file
596 * drivers/mxc/gpu-viv/hal/kernel/inc/gc_hal_base.h.
597 */
598 if (screen->model == chipModel_GC2000 &&
599 (screen->revision == 0x5118 || screen->revision == 0x5140)) {
600 screen->specs.max_vs_uniforms = 256;
601 screen->specs.max_ps_uniforms = 64;
602 } else if (screen->specs.num_constants == 320) {
603 screen->specs.max_vs_uniforms = 256;
604 screen->specs.max_ps_uniforms = 64;
605 } else if (screen->specs.num_constants > 256 &&
606 screen->model == chipModel_GC1000) {
607 /* All GC1000 series chips can only support 64 uniforms for ps on non-unified const mode. */
608 screen->specs.max_vs_uniforms = 256;
609 screen->specs.max_ps_uniforms = 64;
610 } else if (screen->specs.num_constants > 256) {
611 screen->specs.max_vs_uniforms = 256;
612 screen->specs.max_ps_uniforms = 256;
613 } else if (screen->specs.num_constants == 256) {
614 screen->specs.max_vs_uniforms = 256;
615 screen->specs.max_ps_uniforms = 256;
616 } else {
617 screen->specs.max_vs_uniforms = 168;
618 screen->specs.max_ps_uniforms = 64;
619 }
620
621 if (DBG_ENABLED(ETNA_DBG_DEQP))
622 screen->specs.max_ps_uniforms = 1024;
623 }
624
625 static bool
626 etna_get_specs(struct etna_screen *screen)
627 {
628 uint64_t val;
629 uint32_t instruction_count;
630
631 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_INSTRUCTION_COUNT, &val)) {
632 DBG("could not get ETNA_GPU_INSTRUCTION_COUNT");
633 goto fail;
634 }
635 instruction_count = val;
636
637 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE,
638 &val)) {
639 DBG("could not get ETNA_GPU_VERTEX_OUTPUT_BUFFER_SIZE");
640 goto fail;
641 }
642 screen->specs.vertex_output_buffer_size = val;
643
644 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_VERTEX_CACHE_SIZE, &val)) {
645 DBG("could not get ETNA_GPU_VERTEX_CACHE_SIZE");
646 goto fail;
647 }
648 screen->specs.vertex_cache_size = val;
649
650 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_SHADER_CORE_COUNT, &val)) {
651 DBG("could not get ETNA_GPU_SHADER_CORE_COUNT");
652 goto fail;
653 }
654 screen->specs.shader_core_count = val;
655
656 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_STREAM_COUNT, &val)) {
657 DBG("could not get ETNA_GPU_STREAM_COUNT");
658 goto fail;
659 }
660 screen->specs.stream_count = val;
661
662 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REGISTER_MAX, &val)) {
663 DBG("could not get ETNA_GPU_REGISTER_MAX");
664 goto fail;
665 }
666 screen->specs.max_registers = val;
667
668 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_PIXEL_PIPES, &val)) {
669 DBG("could not get ETNA_GPU_PIXEL_PIPES");
670 goto fail;
671 }
672 screen->specs.pixel_pipes = val;
673
674 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_NUM_CONSTANTS, &val)) {
675 DBG("could not get %s", "ETNA_GPU_NUM_CONSTANTS");
676 goto fail;
677 }
678 if (val == 0) {
679 fprintf(stderr, "Warning: zero num constants (update kernel?)\n");
680 val = 168;
681 }
682 screen->specs.num_constants = val;
683
684 /* Figure out gross GPU architecture. See rnndb/common.xml for a specific
685 * description of the differences. */
686 if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI5))
687 screen->specs.halti = 5; /* New GC7000/GC8x00 */
688 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI4))
689 screen->specs.halti = 4; /* Old GC7000/GC7400 */
690 else if (VIV_FEATURE(screen, chipMinorFeatures5, HALTI3))
691 screen->specs.halti = 3; /* None? */
692 else if (VIV_FEATURE(screen, chipMinorFeatures4, HALTI2))
693 screen->specs.halti = 2; /* GC2500/GC3000/GC5000/GC6400 */
694 else if (VIV_FEATURE(screen, chipMinorFeatures2, HALTI1))
695 screen->specs.halti = 1; /* GC900/GC4000/GC7000UL */
696 else if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0))
697 screen->specs.halti = 0; /* GC880/GC2000/GC7000TM */
698 else
699 screen->specs.halti = -1; /* GC7000nanolite / pre-GC2000 except GC880 */
700 if (screen->specs.halti >= 0)
701 DBG("etnaviv: GPU arch: HALTI%d", screen->specs.halti);
702 else
703 DBG("etnaviv: GPU arch: pre-HALTI");
704
705 screen->specs.can_supertile =
706 VIV_FEATURE(screen, chipMinorFeatures0, SUPER_TILED);
707 screen->specs.bits_per_tile =
708 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 2 : 4;
709 screen->specs.ts_clear_value =
710 VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE) ? 0xffffffff :
711 VIV_FEATURE(screen, chipMinorFeatures0, 2BITPERTILE) ? 0x55555555 :
712 0x11111111;
713
714
715 /* vertex and fragment samplers live in one address space */
716 screen->specs.vertex_sampler_offset = 8;
717 screen->specs.fragment_sampler_count = 8;
718 screen->specs.vertex_sampler_count = 4;
719
720 if (screen->model == 0x400)
721 screen->specs.vertex_sampler_count = 0;
722
723 screen->specs.vs_need_z_div =
724 screen->model < 0x1000 && screen->model != 0x880;
725 screen->specs.has_sin_cos_sqrt =
726 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SQRT_TRIG);
727 screen->specs.has_sign_floor_ceil =
728 VIV_FEATURE(screen, chipMinorFeatures0, HAS_SIGN_FLOOR_CEIL);
729 screen->specs.has_shader_range_registers =
730 screen->model >= 0x1000 || screen->model == 0x880;
731 screen->specs.npot_tex_any_wrap =
732 VIV_FEATURE(screen, chipMinorFeatures1, NON_POWER_OF_TWO);
733 screen->specs.has_new_transcendentals =
734 VIV_FEATURE(screen, chipMinorFeatures3, HAS_FAST_TRANSCENDENTALS);
735 screen->specs.has_halti2_instructions =
736 VIV_FEATURE(screen, chipMinorFeatures4, HALTI2);
737 screen->specs.v4_compression =
738 VIV_FEATURE(screen, chipMinorFeatures6, V4_COMPRESSION);
739
740 if (screen->specs.halti >= 5) {
741 /* GC7000 - this core must load shaders from memory. */
742 screen->specs.vs_offset = 0;
743 screen->specs.ps_offset = 0;
744 screen->specs.max_instructions = 0; /* Do not program shaders manually */
745 screen->specs.has_icache = true;
746 } else if (VIV_FEATURE(screen, chipMinorFeatures3, INSTRUCTION_CACHE)) {
747 /* GC3000 - this core is capable of loading shaders from
748 * memory. It can also run shaders from registers, as a fallback, but
749 * "max_instructions" does not have the correct value. It has place for
750 * 2*256 instructions just like GC2000, but the offsets are slightly
751 * different.
752 */
753 screen->specs.vs_offset = 0xC000;
754 /* State 08000-0C000 mirrors 0C000-0E000, and the Vivante driver uses
755 * this mirror for writing PS instructions, probably safest to do the
756 * same.
757 */
758 screen->specs.ps_offset = 0x8000 + 0x1000;
759 screen->specs.max_instructions = 256; /* maximum number instructions for non-icache use */
760 screen->specs.has_icache = true;
761 } else {
762 if (instruction_count > 256) { /* unified instruction memory? */
763 screen->specs.vs_offset = 0xC000;
764 screen->specs.ps_offset = 0xD000; /* like vivante driver */
765 screen->specs.max_instructions = 256;
766 } else {
767 screen->specs.vs_offset = 0x4000;
768 screen->specs.ps_offset = 0x6000;
769 screen->specs.max_instructions = instruction_count / 2;
770 }
771 screen->specs.has_icache = false;
772 }
773
774 if (VIV_FEATURE(screen, chipMinorFeatures1, HALTI0)) {
775 screen->specs.max_varyings = 12;
776 screen->specs.vertex_max_elements = 16;
777 } else {
778 screen->specs.max_varyings = 8;
779 /* Etna_viv documentation seems confused over the correct value
780 * here so choose the lower to be safe: HALTI0 says 16 i.s.o.
781 * 10, but VERTEX_ELEMENT_CONFIG register says 16 i.s.o. 12. */
782 screen->specs.vertex_max_elements = 10;
783 }
784
785 /* Etna_viv documentation does not indicate where varyings above 8 are
786 * stored. Moreover, if we are passed more than 8 varyings, we will
787 * walk off the end of some arrays. Limit the maximum number of varyings. */
788 if (screen->specs.max_varyings > ETNA_NUM_VARYINGS)
789 screen->specs.max_varyings = ETNA_NUM_VARYINGS;
790
791 etna_determine_uniform_limits(screen);
792
793 if (screen->specs.halti >= 5) {
794 screen->specs.has_unified_uniforms = true;
795 screen->specs.vs_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS_MIRROR(0);
796 screen->specs.ps_uniforms_offset = VIVS_SH_HALTI5_UNIFORMS(screen->specs.max_vs_uniforms*4);
797 } else if (screen->specs.halti >= 1) {
798 /* unified uniform memory on GC3000 - HALTI1 feature bit is just a guess
799 */
800 screen->specs.has_unified_uniforms = true;
801 screen->specs.vs_uniforms_offset = VIVS_SH_UNIFORMS(0);
802 /* hardcode PS uniforms to start after end of VS uniforms -
803 * for more flexibility this offset could be variable based on the
804 * shader.
805 */
806 screen->specs.ps_uniforms_offset = VIVS_SH_UNIFORMS(screen->specs.max_vs_uniforms*4);
807 } else {
808 screen->specs.has_unified_uniforms = false;
809 screen->specs.vs_uniforms_offset = VIVS_VS_UNIFORMS(0);
810 screen->specs.ps_uniforms_offset = VIVS_PS_UNIFORMS(0);
811 }
812
813 screen->specs.max_texture_size =
814 VIV_FEATURE(screen, chipMinorFeatures0, TEXTURE_8K) ? 8192 : 2048;
815 screen->specs.max_rendertarget_size =
816 VIV_FEATURE(screen, chipMinorFeatures0, RENDERTARGET_8K) ? 8192 : 2048;
817
818 screen->specs.single_buffer = VIV_FEATURE(screen, chipMinorFeatures4, SINGLE_BUFFER);
819 if (screen->specs.single_buffer)
820 DBG("etnaviv: Single buffer mode enabled with %d pixel pipes", screen->specs.pixel_pipes);
821
822 screen->specs.tex_astc = VIV_FEATURE(screen, chipMinorFeatures4, TEXTURE_ASTC) &&
823 !VIV_FEATURE(screen, chipMinorFeatures6, NO_ASTC);
824
825 screen->specs.use_blt = VIV_FEATURE(screen, chipMinorFeatures5, BLT_ENGINE);
826
827 return true;
828
829 fail:
830 return false;
831 }
832
833 struct etna_bo *
834 etna_screen_bo_from_handle(struct pipe_screen *pscreen,
835 struct winsys_handle *whandle, unsigned *out_stride)
836 {
837 struct etna_screen *screen = etna_screen(pscreen);
838 struct etna_bo *bo;
839
840 if (whandle->type == WINSYS_HANDLE_TYPE_SHARED) {
841 bo = etna_bo_from_name(screen->dev, whandle->handle);
842 } else if (whandle->type == WINSYS_HANDLE_TYPE_FD) {
843 bo = etna_bo_from_dmabuf(screen->dev, whandle->handle);
844 } else {
845 DBG("Attempt to import unsupported handle type %d", whandle->type);
846 return NULL;
847 }
848
849 if (!bo) {
850 DBG("ref name 0x%08x failed", whandle->handle);
851 return NULL;
852 }
853
854 *out_stride = whandle->stride;
855
856 return bo;
857 }
858
859 static const void *
860 etna_get_compiler_options(struct pipe_screen *pscreen,
861 enum pipe_shader_ir ir, unsigned shader)
862 {
863 return &etna_screen(pscreen)->options;
864 }
865
866 struct pipe_screen *
867 etna_screen_create(struct etna_device *dev, struct etna_gpu *gpu,
868 struct renderonly *ro)
869 {
870 struct etna_screen *screen = CALLOC_STRUCT(etna_screen);
871 struct pipe_screen *pscreen;
872 drmVersionPtr version;
873 uint64_t val;
874
875 if (!screen)
876 return NULL;
877
878 pscreen = &screen->base;
879 screen->dev = dev;
880 screen->gpu = gpu;
881 screen->ro = renderonly_dup(ro);
882 screen->refcnt = 1;
883
884 if (!screen->ro) {
885 DBG("could not create renderonly object");
886 goto fail;
887 }
888
889 version = drmGetVersion(screen->ro->gpu_fd);
890 screen->drm_version = ETNA_DRM_VERSION(version->version_major,
891 version->version_minor);
892 drmFreeVersion(version);
893
894 etna_mesa_debug = debug_get_option_etna_mesa_debug();
895
896 /* Disable autodisable for correct rendering with TS */
897 etna_mesa_debug |= ETNA_DBG_NO_AUTODISABLE;
898
899 screen->pipe = etna_pipe_new(gpu, ETNA_PIPE_3D);
900 if (!screen->pipe) {
901 DBG("could not create 3d pipe");
902 goto fail;
903 }
904
905 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_MODEL, &val)) {
906 DBG("could not get ETNA_GPU_MODEL");
907 goto fail;
908 }
909 screen->model = val;
910
911 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_REVISION, &val)) {
912 DBG("could not get ETNA_GPU_REVISION");
913 goto fail;
914 }
915 screen->revision = val;
916
917 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_0, &val)) {
918 DBG("could not get ETNA_GPU_FEATURES_0");
919 goto fail;
920 }
921 screen->features[0] = val;
922
923 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_1, &val)) {
924 DBG("could not get ETNA_GPU_FEATURES_1");
925 goto fail;
926 }
927 screen->features[1] = val;
928
929 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_2, &val)) {
930 DBG("could not get ETNA_GPU_FEATURES_2");
931 goto fail;
932 }
933 screen->features[2] = val;
934
935 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_3, &val)) {
936 DBG("could not get ETNA_GPU_FEATURES_3");
937 goto fail;
938 }
939 screen->features[3] = val;
940
941 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_4, &val)) {
942 DBG("could not get ETNA_GPU_FEATURES_4");
943 goto fail;
944 }
945 screen->features[4] = val;
946
947 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_5, &val)) {
948 DBG("could not get ETNA_GPU_FEATURES_5");
949 goto fail;
950 }
951 screen->features[5] = val;
952
953 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_6, &val)) {
954 DBG("could not get ETNA_GPU_FEATURES_6");
955 goto fail;
956 }
957 screen->features[6] = val;
958
959 if (etna_gpu_get_param(screen->gpu, ETNA_GPU_FEATURES_7, &val)) {
960 DBG("could not get ETNA_GPU_FEATURES_7");
961 goto fail;
962 }
963 screen->features[7] = val;
964
965 if (!etna_get_specs(screen))
966 goto fail;
967
968 if (screen->specs.halti >= 5 && !etnaviv_device_softpin_capable(dev)) {
969 DBG("halti5 requires softpin");
970 goto fail;
971 }
972
973 screen->options = (nir_shader_compiler_options) {
974 .lower_fpow = true,
975 .lower_sub = true,
976 .lower_ftrunc = true,
977 .fuse_ffma = true,
978 .lower_bitops = true,
979 .lower_all_io_to_temps = true,
980 .vertex_id_zero_based = true,
981 .lower_flrp32 = true,
982 .lower_fmod = true,
983 .lower_vector_cmp = true,
984 .lower_fdph = true,
985 .lower_fdiv = true, /* !screen->specs.has_new_transcendentals */
986 .lower_fsign = !screen->specs.has_sign_floor_ceil,
987 .lower_ffloor = !screen->specs.has_sign_floor_ceil,
988 .lower_fceil = !screen->specs.has_sign_floor_ceil,
989 .lower_fsqrt = !screen->specs.has_sin_cos_sqrt,
990 .lower_sincos = !screen->specs.has_sin_cos_sqrt,
991 };
992
993 /* apply debug options that disable individual features */
994 if (DBG_ENABLED(ETNA_DBG_NO_EARLY_Z))
995 screen->features[viv_chipFeatures] |= chipFeatures_NO_EARLY_Z;
996 if (DBG_ENABLED(ETNA_DBG_NO_TS))
997 screen->features[viv_chipFeatures] &= ~chipFeatures_FAST_CLEAR;
998 if (DBG_ENABLED(ETNA_DBG_NO_AUTODISABLE))
999 screen->features[viv_chipMinorFeatures1] &= ~chipMinorFeatures1_AUTO_DISABLE;
1000 if (DBG_ENABLED(ETNA_DBG_NO_SUPERTILE))
1001 screen->specs.can_supertile = 0;
1002 if (DBG_ENABLED(ETNA_DBG_NO_SINGLEBUF))
1003 screen->specs.single_buffer = 0;
1004
1005 pscreen->destroy = etna_screen_destroy;
1006 pscreen->get_param = etna_screen_get_param;
1007 pscreen->get_paramf = etna_screen_get_paramf;
1008 pscreen->get_shader_param = etna_screen_get_shader_param;
1009 pscreen->get_compiler_options = etna_get_compiler_options;
1010
1011 pscreen->get_name = etna_screen_get_name;
1012 pscreen->get_vendor = etna_screen_get_vendor;
1013 pscreen->get_device_vendor = etna_screen_get_device_vendor;
1014
1015 pscreen->get_timestamp = etna_screen_get_timestamp;
1016 pscreen->context_create = etna_context_create;
1017 pscreen->is_format_supported = etna_screen_is_format_supported;
1018 pscreen->query_dmabuf_modifiers = etna_screen_query_dmabuf_modifiers;
1019
1020 etna_fence_screen_init(pscreen);
1021 etna_query_screen_init(pscreen);
1022 etna_resource_screen_init(pscreen);
1023
1024 util_dynarray_init(&screen->supported_pm_queries, NULL);
1025 slab_create_parent(&screen->transfer_pool, sizeof(struct etna_transfer), 16);
1026
1027 if (screen->drm_version >= ETNA_DRM_VERSION_PERFMON)
1028 etna_pm_query_setup(screen);
1029
1030 return pscreen;
1031
1032 fail:
1033 etna_screen_destroy(pscreen);
1034 return NULL;
1035 }