1 /* -*- mode: C; c-file-style: "k&r"; tab-width 4; indent-tabs-mode: t; -*- */
4 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
26 * Rob Clark <robclark@freedesktop.org>
30 #include "pipe/p_defines.h"
31 #include "pipe/p_screen.h"
32 #include "pipe/p_state.h"
34 #include "util/u_memory.h"
35 #include "util/u_inlines.h"
36 #include "util/u_format.h"
37 #include "util/u_format_s3tc.h"
38 #include "util/u_string.h"
39 #include "util/u_debug.h"
41 #include "util/os_time.h"
46 #include <sys/sysinfo.h>
48 #include "freedreno_screen.h"
49 #include "freedreno_resource.h"
50 #include "freedreno_fence.h"
51 #include "freedreno_query.h"
52 #include "freedreno_util.h"
54 #include "a2xx/fd2_screen.h"
55 #include "a3xx/fd3_screen.h"
56 #include "a4xx/fd4_screen.h"
57 #include "a5xx/fd5_screen.h"
58 #include "a6xx/fd6_screen.h"
61 #include "ir3/ir3_nir.h"
63 /* XXX this should go away */
64 #include "state_tracker/drm_driver.h"
66 static const struct debug_named_value debug_options
[] = {
67 {"msgs", FD_DBG_MSGS
, "Print debug messages"},
68 {"disasm", FD_DBG_DISASM
, "Dump TGSI and adreno shader disassembly"},
69 {"dclear", FD_DBG_DCLEAR
, "Mark all state dirty after clear"},
70 {"ddraw", FD_DBG_DDRAW
, "Mark all state dirty after draw"},
71 {"noscis", FD_DBG_NOSCIS
, "Disable scissor optimization"},
72 {"direct", FD_DBG_DIRECT
, "Force inline (SS_DIRECT) state loads"},
73 {"nobypass", FD_DBG_NOBYPASS
, "Disable GMEM bypass"},
74 {"fraghalf", FD_DBG_FRAGHALF
, "Use half-precision in fragment shader"},
75 {"nobin", FD_DBG_NOBIN
, "Disable hw binning"},
76 {"optmsgs", FD_DBG_OPTMSGS
,"Enable optimizer debug messages"},
77 {"glsl120", FD_DBG_GLSL120
,"Temporary flag to force GLSL 1.20 (rather than 1.30) on a3xx+"},
78 {"shaderdb", FD_DBG_SHADERDB
, "Enable shaderdb output"},
79 {"flush", FD_DBG_FLUSH
, "Force flush after every draw"},
80 {"deqp", FD_DBG_DEQP
, "Enable dEQP hacks"},
81 {"inorder", FD_DBG_INORDER
,"Disable reordering for draws/blits"},
82 {"bstat", FD_DBG_BSTAT
, "Print batch stats at context destroy"},
83 {"nogrow", FD_DBG_NOGROW
, "Disable \"growable\" cmdstream buffers, even if kernel supports it"},
84 {"lrz", FD_DBG_LRZ
, "Enable experimental LRZ support (a5xx+)"},
85 {"noindirect",FD_DBG_NOINDR
, "Disable hw indirect draws (emulate on CPU)"},
86 {"noblit", FD_DBG_NOBLIT
, "Disable blitter (fallback to generic blit path)"},
87 {"hiprio", FD_DBG_HIPRIO
, "Force high-priority context"},
88 {"ttile", FD_DBG_TTILE
, "Enable texture tiling (a5xx)"},
89 {"perfcntrs", FD_DBG_PERFC
, "Expose performance counters"},
93 DEBUG_GET_ONCE_FLAGS_OPTION(fd_mesa_debug
, "FD_MESA_DEBUG", debug_options
, 0)
95 int fd_mesa_debug
= 0;
96 bool fd_binning_enabled
= true;
97 static bool glsl120
= false;
99 static const struct debug_named_value shader_debug_options
[] = {
100 {"vs", FD_DBG_SHADER_VS
, "Print shader disasm for vertex shaders"},
101 {"fs", FD_DBG_SHADER_FS
, "Print shader disasm for fragment shaders"},
102 {"cs", FD_DBG_SHADER_CS
, "Print shader disasm for compute shaders"},
103 DEBUG_NAMED_VALUE_END
106 DEBUG_GET_ONCE_FLAGS_OPTION(fd_shader_debug
, "FD_SHADER_DEBUG", shader_debug_options
, 0)
108 enum fd_shader_debug fd_shader_debug
= 0;
111 fd_screen_get_name(struct pipe_screen
*pscreen
)
113 static char buffer
[128];
114 util_snprintf(buffer
, sizeof(buffer
), "FD%03d",
115 fd_screen(pscreen
)->device_id
);
120 fd_screen_get_vendor(struct pipe_screen
*pscreen
)
126 fd_screen_get_device_vendor(struct pipe_screen
*pscreen
)
133 fd_screen_get_timestamp(struct pipe_screen
*pscreen
)
135 struct fd_screen
*screen
= fd_screen(pscreen
);
137 if (screen
->has_timestamp
) {
139 fd_pipe_get_param(screen
->pipe
, FD_TIMESTAMP
, &n
);
140 debug_assert(screen
->max_freq
> 0);
141 return n
* 1000000000 / screen
->max_freq
;
143 int64_t cpu_time
= os_time_get() * 1000;
144 return cpu_time
+ screen
->cpu_gpu_time_delta
;
150 fd_screen_destroy(struct pipe_screen
*pscreen
)
152 struct fd_screen
*screen
= fd_screen(pscreen
);
155 fd_pipe_del(screen
->pipe
);
158 fd_device_del(screen
->dev
);
160 fd_bc_fini(&screen
->batch_cache
);
162 slab_destroy_parent(&screen
->transfer_pool
);
164 mtx_destroy(&screen
->lock
);
166 ralloc_free(screen
->compiler
);
168 free(screen
->perfcntr_queries
);
173 TODO either move caps to a2xx/a3xx specific code, or maybe have some
174 tables for things that differ if the delta is not too much..
177 fd_screen_get_param(struct pipe_screen
*pscreen
, enum pipe_cap param
)
179 struct fd_screen
*screen
= fd_screen(pscreen
);
181 /* this is probably not totally correct.. but it's a start: */
183 /* Supported features (boolean caps). */
184 case PIPE_CAP_NPOT_TEXTURES
:
185 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES
:
186 case PIPE_CAP_ANISOTROPIC_FILTER
:
187 case PIPE_CAP_POINT_SPRITE
:
188 case PIPE_CAP_BLEND_EQUATION_SEPARATE
:
189 case PIPE_CAP_TEXTURE_SWIZZLE
:
190 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS
:
191 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT
:
192 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER
:
193 case PIPE_CAP_SEAMLESS_CUBE_MAP
:
194 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED
:
195 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION
:
196 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY
:
197 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY
:
198 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY
:
199 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT
:
200 case PIPE_CAP_STRING_MARKER
:
201 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS
:
202 case PIPE_CAP_TEXTURE_BARRIER
:
203 case PIPE_CAP_INVALIDATE_BUFFER
:
206 case PIPE_CAP_VERTEXID_NOBASE
:
207 return is_a3xx(screen
) || is_a4xx(screen
);
209 case PIPE_CAP_COMPUTE
:
210 return has_compute(screen
);
212 case PIPE_CAP_SHADER_STENCIL_EXPORT
:
213 case PIPE_CAP_TGSI_TEXCOORD
:
214 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER
:
215 case PIPE_CAP_TEXTURE_MIRROR_CLAMP
:
216 case PIPE_CAP_QUERY_MEMORY_INFO
:
217 case PIPE_CAP_PCI_GROUP
:
218 case PIPE_CAP_PCI_BUS
:
219 case PIPE_CAP_PCI_DEVICE
:
220 case PIPE_CAP_PCI_FUNCTION
:
224 case PIPE_CAP_PRIMITIVE_RESTART
:
225 case PIPE_CAP_TGSI_INSTANCEID
:
226 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR
:
227 case PIPE_CAP_INDEP_BLEND_ENABLE
:
228 case PIPE_CAP_INDEP_BLEND_FUNC
:
229 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS
:
230 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR
:
231 case PIPE_CAP_CONDITIONAL_RENDER
:
232 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED
:
233 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE
:
234 case PIPE_CAP_CLIP_HALFZ
:
235 return is_a3xx(screen
) || is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
);
237 case PIPE_CAP_FAKE_SW_MSAA
:
238 return !fd_screen_get_param(pscreen
, PIPE_CAP_TEXTURE_MULTISAMPLE
);
240 case PIPE_CAP_TEXTURE_MULTISAMPLE
:
241 return is_a5xx(screen
) || is_a6xx(screen
);
243 case PIPE_CAP_DEPTH_CLIP_DISABLE
:
244 return is_a3xx(screen
) || is_a4xx(screen
);
246 case PIPE_CAP_POLYGON_OFFSET_CLAMP
:
247 return is_a5xx(screen
) || is_a6xx(screen
);
249 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY
:
251 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT
:
252 if (is_a3xx(screen
)) return 16;
253 if (is_a4xx(screen
)) return 32;
254 if (is_a5xx(screen
)) return 32;
255 if (is_a6xx(screen
)) return 32;
257 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE
:
258 /* We could possibly emulate more by pretending 2d/rect textures and
259 * splitting high bits of index into 2nd dimension..
261 if (is_a3xx(screen
)) return 8192;
262 if (is_a4xx(screen
)) return 16384;
263 if (is_a5xx(screen
)) return 16384;
264 if (is_a6xx(screen
)) return 16384;
267 case PIPE_CAP_TEXTURE_FLOAT_LINEAR
:
268 case PIPE_CAP_CUBE_MAP_ARRAY
:
269 case PIPE_CAP_SAMPLER_VIEW_TARGET
:
270 case PIPE_CAP_TEXTURE_QUERY_LOD
:
271 return is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
);
273 case PIPE_CAP_START_INSTANCE
:
274 /* Note that a5xx can do this, it just can't (at least with
275 * current firmware) do draw_indirect with base_instance.
276 * Since draw_indirect is needed sooner (gles31 and gl40 vs
277 * gl42), hide base_instance on a5xx. :-/
279 return is_a4xx(screen
);
281 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT
:
284 case PIPE_CAP_GLSL_FEATURE_LEVEL
:
285 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY
:
288 return is_ir3(screen
) ? 140 : 120;
290 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT
:
291 if (is_a5xx(screen
) || is_a6xx(screen
))
295 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS
:
296 if (is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
))
300 /* Unsupported features. */
301 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT
:
302 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER
:
303 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS
:
304 case PIPE_CAP_USER_VERTEX_BUFFERS
:
305 case PIPE_CAP_QUERY_PIPELINE_STATISTICS
:
306 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK
:
307 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT
:
308 case PIPE_CAP_TEXTURE_GATHER_SM5
:
309 case PIPE_CAP_SAMPLE_SHADING
:
310 case PIPE_CAP_TEXTURE_GATHER_OFFSETS
:
311 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION
:
312 case PIPE_CAP_MULTI_DRAW_INDIRECT
:
313 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS
:
314 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE
:
315 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE
:
316 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY
:
317 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY
:
318 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS
:
319 case PIPE_CAP_DEPTH_BOUNDS_TEST
:
320 case PIPE_CAP_TGSI_TXQS
:
321 /* TODO if we need this, do it in nir/ir3 backend to avoid breaking precompile: */
322 case PIPE_CAP_FORCE_PERSAMPLE_INTERP
:
323 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS
:
324 case PIPE_CAP_CLEAR_TEXTURE
:
325 case PIPE_CAP_DRAW_PARAMETERS
:
326 case PIPE_CAP_TGSI_PACK_HALF_FLOAT
:
327 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL
:
328 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL
:
329 case PIPE_CAP_GENERATE_MIPMAP
:
330 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS
:
331 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR
:
332 case PIPE_CAP_CULL_DISTANCE
:
333 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES
:
334 case PIPE_CAP_TGSI_VOTE
:
335 case PIPE_CAP_MAX_WINDOW_RECTANGLES
:
336 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED
:
337 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS
:
338 case PIPE_CAP_TGSI_ARRAY_COMPONENTS
:
339 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS
:
340 case PIPE_CAP_TGSI_FS_FBFETCH
:
341 case PIPE_CAP_TGSI_MUL_ZERO_WINS
:
342 case PIPE_CAP_DOUBLES
:
344 case PIPE_CAP_INT64_DIVMOD
:
345 case PIPE_CAP_TGSI_TEX_TXF_LZ
:
346 case PIPE_CAP_TGSI_CLOCK
:
347 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE
:
348 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE
:
349 case PIPE_CAP_TGSI_BALLOT
:
350 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT
:
351 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX
:
352 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION
:
353 case PIPE_CAP_POST_DEPTH_COVERAGE
:
354 case PIPE_CAP_BINDLESS_TEXTURE
:
355 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF
:
356 case PIPE_CAP_QUERY_SO_OVERFLOW
:
357 case PIPE_CAP_MEMOBJ
:
358 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS
:
359 case PIPE_CAP_TILE_RASTER_ORDER
:
360 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES
:
361 case PIPE_CAP_FRAMEBUFFER_MSAA_CONSTRAINTS
:
362 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET
:
363 case PIPE_CAP_FENCE_SIGNAL
:
364 case PIPE_CAP_CONSTBUF0_FLAGS
:
365 case PIPE_CAP_PACKED_UNIFORMS
:
366 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES
:
367 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES
:
368 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES
:
369 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES
:
370 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE
:
371 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS
:
372 case PIPE_CAP_PROGRAMMABLE_SAMPLE_LOCATIONS
:
375 case PIPE_CAP_MAX_GS_INVOCATIONS
:
378 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE
:
381 case PIPE_CAP_CONTEXT_PRIORITY_MASK
:
382 return screen
->priority_mask
;
384 case PIPE_CAP_DRAW_INDIRECT
:
385 if (is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
))
389 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT
:
390 if (is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
))
394 case PIPE_CAP_LOAD_CONSTBUF
:
395 /* name is confusing, but this turns on std430 packing */
400 case PIPE_CAP_MAX_VIEWPORTS
:
403 case PIPE_CAP_SHAREABLE_SHADERS
:
404 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY
:
405 /* manage the variants for these ourself, to avoid breaking precompile: */
406 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED
:
407 case PIPE_CAP_VERTEX_COLOR_CLAMPED
:
413 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS
:
415 return PIPE_MAX_SO_BUFFERS
;
417 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME
:
418 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS
:
422 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS
:
423 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS
:
425 return 16 * 4; /* should only be shader out limit? */
428 /* Geometry shader output, unsupported. */
429 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES
:
430 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS
:
431 case PIPE_CAP_MAX_VERTEX_STREAMS
:
434 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE
:
438 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS
:
439 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS
:
440 return MAX_MIP_LEVELS
;
441 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS
:
444 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS
:
445 return (is_a3xx(screen
) || is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
)) ? 256 : 0;
447 /* Render targets. */
448 case PIPE_CAP_MAX_RENDER_TARGETS
:
449 return screen
->max_rts
;
450 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS
:
451 return is_a3xx(screen
) ? 1 : 0;
454 case PIPE_CAP_QUERY_BUFFER_OBJECT
:
456 case PIPE_CAP_OCCLUSION_QUERY
:
457 return is_a3xx(screen
) || is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
);
458 case PIPE_CAP_QUERY_TIMESTAMP
:
459 case PIPE_CAP_QUERY_TIME_ELAPSED
:
460 /* only a4xx, requires new enough kernel so we know max_freq: */
461 return (screen
->max_freq
> 0) && (is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
));
463 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET
:
464 case PIPE_CAP_MIN_TEXEL_OFFSET
:
467 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET
:
468 case PIPE_CAP_MAX_TEXEL_OFFSET
:
471 case PIPE_CAP_ENDIANNESS
:
472 return PIPE_ENDIAN_LITTLE
;
474 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT
:
477 case PIPE_CAP_VENDOR_ID
:
479 case PIPE_CAP_DEVICE_ID
:
481 case PIPE_CAP_ACCELERATED
:
483 case PIPE_CAP_VIDEO_MEMORY
:
484 DBG("FINISHME: The value returned is incorrect\n");
488 case PIPE_CAP_NATIVE_FENCE_FD
:
489 return fd_device_version(screen
->dev
) >= FD_VERSION_FENCE_FD
;
491 debug_printf("unknown param %d\n", param
);
496 fd_screen_get_paramf(struct pipe_screen
*pscreen
, enum pipe_capf param
)
499 case PIPE_CAPF_MAX_LINE_WIDTH
:
500 case PIPE_CAPF_MAX_LINE_WIDTH_AA
:
501 /* NOTE: actual value is 127.0f, but this is working around a deqp
502 * bug.. dEQP-GLES3.functional.rasterization.primitives.lines_wide
503 * uses too small of a render target size, and gets confused when
504 * the lines start going offscreen.
506 * See: https://code.google.com/p/android/issues/detail?id=206513
508 if (fd_mesa_debug
& FD_DBG_DEQP
)
511 case PIPE_CAPF_MAX_POINT_WIDTH
:
512 case PIPE_CAPF_MAX_POINT_WIDTH_AA
:
514 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY
:
516 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS
:
518 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE
:
519 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE
:
520 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY
:
523 debug_printf("unknown paramf %d\n", param
);
528 fd_screen_get_shader_param(struct pipe_screen
*pscreen
,
529 enum pipe_shader_type shader
,
530 enum pipe_shader_cap param
)
532 struct fd_screen
*screen
= fd_screen(pscreen
);
536 case PIPE_SHADER_FRAGMENT
:
537 case PIPE_SHADER_VERTEX
:
539 case PIPE_SHADER_COMPUTE
:
540 if (has_compute(screen
))
543 case PIPE_SHADER_GEOMETRY
:
544 /* maye we could emulate.. */
547 DBG("unknown shader type %d", shader
);
551 /* this is probably not totally correct.. but it's a start: */
553 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS
:
554 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS
:
555 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS
:
556 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS
:
558 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH
:
560 case PIPE_SHADER_CAP_MAX_INPUTS
:
561 case PIPE_SHADER_CAP_MAX_OUTPUTS
:
563 case PIPE_SHADER_CAP_MAX_TEMPS
:
564 return 64; /* Max native temporaries. */
565 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE
:
566 /* NOTE: seems to be limit for a3xx is actually 512 but
567 * split between VS and FS. Use lower limit of 256 to
568 * avoid getting into impossible situations:
570 return ((is_a3xx(screen
) || is_a4xx(screen
) || is_a5xx(screen
) || is_a6xx(screen
)) ? 4096 : 64) * sizeof(float[4]);
571 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS
:
572 return is_ir3(screen
) ? 16 : 1;
573 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED
:
575 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR
:
576 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR
:
577 /* Technically this should be the same as for TEMP/CONST, since
578 * everything is just normal registers. This is just temporary
579 * hack until load_input/store_output handle arrays in a similar
580 * way as load_var/store_var..
583 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR
:
584 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR
:
585 /* a2xx compiler doesn't handle indirect: */
586 return is_ir3(screen
) ? 1 : 0;
587 case PIPE_SHADER_CAP_SUBROUTINES
:
588 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED
:
589 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED
:
590 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED
:
591 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED
:
592 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE
:
593 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS
:
594 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD
:
595 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS
:
596 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS
:
598 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED
:
600 case PIPE_SHADER_CAP_INTEGERS
:
603 return is_ir3(screen
) ? 1 : 0;
604 case PIPE_SHADER_CAP_INT64_ATOMICS
:
606 case PIPE_SHADER_CAP_FP16
:
608 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS
:
609 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS
:
611 case PIPE_SHADER_CAP_PREFERRED_IR
:
613 return PIPE_SHADER_IR_NIR
;
614 return PIPE_SHADER_IR_TGSI
;
615 case PIPE_SHADER_CAP_SUPPORTED_IRS
:
616 if (is_ir3(screen
)) {
617 return (1 << PIPE_SHADER_IR_NIR
) | (1 << PIPE_SHADER_IR_TGSI
);
619 return (1 << PIPE_SHADER_IR_TGSI
);
622 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT
:
624 case PIPE_SHADER_CAP_SCALAR_ISA
:
625 return is_ir3(screen
) ? 1 : 0;
626 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS
:
627 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES
:
628 if (is_a5xx(screen
) || is_a6xx(screen
)) {
629 /* a5xx (and a4xx for that matter) has one state-block
630 * for compute-shader SSBO's and another that is shared
631 * by VS/HS/DS/GS/FS.. so to simplify things for now
632 * just advertise SSBOs for FS and CS. We could possibly
633 * do what blob does, and partition the space for
634 * VS/HS/DS/GS/FS. The blob advertises:
636 * GL_MAX_VERTEX_SHADER_STORAGE_BLOCKS: 4
637 * GL_MAX_GEOMETRY_SHADER_STORAGE_BLOCKS: 4
638 * GL_MAX_TESS_CONTROL_SHADER_STORAGE_BLOCKS: 4
639 * GL_MAX_TESS_EVALUATION_SHADER_STORAGE_BLOCKS: 4
640 * GL_MAX_FRAGMENT_SHADER_STORAGE_BLOCKS: 4
641 * GL_MAX_COMPUTE_SHADER_STORAGE_BLOCKS: 24
642 * GL_MAX_COMBINED_SHADER_STORAGE_BLOCKS: 24
644 * I think that way we could avoid having to patch shaders
645 * for actual SSBO indexes by using a static partitioning.
647 * Note same state block is used for images and buffers,
648 * but images also need texture state for read access
653 case PIPE_SHADER_FRAGMENT
:
654 case PIPE_SHADER_COMPUTE
:
662 debug_printf("unknown shader param %d\n", param
);
666 /* TODO depending on how much the limits differ for a3xx/a4xx, maybe move this
667 * into per-generation backend?
670 fd_get_compute_param(struct pipe_screen
*pscreen
, enum pipe_shader_ir ir_type
,
671 enum pipe_compute_cap param
, void *ret
)
673 struct fd_screen
*screen
= fd_screen(pscreen
);
674 const char * const ir
= "ir3";
676 if (!has_compute(screen
))
679 #define RET(x) do { \
681 memcpy(ret, x, sizeof(x)); \
686 case PIPE_COMPUTE_CAP_ADDRESS_BITS
:
687 // don't expose 64b pointer support yet, until ir3 supports 64b
688 // math, otherwise spir64 target is used and we get 64b pointer
689 // calculations that we can't do yet
690 // if (is_a5xx(screen))
691 // RET((uint32_t []){ 64 });
692 RET((uint32_t []){ 32 });
694 case PIPE_COMPUTE_CAP_IR_TARGET
:
697 return strlen(ir
) * sizeof(char);
699 case PIPE_COMPUTE_CAP_GRID_DIMENSION
:
700 RET((uint64_t []) { 3 });
702 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE
:
703 RET(((uint64_t []) { 65535, 65535, 65535 }));
705 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE
:
706 RET(((uint64_t []) { 1024, 1024, 64 }));
708 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK
:
709 RET((uint64_t []) { 1024 });
711 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE
:
712 RET((uint64_t []) { screen
->ram_size
});
714 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE
:
715 RET((uint64_t []) { 32768 });
717 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE
:
718 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE
:
719 RET((uint64_t []) { 4096 });
721 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE
:
722 RET((uint64_t []) { screen
->ram_size
});
724 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY
:
725 RET((uint32_t []) { screen
->max_freq
/ 1000000 });
727 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS
:
728 RET((uint32_t []) { 9999 }); // TODO
730 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED
:
731 RET((uint32_t []) { 1 });
733 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE
:
734 RET((uint32_t []) { 32 }); // TODO
736 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK
:
737 RET((uint64_t []) { 1024 }); // TODO
744 fd_get_compiler_options(struct pipe_screen
*pscreen
,
745 enum pipe_shader_ir ir
, unsigned shader
)
747 struct fd_screen
*screen
= fd_screen(pscreen
);
750 return ir3_get_compiler_options(screen
->compiler
);
756 fd_screen_bo_get_handle(struct pipe_screen
*pscreen
,
759 struct winsys_handle
*whandle
)
761 whandle
->stride
= stride
;
763 if (whandle
->type
== WINSYS_HANDLE_TYPE_SHARED
) {
764 return fd_bo_get_name(bo
, &whandle
->handle
) == 0;
765 } else if (whandle
->type
== WINSYS_HANDLE_TYPE_KMS
) {
766 whandle
->handle
= fd_bo_handle(bo
);
768 } else if (whandle
->type
== WINSYS_HANDLE_TYPE_FD
) {
769 whandle
->handle
= fd_bo_dmabuf(bo
);
777 fd_screen_bo_from_handle(struct pipe_screen
*pscreen
,
778 struct winsys_handle
*whandle
)
780 struct fd_screen
*screen
= fd_screen(pscreen
);
783 if (whandle
->type
== WINSYS_HANDLE_TYPE_SHARED
) {
784 bo
= fd_bo_from_name(screen
->dev
, whandle
->handle
);
785 } else if (whandle
->type
== WINSYS_HANDLE_TYPE_KMS
) {
786 bo
= fd_bo_from_handle(screen
->dev
, whandle
->handle
, 0);
787 } else if (whandle
->type
== WINSYS_HANDLE_TYPE_FD
) {
788 bo
= fd_bo_from_dmabuf(screen
->dev
, whandle
->handle
);
790 DBG("Attempt to import unsupported handle type %d", whandle
->type
);
795 DBG("ref name 0x%08x failed", whandle
->handle
);
803 fd_screen_create(struct fd_device
*dev
)
805 struct fd_screen
*screen
= CALLOC_STRUCT(fd_screen
);
806 struct pipe_screen
*pscreen
;
809 fd_mesa_debug
= debug_get_option_fd_mesa_debug();
810 fd_shader_debug
= debug_get_option_fd_shader_debug();
812 if (fd_mesa_debug
& FD_DBG_NOBIN
)
813 fd_binning_enabled
= false;
815 glsl120
= !!(fd_mesa_debug
& FD_DBG_GLSL120
);
820 pscreen
= &screen
->base
;
825 // maybe this should be in context?
826 screen
->pipe
= fd_pipe_new(screen
->dev
, FD_PIPE_3D
);
828 DBG("could not create 3d pipe");
832 if (fd_pipe_get_param(screen
->pipe
, FD_GMEM_SIZE
, &val
)) {
833 DBG("could not get GMEM size");
836 screen
->gmemsize_bytes
= val
;
838 if (fd_pipe_get_param(screen
->pipe
, FD_DEVICE_ID
, &val
)) {
839 DBG("could not get device-id");
842 screen
->device_id
= val
;
844 if (fd_pipe_get_param(screen
->pipe
, FD_MAX_FREQ
, &val
)) {
845 DBG("could not get gpu freq");
846 /* this limits what performance related queries are
847 * supported but is not fatal
849 screen
->max_freq
= 0;
851 screen
->max_freq
= val
;
852 if (fd_pipe_get_param(screen
->pipe
, FD_TIMESTAMP
, &val
) == 0)
853 screen
->has_timestamp
= true;
856 if (fd_pipe_get_param(screen
->pipe
, FD_GPU_ID
, &val
)) {
857 DBG("could not get gpu-id");
860 screen
->gpu_id
= val
;
862 if (fd_pipe_get_param(screen
->pipe
, FD_CHIP_ID
, &val
)) {
863 DBG("could not get chip-id");
864 /* older kernels may not have this property: */
865 unsigned core
= screen
->gpu_id
/ 100;
866 unsigned major
= (screen
->gpu_id
% 100) / 10;
867 unsigned minor
= screen
->gpu_id
% 10;
868 unsigned patch
= 0; /* assume the worst */
869 val
= (patch
& 0xff) | ((minor
& 0xff) << 8) |
870 ((major
& 0xff) << 16) | ((core
& 0xff) << 24);
872 screen
->chip_id
= val
;
874 if (fd_pipe_get_param(screen
->pipe
, FD_NR_RINGS
, &val
)) {
875 DBG("could not get # of rings");
876 screen
->priority_mask
= 0;
878 /* # of rings equates to number of unique priority values: */
879 screen
->priority_mask
= (1 << val
) - 1;
884 screen
->ram_size
= si
.totalram
;
887 DBG(" GPU-id: %d", screen
->gpu_id
);
888 DBG(" Chip-id: 0x%08x", screen
->chip_id
);
889 DBG(" GMEM size: 0x%08x", screen
->gmemsize_bytes
);
891 /* explicitly checking for GPU revisions that are known to work. This
892 * may be overly conservative for a3xx, where spoofing the gpu_id with
893 * the blob driver seems to generate identical cmdstream dumps. But
894 * on a2xx, there seem to be small differences between the GPU revs
895 * so it is probably better to actually test first on real hardware
898 * If you have a different adreno version, feel free to add it to one
899 * of the cases below and see what happens. And if it works, please
902 switch (screen
->gpu_id
) {
905 fd2_screen_init(pscreen
);
911 fd3_screen_init(pscreen
);
915 fd4_screen_init(pscreen
);
918 fd5_screen_init(pscreen
);
921 fd6_screen_init(pscreen
);
924 debug_printf("unsupported GPU: a%03d\n", screen
->gpu_id
);
928 if (screen
->gpu_id
>= 500) {
929 screen
->gmem_alignw
= 64;
930 screen
->gmem_alignh
= 32;
931 screen
->num_vsc_pipes
= 16;
933 screen
->gmem_alignw
= 32;
934 screen
->gmem_alignh
= 32;
935 screen
->num_vsc_pipes
= 8;
938 /* NOTE: don't enable reordering on a2xx, since completely untested.
939 * Also, don't enable if we have too old of a kernel to support
940 * growable cmdstream buffers, since memory requirement for cmdstream
941 * buffers would be too much otherwise.
943 if ((screen
->gpu_id
>= 300) && (fd_device_version(dev
) >= FD_VERSION_UNLIMITED_CMDS
))
944 screen
->reorder
= !(fd_mesa_debug
& FD_DBG_INORDER
);
946 fd_bc_init(&screen
->batch_cache
);
948 (void) mtx_init(&screen
->lock
, mtx_plain
);
950 pscreen
->destroy
= fd_screen_destroy
;
951 pscreen
->get_param
= fd_screen_get_param
;
952 pscreen
->get_paramf
= fd_screen_get_paramf
;
953 pscreen
->get_shader_param
= fd_screen_get_shader_param
;
954 pscreen
->get_compute_param
= fd_get_compute_param
;
955 pscreen
->get_compiler_options
= fd_get_compiler_options
;
957 fd_resource_screen_init(pscreen
);
958 fd_query_screen_init(pscreen
);
960 pscreen
->get_name
= fd_screen_get_name
;
961 pscreen
->get_vendor
= fd_screen_get_vendor
;
962 pscreen
->get_device_vendor
= fd_screen_get_device_vendor
;
964 pscreen
->get_timestamp
= fd_screen_get_timestamp
;
966 pscreen
->fence_reference
= fd_fence_ref
;
967 pscreen
->fence_finish
= fd_fence_finish
;
968 pscreen
->fence_get_fd
= fd_fence_get_fd
;
970 slab_create_parent(&screen
->transfer_pool
, sizeof(struct fd_transfer
), 16);
975 fd_screen_destroy(pscreen
);