gallium: Add PIPE_SHADER_CAP_INT64_ATOMICS
[mesa.git] / src / gallium / drivers / nouveau / nvc0 / nvc0_screen.c
1 /*
2 * Copyright 2010 Christoph Bumiller
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23 #include <xf86drm.h>
24 #include <nouveau_drm.h>
25 #include <nvif/class.h>
26 #include "util/u_format.h"
27 #include "util/u_format_s3tc.h"
28 #include "pipe/p_screen.h"
29
30 #include "nouveau_vp3_video.h"
31
32 #include "nvc0/nvc0_context.h"
33 #include "nvc0/nvc0_screen.h"
34
35 #include "nvc0/mme/com9097.mme.h"
36 #include "nvc0/mme/com90c0.mme.h"
37
38 #include "nv50/g80_texture.xml.h"
39
40 static boolean
41 nvc0_screen_is_format_supported(struct pipe_screen *pscreen,
42 enum pipe_format format,
43 enum pipe_texture_target target,
44 unsigned sample_count,
45 unsigned bindings)
46 {
47 const struct util_format_description *desc = util_format_description(format);
48
49 if (sample_count > 8)
50 return false;
51 if (!(0x117 & (1 << sample_count))) /* 0, 1, 2, 4 or 8 */
52 return false;
53
54 /* Short-circuit the rest of the logic -- this is used by the state tracker
55 * to determine valid MS levels in a no-attachments scenario.
56 */
57 if (format == PIPE_FORMAT_NONE && bindings & PIPE_BIND_RENDER_TARGET)
58 return true;
59
60 if (!util_format_is_supported(format, bindings))
61 return false;
62
63 if ((bindings & PIPE_BIND_SAMPLER_VIEW) && (target != PIPE_BUFFER))
64 if (util_format_get_blocksizebits(format) == 3 * 32)
65 return false;
66
67 if (bindings & PIPE_BIND_LINEAR)
68 if (util_format_is_depth_or_stencil(format) ||
69 (target != PIPE_TEXTURE_1D &&
70 target != PIPE_TEXTURE_2D &&
71 target != PIPE_TEXTURE_RECT) ||
72 sample_count > 1)
73 return false;
74
75 /* Restrict ETC2 and ASTC formats here. These are only supported on GK20A.
76 */
77 if ((desc->layout == UTIL_FORMAT_LAYOUT_ETC ||
78 desc->layout == UTIL_FORMAT_LAYOUT_ASTC) &&
79 /* The claim is that this should work on GM107 but it doesn't. Need to
80 * test further and figure out if it's a nouveau issue or a HW one.
81 nouveau_screen(pscreen)->class_3d < GM107_3D_CLASS &&
82 */
83 nouveau_screen(pscreen)->class_3d != NVEA_3D_CLASS)
84 return false;
85
86 /* shared is always supported */
87 bindings &= ~(PIPE_BIND_LINEAR |
88 PIPE_BIND_SHARED);
89
90 if (bindings & PIPE_BIND_SHADER_IMAGE) {
91 if (sample_count > 1 &&
92 nouveau_screen(pscreen)->class_3d >= GM107_3D_CLASS) {
93 /* MS images are currently unsupported on Maxwell because they have to
94 * be handled explicitly. */
95 return false;
96 }
97
98 if (format == PIPE_FORMAT_B8G8R8A8_UNORM &&
99 nouveau_screen(pscreen)->class_3d < NVE4_3D_CLASS) {
100 /* This should work on Fermi, but for currently unknown reasons it
101 * does not and results in breaking reads from pbos. */
102 return false;
103 }
104 }
105
106 return (( nvc0_format_table[format].usage |
107 nvc0_vertex_format[format].usage) & bindings) == bindings;
108 }
109
110 static int
111 nvc0_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
112 {
113 const uint16_t class_3d = nouveau_screen(pscreen)->class_3d;
114 struct nouveau_device *dev = nouveau_screen(pscreen)->device;
115
116 switch (param) {
117 /* non-boolean caps */
118 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
119 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
120 return 15;
121 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
122 return 12;
123 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
124 return 2048;
125 case PIPE_CAP_MIN_TEXEL_OFFSET:
126 return -8;
127 case PIPE_CAP_MAX_TEXEL_OFFSET:
128 return 7;
129 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
130 return -32;
131 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
132 return 31;
133 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
134 return 128 * 1024 * 1024;
135 case PIPE_CAP_GLSL_FEATURE_LEVEL:
136 return 430;
137 case PIPE_CAP_MAX_RENDER_TARGETS:
138 return 8;
139 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
140 return 1;
141 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
142 return 4;
143 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
144 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
145 return 128;
146 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
147 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
148 return 1024;
149 case PIPE_CAP_MAX_VERTEX_STREAMS:
150 return 4;
151 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
152 return 2048;
153 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
154 return 256;
155 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
156 if (class_3d < GM107_3D_CLASS)
157 return 256; /* IMAGE bindings require alignment to 256 */
158 return 16;
159 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
160 return 16;
161 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
162 return NOUVEAU_MIN_BUFFER_MAP_ALIGN;
163 case PIPE_CAP_MAX_VIEWPORTS:
164 return NVC0_MAX_VIEWPORTS;
165 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
166 return 4;
167 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
168 return PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50;
169 case PIPE_CAP_ENDIANNESS:
170 return PIPE_ENDIAN_LITTLE;
171 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
172 return 30;
173 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
174 return NVC0_MAX_WINDOW_RECTANGLES;
175
176 /* supported caps */
177 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
178 case PIPE_CAP_TEXTURE_SWIZZLE:
179 case PIPE_CAP_TEXTURE_SHADOW_MAP:
180 case PIPE_CAP_NPOT_TEXTURES:
181 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
182 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
183 case PIPE_CAP_ANISOTROPIC_FILTER:
184 case PIPE_CAP_SEAMLESS_CUBE_MAP:
185 case PIPE_CAP_CUBE_MAP_ARRAY:
186 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
187 case PIPE_CAP_TEXTURE_MULTISAMPLE:
188 case PIPE_CAP_TWO_SIDED_STENCIL:
189 case PIPE_CAP_DEPTH_CLIP_DISABLE:
190 case PIPE_CAP_POINT_SPRITE:
191 case PIPE_CAP_TGSI_TEXCOORD:
192 case PIPE_CAP_SM3:
193 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
194 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
195 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
196 case PIPE_CAP_QUERY_TIMESTAMP:
197 case PIPE_CAP_QUERY_TIME_ELAPSED:
198 case PIPE_CAP_OCCLUSION_QUERY:
199 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
200 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
201 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
202 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
203 case PIPE_CAP_INDEP_BLEND_ENABLE:
204 case PIPE_CAP_INDEP_BLEND_FUNC:
205 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
206 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
207 case PIPE_CAP_PRIMITIVE_RESTART:
208 case PIPE_CAP_TGSI_INSTANCEID:
209 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
210 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
211 case PIPE_CAP_CONDITIONAL_RENDER:
212 case PIPE_CAP_TEXTURE_BARRIER:
213 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
214 case PIPE_CAP_START_INSTANCE:
215 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
216 case PIPE_CAP_DRAW_INDIRECT:
217 case PIPE_CAP_USER_CONSTANT_BUFFERS:
218 case PIPE_CAP_USER_VERTEX_BUFFERS:
219 case PIPE_CAP_TEXTURE_QUERY_LOD:
220 case PIPE_CAP_SAMPLE_SHADING:
221 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
222 case PIPE_CAP_TEXTURE_GATHER_SM5:
223 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
224 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
225 case PIPE_CAP_SAMPLER_VIEW_TARGET:
226 case PIPE_CAP_CLIP_HALFZ:
227 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
228 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
229 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
230 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
231 case PIPE_CAP_DEPTH_BOUNDS_TEST:
232 case PIPE_CAP_TGSI_TXQS:
233 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
234 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
235 case PIPE_CAP_SHAREABLE_SHADERS:
236 case PIPE_CAP_CLEAR_TEXTURE:
237 case PIPE_CAP_DRAW_PARAMETERS:
238 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
239 case PIPE_CAP_MULTI_DRAW_INDIRECT:
240 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
241 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
242 case PIPE_CAP_QUERY_BUFFER_OBJECT:
243 case PIPE_CAP_INVALIDATE_BUFFER:
244 case PIPE_CAP_STRING_MARKER:
245 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
246 case PIPE_CAP_CULL_DISTANCE:
247 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
248 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
249 case PIPE_CAP_TGSI_VOTE:
250 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
251 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
252 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
253 case PIPE_CAP_DOUBLES:
254 case PIPE_CAP_INT64:
255 case PIPE_CAP_TGSI_TEX_TXF_LZ:
256 case PIPE_CAP_TGSI_CLOCK:
257 case PIPE_CAP_COMPUTE:
258 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
259 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
260 return 1;
261 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
262 return (class_3d >= NVE4_3D_CLASS) ? 1 : 0;
263 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
264 return nouveau_screen(pscreen)->vram_domain & NOUVEAU_BO_VRAM ? 1 : 0;
265 case PIPE_CAP_TGSI_FS_FBFETCH:
266 return class_3d >= NVE4_3D_CLASS; /* needs testing on fermi */
267 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
268 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
269 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
270 case PIPE_CAP_POST_DEPTH_COVERAGE:
271 return class_3d >= GM200_3D_CLASS;
272 case PIPE_CAP_TGSI_BALLOT:
273 return class_3d >= NVE4_3D_CLASS;
274
275 /* unsupported caps */
276 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
277 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
278 case PIPE_CAP_SHADER_STENCIL_EXPORT:
279 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
280 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
281 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
282 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
283 case PIPE_CAP_FAKE_SW_MSAA:
284 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
285 case PIPE_CAP_VERTEXID_NOBASE:
286 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
287 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
288 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
289 case PIPE_CAP_GENERATE_MIPMAP:
290 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
291 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
292 case PIPE_CAP_QUERY_MEMORY_INFO:
293 case PIPE_CAP_PCI_GROUP:
294 case PIPE_CAP_PCI_BUS:
295 case PIPE_CAP_PCI_DEVICE:
296 case PIPE_CAP_PCI_FUNCTION:
297 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
298 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
299 case PIPE_CAP_NATIVE_FENCE_FD:
300 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
301 case PIPE_CAP_INT64_DIVMOD:
302 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
303 case PIPE_CAP_BINDLESS_TEXTURE:
304 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
305 case PIPE_CAP_QUERY_SO_OVERFLOW:
306 case PIPE_CAP_MEMOBJ:
307 case PIPE_CAP_LOAD_CONSTBUF:
308 return 0;
309
310 case PIPE_CAP_VENDOR_ID:
311 return 0x10de;
312 case PIPE_CAP_DEVICE_ID: {
313 uint64_t device_id;
314 if (nouveau_getparam(dev, NOUVEAU_GETPARAM_PCI_DEVICE, &device_id)) {
315 NOUVEAU_ERR("NOUVEAU_GETPARAM_PCI_DEVICE failed.\n");
316 return -1;
317 }
318 return device_id;
319 }
320 case PIPE_CAP_ACCELERATED:
321 return 1;
322 case PIPE_CAP_VIDEO_MEMORY:
323 return dev->vram_size >> 20;
324 case PIPE_CAP_UMA:
325 return 0;
326 }
327
328 NOUVEAU_ERR("unknown PIPE_CAP %d\n", param);
329 return 0;
330 }
331
332 static int
333 nvc0_screen_get_shader_param(struct pipe_screen *pscreen,
334 enum pipe_shader_type shader,
335 enum pipe_shader_cap param)
336 {
337 const uint16_t class_3d = nouveau_screen(pscreen)->class_3d;
338
339 switch (shader) {
340 case PIPE_SHADER_VERTEX:
341 case PIPE_SHADER_GEOMETRY:
342 case PIPE_SHADER_FRAGMENT:
343 case PIPE_SHADER_COMPUTE:
344 case PIPE_SHADER_TESS_CTRL:
345 case PIPE_SHADER_TESS_EVAL:
346 break;
347 default:
348 return 0;
349 }
350
351 switch (param) {
352 case PIPE_SHADER_CAP_PREFERRED_IR:
353 return PIPE_SHADER_IR_TGSI;
354 case PIPE_SHADER_CAP_SUPPORTED_IRS:
355 return 1 << PIPE_SHADER_IR_TGSI;
356 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
357 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
358 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
359 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
360 return 16384;
361 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
362 return 16;
363 case PIPE_SHADER_CAP_MAX_INPUTS:
364 if (shader == PIPE_SHADER_VERTEX)
365 return 32;
366 /* NOTE: These only count our slots for GENERIC varyings.
367 * The address space may be larger, but the actual hard limit seems to be
368 * less than what the address space layout permits, so don't add TEXCOORD,
369 * COLOR, etc. here.
370 */
371 if (shader == PIPE_SHADER_FRAGMENT)
372 return 0x1f0 / 16;
373 /* Actually this counts CLIPVERTEX, which occupies the last generic slot,
374 * and excludes 0x60 per-patch inputs.
375 */
376 return 0x200 / 16;
377 case PIPE_SHADER_CAP_MAX_OUTPUTS:
378 return 32;
379 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
380 return 65536;
381 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
382 return NVC0_MAX_PIPE_CONSTBUFS;
383 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
384 return shader != PIPE_SHADER_FRAGMENT;
385 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
386 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
387 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
388 return 1;
389 case PIPE_SHADER_CAP_MAX_TEMPS:
390 return NVC0_CAP_MAX_PROGRAM_TEMPS;
391 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
392 return 1;
393 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
394 return 1;
395 case PIPE_SHADER_CAP_SUBROUTINES:
396 return 1;
397 case PIPE_SHADER_CAP_INTEGERS:
398 return 1;
399 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
400 return 1;
401 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
402 return 1;
403 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
404 return 1;
405 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
406 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
407 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
408 case PIPE_SHADER_CAP_INT64_ATOMICS:
409 case PIPE_SHADER_CAP_FP16:
410 return 0;
411 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
412 return NVC0_MAX_BUFFERS;
413 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
414 return (class_3d >= NVE4_3D_CLASS) ? 32 : 16;
415 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
416 return (class_3d >= NVE4_3D_CLASS) ? 32 : 16;
417 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
418 return 32;
419 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
420 if (class_3d >= NVE4_3D_CLASS)
421 return NVC0_MAX_IMAGES;
422 if (shader == PIPE_SHADER_FRAGMENT || shader == PIPE_SHADER_COMPUTE)
423 return NVC0_MAX_IMAGES;
424 return 0;
425 default:
426 NOUVEAU_ERR("unknown PIPE_SHADER_CAP %d\n", param);
427 return 0;
428 }
429 }
430
431 static float
432 nvc0_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
433 {
434 switch (param) {
435 case PIPE_CAPF_MAX_LINE_WIDTH:
436 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
437 return 10.0f;
438 case PIPE_CAPF_MAX_POINT_WIDTH:
439 return 63.0f;
440 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
441 return 63.375f;
442 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
443 return 16.0f;
444 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
445 return 15.0f;
446 case PIPE_CAPF_GUARD_BAND_LEFT:
447 case PIPE_CAPF_GUARD_BAND_TOP:
448 return 0.0f;
449 case PIPE_CAPF_GUARD_BAND_RIGHT:
450 case PIPE_CAPF_GUARD_BAND_BOTTOM:
451 return 0.0f; /* that or infinity */
452 }
453
454 NOUVEAU_ERR("unknown PIPE_CAPF %d\n", param);
455 return 0.0f;
456 }
457
458 static int
459 nvc0_screen_get_compute_param(struct pipe_screen *pscreen,
460 enum pipe_shader_ir ir_type,
461 enum pipe_compute_cap param, void *data)
462 {
463 struct nvc0_screen *screen = nvc0_screen(pscreen);
464 const uint16_t obj_class = screen->compute->oclass;
465
466 #define RET(x) do { \
467 if (data) \
468 memcpy(data, x, sizeof(x)); \
469 return sizeof(x); \
470 } while (0)
471
472 switch (param) {
473 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
474 RET((uint64_t []) { 3 });
475 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
476 if (obj_class >= NVE4_COMPUTE_CLASS) {
477 RET(((uint64_t []) { 0x7fffffff, 65535, 65535 }));
478 } else {
479 RET(((uint64_t []) { 65535, 65535, 65535 }));
480 }
481 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
482 RET(((uint64_t []) { 1024, 1024, 64 }));
483 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
484 RET((uint64_t []) { 1024 });
485 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
486 if (obj_class >= NVE4_COMPUTE_CLASS) {
487 RET((uint64_t []) { 1024 });
488 } else {
489 RET((uint64_t []) { 512 });
490 }
491 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE: /* g[] */
492 RET((uint64_t []) { 1ULL << 40 });
493 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE: /* s[] */
494 switch (obj_class) {
495 case GM200_COMPUTE_CLASS:
496 RET((uint64_t []) { 96 << 10 });
497 break;
498 case GM107_COMPUTE_CLASS:
499 RET((uint64_t []) { 64 << 10 });
500 break;
501 default:
502 RET((uint64_t []) { 48 << 10 });
503 break;
504 }
505 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE: /* l[] */
506 RET((uint64_t []) { 512 << 10 });
507 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE: /* c[], arbitrary limit */
508 RET((uint64_t []) { 4096 });
509 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
510 RET((uint32_t []) { 32 });
511 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
512 RET((uint64_t []) { 1ULL << 40 });
513 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
514 RET((uint32_t []) { 0 });
515 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
516 RET((uint32_t []) { screen->mp_count_compute });
517 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
518 RET((uint32_t []) { 512 }); /* FIXME: arbitrary limit */
519 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
520 RET((uint32_t []) { 64 });
521 default:
522 return 0;
523 }
524
525 #undef RET
526 }
527
528 static void
529 nvc0_screen_destroy(struct pipe_screen *pscreen)
530 {
531 struct nvc0_screen *screen = nvc0_screen(pscreen);
532
533 if (!nouveau_drm_screen_unref(&screen->base))
534 return;
535
536 if (screen->base.fence.current) {
537 struct nouveau_fence *current = NULL;
538
539 /* nouveau_fence_wait will create a new current fence, so wait on the
540 * _current_ one, and remove both.
541 */
542 nouveau_fence_ref(screen->base.fence.current, &current);
543 nouveau_fence_wait(current, NULL);
544 nouveau_fence_ref(NULL, &current);
545 nouveau_fence_ref(NULL, &screen->base.fence.current);
546 }
547 if (screen->base.pushbuf)
548 screen->base.pushbuf->user_priv = NULL;
549
550 if (screen->blitter)
551 nvc0_blitter_destroy(screen);
552 if (screen->pm.prog) {
553 screen->pm.prog->code = NULL; /* hardcoded, don't FREE */
554 nvc0_program_destroy(NULL, screen->pm.prog);
555 FREE(screen->pm.prog);
556 }
557
558 nouveau_bo_ref(NULL, &screen->text);
559 nouveau_bo_ref(NULL, &screen->uniform_bo);
560 nouveau_bo_ref(NULL, &screen->tls);
561 nouveau_bo_ref(NULL, &screen->txc);
562 nouveau_bo_ref(NULL, &screen->fence.bo);
563 nouveau_bo_ref(NULL, &screen->poly_cache);
564
565 nouveau_heap_destroy(&screen->lib_code);
566 nouveau_heap_destroy(&screen->text_heap);
567
568 FREE(screen->default_tsc);
569 FREE(screen->tic.entries);
570
571 nouveau_object_del(&screen->eng3d);
572 nouveau_object_del(&screen->eng2d);
573 nouveau_object_del(&screen->m2mf);
574 nouveau_object_del(&screen->compute);
575 nouveau_object_del(&screen->nvsw);
576
577 nouveau_screen_fini(&screen->base);
578
579 FREE(screen);
580 }
581
582 static int
583 nvc0_graph_set_macro(struct nvc0_screen *screen, uint32_t m, unsigned pos,
584 unsigned size, const uint32_t *data)
585 {
586 struct nouveau_pushbuf *push = screen->base.pushbuf;
587
588 size /= 4;
589
590 assert((pos + size) <= 0x800);
591
592 BEGIN_NVC0(push, SUBC_3D(NVC0_GRAPH_MACRO_ID), 2);
593 PUSH_DATA (push, (m - 0x3800) / 8);
594 PUSH_DATA (push, pos);
595 BEGIN_1IC0(push, SUBC_3D(NVC0_GRAPH_MACRO_UPLOAD_POS), size + 1);
596 PUSH_DATA (push, pos);
597 PUSH_DATAp(push, data, size);
598
599 return pos + size;
600 }
601
602 static void
603 nvc0_magic_3d_init(struct nouveau_pushbuf *push, uint16_t obj_class)
604 {
605 BEGIN_NVC0(push, SUBC_3D(0x10cc), 1);
606 PUSH_DATA (push, 0xff);
607 BEGIN_NVC0(push, SUBC_3D(0x10e0), 2);
608 PUSH_DATA (push, 0xff);
609 PUSH_DATA (push, 0xff);
610 BEGIN_NVC0(push, SUBC_3D(0x10ec), 2);
611 PUSH_DATA (push, 0xff);
612 PUSH_DATA (push, 0xff);
613 BEGIN_NVC0(push, SUBC_3D(0x074c), 1);
614 PUSH_DATA (push, 0x3f);
615
616 BEGIN_NVC0(push, SUBC_3D(0x16a8), 1);
617 PUSH_DATA (push, (3 << 16) | 3);
618 BEGIN_NVC0(push, SUBC_3D(0x1794), 1);
619 PUSH_DATA (push, (2 << 16) | 2);
620
621 if (obj_class < GM107_3D_CLASS) {
622 BEGIN_NVC0(push, SUBC_3D(0x12ac), 1);
623 PUSH_DATA (push, 0);
624 }
625 BEGIN_NVC0(push, SUBC_3D(0x0218), 1);
626 PUSH_DATA (push, 0x10);
627 BEGIN_NVC0(push, SUBC_3D(0x10fc), 1);
628 PUSH_DATA (push, 0x10);
629 BEGIN_NVC0(push, SUBC_3D(0x1290), 1);
630 PUSH_DATA (push, 0x10);
631 BEGIN_NVC0(push, SUBC_3D(0x12d8), 2);
632 PUSH_DATA (push, 0x10);
633 PUSH_DATA (push, 0x10);
634 BEGIN_NVC0(push, SUBC_3D(0x1140), 1);
635 PUSH_DATA (push, 0x10);
636 BEGIN_NVC0(push, SUBC_3D(0x1610), 1);
637 PUSH_DATA (push, 0xe);
638
639 BEGIN_NVC0(push, NVC0_3D(VERTEX_ID_GEN_MODE), 1);
640 PUSH_DATA (push, NVC0_3D_VERTEX_ID_GEN_MODE_DRAW_ARRAYS_ADD_START);
641 BEGIN_NVC0(push, SUBC_3D(0x030c), 1);
642 PUSH_DATA (push, 0);
643 BEGIN_NVC0(push, SUBC_3D(0x0300), 1);
644 PUSH_DATA (push, 3);
645
646 BEGIN_NVC0(push, SUBC_3D(0x02d0), 1);
647 PUSH_DATA (push, 0x3fffff);
648 BEGIN_NVC0(push, SUBC_3D(0x0fdc), 1);
649 PUSH_DATA (push, 1);
650 BEGIN_NVC0(push, SUBC_3D(0x19c0), 1);
651 PUSH_DATA (push, 1);
652
653 if (obj_class < GM107_3D_CLASS) {
654 BEGIN_NVC0(push, SUBC_3D(0x075c), 1);
655 PUSH_DATA (push, 3);
656
657 if (obj_class >= NVE4_3D_CLASS) {
658 BEGIN_NVC0(push, SUBC_3D(0x07fc), 1);
659 PUSH_DATA (push, 1);
660 }
661 }
662
663 /* TODO: find out what software methods 0x1528, 0x1280 and (on nve4) 0x02dc
664 * are supposed to do */
665 }
666
667 static void
668 nvc0_screen_fence_emit(struct pipe_screen *pscreen, u32 *sequence)
669 {
670 struct nvc0_screen *screen = nvc0_screen(pscreen);
671 struct nouveau_pushbuf *push = screen->base.pushbuf;
672
673 /* we need to do it after possible flush in MARK_RING */
674 *sequence = ++screen->base.fence.sequence;
675
676 assert(PUSH_AVAIL(push) + push->rsvd_kick >= 5);
677 PUSH_DATA (push, NVC0_FIFO_PKHDR_SQ(NVC0_3D(QUERY_ADDRESS_HIGH), 4));
678 PUSH_DATAh(push, screen->fence.bo->offset);
679 PUSH_DATA (push, screen->fence.bo->offset);
680 PUSH_DATA (push, *sequence);
681 PUSH_DATA (push, NVC0_3D_QUERY_GET_FENCE | NVC0_3D_QUERY_GET_SHORT |
682 (0xf << NVC0_3D_QUERY_GET_UNIT__SHIFT));
683 }
684
685 static u32
686 nvc0_screen_fence_update(struct pipe_screen *pscreen)
687 {
688 struct nvc0_screen *screen = nvc0_screen(pscreen);
689 return screen->fence.map[0];
690 }
691
692 static int
693 nvc0_screen_init_compute(struct nvc0_screen *screen)
694 {
695 screen->base.base.get_compute_param = nvc0_screen_get_compute_param;
696
697 switch (screen->base.device->chipset & ~0xf) {
698 case 0xc0:
699 case 0xd0:
700 return nvc0_screen_compute_setup(screen, screen->base.pushbuf);
701 case 0xe0:
702 case 0xf0:
703 case 0x100:
704 case 0x110:
705 case 0x120:
706 case 0x130:
707 return nve4_screen_compute_setup(screen, screen->base.pushbuf);
708 default:
709 return -1;
710 }
711 }
712
713 static int
714 nvc0_screen_resize_tls_area(struct nvc0_screen *screen,
715 uint32_t lpos, uint32_t lneg, uint32_t cstack)
716 {
717 struct nouveau_bo *bo = NULL;
718 int ret;
719 uint64_t size = (lpos + lneg) * 32 + cstack;
720
721 if (size >= (1 << 20)) {
722 NOUVEAU_ERR("requested TLS size too large: 0x%"PRIx64"\n", size);
723 return -1;
724 }
725
726 size *= (screen->base.device->chipset >= 0xe0) ? 64 : 48; /* max warps */
727 size = align(size, 0x8000);
728 size *= screen->mp_count;
729
730 size = align(size, 1 << 17);
731
732 ret = nouveau_bo_new(screen->base.device, NV_VRAM_DOMAIN(&screen->base), 1 << 17, size,
733 NULL, &bo);
734 if (ret)
735 return ret;
736 nouveau_bo_ref(NULL, &screen->tls);
737 screen->tls = bo;
738 return 0;
739 }
740
741 int
742 nvc0_screen_resize_text_area(struct nvc0_screen *screen, uint64_t size)
743 {
744 struct nouveau_pushbuf *push = screen->base.pushbuf;
745 struct nouveau_bo *bo;
746 int ret;
747
748 ret = nouveau_bo_new(screen->base.device, NV_VRAM_DOMAIN(&screen->base),
749 1 << 17, size, NULL, &bo);
750 if (ret)
751 return ret;
752
753 nouveau_bo_ref(NULL, &screen->text);
754 screen->text = bo;
755
756 nouveau_heap_destroy(&screen->lib_code);
757 nouveau_heap_destroy(&screen->text_heap);
758
759 /* XXX: getting a page fault at the end of the code buffer every few
760 * launches, don't use the last 256 bytes to work around them - prefetch ?
761 */
762 nouveau_heap_init(&screen->text_heap, 0, size - 0x100);
763
764 /* update the code segment setup */
765 BEGIN_NVC0(push, NVC0_3D(CODE_ADDRESS_HIGH), 2);
766 PUSH_DATAh(push, screen->text->offset);
767 PUSH_DATA (push, screen->text->offset);
768 if (screen->compute) {
769 BEGIN_NVC0(push, NVC0_CP(CODE_ADDRESS_HIGH), 2);
770 PUSH_DATAh(push, screen->text->offset);
771 PUSH_DATA (push, screen->text->offset);
772 }
773
774 return 0;
775 }
776
777 #define FAIL_SCREEN_INIT(str, err) \
778 do { \
779 NOUVEAU_ERR(str, err); \
780 goto fail; \
781 } while(0)
782
783 struct nouveau_screen *
784 nvc0_screen_create(struct nouveau_device *dev)
785 {
786 struct nvc0_screen *screen;
787 struct pipe_screen *pscreen;
788 struct nouveau_object *chan;
789 struct nouveau_pushbuf *push;
790 uint64_t value;
791 uint32_t obj_class;
792 uint32_t flags;
793 int ret;
794 unsigned i;
795
796 switch (dev->chipset & ~0xf) {
797 case 0xc0:
798 case 0xd0:
799 case 0xe0:
800 case 0xf0:
801 case 0x100:
802 case 0x110:
803 case 0x120:
804 case 0x130:
805 break;
806 default:
807 return NULL;
808 }
809
810 screen = CALLOC_STRUCT(nvc0_screen);
811 if (!screen)
812 return NULL;
813 pscreen = &screen->base.base;
814 pscreen->destroy = nvc0_screen_destroy;
815
816 ret = nouveau_screen_init(&screen->base, dev);
817 if (ret)
818 FAIL_SCREEN_INIT("Base screen init failed: %d\n", ret);
819 chan = screen->base.channel;
820 push = screen->base.pushbuf;
821 push->user_priv = screen;
822 push->rsvd_kick = 5;
823
824 screen->base.vidmem_bindings |= PIPE_BIND_CONSTANT_BUFFER |
825 PIPE_BIND_SHADER_BUFFER |
826 PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER |
827 PIPE_BIND_COMMAND_ARGS_BUFFER | PIPE_BIND_QUERY_BUFFER;
828 screen->base.sysmem_bindings |=
829 PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_INDEX_BUFFER;
830
831 if (screen->base.vram_domain & NOUVEAU_BO_GART) {
832 screen->base.sysmem_bindings |= screen->base.vidmem_bindings;
833 screen->base.vidmem_bindings = 0;
834 }
835
836 pscreen->context_create = nvc0_create;
837 pscreen->is_format_supported = nvc0_screen_is_format_supported;
838 pscreen->get_param = nvc0_screen_get_param;
839 pscreen->get_shader_param = nvc0_screen_get_shader_param;
840 pscreen->get_paramf = nvc0_screen_get_paramf;
841 pscreen->get_driver_query_info = nvc0_screen_get_driver_query_info;
842 pscreen->get_driver_query_group_info = nvc0_screen_get_driver_query_group_info;
843
844 nvc0_screen_init_resource_functions(pscreen);
845
846 screen->base.base.get_video_param = nouveau_vp3_screen_get_video_param;
847 screen->base.base.is_video_format_supported = nouveau_vp3_screen_video_supported;
848
849 flags = NOUVEAU_BO_GART | NOUVEAU_BO_MAP;
850 if (screen->base.drm->version >= 0x01000202)
851 flags |= NOUVEAU_BO_COHERENT;
852
853 ret = nouveau_bo_new(dev, flags, 0, 4096, NULL, &screen->fence.bo);
854 if (ret)
855 FAIL_SCREEN_INIT("Error allocating fence BO: %d\n", ret);
856 nouveau_bo_map(screen->fence.bo, 0, NULL);
857 screen->fence.map = screen->fence.bo->map;
858 screen->base.fence.emit = nvc0_screen_fence_emit;
859 screen->base.fence.update = nvc0_screen_fence_update;
860
861
862 ret = nouveau_object_new(chan, (dev->chipset < 0xe0) ? 0x1f906e : 0x906e,
863 NVIF_CLASS_SW_GF100, NULL, 0, &screen->nvsw);
864 if (ret)
865 FAIL_SCREEN_INIT("Error creating SW object: %d\n", ret);
866
867 BEGIN_NVC0(push, SUBC_SW(NV01_SUBCHAN_OBJECT), 1);
868 PUSH_DATA (push, screen->nvsw->handle);
869
870 switch (dev->chipset & ~0xf) {
871 case 0x130:
872 case 0x120:
873 case 0x110:
874 case 0x100:
875 case 0xf0:
876 obj_class = NVF0_P2MF_CLASS;
877 break;
878 case 0xe0:
879 obj_class = NVE4_P2MF_CLASS;
880 break;
881 default:
882 obj_class = NVC0_M2MF_CLASS;
883 break;
884 }
885 ret = nouveau_object_new(chan, 0xbeef323f, obj_class, NULL, 0,
886 &screen->m2mf);
887 if (ret)
888 FAIL_SCREEN_INIT("Error allocating PGRAPH context for M2MF: %d\n", ret);
889
890 BEGIN_NVC0(push, SUBC_M2MF(NV01_SUBCHAN_OBJECT), 1);
891 PUSH_DATA (push, screen->m2mf->oclass);
892 if (screen->m2mf->oclass == NVE4_P2MF_CLASS) {
893 BEGIN_NVC0(push, SUBC_COPY(NV01_SUBCHAN_OBJECT), 1);
894 PUSH_DATA (push, 0xa0b5);
895 }
896
897 ret = nouveau_object_new(chan, 0xbeef902d, NVC0_2D_CLASS, NULL, 0,
898 &screen->eng2d);
899 if (ret)
900 FAIL_SCREEN_INIT("Error allocating PGRAPH context for 2D: %d\n", ret);
901
902 BEGIN_NVC0(push, SUBC_2D(NV01_SUBCHAN_OBJECT), 1);
903 PUSH_DATA (push, screen->eng2d->oclass);
904 BEGIN_NVC0(push, SUBC_2D(NVC0_2D_SINGLE_GPC), 1);
905 PUSH_DATA (push, 0);
906 BEGIN_NVC0(push, NVC0_2D(OPERATION), 1);
907 PUSH_DATA (push, NV50_2D_OPERATION_SRCCOPY);
908 BEGIN_NVC0(push, NVC0_2D(CLIP_ENABLE), 1);
909 PUSH_DATA (push, 0);
910 BEGIN_NVC0(push, NVC0_2D(COLOR_KEY_ENABLE), 1);
911 PUSH_DATA (push, 0);
912 BEGIN_NVC0(push, SUBC_2D(0x0884), 1);
913 PUSH_DATA (push, 0x3f);
914 BEGIN_NVC0(push, SUBC_2D(0x0888), 1);
915 PUSH_DATA (push, 1);
916 BEGIN_NVC0(push, NVC0_2D(COND_MODE), 1);
917 PUSH_DATA (push, NV50_2D_COND_MODE_ALWAYS);
918
919 BEGIN_NVC0(push, SUBC_2D(NVC0_GRAPH_NOTIFY_ADDRESS_HIGH), 2);
920 PUSH_DATAh(push, screen->fence.bo->offset + 16);
921 PUSH_DATA (push, screen->fence.bo->offset + 16);
922
923 switch (dev->chipset & ~0xf) {
924 case 0x130:
925 switch (dev->chipset) {
926 case 0x130:
927 case 0x13b:
928 obj_class = GP100_3D_CLASS;
929 break;
930 default:
931 obj_class = GP102_3D_CLASS;
932 break;
933 }
934 break;
935 case 0x120:
936 obj_class = GM200_3D_CLASS;
937 break;
938 case 0x110:
939 obj_class = GM107_3D_CLASS;
940 break;
941 case 0x100:
942 case 0xf0:
943 obj_class = NVF0_3D_CLASS;
944 break;
945 case 0xe0:
946 switch (dev->chipset) {
947 case 0xea:
948 obj_class = NVEA_3D_CLASS;
949 break;
950 default:
951 obj_class = NVE4_3D_CLASS;
952 break;
953 }
954 break;
955 case 0xd0:
956 obj_class = NVC8_3D_CLASS;
957 break;
958 case 0xc0:
959 default:
960 switch (dev->chipset) {
961 case 0xc8:
962 obj_class = NVC8_3D_CLASS;
963 break;
964 case 0xc1:
965 obj_class = NVC1_3D_CLASS;
966 break;
967 default:
968 obj_class = NVC0_3D_CLASS;
969 break;
970 }
971 break;
972 }
973 ret = nouveau_object_new(chan, 0xbeef003d, obj_class, NULL, 0,
974 &screen->eng3d);
975 if (ret)
976 FAIL_SCREEN_INIT("Error allocating PGRAPH context for 3D: %d\n", ret);
977 screen->base.class_3d = obj_class;
978
979 BEGIN_NVC0(push, SUBC_3D(NV01_SUBCHAN_OBJECT), 1);
980 PUSH_DATA (push, screen->eng3d->oclass);
981
982 BEGIN_NVC0(push, NVC0_3D(COND_MODE), 1);
983 PUSH_DATA (push, NVC0_3D_COND_MODE_ALWAYS);
984
985 if (debug_get_bool_option("NOUVEAU_SHADER_WATCHDOG", true)) {
986 /* kill shaders after about 1 second (at 100 MHz) */
987 BEGIN_NVC0(push, NVC0_3D(WATCHDOG_TIMER), 1);
988 PUSH_DATA (push, 0x17);
989 }
990
991 IMMED_NVC0(push, NVC0_3D(ZETA_COMP_ENABLE),
992 screen->base.drm->version >= 0x01000101);
993 BEGIN_NVC0(push, NVC0_3D(RT_COMP_ENABLE(0)), 8);
994 for (i = 0; i < 8; ++i)
995 PUSH_DATA(push, screen->base.drm->version >= 0x01000101);
996
997 BEGIN_NVC0(push, NVC0_3D(RT_CONTROL), 1);
998 PUSH_DATA (push, 1);
999
1000 BEGIN_NVC0(push, NVC0_3D(CSAA_ENABLE), 1);
1001 PUSH_DATA (push, 0);
1002 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_ENABLE), 1);
1003 PUSH_DATA (push, 0);
1004 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_MODE), 1);
1005 PUSH_DATA (push, NVC0_3D_MULTISAMPLE_MODE_MS1);
1006 BEGIN_NVC0(push, NVC0_3D(MULTISAMPLE_CTRL), 1);
1007 PUSH_DATA (push, 0);
1008 BEGIN_NVC0(push, NVC0_3D(LINE_WIDTH_SEPARATE), 1);
1009 PUSH_DATA (push, 1);
1010 BEGIN_NVC0(push, NVC0_3D(PRIM_RESTART_WITH_DRAW_ARRAYS), 1);
1011 PUSH_DATA (push, 1);
1012 BEGIN_NVC0(push, NVC0_3D(BLEND_SEPARATE_ALPHA), 1);
1013 PUSH_DATA (push, 1);
1014 BEGIN_NVC0(push, NVC0_3D(BLEND_ENABLE_COMMON), 1);
1015 PUSH_DATA (push, 0);
1016 BEGIN_NVC0(push, NVC0_3D(SHADE_MODEL), 1);
1017 PUSH_DATA (push, NVC0_3D_SHADE_MODEL_SMOOTH);
1018 if (screen->eng3d->oclass < NVE4_3D_CLASS) {
1019 IMMED_NVC0(push, NVC0_3D(TEX_MISC), 0);
1020 } else {
1021 BEGIN_NVC0(push, NVE4_3D(TEX_CB_INDEX), 1);
1022 PUSH_DATA (push, 15);
1023 }
1024 BEGIN_NVC0(push, NVC0_3D(CALL_LIMIT_LOG), 1);
1025 PUSH_DATA (push, 8); /* 128 */
1026 BEGIN_NVC0(push, NVC0_3D(ZCULL_STATCTRS_ENABLE), 1);
1027 PUSH_DATA (push, 1);
1028 if (screen->eng3d->oclass >= NVC1_3D_CLASS) {
1029 BEGIN_NVC0(push, NVC0_3D(CACHE_SPLIT), 1);
1030 PUSH_DATA (push, NVC0_3D_CACHE_SPLIT_48K_SHARED_16K_L1);
1031 }
1032
1033 nvc0_magic_3d_init(push, screen->eng3d->oclass);
1034
1035 ret = nvc0_screen_resize_text_area(screen, 1 << 19);
1036 if (ret)
1037 FAIL_SCREEN_INIT("Error allocating TEXT area: %d\n", ret);
1038
1039 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 12, 7 << 16, NULL,
1040 &screen->uniform_bo);
1041 if (ret)
1042 FAIL_SCREEN_INIT("Error allocating uniform BO: %d\n", ret);
1043
1044 PUSH_REFN (push, screen->uniform_bo, NV_VRAM_DOMAIN(&screen->base) | NOUVEAU_BO_WR);
1045
1046 /* return { 0.0, 0.0, 0.0, 0.0 } for out-of-bounds vtxbuf access */
1047 BEGIN_NVC0(push, NVC0_3D(CB_SIZE), 3);
1048 PUSH_DATA (push, 256);
1049 PUSH_DATAh(push, screen->uniform_bo->offset + NVC0_CB_AUX_RUNOUT_INFO);
1050 PUSH_DATA (push, screen->uniform_bo->offset + NVC0_CB_AUX_RUNOUT_INFO);
1051 BEGIN_1IC0(push, NVC0_3D(CB_POS), 5);
1052 PUSH_DATA (push, 0);
1053 PUSH_DATAf(push, 0.0f);
1054 PUSH_DATAf(push, 0.0f);
1055 PUSH_DATAf(push, 0.0f);
1056 PUSH_DATAf(push, 0.0f);
1057 BEGIN_NVC0(push, NVC0_3D(VERTEX_RUNOUT_ADDRESS_HIGH), 2);
1058 PUSH_DATAh(push, screen->uniform_bo->offset + NVC0_CB_AUX_RUNOUT_INFO);
1059 PUSH_DATA (push, screen->uniform_bo->offset + NVC0_CB_AUX_RUNOUT_INFO);
1060
1061 if (screen->base.drm->version >= 0x01000101) {
1062 ret = nouveau_getparam(dev, NOUVEAU_GETPARAM_GRAPH_UNITS, &value);
1063 if (ret)
1064 FAIL_SCREEN_INIT("NOUVEAU_GETPARAM_GRAPH_UNITS failed: %d\n", ret);
1065 } else {
1066 if (dev->chipset >= 0xe0 && dev->chipset < 0xf0)
1067 value = (8 << 8) | 4;
1068 else
1069 value = (16 << 8) | 4;
1070 }
1071 screen->gpc_count = value & 0x000000ff;
1072 screen->mp_count = value >> 8;
1073 screen->mp_count_compute = screen->mp_count;
1074
1075 ret = nvc0_screen_resize_tls_area(screen, 128 * 16, 0, 0x200);
1076 if (ret)
1077 FAIL_SCREEN_INIT("Error allocating TLS area: %d\n", ret);
1078
1079 BEGIN_NVC0(push, NVC0_3D(TEMP_ADDRESS_HIGH), 4);
1080 PUSH_DATAh(push, screen->tls->offset);
1081 PUSH_DATA (push, screen->tls->offset);
1082 PUSH_DATA (push, screen->tls->size >> 32);
1083 PUSH_DATA (push, screen->tls->size);
1084 BEGIN_NVC0(push, NVC0_3D(WARP_TEMP_ALLOC), 1);
1085 PUSH_DATA (push, 0);
1086 /* Reduce likelihood of collision with real buffers by placing the hole at
1087 * the top of the 4G area. This will have to be dealt with for real
1088 * eventually by blocking off that area from the VM.
1089 */
1090 BEGIN_NVC0(push, NVC0_3D(LOCAL_BASE), 1);
1091 PUSH_DATA (push, 0xff << 24);
1092
1093 if (screen->eng3d->oclass < GM107_3D_CLASS) {
1094 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 17, 1 << 20, NULL,
1095 &screen->poly_cache);
1096 if (ret)
1097 FAIL_SCREEN_INIT("Error allocating poly cache BO: %d\n", ret);
1098
1099 BEGIN_NVC0(push, NVC0_3D(VERTEX_QUARANTINE_ADDRESS_HIGH), 3);
1100 PUSH_DATAh(push, screen->poly_cache->offset);
1101 PUSH_DATA (push, screen->poly_cache->offset);
1102 PUSH_DATA (push, 3);
1103 }
1104
1105 ret = nouveau_bo_new(dev, NV_VRAM_DOMAIN(&screen->base), 1 << 17, 1 << 17, NULL,
1106 &screen->txc);
1107 if (ret)
1108 FAIL_SCREEN_INIT("Error allocating txc BO: %d\n", ret);
1109
1110 BEGIN_NVC0(push, NVC0_3D(TIC_ADDRESS_HIGH), 3);
1111 PUSH_DATAh(push, screen->txc->offset);
1112 PUSH_DATA (push, screen->txc->offset);
1113 PUSH_DATA (push, NVC0_TIC_MAX_ENTRIES - 1);
1114 if (screen->eng3d->oclass >= GM107_3D_CLASS) {
1115 screen->tic.maxwell = true;
1116 if (screen->eng3d->oclass == GM107_3D_CLASS) {
1117 screen->tic.maxwell =
1118 debug_get_bool_option("NOUVEAU_MAXWELL_TIC", true);
1119 IMMED_NVC0(push, SUBC_3D(0x0f10), screen->tic.maxwell);
1120 }
1121 }
1122
1123 BEGIN_NVC0(push, NVC0_3D(TSC_ADDRESS_HIGH), 3);
1124 PUSH_DATAh(push, screen->txc->offset + 65536);
1125 PUSH_DATA (push, screen->txc->offset + 65536);
1126 PUSH_DATA (push, NVC0_TSC_MAX_ENTRIES - 1);
1127
1128 BEGIN_NVC0(push, NVC0_3D(SCREEN_Y_CONTROL), 1);
1129 PUSH_DATA (push, 0);
1130 BEGIN_NVC0(push, NVC0_3D(WINDOW_OFFSET_X), 2);
1131 PUSH_DATA (push, 0);
1132 PUSH_DATA (push, 0);
1133 BEGIN_NVC0(push, NVC0_3D(ZCULL_REGION), 1); /* deactivate ZCULL */
1134 PUSH_DATA (push, 0x3f);
1135
1136 BEGIN_NVC0(push, NVC0_3D(CLIP_RECTS_MODE), 1);
1137 PUSH_DATA (push, NVC0_3D_CLIP_RECTS_MODE_INSIDE_ANY);
1138 BEGIN_NVC0(push, NVC0_3D(CLIP_RECT_HORIZ(0)), 8 * 2);
1139 for (i = 0; i < 8 * 2; ++i)
1140 PUSH_DATA(push, 0);
1141 BEGIN_NVC0(push, NVC0_3D(CLIP_RECTS_EN), 1);
1142 PUSH_DATA (push, 0);
1143 BEGIN_NVC0(push, NVC0_3D(CLIPID_ENABLE), 1);
1144 PUSH_DATA (push, 0);
1145
1146 /* neither scissors, viewport nor stencil mask should affect clears */
1147 BEGIN_NVC0(push, NVC0_3D(CLEAR_FLAGS), 1);
1148 PUSH_DATA (push, 0);
1149
1150 BEGIN_NVC0(push, NVC0_3D(VIEWPORT_TRANSFORM_EN), 1);
1151 PUSH_DATA (push, 1);
1152 for (i = 0; i < NVC0_MAX_VIEWPORTS; i++) {
1153 BEGIN_NVC0(push, NVC0_3D(DEPTH_RANGE_NEAR(i)), 2);
1154 PUSH_DATAf(push, 0.0f);
1155 PUSH_DATAf(push, 1.0f);
1156 }
1157 BEGIN_NVC0(push, NVC0_3D(VIEW_VOLUME_CLIP_CTRL), 1);
1158 PUSH_DATA (push, NVC0_3D_VIEW_VOLUME_CLIP_CTRL_UNK1_UNK1);
1159
1160 /* We use scissors instead of exact view volume clipping,
1161 * so they're always enabled.
1162 */
1163 for (i = 0; i < NVC0_MAX_VIEWPORTS; i++) {
1164 BEGIN_NVC0(push, NVC0_3D(SCISSOR_ENABLE(i)), 3);
1165 PUSH_DATA (push, 1);
1166 PUSH_DATA (push, 8192 << 16);
1167 PUSH_DATA (push, 8192 << 16);
1168 }
1169
1170 #define MK_MACRO(m, n) i = nvc0_graph_set_macro(screen, m, i, sizeof(n), n);
1171
1172 i = 0;
1173 MK_MACRO(NVC0_3D_MACRO_VERTEX_ARRAY_PER_INSTANCE, mme9097_per_instance_bf);
1174 MK_MACRO(NVC0_3D_MACRO_BLEND_ENABLES, mme9097_blend_enables);
1175 MK_MACRO(NVC0_3D_MACRO_VERTEX_ARRAY_SELECT, mme9097_vertex_array_select);
1176 MK_MACRO(NVC0_3D_MACRO_TEP_SELECT, mme9097_tep_select);
1177 MK_MACRO(NVC0_3D_MACRO_GP_SELECT, mme9097_gp_select);
1178 MK_MACRO(NVC0_3D_MACRO_POLYGON_MODE_FRONT, mme9097_poly_mode_front);
1179 MK_MACRO(NVC0_3D_MACRO_POLYGON_MODE_BACK, mme9097_poly_mode_back);
1180 MK_MACRO(NVC0_3D_MACRO_DRAW_ARRAYS_INDIRECT, mme9097_draw_arrays_indirect);
1181 MK_MACRO(NVC0_3D_MACRO_DRAW_ELEMENTS_INDIRECT, mme9097_draw_elts_indirect);
1182 MK_MACRO(NVC0_3D_MACRO_DRAW_ARRAYS_INDIRECT_COUNT, mme9097_draw_arrays_indirect_count);
1183 MK_MACRO(NVC0_3D_MACRO_DRAW_ELEMENTS_INDIRECT_COUNT, mme9097_draw_elts_indirect_count);
1184 MK_MACRO(NVC0_3D_MACRO_QUERY_BUFFER_WRITE, mme9097_query_buffer_write);
1185 MK_MACRO(NVC0_CP_MACRO_LAUNCH_GRID_INDIRECT, mme90c0_launch_grid_indirect);
1186
1187 BEGIN_NVC0(push, NVC0_3D(RASTERIZE_ENABLE), 1);
1188 PUSH_DATA (push, 1);
1189 BEGIN_NVC0(push, NVC0_3D(RT_SEPARATE_FRAG_DATA), 1);
1190 PUSH_DATA (push, 1);
1191 BEGIN_NVC0(push, NVC0_3D(MACRO_GP_SELECT), 1);
1192 PUSH_DATA (push, 0x40);
1193 BEGIN_NVC0(push, NVC0_3D(LAYER), 1);
1194 PUSH_DATA (push, 0);
1195 BEGIN_NVC0(push, NVC0_3D(MACRO_TEP_SELECT), 1);
1196 PUSH_DATA (push, 0x30);
1197 BEGIN_NVC0(push, NVC0_3D(PATCH_VERTICES), 1);
1198 PUSH_DATA (push, 3);
1199 BEGIN_NVC0(push, NVC0_3D(SP_SELECT(2)), 1);
1200 PUSH_DATA (push, 0x20);
1201 BEGIN_NVC0(push, NVC0_3D(SP_SELECT(0)), 1);
1202 PUSH_DATA (push, 0x00);
1203 screen->save_state.patch_vertices = 3;
1204
1205 BEGIN_NVC0(push, NVC0_3D(POINT_COORD_REPLACE), 1);
1206 PUSH_DATA (push, 0);
1207 BEGIN_NVC0(push, NVC0_3D(POINT_RASTER_RULES), 1);
1208 PUSH_DATA (push, NVC0_3D_POINT_RASTER_RULES_OGL);
1209
1210 IMMED_NVC0(push, NVC0_3D(EDGEFLAG), 1);
1211
1212 if (nvc0_screen_init_compute(screen))
1213 goto fail;
1214
1215 /* XXX: Compute and 3D are somehow aliased on Fermi. */
1216 for (i = 0; i < 5; ++i) {
1217 /* TIC and TSC entries for each unit (nve4+ only) */
1218 /* auxiliary constants (6 user clip planes, base instance id) */
1219 BEGIN_NVC0(push, NVC0_3D(CB_SIZE), 3);
1220 PUSH_DATA (push, NVC0_CB_AUX_SIZE);
1221 PUSH_DATAh(push, screen->uniform_bo->offset + NVC0_CB_AUX_INFO(i));
1222 PUSH_DATA (push, screen->uniform_bo->offset + NVC0_CB_AUX_INFO(i));
1223 BEGIN_NVC0(push, NVC0_3D(CB_BIND(i)), 1);
1224 PUSH_DATA (push, (15 << 4) | 1);
1225 if (screen->eng3d->oclass >= NVE4_3D_CLASS) {
1226 unsigned j;
1227 BEGIN_1IC0(push, NVC0_3D(CB_POS), 9);
1228 PUSH_DATA (push, NVC0_CB_AUX_UNK_INFO);
1229 for (j = 0; j < 8; ++j)
1230 PUSH_DATA(push, j);
1231 } else {
1232 BEGIN_NVC0(push, NVC0_3D(TEX_LIMITS(i)), 1);
1233 PUSH_DATA (push, 0x54);
1234 }
1235
1236 /* MS sample coordinate offsets: these do not work with _ALT modes ! */
1237 BEGIN_1IC0(push, NVC0_3D(CB_POS), 1 + 2 * 8);
1238 PUSH_DATA (push, NVC0_CB_AUX_MS_INFO);
1239 PUSH_DATA (push, 0); /* 0 */
1240 PUSH_DATA (push, 0);
1241 PUSH_DATA (push, 1); /* 1 */
1242 PUSH_DATA (push, 0);
1243 PUSH_DATA (push, 0); /* 2 */
1244 PUSH_DATA (push, 1);
1245 PUSH_DATA (push, 1); /* 3 */
1246 PUSH_DATA (push, 1);
1247 PUSH_DATA (push, 2); /* 4 */
1248 PUSH_DATA (push, 0);
1249 PUSH_DATA (push, 3); /* 5 */
1250 PUSH_DATA (push, 0);
1251 PUSH_DATA (push, 2); /* 6 */
1252 PUSH_DATA (push, 1);
1253 PUSH_DATA (push, 3); /* 7 */
1254 PUSH_DATA (push, 1);
1255 }
1256 BEGIN_NVC0(push, NVC0_3D(LINKED_TSC), 1);
1257 PUSH_DATA (push, 0);
1258
1259 PUSH_KICK (push);
1260
1261 screen->tic.entries = CALLOC(4096, sizeof(void *));
1262 screen->tsc.entries = screen->tic.entries + 2048;
1263
1264 if (!nvc0_blitter_create(screen))
1265 goto fail;
1266
1267 screen->default_tsc = CALLOC_STRUCT(nv50_tsc_entry);
1268 screen->default_tsc->tsc[0] = G80_TSC_0_SRGB_CONVERSION;
1269
1270 nouveau_fence_new(&screen->base, &screen->base.fence.current);
1271
1272 return &screen->base;
1273
1274 fail:
1275 screen->base.base.context_create = NULL;
1276 return &screen->base;
1277 }
1278
1279 int
1280 nvc0_screen_tic_alloc(struct nvc0_screen *screen, void *entry)
1281 {
1282 int i = screen->tic.next;
1283
1284 while (screen->tic.lock[i / 32] & (1 << (i % 32)))
1285 i = (i + 1) & (NVC0_TIC_MAX_ENTRIES - 1);
1286
1287 screen->tic.next = (i + 1) & (NVC0_TIC_MAX_ENTRIES - 1);
1288
1289 if (screen->tic.entries[i])
1290 nv50_tic_entry(screen->tic.entries[i])->id = -1;
1291
1292 screen->tic.entries[i] = entry;
1293 return i;
1294 }
1295
1296 int
1297 nvc0_screen_tsc_alloc(struct nvc0_screen *screen, void *entry)
1298 {
1299 int i = screen->tsc.next;
1300
1301 while (screen->tsc.lock[i / 32] & (1 << (i % 32)))
1302 i = (i + 1) & (NVC0_TSC_MAX_ENTRIES - 1);
1303
1304 screen->tsc.next = (i + 1) & (NVC0_TSC_MAX_ENTRIES - 1);
1305
1306 if (screen->tsc.entries[i])
1307 nv50_tsc_entry(screen->tsc.entries[i])->id = -1;
1308
1309 screen->tsc.entries[i] = entry;
1310 return i;
1311 }