73983e6c7a0a4a438259ff409d546f20cffeee27
[mesa.git] / src / gallium / drivers / panfrost / pan_screen.c
1 /*
2 * Copyright (C) 2008 VMware, Inc.
3 * Copyright (C) 2014 Broadcom
4 * Copyright (C) 2018 Alyssa Rosenzweig
5 * Copyright (C) 2019 Collabora, Ltd.
6 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
25 * SOFTWARE.
26 *
27 */
28
29 #include "util/u_debug.h"
30 #include "util/u_memory.h"
31 #include "util/format/u_format.h"
32 #include "util/format/u_format_s3tc.h"
33 #include "util/u_video.h"
34 #include "util/u_screen.h"
35 #include "util/os_time.h"
36 #include "util/u_process.h"
37 #include "pipe/p_defines.h"
38 #include "pipe/p_screen.h"
39 #include "draw/draw_context.h"
40
41 #include <fcntl.h>
42
43 #include "drm-uapi/drm_fourcc.h"
44 #include "drm-uapi/panfrost_drm.h"
45
46 #include "pan_bo.h"
47 #include "pan_screen.h"
48 #include "pan_resource.h"
49 #include "pan_public.h"
50 #include "pan_util.h"
51 #include "decode.h"
52
53 #include "pan_context.h"
54 #include "midgard/midgard_compile.h"
55 #include "bifrost/bifrost_compile.h"
56 #include "panfrost-quirks.h"
57
58 static const struct debug_named_value debug_options[] = {
59 {"msgs", PAN_DBG_MSGS, "Print debug messages"},
60 {"trace", PAN_DBG_TRACE, "Trace the command stream"},
61 {"deqp", PAN_DBG_DEQP, "Hacks for dEQP"},
62 {"afbc", PAN_DBG_AFBC, "Enable AFBC buffer sharing"},
63 {"sync", PAN_DBG_SYNC, "Wait for each job's completion and check for any GPU fault"},
64 {"precompile", PAN_DBG_PRECOMPILE, "Precompile shaders for shader-db"},
65 {"nofp16", PAN_DBG_NOFP16, "Disable 16-bit support"},
66 {"bifrost", PAN_DBG_BIFROST, "Enable experimental Mali G31 and G52 support"},
67 {"gl3", PAN_DBG_GL3, "Enable experimental GL 3.x implementation, up to 3.3"},
68 DEBUG_NAMED_VALUE_END
69 };
70
71 static const char *
72 panfrost_get_name(struct pipe_screen *screen)
73 {
74 return panfrost_model_name(pan_device(screen)->gpu_id);
75 }
76
77 static const char *
78 panfrost_get_vendor(struct pipe_screen *screen)
79 {
80 return "Panfrost";
81 }
82
83 static const char *
84 panfrost_get_device_vendor(struct pipe_screen *screen)
85 {
86 return "Arm";
87 }
88
89 static int
90 panfrost_get_param(struct pipe_screen *screen, enum pipe_cap param)
91 {
92 /* We expose in-dev stuff for dEQP that we don't want apps to use yet */
93 struct panfrost_device *dev = pan_device(screen);
94 bool is_deqp = dev->debug & PAN_DBG_DEQP;
95
96 /* Our GL 3.x implementation is WIP */
97 bool is_gl3 = dev->debug & PAN_DBG_GL3;
98 is_gl3 |= is_deqp;
99
100 /* Don't expose MRT related CAPs on GPUs that don't implement them */
101 bool has_mrt = !(dev->quirks & MIDGARD_SFBD);
102
103 /* Bifrost is WIP. No MRT support yet. */
104 bool is_bifrost = (dev->quirks & IS_BIFROST);
105 has_mrt &= !is_bifrost;
106
107 switch (param) {
108 case PIPE_CAP_NPOT_TEXTURES:
109 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
110 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
111 case PIPE_CAP_VERTEX_SHADER_SATURATE:
112 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
113 case PIPE_CAP_POINT_SPRITE:
114 case PIPE_CAP_DEPTH_CLIP_DISABLE:
115 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
116 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
117 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
118 return 1;
119
120 case PIPE_CAP_MAX_RENDER_TARGETS:
121 case PIPE_CAP_FBFETCH:
122 case PIPE_CAP_FBFETCH_COHERENT:
123 return has_mrt ? 8 : 1;
124
125 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
126 return 1;
127
128 case PIPE_CAP_SAMPLE_SHADING:
129 /* WIP */
130 return is_gl3 ? 1 : 0;
131
132
133 /* ES3 features unsupported on Bifrost */
134 case PIPE_CAP_OCCLUSION_QUERY:
135 case PIPE_CAP_TGSI_INSTANCEID:
136 case PIPE_CAP_TEXTURE_MULTISAMPLE:
137 case PIPE_CAP_SURFACE_SAMPLE_COUNT:
138 case PIPE_CAP_PRIMITIVE_RESTART:
139 case PIPE_CAP_PRIMITIVE_RESTART_FIXED_INDEX:
140 return !is_bifrost;
141
142 case PIPE_CAP_SAMPLER_VIEW_TARGET:
143 case PIPE_CAP_TEXTURE_SWIZZLE:
144 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
145 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
146 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
147 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
148 case PIPE_CAP_INDEP_BLEND_ENABLE:
149 case PIPE_CAP_INDEP_BLEND_FUNC:
150 case PIPE_CAP_GENERATE_MIPMAP:
151 case PIPE_CAP_ACCELERATED:
152 case PIPE_CAP_UMA:
153 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
154 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
155 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
156 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
157 return 1;
158
159 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
160 return is_bifrost ? 0 : 4;
161 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
162 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
163 return is_bifrost ? 0 : 64;
164 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
165 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
166 return is_bifrost ? 0 : 1;
167
168 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
169 return is_bifrost ? 0 : 256;
170
171 case PIPE_CAP_GLSL_FEATURE_LEVEL:
172 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
173 return is_gl3 ? 330 : (is_bifrost ? 120 : 140);
174 case PIPE_CAP_ESSL_FEATURE_LEVEL:
175 return is_bifrost ? 120 : 300;
176
177 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
178 return 16;
179
180 /* For faking GLES 3.1 for dEQP-GLES31 */
181 case PIPE_CAP_IMAGE_LOAD_FORMATTED:
182 case PIPE_CAP_CUBE_MAP_ARRAY:
183 case PIPE_CAP_COMPUTE:
184 return is_deqp;
185 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
186 return is_deqp ? 65536 : 0;
187
188 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
189 case PIPE_CAP_QUERY_TIMESTAMP:
190 case PIPE_CAP_CONDITIONAL_RENDER:
191 return is_gl3;
192
193 /* TODO: Where does this req come from in practice? */
194 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
195 return 1;
196
197 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
198 return 4096;
199 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
200 return is_bifrost ? 0 : 13;
201 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
202 return 13;
203
204 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
205 /* Hardware is natively upper left */
206 return 0;
207
208 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
209 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
210 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
211 case PIPE_CAP_TGSI_TEXCOORD:
212 return 1;
213
214 /* We would prefer varyings on Midgard, but proper sysvals on Bifrost */
215 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
216 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
217 case PIPE_CAP_TGSI_FS_POINT_IS_SYSVAL:
218 return is_bifrost;
219
220 case PIPE_CAP_SEAMLESS_CUBE_MAP:
221 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
222 return !is_bifrost;
223
224 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
225 return 0xffff;
226
227 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
228 return 0;
229
230 case PIPE_CAP_ENDIANNESS:
231 return PIPE_ENDIAN_NATIVE;
232
233 return 1;
234
235 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
236 return is_deqp ? 4 : 0;
237
238 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
239 return -8;
240
241 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
242 return 7;
243
244 case PIPE_CAP_VIDEO_MEMORY: {
245 uint64_t system_memory;
246
247 if (!os_get_total_physical_memory(&system_memory))
248 return 0;
249
250 return (int)(system_memory >> 20);
251 }
252
253 case PIPE_CAP_SHADER_STENCIL_EXPORT:
254 return !is_bifrost;
255
256 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
257 return 4;
258
259 case PIPE_CAP_MAX_VARYINGS:
260 return 16;
261
262 case PIPE_CAP_ALPHA_TEST:
263 case PIPE_CAP_FLATSHADE:
264 case PIPE_CAP_TWO_SIDED_COLOR:
265 case PIPE_CAP_CLIP_PLANES:
266 return 0;
267
268 case PIPE_CAP_PACKED_STREAM_OUTPUT:
269 return 0;
270
271 case PIPE_CAP_VIEWPORT_TRANSFORM_LOWERED:
272 case PIPE_CAP_PSIZ_CLAMPED:
273 return 1;
274
275 default:
276 return u_pipe_screen_get_param_defaults(screen, param);
277 }
278 }
279
280 static int
281 panfrost_get_shader_param(struct pipe_screen *screen,
282 enum pipe_shader_type shader,
283 enum pipe_shader_cap param)
284 {
285 struct panfrost_device *dev = pan_device(screen);
286 bool is_deqp = dev->debug & PAN_DBG_DEQP;
287 bool is_nofp16 = dev->debug & PAN_DBG_NOFP16;
288 bool is_bifrost = dev->quirks & IS_BIFROST;
289
290 if (shader != PIPE_SHADER_VERTEX &&
291 shader != PIPE_SHADER_FRAGMENT &&
292 !(shader == PIPE_SHADER_COMPUTE && is_deqp))
293 return 0;
294
295 /* this is probably not totally correct.. but it's a start: */
296 switch (param) {
297 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
298 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
299 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
300 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
301 return 16384;
302
303 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
304 return 1024;
305
306 case PIPE_SHADER_CAP_MAX_INPUTS:
307 return 16;
308
309 case PIPE_SHADER_CAP_MAX_OUTPUTS:
310 return shader == PIPE_SHADER_FRAGMENT ? 8 : 16;
311
312 case PIPE_SHADER_CAP_MAX_TEMPS:
313 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
314
315 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
316 return 16 * 1024 * sizeof(float);
317
318 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
319 return PAN_MAX_CONST_BUFFERS;
320
321 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
322 return 0;
323
324 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
325 return is_bifrost ? 0 : 1;
326 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
327 return 0;
328
329 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
330 return 0;
331
332 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
333 return is_bifrost ? 0 : 1;
334
335 case PIPE_SHADER_CAP_SUBROUTINES:
336 return 0;
337
338 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
339 return 0;
340
341 case PIPE_SHADER_CAP_INTEGERS:
342 return 1;
343
344 case PIPE_SHADER_CAP_FP16:
345 case PIPE_SHADER_CAP_GLSL_16BIT_CONSTS:
346 return !is_nofp16;
347
348 case PIPE_SHADER_CAP_FP16_DERIVATIVES:
349 case PIPE_SHADER_CAP_INT16:
350 case PIPE_SHADER_CAP_INT64_ATOMICS:
351 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
352 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
353 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
354 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
355 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
356 return 0;
357
358 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
359 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
360 return 16; /* XXX: How many? */
361
362 case PIPE_SHADER_CAP_PREFERRED_IR:
363 return PIPE_SHADER_IR_NIR;
364
365 case PIPE_SHADER_CAP_SUPPORTED_IRS:
366 return (1 << PIPE_SHADER_IR_NIR) | (1 << PIPE_SHADER_IR_NIR_SERIALIZED);
367
368 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
369 return 32;
370
371 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
372 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
373 return is_deqp ? 8 : 0;
374 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
375 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
376 return 0;
377
378 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
379 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
380 return 0;
381
382 default:
383 /* Other params are unknown */
384 return 0;
385 }
386
387 return 0;
388 }
389
390 static float
391 panfrost_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
392 {
393 switch (param) {
394 case PIPE_CAPF_MAX_LINE_WIDTH:
395
396 /* fall-through */
397 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
398 return 255.0; /* arbitrary */
399
400 case PIPE_CAPF_MAX_POINT_WIDTH:
401
402 /* fall-through */
403 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
404 return 1024.0;
405
406 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
407 return 16.0;
408
409 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
410 return 16.0; /* arbitrary */
411
412 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
413 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
414 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
415 return 0.0f;
416
417 default:
418 debug_printf("Unexpected PIPE_CAPF %d query\n", param);
419 return 0.0;
420 }
421 }
422
423 /**
424 * Query format support for creating a texture, drawing surface, etc.
425 * \param format the format to test
426 * \param type one of PIPE_TEXTURE, PIPE_SURFACE
427 */
428 static bool
429 panfrost_is_format_supported( struct pipe_screen *screen,
430 enum pipe_format format,
431 enum pipe_texture_target target,
432 unsigned sample_count,
433 unsigned storage_sample_count,
434 unsigned bind)
435 {
436 struct panfrost_device *dev = pan_device(screen);
437 const struct util_format_description *format_desc;
438
439 assert(target == PIPE_BUFFER ||
440 target == PIPE_TEXTURE_1D ||
441 target == PIPE_TEXTURE_1D_ARRAY ||
442 target == PIPE_TEXTURE_2D ||
443 target == PIPE_TEXTURE_2D_ARRAY ||
444 target == PIPE_TEXTURE_RECT ||
445 target == PIPE_TEXTURE_3D ||
446 target == PIPE_TEXTURE_CUBE ||
447 target == PIPE_TEXTURE_CUBE_ARRAY);
448
449 format_desc = util_format_description(format);
450
451 if (!format_desc)
452 return false;
453
454 /* MSAA 4x supported, but no more. Technically some revisions of the
455 * hardware can go up to 16x but we don't support higher modes yet.
456 * MSAA 2x is notably not supported and gets rounded up to MSAA 4x. */
457
458 if (!(sample_count == 0 || sample_count == 1 || sample_count == 4))
459 return false;
460
461 if (MAX2(sample_count, 1) != MAX2(storage_sample_count, 1))
462 return false;
463
464 /* Don't confuse poorly written apps (workaround dEQP bug) that expect
465 * more alpha than they ask for */
466
467 bool scanout = bind & (PIPE_BIND_SCANOUT | PIPE_BIND_SHARED | PIPE_BIND_DISPLAY_TARGET);
468 bool renderable = bind & PIPE_BIND_RENDER_TARGET;
469
470 if (scanout && renderable && !util_format_is_rgba8_variant(format_desc))
471 return false;
472
473 /* Check we support the format with the given bind */
474
475 unsigned relevant_bind = bind &
476 ( PIPE_BIND_DEPTH_STENCIL | PIPE_BIND_RENDER_TARGET
477 | PIPE_BIND_VERTEX_BUFFER | PIPE_BIND_SAMPLER_VIEW);
478
479 struct panfrost_format fmt = panfrost_pipe_format_table[format];
480
481 /* Also check that compressed texture formats are supported on this
482 * particular chip. They may not be depending on system integration
483 * differences. RGTC can be emulated so is always supported. */
484
485 bool is_rgtc = format_desc->layout == UTIL_FORMAT_LAYOUT_RGTC;
486 bool supported = panfrost_supports_compressed_format(dev, fmt.hw);
487
488 if (!is_rgtc && !supported)
489 return false;
490
491 return fmt.hw && ((relevant_bind & ~fmt.bind) == 0);
492 }
493
494 /* We always support linear and tiled operations, both external and internal.
495 * We support AFBC for a subset of formats, and colourspace transform for a
496 * subset of those. */
497
498 static void
499 panfrost_query_dmabuf_modifiers(struct pipe_screen *screen,
500 enum pipe_format format, int max, uint64_t *modifiers, unsigned
501 int *external_only, int *out_count)
502 {
503 /* Query AFBC status */
504 bool afbc = panfrost_format_supports_afbc(format);
505 bool ytr = panfrost_afbc_can_ytr(format);
506
507 /* Don't advertise AFBC before T760 */
508 struct panfrost_device *dev = pan_device(screen);
509 afbc &= !(dev->quirks & MIDGARD_NO_AFBC);
510
511 /* XXX: AFBC scanout is broken on mainline RK3399 with older kernels */
512 afbc &= (dev->debug & PAN_DBG_AFBC);
513
514 unsigned count = 0;
515
516 for (unsigned i = 0; i < PAN_MODIFIER_COUNT; ++i) {
517 if (drm_is_afbc(pan_best_modifiers[i]) && !afbc)
518 continue;
519
520 if ((pan_best_modifiers[i] & AFBC_FORMAT_MOD_YTR) && !ytr)
521 continue;
522
523 count++;
524
525 if (max > (int) count) {
526 modifiers[count] = pan_best_modifiers[i];
527
528 if (external_only)
529 external_only[count] = false;
530 }
531 }
532
533 *out_count = count;
534 }
535
536 static int
537 panfrost_get_compute_param(struct pipe_screen *pscreen, enum pipe_shader_ir ir_type,
538 enum pipe_compute_cap param, void *ret)
539 {
540 struct panfrost_device *dev = pan_device(pscreen);
541 const char * const ir = "panfrost";
542
543 if (!(dev->debug & PAN_DBG_DEQP))
544 return 0;
545
546 #define RET(x) do { \
547 if (ret) \
548 memcpy(ret, x, sizeof(x)); \
549 return sizeof(x); \
550 } while (0)
551
552 switch (param) {
553 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
554 RET((uint32_t []){ 64 });
555
556 case PIPE_COMPUTE_CAP_IR_TARGET:
557 if (ret)
558 sprintf(ret, "%s", ir);
559 return strlen(ir) * sizeof(char);
560
561 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
562 RET((uint64_t []) { 3 });
563
564 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
565 RET(((uint64_t []) { 65535, 65535, 65535 }));
566
567 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
568 RET(((uint64_t []) { 1024, 1024, 64 }));
569
570 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
571 RET((uint64_t []) { 1024 });
572
573 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
574 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
575
576 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
577 RET((uint64_t []) { 32768 });
578
579 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
580 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
581 RET((uint64_t []) { 4096 });
582
583 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
584 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
585
586 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
587 RET((uint32_t []) { 800 /* MHz -- TODO */ });
588
589 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
590 RET((uint32_t []) { 9999 }); // TODO
591
592 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
593 RET((uint32_t []) { 1 }); // TODO
594
595 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
596 RET((uint32_t []) { 32 }); // TODO
597
598 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
599 RET((uint64_t []) { 1024 }); // TODO
600 }
601
602 return 0;
603 }
604
605 static void
606 panfrost_destroy_screen(struct pipe_screen *pscreen)
607 {
608 panfrost_close_device(pan_device(pscreen));
609 ralloc_free(pscreen);
610 }
611
612 static uint64_t
613 panfrost_get_timestamp(struct pipe_screen *_screen)
614 {
615 return os_time_get_nano();
616 }
617
618 static void
619 panfrost_fence_reference(struct pipe_screen *pscreen,
620 struct pipe_fence_handle **ptr,
621 struct pipe_fence_handle *fence)
622 {
623 struct panfrost_device *dev = pan_device(pscreen);
624 struct panfrost_fence **p = (struct panfrost_fence **)ptr;
625 struct panfrost_fence *f = (struct panfrost_fence *)fence;
626 struct panfrost_fence *old = *p;
627
628 if (pipe_reference(&(*p)->reference, &f->reference)) {
629 drmSyncobjDestroy(dev->fd, old->syncobj);
630 free(old);
631 }
632 *p = f;
633 }
634
635 static bool
636 panfrost_fence_finish(struct pipe_screen *pscreen,
637 struct pipe_context *ctx,
638 struct pipe_fence_handle *fence,
639 uint64_t timeout)
640 {
641 struct panfrost_device *dev = pan_device(pscreen);
642 struct panfrost_fence *f = (struct panfrost_fence *)fence;
643 int ret;
644
645 if (f->signaled)
646 return true;
647
648 uint64_t abs_timeout = os_time_get_absolute_timeout(timeout);
649 if (abs_timeout == OS_TIMEOUT_INFINITE)
650 abs_timeout = INT64_MAX;
651
652 ret = drmSyncobjWait(dev->fd, &f->syncobj,
653 1,
654 abs_timeout, DRM_SYNCOBJ_WAIT_FLAGS_WAIT_ALL,
655 NULL);
656
657 f->signaled = (ret >= 0);
658 return f->signaled;
659 }
660
661 struct panfrost_fence *
662 panfrost_fence_create(struct panfrost_context *ctx,
663 uint32_t syncobj)
664 {
665 struct panfrost_fence *f = calloc(1, sizeof(*f));
666 if (!f)
667 return NULL;
668
669 pipe_reference_init(&f->reference, 1);
670 f->syncobj = syncobj;
671
672 return f;
673 }
674
675 static const void *
676 panfrost_screen_get_compiler_options(struct pipe_screen *pscreen,
677 enum pipe_shader_ir ir,
678 enum pipe_shader_type shader)
679 {
680 if (pan_device(pscreen)->quirks & IS_BIFROST)
681 return &bifrost_nir_options;
682 else
683 return &midgard_nir_options;
684 }
685
686 struct pipe_screen *
687 panfrost_create_screen(int fd, struct renderonly *ro)
688 {
689 /* Create the screen */
690 struct panfrost_screen *screen = rzalloc(NULL, struct panfrost_screen);
691
692 if (!screen)
693 return NULL;
694
695 struct panfrost_device *dev = pan_device(&screen->base);
696 panfrost_open_device(screen, fd, dev);
697
698 dev->debug = debug_get_flags_option("PAN_MESA_DEBUG", debug_options, 0);
699
700 if (ro) {
701 dev->ro = renderonly_dup(ro);
702 if (!dev->ro) {
703 if (dev->debug & PAN_DBG_MSGS)
704 fprintf(stderr, "Failed to dup renderonly object\n");
705
706 free(screen);
707 return NULL;
708 }
709 }
710
711 /* Check if we're loading against a supported GPU model. */
712
713 switch (dev->gpu_id) {
714 case 0x720: /* T720 */
715 case 0x750: /* T760 */
716 case 0x820: /* T820 */
717 case 0x860: /* T860 */
718 break;
719 case 0x7093: /* G31 */
720 case 0x7212: /* G52 */
721 if (dev->debug & PAN_DBG_BIFROST)
722 break;
723
724 /* fallthrough */
725 default:
726 /* Fail to load against untested models */
727 debug_printf("panfrost: Unsupported model %X", dev->gpu_id);
728 panfrost_destroy_screen(&(screen->base));
729 return NULL;
730 }
731
732 if (dev->debug & (PAN_DBG_TRACE | PAN_DBG_SYNC))
733 pandecode_initialize(!(dev->debug & PAN_DBG_TRACE));
734
735 screen->base.destroy = panfrost_destroy_screen;
736
737 screen->base.get_name = panfrost_get_name;
738 screen->base.get_vendor = panfrost_get_vendor;
739 screen->base.get_device_vendor = panfrost_get_device_vendor;
740 screen->base.get_param = panfrost_get_param;
741 screen->base.get_shader_param = panfrost_get_shader_param;
742 screen->base.get_compute_param = panfrost_get_compute_param;
743 screen->base.get_paramf = panfrost_get_paramf;
744 screen->base.get_timestamp = panfrost_get_timestamp;
745 screen->base.is_format_supported = panfrost_is_format_supported;
746 screen->base.query_dmabuf_modifiers = panfrost_query_dmabuf_modifiers;
747 screen->base.context_create = panfrost_create_context;
748 screen->base.get_compiler_options = panfrost_screen_get_compiler_options;
749 screen->base.fence_reference = panfrost_fence_reference;
750 screen->base.fence_finish = panfrost_fence_finish;
751 screen->base.set_damage_region = panfrost_resource_set_damage_region;
752
753 panfrost_resource_screen_init(&screen->base);
754
755 if (!(dev->quirks & IS_BIFROST))
756 panfrost_init_blit_shaders(dev);
757
758 return &screen->base;
759 }