gallium: remove PIPE_SHADER_CAP_SCALAR_ISA
[mesa.git] / src / gallium / drivers / panfrost / pan_screen.c
1 /*
2 * Copyright (C) 2008 VMware, Inc.
3 * Copyright (C) 2014 Broadcom
4 * Copyright (C) 2018 Alyssa Rosenzweig
5 * Copyright (C) 2019 Collabora, Ltd.
6 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
25 * SOFTWARE.
26 *
27 */
28
29 #include "util/u_debug.h"
30 #include "util/u_memory.h"
31 #include "util/u_format.h"
32 #include "util/u_format_s3tc.h"
33 #include "util/u_video.h"
34 #include "util/u_screen.h"
35 #include "util/os_time.h"
36 #include "util/u_process.h"
37 #include "pipe/p_defines.h"
38 #include "pipe/p_screen.h"
39 #include "draw/draw_context.h"
40
41 #include <fcntl.h>
42
43 #include "drm-uapi/drm_fourcc.h"
44 #include "drm-uapi/panfrost_drm.h"
45
46 #include "pan_bo.h"
47 #include "pan_screen.h"
48 #include "pan_resource.h"
49 #include "pan_public.h"
50 #include "pan_util.h"
51 #include "pandecode/decode.h"
52
53 #include "pan_context.h"
54 #include "midgard/midgard_compile.h"
55
56 static const struct debug_named_value debug_options[] = {
57 {"msgs", PAN_DBG_MSGS, "Print debug messages"},
58 {"trace", PAN_DBG_TRACE, "Trace the command stream"},
59 {"deqp", PAN_DBG_DEQP, "Hacks for dEQP"},
60 {"afbc", PAN_DBG_AFBC, "Enable non-conformant AFBC impl"},
61 DEBUG_NAMED_VALUE_END
62 };
63
64 DEBUG_GET_ONCE_FLAGS_OPTION(pan_debug, "PAN_MESA_DEBUG", debug_options, 0)
65
66 int pan_debug = 0;
67
68 static const char *
69 panfrost_get_name(struct pipe_screen *screen)
70 {
71 return "panfrost";
72 }
73
74 static const char *
75 panfrost_get_vendor(struct pipe_screen *screen)
76 {
77 return "panfrost";
78 }
79
80 static const char *
81 panfrost_get_device_vendor(struct pipe_screen *screen)
82 {
83 return "Arm";
84 }
85
86 static int
87 panfrost_get_param(struct pipe_screen *screen, enum pipe_cap param)
88 {
89 /* We expose in-dev stuff for dEQP that we don't want apps to use yet */
90 bool is_deqp = pan_debug & PAN_DBG_DEQP;
91
92 switch (param) {
93 case PIPE_CAP_NPOT_TEXTURES:
94 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
95 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
96 case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
97 case PIPE_CAP_VERTEX_SHADER_SATURATE:
98 case PIPE_CAP_POINT_SPRITE:
99 return 1;
100
101 case PIPE_CAP_MAX_RENDER_TARGETS:
102 return is_deqp ? 4 : 1;
103
104
105 case PIPE_CAP_OCCLUSION_QUERY:
106 return 1;
107 case PIPE_CAP_QUERY_TIME_ELAPSED:
108 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
109 case PIPE_CAP_QUERY_TIMESTAMP:
110 case PIPE_CAP_QUERY_SO_OVERFLOW:
111 return 0;
112
113 case PIPE_CAP_TEXTURE_SWIZZLE:
114 return 1;
115
116 case PIPE_CAP_TGSI_INSTANCEID:
117 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
118 return is_deqp ? 1 : 0;
119
120 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
121 return is_deqp ? 4 : 0;
122 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
123 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
124 return is_deqp ? 64 : 0;
125 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
126 return 1;
127
128 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
129 return is_deqp ? 256 : 0; /* for GL3 */
130
131 case PIPE_CAP_GLSL_FEATURE_LEVEL:
132 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
133 return is_deqp ? 140 : 120;
134 case PIPE_CAP_ESSL_FEATURE_LEVEL:
135 return is_deqp ? 300 : 120;
136
137 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
138 return is_deqp ? 16 : 0;
139
140 case PIPE_CAP_CUBE_MAP_ARRAY:
141 return is_deqp;
142
143 /* For faking GLES 3.1 for dEQP-GLES31 */
144 case PIPE_CAP_TEXTURE_MULTISAMPLE:
145 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTERS:
146 case PIPE_CAP_MAX_COMBINED_HW_ATOMIC_COUNTER_BUFFERS:
147 case PIPE_CAP_IMAGE_LOAD_FORMATTED:
148 return is_deqp;
149
150 /* For faking compute shaders */
151 case PIPE_CAP_COMPUTE:
152 return is_deqp;
153
154 /* TODO: Where does this req come from in practice? */
155 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
156 return 1;
157
158 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
159 return 4096;
160 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
161 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
162 return 13;
163
164 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
165 case PIPE_CAP_INDEP_BLEND_ENABLE:
166 case PIPE_CAP_INDEP_BLEND_FUNC:
167 return 1;
168
169 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
170 /* Hardware is natively upper left */
171 return 0;
172
173 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
174 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
175 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
176 case PIPE_CAP_GENERATE_MIPMAP:
177 return 1;
178
179 /* We would prefer varyings */
180 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
181 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
182 return 0;
183
184 /* I really don't want to set this CAP but let's not swim against the
185 * tide.. */
186 case PIPE_CAP_TGSI_TEXCOORD:
187 return 1;
188
189 case PIPE_CAP_SEAMLESS_CUBE_MAP:
190 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
191 return 1;
192
193 case PIPE_CAP_MAX_VERTEX_ELEMENT_SRC_OFFSET:
194 return 0xffff;
195
196 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
197 return 1;
198
199 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
200 return 65536;
201
202 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
203 return 0;
204
205 case PIPE_CAP_ENDIANNESS:
206 return PIPE_ENDIAN_NATIVE;
207
208 case PIPE_CAP_SAMPLER_VIEW_TARGET:
209 return 1;
210
211 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
212 return -8;
213
214 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
215 return 7;
216
217 case PIPE_CAP_VENDOR_ID:
218 case PIPE_CAP_DEVICE_ID:
219 return 0xFFFFFFFF;
220
221 case PIPE_CAP_ACCELERATED:
222 case PIPE_CAP_UMA:
223 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
224 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
225 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
226 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
227 return 1;
228
229 case PIPE_CAP_VIDEO_MEMORY: {
230 uint64_t system_memory;
231
232 if (!os_get_total_physical_memory(&system_memory))
233 return 0;
234
235 return (int)(system_memory >> 20);
236 }
237
238 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
239 return 4;
240
241 case PIPE_CAP_MAX_VARYINGS:
242 return 16;
243
244 default:
245 return u_pipe_screen_get_param_defaults(screen, param);
246 }
247 }
248
249 static int
250 panfrost_get_shader_param(struct pipe_screen *screen,
251 enum pipe_shader_type shader,
252 enum pipe_shader_cap param)
253 {
254 bool is_deqp = pan_debug & PAN_DBG_DEQP;
255
256 if (shader != PIPE_SHADER_VERTEX &&
257 shader != PIPE_SHADER_FRAGMENT &&
258 !(shader == PIPE_SHADER_COMPUTE && is_deqp))
259 return 0;
260
261 /* this is probably not totally correct.. but it's a start: */
262 switch (param) {
263 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
264 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
265 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
266 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
267 return 16384;
268
269 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
270 return 1024;
271
272 case PIPE_SHADER_CAP_MAX_INPUTS:
273 return 16;
274
275 case PIPE_SHADER_CAP_MAX_OUTPUTS:
276 return shader == PIPE_SHADER_FRAGMENT ? 4 : 8;
277
278 case PIPE_SHADER_CAP_MAX_TEMPS:
279 return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
280
281 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
282 return 16 * 1024 * sizeof(float);
283
284 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
285 return PAN_MAX_CONST_BUFFERS;
286
287 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
288 return 0;
289
290 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
291 return 1;
292 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
293 return 0;
294
295 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
296 return 0;
297
298 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
299 return 1;
300
301 case PIPE_SHADER_CAP_SUBROUTINES:
302 return 0;
303
304 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
305 return 0;
306
307 case PIPE_SHADER_CAP_INTEGERS:
308 return 1;
309
310 case PIPE_SHADER_CAP_INT64_ATOMICS:
311 case PIPE_SHADER_CAP_FP16:
312 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
313 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
314 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
315 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
316 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
317 return 0;
318
319 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
320 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
321 return 16; /* XXX: How many? */
322
323 case PIPE_SHADER_CAP_PREFERRED_IR:
324 return PIPE_SHADER_IR_NIR;
325
326 case PIPE_SHADER_CAP_SUPPORTED_IRS:
327 return (1 << PIPE_SHADER_IR_NIR);
328
329 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
330 return 32;
331
332 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
333 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
334 return is_deqp ? 4 : 0;
335 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
336 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
337 return 0;
338
339 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
340 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
341 return 0;
342
343 default:
344 fprintf(stderr, "unknown shader param %d\n", param);
345 return 0;
346 }
347
348 return 0;
349 }
350
351 static float
352 panfrost_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
353 {
354 switch (param) {
355 case PIPE_CAPF_MAX_LINE_WIDTH:
356
357 /* fall-through */
358 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
359 return 255.0; /* arbitrary */
360
361 case PIPE_CAPF_MAX_POINT_WIDTH:
362
363 /* fall-through */
364 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
365 return 1024.0;
366
367 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
368 return 16.0;
369
370 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
371 return 16.0; /* arbitrary */
372
373 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
374 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
375 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
376 return 0.0f;
377
378 default:
379 debug_printf("Unexpected PIPE_CAPF %d query\n", param);
380 return 0.0;
381 }
382 }
383
384 /**
385 * Query format support for creating a texture, drawing surface, etc.
386 * \param format the format to test
387 * \param type one of PIPE_TEXTURE, PIPE_SURFACE
388 */
389 static bool
390 panfrost_is_format_supported( struct pipe_screen *screen,
391 enum pipe_format format,
392 enum pipe_texture_target target,
393 unsigned sample_count,
394 unsigned storage_sample_count,
395 unsigned bind)
396 {
397 const struct util_format_description *format_desc;
398
399 assert(target == PIPE_BUFFER ||
400 target == PIPE_TEXTURE_1D ||
401 target == PIPE_TEXTURE_1D_ARRAY ||
402 target == PIPE_TEXTURE_2D ||
403 target == PIPE_TEXTURE_2D_ARRAY ||
404 target == PIPE_TEXTURE_RECT ||
405 target == PIPE_TEXTURE_3D ||
406 target == PIPE_TEXTURE_CUBE ||
407 target == PIPE_TEXTURE_CUBE_ARRAY);
408
409 format_desc = util_format_description(format);
410
411 if (!format_desc)
412 return false;
413
414 if (sample_count > 1)
415 return false;
416
417 /* Format wishlist */
418 if (format == PIPE_FORMAT_X8Z24_UNORM)
419 return false;
420
421 if (format == PIPE_FORMAT_A1B5G5R5_UNORM || format == PIPE_FORMAT_X1B5G5R5_UNORM)
422 return false;
423
424 /* TODO */
425 if (format == PIPE_FORMAT_B5G5R5A1_UNORM)
426 return FALSE;
427
428 /* Don't confuse poorly written apps (workaround dEQP bug) that expect
429 * more alpha than they ask for */
430
431 bool scanout = bind & (PIPE_BIND_SCANOUT | PIPE_BIND_SHARED | PIPE_BIND_DISPLAY_TARGET);
432 bool renderable = bind & PIPE_BIND_RENDER_TARGET;
433
434 if (scanout && renderable && !util_format_is_rgba8_variant(format_desc))
435 return false;
436
437 if (format_desc->layout != UTIL_FORMAT_LAYOUT_PLAIN &&
438 format_desc->layout != UTIL_FORMAT_LAYOUT_OTHER) {
439 /* Compressed formats not yet hooked up. */
440 return false;
441 }
442
443 /* Internally, formats that are depth/stencil renderable are limited.
444 *
445 * In particular: Z16, Z24, Z24S8, S8 are all identical from the GPU
446 * rendering perspective. That is, we render to Z24S8 (which we can
447 * AFBC compress), ignore the different when texturing (who cares?),
448 * and then in the off-chance there's a CPU read we blit back to
449 * staging.
450 *
451 * ...alternatively, we can make the state tracker deal with that. */
452
453 if (bind & PIPE_BIND_DEPTH_STENCIL) {
454 switch (format) {
455 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
456 case PIPE_FORMAT_Z24X8_UNORM:
457 case PIPE_FORMAT_Z32_UNORM:
458 case PIPE_FORMAT_Z32_FLOAT:
459 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
460 return true;
461
462 default:
463 return false;
464 }
465 }
466
467 return true;
468 }
469
470 static int
471 panfrost_get_compute_param(struct pipe_screen *pscreen, enum pipe_shader_ir ir_type,
472 enum pipe_compute_cap param, void *ret)
473 {
474 const char * const ir = "panfrost";
475
476 if (!(pan_debug & PAN_DBG_DEQP))
477 return 0;
478
479 #define RET(x) do { \
480 if (ret) \
481 memcpy(ret, x, sizeof(x)); \
482 return sizeof(x); \
483 } while (0)
484
485 switch (param) {
486 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
487 /* TODO: We'll want 64-bit pointers soon */
488 RET((uint32_t []){ 32 });
489
490 case PIPE_COMPUTE_CAP_IR_TARGET:
491 if (ret)
492 sprintf(ret, "%s", ir);
493 return strlen(ir) * sizeof(char);
494
495 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
496 RET((uint64_t []) { 3 });
497
498 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
499 RET(((uint64_t []) { 65535, 65535, 65535 }));
500
501 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
502 RET(((uint64_t []) { 1024, 1024, 64 }));
503
504 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
505 RET((uint64_t []) { 1024 });
506
507 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
508 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
509
510 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
511 RET((uint64_t []) { 32768 });
512
513 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
514 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
515 RET((uint64_t []) { 4096 });
516
517 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
518 RET((uint64_t []) { 1024*1024*512 /* Maybe get memory */ });
519
520 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
521 RET((uint32_t []) { 800 /* MHz -- TODO */ });
522
523 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
524 RET((uint32_t []) { 9999 }); // TODO
525
526 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
527 RET((uint32_t []) { 1 }); // TODO
528
529 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
530 RET((uint32_t []) { 32 }); // TODO
531
532 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
533 RET((uint64_t []) { 1024 }); // TODO
534 }
535
536 return 0;
537 }
538
539 static void
540 panfrost_destroy_screen(struct pipe_screen *pscreen)
541 {
542 struct panfrost_screen *screen = pan_screen(pscreen);
543 panfrost_bo_cache_evict_all(screen);
544 pthread_mutex_destroy(&screen->bo_cache_lock);
545 drmFreeVersion(screen->kernel_version);
546 ralloc_free(screen);
547 }
548
549 static void
550 panfrost_flush_frontbuffer(struct pipe_screen *_screen,
551 struct pipe_resource *resource,
552 unsigned level, unsigned layer,
553 void *context_private,
554 struct pipe_box *sub_box)
555 {
556 /* TODO: Display target integration */
557 }
558
559 static uint64_t
560 panfrost_get_timestamp(struct pipe_screen *_screen)
561 {
562 return os_time_get_nano();
563 }
564
565 static void
566 panfrost_fence_reference(struct pipe_screen *pscreen,
567 struct pipe_fence_handle **ptr,
568 struct pipe_fence_handle *fence)
569 {
570 struct panfrost_fence **p = (struct panfrost_fence **)ptr;
571 struct panfrost_fence *f = (struct panfrost_fence *)fence;
572 struct panfrost_fence *old = *p;
573
574 if (pipe_reference(&(*p)->reference, &f->reference)) {
575 util_dynarray_foreach(&old->syncfds, int, fd)
576 close(*fd);
577 util_dynarray_fini(&old->syncfds);
578 free(old);
579 }
580 *p = f;
581 }
582
583 static bool
584 panfrost_fence_finish(struct pipe_screen *pscreen,
585 struct pipe_context *ctx,
586 struct pipe_fence_handle *fence,
587 uint64_t timeout)
588 {
589 struct panfrost_screen *screen = pan_screen(pscreen);
590 struct panfrost_fence *f = (struct panfrost_fence *)fence;
591 struct util_dynarray syncobjs;
592 int ret;
593
594 /* All fences were already signaled */
595 if (!util_dynarray_num_elements(&f->syncfds, int))
596 return true;
597
598 util_dynarray_init(&syncobjs, NULL);
599 util_dynarray_foreach(&f->syncfds, int, fd) {
600 uint32_t syncobj;
601
602 ret = drmSyncobjCreate(screen->fd, 0, &syncobj);
603 assert(!ret);
604
605 ret = drmSyncobjImportSyncFile(screen->fd, syncobj, *fd);
606 assert(!ret);
607 util_dynarray_append(&syncobjs, uint32_t, syncobj);
608 }
609
610 uint64_t abs_timeout = os_time_get_absolute_timeout(timeout);
611 if (abs_timeout == OS_TIMEOUT_INFINITE)
612 abs_timeout = INT64_MAX;
613
614 ret = drmSyncobjWait(screen->fd, util_dynarray_begin(&syncobjs),
615 util_dynarray_num_elements(&syncobjs, uint32_t),
616 abs_timeout, DRM_SYNCOBJ_WAIT_FLAGS_WAIT_ALL,
617 NULL);
618
619 util_dynarray_foreach(&syncobjs, uint32_t, syncobj)
620 drmSyncobjDestroy(screen->fd, *syncobj);
621
622 return ret >= 0;
623 }
624
625 struct panfrost_fence *
626 panfrost_fence_create(struct panfrost_context *ctx,
627 struct util_dynarray *fences)
628 {
629 struct panfrost_screen *screen = pan_screen(ctx->base.screen);
630 struct panfrost_fence *f = calloc(1, sizeof(*f));
631 if (!f)
632 return NULL;
633
634 util_dynarray_init(&f->syncfds, NULL);
635
636 /* Export fences from all pending batches. */
637 util_dynarray_foreach(fences, struct panfrost_batch_fence *, fence) {
638 int fd = -1;
639
640 /* The fence is already signaled, no need to export it. */
641 if ((*fence)->signaled)
642 continue;
643
644 drmSyncobjExportSyncFile(screen->fd, (*fence)->syncobj, &fd);
645 if (fd == -1)
646 fprintf(stderr, "export failed: %m\n");
647
648 assert(fd != -1);
649 util_dynarray_append(&f->syncfds, int, fd);
650 }
651
652 pipe_reference_init(&f->reference, 1);
653
654 return f;
655 }
656
657 static const void *
658 panfrost_screen_get_compiler_options(struct pipe_screen *pscreen,
659 enum pipe_shader_ir ir,
660 enum pipe_shader_type shader)
661 {
662 return &midgard_nir_options;
663 }
664
665 static unsigned
666 panfrost_query_gpu_version(struct panfrost_screen *screen)
667 {
668 struct drm_panfrost_get_param get_param = {0,};
669 ASSERTED int ret;
670
671 get_param.param = DRM_PANFROST_PARAM_GPU_PROD_ID;
672 ret = drmIoctl(screen->fd, DRM_IOCTL_PANFROST_GET_PARAM, &get_param);
673 assert(!ret);
674
675 return get_param.value;
676 }
677
678 struct pipe_screen *
679 panfrost_create_screen(int fd, struct renderonly *ro)
680 {
681 pan_debug = debug_get_option_pan_debug();
682
683 /* Blacklist apps known to be buggy under Panfrost */
684 const char *proc = util_get_process_name();
685 const char *blacklist[] = {
686 "chromium",
687 "chrome",
688 };
689
690 for (unsigned i = 0; i < ARRAY_SIZE(blacklist); ++i) {
691 if ((strcmp(blacklist[i], proc) == 0))
692 return NULL;
693 }
694
695 /* Create the screen */
696 struct panfrost_screen *screen = rzalloc(NULL, struct panfrost_screen);
697
698 if (!screen)
699 return NULL;
700
701 if (ro) {
702 screen->ro = renderonly_dup(ro);
703 if (!screen->ro) {
704 fprintf(stderr, "Failed to dup renderonly object\n");
705 free(screen);
706 return NULL;
707 }
708 }
709
710 screen->fd = fd;
711
712 screen->gpu_id = panfrost_query_gpu_version(screen);
713 screen->require_sfbd = screen->gpu_id < 0x0750; /* T760 is the first to support MFBD */
714 screen->kernel_version = drmGetVersion(fd);
715
716 /* Check if we're loading against a supported GPU model. */
717
718 switch (screen->gpu_id) {
719 case 0x750: /* T760 */
720 case 0x820: /* T820 */
721 case 0x860: /* T860 */
722 break;
723 default:
724 /* Fail to load against untested models */
725 debug_printf("panfrost: Unsupported model %X",
726 screen->gpu_id);
727 return NULL;
728 }
729
730 pthread_mutex_init(&screen->bo_cache_lock, NULL);
731 for (unsigned i = 0; i < ARRAY_SIZE(screen->bo_cache); ++i)
732 list_inithead(&screen->bo_cache[i]);
733
734 if (pan_debug & PAN_DBG_TRACE)
735 pandecode_initialize();
736
737 screen->base.destroy = panfrost_destroy_screen;
738
739 screen->base.get_name = panfrost_get_name;
740 screen->base.get_vendor = panfrost_get_vendor;
741 screen->base.get_device_vendor = panfrost_get_device_vendor;
742 screen->base.get_param = panfrost_get_param;
743 screen->base.get_shader_param = panfrost_get_shader_param;
744 screen->base.get_compute_param = panfrost_get_compute_param;
745 screen->base.get_paramf = panfrost_get_paramf;
746 screen->base.get_timestamp = panfrost_get_timestamp;
747 screen->base.is_format_supported = panfrost_is_format_supported;
748 screen->base.context_create = panfrost_create_context;
749 screen->base.flush_frontbuffer = panfrost_flush_frontbuffer;
750 screen->base.get_compiler_options = panfrost_screen_get_compiler_options;
751 screen->base.fence_reference = panfrost_fence_reference;
752 screen->base.fence_finish = panfrost_fence_finish;
753 screen->base.set_damage_region = panfrost_resource_set_damage_region;
754
755 panfrost_resource_screen_init(screen);
756
757 return &screen->base;
758 }