gallium: remove pipe_index_buffer and set_index_buffer
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
1 /*
2 * Copyright 2010 Red Hat Inc.
3 * 2010 Jerome Glisse
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie <airlied@redhat.com>
25 * Jerome Glisse <jglisse@redhat.com>
26 */
27 #include "r600_formats.h"
28 #include "r600_shader.h"
29 #include "r600d.h"
30
31 #include "util/u_format_s3tc.h"
32 #include "util/u_index_modify.h"
33 #include "util/u_memory.h"
34 #include "util/u_upload_mgr.h"
35 #include "util/u_math.h"
36 #include "tgsi/tgsi_parse.h"
37 #include "tgsi/tgsi_scan.h"
38 #include "tgsi/tgsi_ureg.h"
39
40 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
41 {
42 assert(!cb->buf);
43 cb->buf = CALLOC(1, 4 * num_dw);
44 cb->max_num_dw = num_dw;
45 }
46
47 void r600_release_command_buffer(struct r600_command_buffer *cb)
48 {
49 FREE(cb->buf);
50 }
51
52 void r600_add_atom(struct r600_context *rctx,
53 struct r600_atom *atom,
54 unsigned id)
55 {
56 assert(id < R600_NUM_ATOMS);
57 assert(rctx->atoms[id] == NULL);
58 rctx->atoms[id] = atom;
59 atom->id = id;
60 }
61
62 void r600_init_atom(struct r600_context *rctx,
63 struct r600_atom *atom,
64 unsigned id,
65 void (*emit)(struct r600_context *ctx, struct r600_atom *state),
66 unsigned num_dw)
67 {
68 atom->emit = (void*)emit;
69 atom->num_dw = num_dw;
70 r600_add_atom(rctx, atom, id);
71 }
72
73 void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
74 {
75 r600_emit_command_buffer(rctx->b.gfx.cs, ((struct r600_cso_state*)atom)->cb);
76 }
77
78 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
79 {
80 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
81 struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
82 unsigned alpha_ref = a->sx_alpha_ref;
83
84 if (rctx->b.chip_class >= EVERGREEN && a->cb0_export_16bpc) {
85 alpha_ref &= ~0x1FFF;
86 }
87
88 radeon_set_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
89 a->sx_alpha_test_control |
90 S_028410_ALPHA_TEST_BYPASS(a->bypass));
91 radeon_set_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
92 }
93
94 static void r600_texture_barrier(struct pipe_context *ctx, unsigned flags)
95 {
96 struct r600_context *rctx = (struct r600_context *)ctx;
97
98 rctx->b.flags |= R600_CONTEXT_INV_TEX_CACHE |
99 R600_CONTEXT_FLUSH_AND_INV_CB |
100 R600_CONTEXT_FLUSH_AND_INV |
101 R600_CONTEXT_WAIT_3D_IDLE;
102 rctx->framebuffer.do_update_surf_dirtiness = true;
103 }
104
105 static unsigned r600_conv_pipe_prim(unsigned prim)
106 {
107 static const unsigned prim_conv[] = {
108 [PIPE_PRIM_POINTS] = V_008958_DI_PT_POINTLIST,
109 [PIPE_PRIM_LINES] = V_008958_DI_PT_LINELIST,
110 [PIPE_PRIM_LINE_LOOP] = V_008958_DI_PT_LINELOOP,
111 [PIPE_PRIM_LINE_STRIP] = V_008958_DI_PT_LINESTRIP,
112 [PIPE_PRIM_TRIANGLES] = V_008958_DI_PT_TRILIST,
113 [PIPE_PRIM_TRIANGLE_STRIP] = V_008958_DI_PT_TRISTRIP,
114 [PIPE_PRIM_TRIANGLE_FAN] = V_008958_DI_PT_TRIFAN,
115 [PIPE_PRIM_QUADS] = V_008958_DI_PT_QUADLIST,
116 [PIPE_PRIM_QUAD_STRIP] = V_008958_DI_PT_QUADSTRIP,
117 [PIPE_PRIM_POLYGON] = V_008958_DI_PT_POLYGON,
118 [PIPE_PRIM_LINES_ADJACENCY] = V_008958_DI_PT_LINELIST_ADJ,
119 [PIPE_PRIM_LINE_STRIP_ADJACENCY] = V_008958_DI_PT_LINESTRIP_ADJ,
120 [PIPE_PRIM_TRIANGLES_ADJACENCY] = V_008958_DI_PT_TRILIST_ADJ,
121 [PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY] = V_008958_DI_PT_TRISTRIP_ADJ,
122 [PIPE_PRIM_PATCHES] = V_008958_DI_PT_PATCH,
123 [R600_PRIM_RECTANGLE_LIST] = V_008958_DI_PT_RECTLIST
124 };
125 assert(prim < ARRAY_SIZE(prim_conv));
126 return prim_conv[prim];
127 }
128
129 unsigned r600_conv_prim_to_gs_out(unsigned mode)
130 {
131 static const int prim_conv[] = {
132 [PIPE_PRIM_POINTS] = V_028A6C_OUTPRIM_TYPE_POINTLIST,
133 [PIPE_PRIM_LINES] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
134 [PIPE_PRIM_LINE_LOOP] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
135 [PIPE_PRIM_LINE_STRIP] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
136 [PIPE_PRIM_TRIANGLES] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
137 [PIPE_PRIM_TRIANGLE_STRIP] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
138 [PIPE_PRIM_TRIANGLE_FAN] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
139 [PIPE_PRIM_QUADS] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
140 [PIPE_PRIM_QUAD_STRIP] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
141 [PIPE_PRIM_POLYGON] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
142 [PIPE_PRIM_LINES_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
143 [PIPE_PRIM_LINE_STRIP_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
144 [PIPE_PRIM_TRIANGLES_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
145 [PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY] = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
146 [PIPE_PRIM_PATCHES] = V_028A6C_OUTPRIM_TYPE_POINTLIST,
147 [R600_PRIM_RECTANGLE_LIST] = V_028A6C_OUTPRIM_TYPE_TRISTRIP
148 };
149 assert(mode < ARRAY_SIZE(prim_conv));
150
151 return prim_conv[mode];
152 }
153
154 /* common state between evergreen and r600 */
155
156 static void r600_bind_blend_state_internal(struct r600_context *rctx,
157 struct r600_blend_state *blend, bool blend_disable)
158 {
159 unsigned color_control;
160 bool update_cb = false;
161
162 rctx->alpha_to_one = blend->alpha_to_one;
163 rctx->dual_src_blend = blend->dual_src_blend;
164
165 if (!blend_disable) {
166 r600_set_cso_state_with_cb(rctx, &rctx->blend_state, blend, &blend->buffer);
167 color_control = blend->cb_color_control;
168 } else {
169 /* Blending is disabled. */
170 r600_set_cso_state_with_cb(rctx, &rctx->blend_state, blend, &blend->buffer_no_blend);
171 color_control = blend->cb_color_control_no_blend;
172 }
173
174 /* Update derived states. */
175 if (rctx->cb_misc_state.blend_colormask != blend->cb_target_mask) {
176 rctx->cb_misc_state.blend_colormask = blend->cb_target_mask;
177 update_cb = true;
178 }
179 if (rctx->b.chip_class <= R700 &&
180 rctx->cb_misc_state.cb_color_control != color_control) {
181 rctx->cb_misc_state.cb_color_control = color_control;
182 update_cb = true;
183 }
184 if (rctx->cb_misc_state.dual_src_blend != blend->dual_src_blend) {
185 rctx->cb_misc_state.dual_src_blend = blend->dual_src_blend;
186 update_cb = true;
187 }
188 if (update_cb) {
189 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
190 }
191 if (rctx->framebuffer.dual_src_blend != blend->dual_src_blend) {
192 rctx->framebuffer.dual_src_blend = blend->dual_src_blend;
193 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
194 }
195 }
196
197 static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
198 {
199 struct r600_context *rctx = (struct r600_context *)ctx;
200 struct r600_blend_state *blend = (struct r600_blend_state *)state;
201
202 if (!blend) {
203 r600_set_cso_state_with_cb(rctx, &rctx->blend_state, NULL, NULL);
204 return;
205 }
206
207 r600_bind_blend_state_internal(rctx, blend, rctx->force_blend_disable);
208 }
209
210 static void r600_set_blend_color(struct pipe_context *ctx,
211 const struct pipe_blend_color *state)
212 {
213 struct r600_context *rctx = (struct r600_context *)ctx;
214
215 rctx->blend_color.state = *state;
216 r600_mark_atom_dirty(rctx, &rctx->blend_color.atom);
217 }
218
219 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
220 {
221 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
222 struct pipe_blend_color *state = &rctx->blend_color.state;
223
224 radeon_set_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
225 radeon_emit(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
226 radeon_emit(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
227 radeon_emit(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
228 radeon_emit(cs, fui(state->color[3])); /* R_028420_CB_BLEND_ALPHA */
229 }
230
231 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
232 {
233 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
234 struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
235
236 radeon_set_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
237 radeon_set_context_reg_seq(cs, R_028408_VGT_INDX_OFFSET, 2);
238 radeon_emit(cs, a->vgt_indx_offset); /* R_028408_VGT_INDX_OFFSET */
239 radeon_emit(cs, a->vgt_multi_prim_ib_reset_indx); /* R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX */
240 if (a->last_draw_was_indirect) {
241 a->last_draw_was_indirect = false;
242 radeon_set_ctl_const(cs, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
243 }
244 }
245
246 static void r600_set_clip_state(struct pipe_context *ctx,
247 const struct pipe_clip_state *state)
248 {
249 struct r600_context *rctx = (struct r600_context *)ctx;
250
251 rctx->clip_state.state = *state;
252 r600_mark_atom_dirty(rctx, &rctx->clip_state.atom);
253 rctx->driver_consts[PIPE_SHADER_VERTEX].vs_ucp_dirty = true;
254 }
255
256 static void r600_set_stencil_ref(struct pipe_context *ctx,
257 const struct r600_stencil_ref *state)
258 {
259 struct r600_context *rctx = (struct r600_context *)ctx;
260
261 rctx->stencil_ref.state = *state;
262 r600_mark_atom_dirty(rctx, &rctx->stencil_ref.atom);
263 }
264
265 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
266 {
267 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
268 struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
269
270 radeon_set_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
271 radeon_emit(cs, /* R_028430_DB_STENCILREFMASK */
272 S_028430_STENCILREF(a->state.ref_value[0]) |
273 S_028430_STENCILMASK(a->state.valuemask[0]) |
274 S_028430_STENCILWRITEMASK(a->state.writemask[0]));
275 radeon_emit(cs, /* R_028434_DB_STENCILREFMASK_BF */
276 S_028434_STENCILREF_BF(a->state.ref_value[1]) |
277 S_028434_STENCILMASK_BF(a->state.valuemask[1]) |
278 S_028434_STENCILWRITEMASK_BF(a->state.writemask[1]));
279 }
280
281 static void r600_set_pipe_stencil_ref(struct pipe_context *ctx,
282 const struct pipe_stencil_ref *state)
283 {
284 struct r600_context *rctx = (struct r600_context *)ctx;
285 struct r600_dsa_state *dsa = (struct r600_dsa_state*)rctx->dsa_state.cso;
286 struct r600_stencil_ref ref;
287
288 rctx->stencil_ref.pipe_state = *state;
289
290 if (!dsa)
291 return;
292
293 ref.ref_value[0] = state->ref_value[0];
294 ref.ref_value[1] = state->ref_value[1];
295 ref.valuemask[0] = dsa->valuemask[0];
296 ref.valuemask[1] = dsa->valuemask[1];
297 ref.writemask[0] = dsa->writemask[0];
298 ref.writemask[1] = dsa->writemask[1];
299
300 r600_set_stencil_ref(ctx, &ref);
301 }
302
303 static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
304 {
305 struct r600_context *rctx = (struct r600_context *)ctx;
306 struct r600_dsa_state *dsa = state;
307 struct r600_stencil_ref ref;
308
309 if (!state) {
310 r600_set_cso_state_with_cb(rctx, &rctx->dsa_state, NULL, NULL);
311 return;
312 }
313
314 r600_set_cso_state_with_cb(rctx, &rctx->dsa_state, dsa, &dsa->buffer);
315
316 ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
317 ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
318 ref.valuemask[0] = dsa->valuemask[0];
319 ref.valuemask[1] = dsa->valuemask[1];
320 ref.writemask[0] = dsa->writemask[0];
321 ref.writemask[1] = dsa->writemask[1];
322 if (rctx->zwritemask != dsa->zwritemask) {
323 rctx->zwritemask = dsa->zwritemask;
324 if (rctx->b.chip_class >= EVERGREEN) {
325 /* work around some issue when not writing to zbuffer
326 * we are having lockup on evergreen so do not enable
327 * hyperz when not writing zbuffer
328 */
329 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
330 }
331 }
332
333 r600_set_stencil_ref(ctx, &ref);
334
335 /* Update alphatest state. */
336 if (rctx->alphatest_state.sx_alpha_test_control != dsa->sx_alpha_test_control ||
337 rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
338 rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
339 rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
340 r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
341 }
342 }
343
344 static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
345 {
346 struct r600_rasterizer_state *rs = (struct r600_rasterizer_state *)state;
347 struct r600_context *rctx = (struct r600_context *)ctx;
348
349 if (!state)
350 return;
351
352 rctx->rasterizer = rs;
353
354 r600_set_cso_state_with_cb(rctx, &rctx->rasterizer_state, rs, &rs->buffer);
355
356 if (rs->offset_enable &&
357 (rs->offset_units != rctx->poly_offset_state.offset_units ||
358 rs->offset_scale != rctx->poly_offset_state.offset_scale ||
359 rs->offset_units_unscaled != rctx->poly_offset_state.offset_units_unscaled)) {
360 rctx->poly_offset_state.offset_units = rs->offset_units;
361 rctx->poly_offset_state.offset_scale = rs->offset_scale;
362 rctx->poly_offset_state.offset_units_unscaled = rs->offset_units_unscaled;
363 r600_mark_atom_dirty(rctx, &rctx->poly_offset_state.atom);
364 }
365
366 /* Update clip_misc_state. */
367 if (rctx->clip_misc_state.pa_cl_clip_cntl != rs->pa_cl_clip_cntl ||
368 rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
369 rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
370 rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
371 r600_mark_atom_dirty(rctx, &rctx->clip_misc_state.atom);
372 }
373
374 r600_viewport_set_rast_deps(&rctx->b, rs->scissor_enable, rs->clip_halfz);
375
376 /* Re-emit PA_SC_LINE_STIPPLE. */
377 rctx->last_primitive_type = -1;
378 }
379
380 static void r600_delete_rs_state(struct pipe_context *ctx, void *state)
381 {
382 struct r600_rasterizer_state *rs = (struct r600_rasterizer_state *)state;
383
384 r600_release_command_buffer(&rs->buffer);
385 FREE(rs);
386 }
387
388 static void r600_sampler_view_destroy(struct pipe_context *ctx,
389 struct pipe_sampler_view *state)
390 {
391 struct r600_pipe_sampler_view *view = (struct r600_pipe_sampler_view *)state;
392
393 if (view->tex_resource->gpu_address &&
394 view->tex_resource->b.b.target == PIPE_BUFFER)
395 LIST_DELINIT(&view->list);
396
397 pipe_resource_reference(&state->texture, NULL);
398 FREE(view);
399 }
400
401 void r600_sampler_states_dirty(struct r600_context *rctx,
402 struct r600_sampler_states *state)
403 {
404 if (state->dirty_mask) {
405 if (state->dirty_mask & state->has_bordercolor_mask) {
406 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
407 }
408 state->atom.num_dw =
409 util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
410 util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
411 r600_mark_atom_dirty(rctx, &state->atom);
412 }
413 }
414
415 static void r600_bind_sampler_states(struct pipe_context *pipe,
416 enum pipe_shader_type shader,
417 unsigned start,
418 unsigned count, void **states)
419 {
420 struct r600_context *rctx = (struct r600_context *)pipe;
421 struct r600_textures_info *dst = &rctx->samplers[shader];
422 struct r600_pipe_sampler_state **rstates = (struct r600_pipe_sampler_state**)states;
423 int seamless_cube_map = -1;
424 unsigned i;
425 /* This sets 1-bit for states with index >= count. */
426 uint32_t disable_mask = ~((1ull << count) - 1);
427 /* These are the new states set by this function. */
428 uint32_t new_mask = 0;
429
430 assert(start == 0); /* XXX fix below */
431
432 if (!states) {
433 disable_mask = ~0u;
434 count = 0;
435 }
436
437 for (i = 0; i < count; i++) {
438 struct r600_pipe_sampler_state *rstate = rstates[i];
439
440 if (rstate == dst->states.states[i]) {
441 continue;
442 }
443
444 if (rstate) {
445 if (rstate->border_color_use) {
446 dst->states.has_bordercolor_mask |= 1 << i;
447 } else {
448 dst->states.has_bordercolor_mask &= ~(1 << i);
449 }
450 seamless_cube_map = rstate->seamless_cube_map;
451
452 new_mask |= 1 << i;
453 } else {
454 disable_mask |= 1 << i;
455 }
456 }
457
458 memcpy(dst->states.states, rstates, sizeof(void*) * count);
459 memset(dst->states.states + count, 0, sizeof(void*) * (NUM_TEX_UNITS - count));
460
461 dst->states.enabled_mask &= ~disable_mask;
462 dst->states.dirty_mask &= dst->states.enabled_mask;
463 dst->states.enabled_mask |= new_mask;
464 dst->states.dirty_mask |= new_mask;
465 dst->states.has_bordercolor_mask &= dst->states.enabled_mask;
466
467 r600_sampler_states_dirty(rctx, &dst->states);
468
469 /* Seamless cubemap state. */
470 if (rctx->b.chip_class <= R700 &&
471 seamless_cube_map != -1 &&
472 seamless_cube_map != rctx->seamless_cube_map.enabled) {
473 /* change in TA_CNTL_AUX need a pipeline flush */
474 rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
475 rctx->seamless_cube_map.enabled = seamless_cube_map;
476 r600_mark_atom_dirty(rctx, &rctx->seamless_cube_map.atom);
477 }
478 }
479
480 static void r600_delete_sampler_state(struct pipe_context *ctx, void *state)
481 {
482 free(state);
483 }
484
485 static void r600_delete_blend_state(struct pipe_context *ctx, void *state)
486 {
487 struct r600_context *rctx = (struct r600_context *)ctx;
488 struct r600_blend_state *blend = (struct r600_blend_state*)state;
489
490 if (rctx->blend_state.cso == state) {
491 ctx->bind_blend_state(ctx, NULL);
492 }
493
494 r600_release_command_buffer(&blend->buffer);
495 r600_release_command_buffer(&blend->buffer_no_blend);
496 FREE(blend);
497 }
498
499 static void r600_delete_dsa_state(struct pipe_context *ctx, void *state)
500 {
501 struct r600_context *rctx = (struct r600_context *)ctx;
502 struct r600_dsa_state *dsa = (struct r600_dsa_state *)state;
503
504 if (rctx->dsa_state.cso == state) {
505 ctx->bind_depth_stencil_alpha_state(ctx, NULL);
506 }
507
508 r600_release_command_buffer(&dsa->buffer);
509 free(dsa);
510 }
511
512 static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
513 {
514 struct r600_context *rctx = (struct r600_context *)ctx;
515
516 r600_set_cso_state(rctx, &rctx->vertex_fetch_shader, state);
517 }
518
519 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
520 {
521 struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state;
522 r600_resource_reference(&shader->buffer, NULL);
523 FREE(shader);
524 }
525
526 void r600_vertex_buffers_dirty(struct r600_context *rctx)
527 {
528 if (rctx->vertex_buffer_state.dirty_mask) {
529 rctx->vertex_buffer_state.atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 12 : 11) *
530 util_bitcount(rctx->vertex_buffer_state.dirty_mask);
531 r600_mark_atom_dirty(rctx, &rctx->vertex_buffer_state.atom);
532 }
533 }
534
535 static void r600_set_vertex_buffers(struct pipe_context *ctx,
536 unsigned start_slot, unsigned count,
537 const struct pipe_vertex_buffer *input)
538 {
539 struct r600_context *rctx = (struct r600_context *)ctx;
540 struct r600_vertexbuf_state *state = &rctx->vertex_buffer_state;
541 struct pipe_vertex_buffer *vb = state->vb + start_slot;
542 unsigned i;
543 uint32_t disable_mask = 0;
544 /* These are the new buffers set by this function. */
545 uint32_t new_buffer_mask = 0;
546
547 /* Set vertex buffers. */
548 if (input) {
549 for (i = 0; i < count; i++) {
550 if (memcmp(&input[i], &vb[i], sizeof(struct pipe_vertex_buffer))) {
551 if (input[i].buffer.resource) {
552 vb[i].stride = input[i].stride;
553 vb[i].buffer_offset = input[i].buffer_offset;
554 pipe_resource_reference(&vb[i].buffer.resource, input[i].buffer.resource);
555 new_buffer_mask |= 1 << i;
556 r600_context_add_resource_size(ctx, input[i].buffer.resource);
557 } else {
558 pipe_resource_reference(&vb[i].buffer.resource, NULL);
559 disable_mask |= 1 << i;
560 }
561 }
562 }
563 } else {
564 for (i = 0; i < count; i++) {
565 pipe_resource_reference(&vb[i].buffer.resource, NULL);
566 }
567 disable_mask = ((1ull << count) - 1);
568 }
569
570 disable_mask <<= start_slot;
571 new_buffer_mask <<= start_slot;
572
573 rctx->vertex_buffer_state.enabled_mask &= ~disable_mask;
574 rctx->vertex_buffer_state.dirty_mask &= rctx->vertex_buffer_state.enabled_mask;
575 rctx->vertex_buffer_state.enabled_mask |= new_buffer_mask;
576 rctx->vertex_buffer_state.dirty_mask |= new_buffer_mask;
577
578 r600_vertex_buffers_dirty(rctx);
579 }
580
581 void r600_sampler_views_dirty(struct r600_context *rctx,
582 struct r600_samplerview_state *state)
583 {
584 if (state->dirty_mask) {
585 state->atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 14 : 13) *
586 util_bitcount(state->dirty_mask);
587 r600_mark_atom_dirty(rctx, &state->atom);
588 }
589 }
590
591 static void r600_set_sampler_views(struct pipe_context *pipe,
592 enum pipe_shader_type shader,
593 unsigned start, unsigned count,
594 struct pipe_sampler_view **views)
595 {
596 struct r600_context *rctx = (struct r600_context *) pipe;
597 struct r600_textures_info *dst = &rctx->samplers[shader];
598 struct r600_pipe_sampler_view **rviews = (struct r600_pipe_sampler_view **)views;
599 uint32_t dirty_sampler_states_mask = 0;
600 unsigned i;
601 /* This sets 1-bit for textures with index >= count. */
602 uint32_t disable_mask = ~((1ull << count) - 1);
603 /* These are the new textures set by this function. */
604 uint32_t new_mask = 0;
605
606 /* Set textures with index >= count to NULL. */
607 uint32_t remaining_mask;
608
609 assert(start == 0); /* XXX fix below */
610
611 if (!views) {
612 disable_mask = ~0u;
613 count = 0;
614 }
615
616 remaining_mask = dst->views.enabled_mask & disable_mask;
617
618 while (remaining_mask) {
619 i = u_bit_scan(&remaining_mask);
620 assert(dst->views.views[i]);
621
622 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
623 }
624
625 for (i = 0; i < count; i++) {
626 if (rviews[i] == dst->views.views[i]) {
627 continue;
628 }
629
630 if (rviews[i]) {
631 struct r600_texture *rtex =
632 (struct r600_texture*)rviews[i]->base.texture;
633 bool is_buffer = rviews[i]->base.texture->target == PIPE_BUFFER;
634
635 if (!is_buffer && rtex->db_compatible) {
636 dst->views.compressed_depthtex_mask |= 1 << i;
637 } else {
638 dst->views.compressed_depthtex_mask &= ~(1 << i);
639 }
640
641 /* Track compressed colorbuffers. */
642 if (!is_buffer && rtex->cmask.size) {
643 dst->views.compressed_colortex_mask |= 1 << i;
644 } else {
645 dst->views.compressed_colortex_mask &= ~(1 << i);
646 }
647
648 /* Changing from array to non-arrays textures and vice versa requires
649 * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
650 if (rctx->b.chip_class <= R700 &&
651 (dst->states.enabled_mask & (1 << i)) &&
652 (rviews[i]->base.texture->target == PIPE_TEXTURE_1D_ARRAY ||
653 rviews[i]->base.texture->target == PIPE_TEXTURE_2D_ARRAY) != dst->is_array_sampler[i]) {
654 dirty_sampler_states_mask |= 1 << i;
655 }
656
657 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], views[i]);
658 new_mask |= 1 << i;
659 r600_context_add_resource_size(pipe, views[i]->texture);
660 } else {
661 pipe_sampler_view_reference((struct pipe_sampler_view **)&dst->views.views[i], NULL);
662 disable_mask |= 1 << i;
663 }
664 }
665
666 dst->views.enabled_mask &= ~disable_mask;
667 dst->views.dirty_mask &= dst->views.enabled_mask;
668 dst->views.enabled_mask |= new_mask;
669 dst->views.dirty_mask |= new_mask;
670 dst->views.compressed_depthtex_mask &= dst->views.enabled_mask;
671 dst->views.compressed_colortex_mask &= dst->views.enabled_mask;
672 dst->views.dirty_buffer_constants = TRUE;
673 r600_sampler_views_dirty(rctx, &dst->views);
674
675 if (dirty_sampler_states_mask) {
676 dst->states.dirty_mask |= dirty_sampler_states_mask;
677 r600_sampler_states_dirty(rctx, &dst->states);
678 }
679 }
680
681 static void r600_update_compressed_colortex_mask(struct r600_samplerview_state *views)
682 {
683 uint32_t mask = views->enabled_mask;
684
685 while (mask) {
686 unsigned i = u_bit_scan(&mask);
687 struct pipe_resource *res = views->views[i]->base.texture;
688
689 if (res && res->target != PIPE_BUFFER) {
690 struct r600_texture *rtex = (struct r600_texture *)res;
691
692 if (rtex->cmask.size) {
693 views->compressed_colortex_mask |= 1 << i;
694 } else {
695 views->compressed_colortex_mask &= ~(1 << i);
696 }
697 }
698 }
699 }
700
701 /* Compute the key for the hw shader variant */
702 static inline void r600_shader_selector_key(const struct pipe_context *ctx,
703 const struct r600_pipe_shader_selector *sel,
704 union r600_shader_key *key)
705 {
706 const struct r600_context *rctx = (struct r600_context *)ctx;
707 memset(key, 0, sizeof(*key));
708
709 switch (sel->type) {
710 case PIPE_SHADER_VERTEX: {
711 key->vs.as_ls = (rctx->tes_shader != NULL);
712 if (!key->vs.as_ls)
713 key->vs.as_es = (rctx->gs_shader != NULL);
714
715 if (rctx->ps_shader->current->shader.gs_prim_id_input && !rctx->gs_shader) {
716 key->vs.as_gs_a = true;
717 key->vs.prim_id_out = rctx->ps_shader->current->shader.input[rctx->ps_shader->current->shader.ps_prim_id_input].spi_sid;
718 }
719 break;
720 }
721 case PIPE_SHADER_GEOMETRY:
722 break;
723 case PIPE_SHADER_FRAGMENT: {
724 key->ps.color_two_side = rctx->rasterizer && rctx->rasterizer->two_side;
725 key->ps.alpha_to_one = rctx->alpha_to_one &&
726 rctx->rasterizer && rctx->rasterizer->multisample_enable &&
727 !rctx->framebuffer.cb0_is_integer;
728 key->ps.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
729 /* Dual-source blending only makes sense with nr_cbufs == 1. */
730 if (key->ps.nr_cbufs == 1 && rctx->dual_src_blend)
731 key->ps.nr_cbufs = 2;
732 break;
733 }
734 case PIPE_SHADER_TESS_EVAL:
735 key->tes.as_es = (rctx->gs_shader != NULL);
736 break;
737 case PIPE_SHADER_TESS_CTRL:
738 key->tcs.prim_mode = rctx->tes_shader->info.properties[TGSI_PROPERTY_TES_PRIM_MODE];
739 break;
740 default:
741 assert(0);
742 }
743 }
744
745 /* Select the hw shader variant depending on the current state.
746 * (*dirty) is set to 1 if current variant was changed */
747 static int r600_shader_select(struct pipe_context *ctx,
748 struct r600_pipe_shader_selector* sel,
749 bool *dirty)
750 {
751 union r600_shader_key key;
752 struct r600_pipe_shader * shader = NULL;
753 int r;
754
755 r600_shader_selector_key(ctx, sel, &key);
756
757 /* Check if we don't need to change anything.
758 * This path is also used for most shaders that don't need multiple
759 * variants, it will cost just a computation of the key and this
760 * test. */
761 if (likely(sel->current && memcmp(&sel->current->key, &key, sizeof(key)) == 0)) {
762 return 0;
763 }
764
765 /* lookup if we have other variants in the list */
766 if (sel->num_shaders > 1) {
767 struct r600_pipe_shader *p = sel->current, *c = p->next_variant;
768
769 while (c && memcmp(&c->key, &key, sizeof(key)) != 0) {
770 p = c;
771 c = c->next_variant;
772 }
773
774 if (c) {
775 p->next_variant = c->next_variant;
776 shader = c;
777 }
778 }
779
780 if (unlikely(!shader)) {
781 shader = CALLOC(1, sizeof(struct r600_pipe_shader));
782 shader->selector = sel;
783
784 r = r600_pipe_shader_create(ctx, shader, key);
785 if (unlikely(r)) {
786 R600_ERR("Failed to build shader variant (type=%u) %d\n",
787 sel->type, r);
788 sel->current = NULL;
789 FREE(shader);
790 return r;
791 }
792
793 /* We don't know the value of nr_ps_max_color_exports until we built
794 * at least one variant, so we may need to recompute the key after
795 * building first variant. */
796 if (sel->type == PIPE_SHADER_FRAGMENT &&
797 sel->num_shaders == 0) {
798 sel->nr_ps_max_color_exports = shader->shader.nr_ps_max_color_exports;
799 r600_shader_selector_key(ctx, sel, &key);
800 }
801
802 memcpy(&shader->key, &key, sizeof(key));
803 sel->num_shaders++;
804 }
805
806 if (dirty)
807 *dirty = true;
808
809 shader->next_variant = sel->current;
810 sel->current = shader;
811
812 return 0;
813 }
814
815 static void *r600_create_shader_state(struct pipe_context *ctx,
816 const struct pipe_shader_state *state,
817 unsigned pipe_shader_type)
818 {
819 struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
820 int i;
821
822 sel->type = pipe_shader_type;
823 sel->tokens = tgsi_dup_tokens(state->tokens);
824 sel->so = state->stream_output;
825 tgsi_scan_shader(state->tokens, &sel->info);
826
827 switch (pipe_shader_type) {
828 case PIPE_SHADER_GEOMETRY:
829 sel->gs_output_prim =
830 sel->info.properties[TGSI_PROPERTY_GS_OUTPUT_PRIM];
831 sel->gs_max_out_vertices =
832 sel->info.properties[TGSI_PROPERTY_GS_MAX_OUTPUT_VERTICES];
833 sel->gs_num_invocations =
834 sel->info.properties[TGSI_PROPERTY_GS_INVOCATIONS];
835 break;
836 case PIPE_SHADER_VERTEX:
837 case PIPE_SHADER_TESS_CTRL:
838 sel->lds_patch_outputs_written_mask = 0;
839 sel->lds_outputs_written_mask = 0;
840
841 for (i = 0; i < sel->info.num_outputs; i++) {
842 unsigned name = sel->info.output_semantic_name[i];
843 unsigned index = sel->info.output_semantic_index[i];
844
845 switch (name) {
846 case TGSI_SEMANTIC_TESSINNER:
847 case TGSI_SEMANTIC_TESSOUTER:
848 case TGSI_SEMANTIC_PATCH:
849 sel->lds_patch_outputs_written_mask |=
850 1llu << r600_get_lds_unique_index(name, index);
851 break;
852 default:
853 sel->lds_outputs_written_mask |=
854 1llu << r600_get_lds_unique_index(name, index);
855 }
856 }
857 break;
858 default:
859 break;
860 }
861
862 return sel;
863 }
864
865 static void *r600_create_ps_state(struct pipe_context *ctx,
866 const struct pipe_shader_state *state)
867 {
868 return r600_create_shader_state(ctx, state, PIPE_SHADER_FRAGMENT);
869 }
870
871 static void *r600_create_vs_state(struct pipe_context *ctx,
872 const struct pipe_shader_state *state)
873 {
874 return r600_create_shader_state(ctx, state, PIPE_SHADER_VERTEX);
875 }
876
877 static void *r600_create_gs_state(struct pipe_context *ctx,
878 const struct pipe_shader_state *state)
879 {
880 return r600_create_shader_state(ctx, state, PIPE_SHADER_GEOMETRY);
881 }
882
883 static void *r600_create_tcs_state(struct pipe_context *ctx,
884 const struct pipe_shader_state *state)
885 {
886 return r600_create_shader_state(ctx, state, PIPE_SHADER_TESS_CTRL);
887 }
888
889 static void *r600_create_tes_state(struct pipe_context *ctx,
890 const struct pipe_shader_state *state)
891 {
892 return r600_create_shader_state(ctx, state, PIPE_SHADER_TESS_EVAL);
893 }
894
895 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
896 {
897 struct r600_context *rctx = (struct r600_context *)ctx;
898
899 if (!state)
900 state = rctx->dummy_pixel_shader;
901
902 rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
903 }
904
905 static struct tgsi_shader_info *r600_get_vs_info(struct r600_context *rctx)
906 {
907 if (rctx->gs_shader)
908 return &rctx->gs_shader->info;
909 else if (rctx->tes_shader)
910 return &rctx->tes_shader->info;
911 else if (rctx->vs_shader)
912 return &rctx->vs_shader->info;
913 else
914 return NULL;
915 }
916
917 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
918 {
919 struct r600_context *rctx = (struct r600_context *)ctx;
920
921 if (!state || rctx->vs_shader == state)
922 return;
923
924 rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
925 r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
926 rctx->b.streamout.stride_in_dw = rctx->vs_shader->so.stride;
927 }
928
929 static void r600_bind_gs_state(struct pipe_context *ctx, void *state)
930 {
931 struct r600_context *rctx = (struct r600_context *)ctx;
932
933 if (state == rctx->gs_shader)
934 return;
935
936 rctx->gs_shader = (struct r600_pipe_shader_selector *)state;
937 r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
938
939 if (!state)
940 return;
941 rctx->b.streamout.stride_in_dw = rctx->gs_shader->so.stride;
942 }
943
944 static void r600_bind_tcs_state(struct pipe_context *ctx, void *state)
945 {
946 struct r600_context *rctx = (struct r600_context *)ctx;
947
948 rctx->tcs_shader = (struct r600_pipe_shader_selector *)state;
949 }
950
951 static void r600_bind_tes_state(struct pipe_context *ctx, void *state)
952 {
953 struct r600_context *rctx = (struct r600_context *)ctx;
954
955 if (state == rctx->tes_shader)
956 return;
957
958 rctx->tes_shader = (struct r600_pipe_shader_selector *)state;
959 r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
960
961 if (!state)
962 return;
963 rctx->b.streamout.stride_in_dw = rctx->tes_shader->so.stride;
964 }
965
966 static void r600_delete_shader_selector(struct pipe_context *ctx,
967 struct r600_pipe_shader_selector *sel)
968 {
969 struct r600_pipe_shader *p = sel->current, *c;
970 while (p) {
971 c = p->next_variant;
972 r600_pipe_shader_destroy(ctx, p);
973 free(p);
974 p = c;
975 }
976
977 free(sel->tokens);
978 free(sel);
979 }
980
981
982 static void r600_delete_ps_state(struct pipe_context *ctx, void *state)
983 {
984 struct r600_context *rctx = (struct r600_context *)ctx;
985 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
986
987 if (rctx->ps_shader == sel) {
988 rctx->ps_shader = NULL;
989 }
990
991 r600_delete_shader_selector(ctx, sel);
992 }
993
994 static void r600_delete_vs_state(struct pipe_context *ctx, void *state)
995 {
996 struct r600_context *rctx = (struct r600_context *)ctx;
997 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
998
999 if (rctx->vs_shader == sel) {
1000 rctx->vs_shader = NULL;
1001 }
1002
1003 r600_delete_shader_selector(ctx, sel);
1004 }
1005
1006
1007 static void r600_delete_gs_state(struct pipe_context *ctx, void *state)
1008 {
1009 struct r600_context *rctx = (struct r600_context *)ctx;
1010 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
1011
1012 if (rctx->gs_shader == sel) {
1013 rctx->gs_shader = NULL;
1014 }
1015
1016 r600_delete_shader_selector(ctx, sel);
1017 }
1018
1019 static void r600_delete_tcs_state(struct pipe_context *ctx, void *state)
1020 {
1021 struct r600_context *rctx = (struct r600_context *)ctx;
1022 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
1023
1024 if (rctx->tcs_shader == sel) {
1025 rctx->tcs_shader = NULL;
1026 }
1027
1028 r600_delete_shader_selector(ctx, sel);
1029 }
1030
1031 static void r600_delete_tes_state(struct pipe_context *ctx, void *state)
1032 {
1033 struct r600_context *rctx = (struct r600_context *)ctx;
1034 struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
1035
1036 if (rctx->tes_shader == sel) {
1037 rctx->tes_shader = NULL;
1038 }
1039
1040 r600_delete_shader_selector(ctx, sel);
1041 }
1042
1043 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
1044 {
1045 if (state->dirty_mask) {
1046 state->atom.num_dw = rctx->b.chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
1047 : util_bitcount(state->dirty_mask)*19;
1048 r600_mark_atom_dirty(rctx, &state->atom);
1049 }
1050 }
1051
1052 static void r600_set_constant_buffer(struct pipe_context *ctx,
1053 enum pipe_shader_type shader, uint index,
1054 const struct pipe_constant_buffer *input)
1055 {
1056 struct r600_context *rctx = (struct r600_context *)ctx;
1057 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
1058 struct pipe_constant_buffer *cb;
1059 const uint8_t *ptr;
1060
1061 /* Note that the state tracker can unbind constant buffers by
1062 * passing NULL here.
1063 */
1064 if (unlikely(!input || (!input->buffer && !input->user_buffer))) {
1065 state->enabled_mask &= ~(1 << index);
1066 state->dirty_mask &= ~(1 << index);
1067 pipe_resource_reference(&state->cb[index].buffer, NULL);
1068 return;
1069 }
1070
1071 cb = &state->cb[index];
1072 cb->buffer_size = input->buffer_size;
1073
1074 ptr = input->user_buffer;
1075
1076 if (ptr) {
1077 /* Upload the user buffer. */
1078 if (R600_BIG_ENDIAN) {
1079 uint32_t *tmpPtr;
1080 unsigned i, size = input->buffer_size;
1081
1082 if (!(tmpPtr = malloc(size))) {
1083 R600_ERR("Failed to allocate BE swap buffer.\n");
1084 return;
1085 }
1086
1087 for (i = 0; i < size / 4; ++i) {
1088 tmpPtr[i] = util_cpu_to_le32(((uint32_t *)ptr)[i]);
1089 }
1090
1091 u_upload_data(ctx->stream_uploader, 0, size, 256,
1092 tmpPtr, &cb->buffer_offset, &cb->buffer);
1093 free(tmpPtr);
1094 } else {
1095 u_upload_data(ctx->stream_uploader, 0,
1096 input->buffer_size, 256, ptr,
1097 &cb->buffer_offset, &cb->buffer);
1098 }
1099 /* account it in gtt */
1100 rctx->b.gtt += input->buffer_size;
1101 } else {
1102 /* Setup the hw buffer. */
1103 cb->buffer_offset = input->buffer_offset;
1104 pipe_resource_reference(&cb->buffer, input->buffer);
1105 r600_context_add_resource_size(ctx, input->buffer);
1106 }
1107
1108 state->enabled_mask |= 1 << index;
1109 state->dirty_mask |= 1 << index;
1110 r600_constant_buffers_dirty(rctx, state);
1111 }
1112
1113 static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
1114 {
1115 struct r600_context *rctx = (struct r600_context*)pipe;
1116
1117 if (rctx->sample_mask.sample_mask == (uint16_t)sample_mask)
1118 return;
1119
1120 rctx->sample_mask.sample_mask = sample_mask;
1121 r600_mark_atom_dirty(rctx, &rctx->sample_mask.atom);
1122 }
1123
1124 static void r600_update_driver_const_buffers(struct r600_context *rctx)
1125 {
1126 int sh, size;
1127 void *ptr;
1128 struct pipe_constant_buffer cb;
1129 for (sh = 0; sh < PIPE_SHADER_TYPES; sh++) {
1130 struct r600_shader_driver_constants_info *info = &rctx->driver_consts[sh];
1131 if (!info->vs_ucp_dirty &&
1132 !info->texture_const_dirty &&
1133 !info->ps_sample_pos_dirty)
1134 continue;
1135
1136 ptr = info->constants;
1137 size = info->alloc_size;
1138 if (info->vs_ucp_dirty) {
1139 assert(sh == PIPE_SHADER_VERTEX);
1140 if (!size) {
1141 ptr = rctx->clip_state.state.ucp;
1142 size = R600_UCP_SIZE;
1143 } else {
1144 memcpy(ptr, rctx->clip_state.state.ucp, R600_UCP_SIZE);
1145 }
1146 info->vs_ucp_dirty = false;
1147 }
1148
1149 if (info->ps_sample_pos_dirty) {
1150 assert(sh == PIPE_SHADER_FRAGMENT);
1151 if (!size) {
1152 ptr = rctx->sample_positions;
1153 size = R600_UCP_SIZE;
1154 } else {
1155 memcpy(ptr, rctx->sample_positions, R600_UCP_SIZE);
1156 }
1157 info->ps_sample_pos_dirty = false;
1158 }
1159
1160 if (info->texture_const_dirty) {
1161 assert (ptr);
1162 assert (size);
1163 if (sh == PIPE_SHADER_VERTEX)
1164 memcpy(ptr, rctx->clip_state.state.ucp, R600_UCP_SIZE);
1165 if (sh == PIPE_SHADER_FRAGMENT)
1166 memcpy(ptr, rctx->sample_positions, R600_UCP_SIZE);
1167 }
1168 info->texture_const_dirty = false;
1169
1170 cb.buffer = NULL;
1171 cb.user_buffer = ptr;
1172 cb.buffer_offset = 0;
1173 cb.buffer_size = size;
1174 rctx->b.b.set_constant_buffer(&rctx->b.b, sh, R600_BUFFER_INFO_CONST_BUFFER, &cb);
1175 pipe_resource_reference(&cb.buffer, NULL);
1176 }
1177 }
1178
1179 static void *r600_alloc_buf_consts(struct r600_context *rctx, int shader_type,
1180 int array_size, uint32_t *base_offset)
1181 {
1182 struct r600_shader_driver_constants_info *info = &rctx->driver_consts[shader_type];
1183 if (array_size + R600_UCP_SIZE > info->alloc_size) {
1184 info->constants = realloc(info->constants, array_size + R600_UCP_SIZE);
1185 info->alloc_size = array_size + R600_UCP_SIZE;
1186 }
1187 memset(info->constants + (R600_UCP_SIZE / 4), 0, array_size);
1188 info->texture_const_dirty = true;
1189 *base_offset = R600_UCP_SIZE;
1190 return info->constants;
1191 }
1192 /*
1193 * On r600/700 hw we don't have vertex fetch swizzle, though TBO
1194 * doesn't require full swizzles it does need masking and setting alpha
1195 * to one, so we setup a set of 5 constants with the masks + alpha value
1196 * then in the shader, we AND the 4 components with 0xffffffff or 0,
1197 * then OR the alpha with the value given here.
1198 * We use a 6th constant to store the txq buffer size in
1199 * we use 7th slot for number of cube layers in a cube map array.
1200 */
1201 static void r600_setup_buffer_constants(struct r600_context *rctx, int shader_type)
1202 {
1203 struct r600_textures_info *samplers = &rctx->samplers[shader_type];
1204 int bits;
1205 uint32_t array_size;
1206 int i, j;
1207 uint32_t *constants;
1208 uint32_t base_offset;
1209 if (!samplers->views.dirty_buffer_constants)
1210 return;
1211
1212 samplers->views.dirty_buffer_constants = FALSE;
1213
1214 bits = util_last_bit(samplers->views.enabled_mask);
1215 array_size = bits * 8 * sizeof(uint32_t) * 4;
1216
1217 constants = r600_alloc_buf_consts(rctx, shader_type, array_size, &base_offset);
1218
1219 for (i = 0; i < bits; i++) {
1220 if (samplers->views.enabled_mask & (1 << i)) {
1221 int offset = (base_offset / 4) + i * 8;
1222 const struct util_format_description *desc;
1223 desc = util_format_description(samplers->views.views[i]->base.format);
1224
1225 for (j = 0; j < 4; j++)
1226 if (j < desc->nr_channels)
1227 constants[offset+j] = 0xffffffff;
1228 else
1229 constants[offset+j] = 0x0;
1230 if (desc->nr_channels < 4) {
1231 if (desc->channel[0].pure_integer)
1232 constants[offset+4] = 1;
1233 else
1234 constants[offset+4] = fui(1.0);
1235 } else
1236 constants[offset + 4] = 0;
1237
1238 constants[offset + 5] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
1239 constants[offset + 6] = samplers->views.views[i]->base.texture->array_size / 6;
1240 }
1241 }
1242
1243 }
1244
1245 /* On evergreen we store two values
1246 * 1. buffer size for TXQ
1247 * 2. number of cube layers in a cube map array.
1248 */
1249 static void eg_setup_buffer_constants(struct r600_context *rctx, int shader_type)
1250 {
1251 struct r600_textures_info *samplers = &rctx->samplers[shader_type];
1252 int bits;
1253 uint32_t array_size;
1254 int i;
1255 uint32_t *constants;
1256 uint32_t base_offset;
1257 if (!samplers->views.dirty_buffer_constants)
1258 return;
1259
1260 samplers->views.dirty_buffer_constants = FALSE;
1261
1262 bits = util_last_bit(samplers->views.enabled_mask);
1263 array_size = bits * 2 * sizeof(uint32_t) * 4;
1264
1265 constants = r600_alloc_buf_consts(rctx, shader_type, array_size,
1266 &base_offset);
1267
1268 for (i = 0; i < bits; i++) {
1269 if (samplers->views.enabled_mask & (1 << i)) {
1270 uint32_t offset = (base_offset / 4) + i * 2;
1271 constants[offset] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
1272 constants[offset + 1] = samplers->views.views[i]->base.texture->array_size / 6;
1273 }
1274 }
1275 }
1276
1277 /* set sample xy locations as array of fragment shader constants */
1278 void r600_set_sample_locations_constant_buffer(struct r600_context *rctx)
1279 {
1280 int i;
1281 struct pipe_context *ctx = &rctx->b.b;
1282
1283 assert(rctx->framebuffer.nr_samples < R600_UCP_SIZE);
1284 assert(rctx->framebuffer.nr_samples <= ARRAY_SIZE(rctx->sample_positions)/4);
1285
1286 memset(rctx->sample_positions, 0, 4 * 4 * 16);
1287 for (i = 0; i < rctx->framebuffer.nr_samples; i++) {
1288 ctx->get_sample_position(ctx, rctx->framebuffer.nr_samples, i, &rctx->sample_positions[4*i]);
1289 /* Also fill in center-zeroed positions used for interpolateAtSample */
1290 rctx->sample_positions[4*i + 2] = rctx->sample_positions[4*i + 0] - 0.5f;
1291 rctx->sample_positions[4*i + 3] = rctx->sample_positions[4*i + 1] - 0.5f;
1292 }
1293
1294 rctx->driver_consts[PIPE_SHADER_FRAGMENT].ps_sample_pos_dirty = true;
1295 }
1296
1297 static void update_shader_atom(struct pipe_context *ctx,
1298 struct r600_shader_state *state,
1299 struct r600_pipe_shader *shader)
1300 {
1301 struct r600_context *rctx = (struct r600_context *)ctx;
1302
1303 state->shader = shader;
1304 if (shader) {
1305 state->atom.num_dw = shader->command_buffer.num_dw;
1306 r600_context_add_resource_size(ctx, (struct pipe_resource *)shader->bo);
1307 } else {
1308 state->atom.num_dw = 0;
1309 }
1310 r600_mark_atom_dirty(rctx, &state->atom);
1311 }
1312
1313 static void update_gs_block_state(struct r600_context *rctx, unsigned enable)
1314 {
1315 if (rctx->shader_stages.geom_enable != enable) {
1316 rctx->shader_stages.geom_enable = enable;
1317 r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
1318 }
1319
1320 if (rctx->gs_rings.enable != enable) {
1321 rctx->gs_rings.enable = enable;
1322 r600_mark_atom_dirty(rctx, &rctx->gs_rings.atom);
1323
1324 if (enable && !rctx->gs_rings.esgs_ring.buffer) {
1325 unsigned size = 0x1C000;
1326 rctx->gs_rings.esgs_ring.buffer =
1327 pipe_buffer_create(rctx->b.b.screen, 0,
1328 PIPE_USAGE_DEFAULT, size);
1329 rctx->gs_rings.esgs_ring.buffer_size = size;
1330
1331 size = 0x4000000;
1332
1333 rctx->gs_rings.gsvs_ring.buffer =
1334 pipe_buffer_create(rctx->b.b.screen, 0,
1335 PIPE_USAGE_DEFAULT, size);
1336 rctx->gs_rings.gsvs_ring.buffer_size = size;
1337 }
1338
1339 if (enable) {
1340 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
1341 R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.esgs_ring);
1342 if (rctx->tes_shader) {
1343 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
1344 R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
1345 } else {
1346 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
1347 R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
1348 }
1349 } else {
1350 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
1351 R600_GS_RING_CONST_BUFFER, NULL);
1352 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
1353 R600_GS_RING_CONST_BUFFER, NULL);
1354 r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
1355 R600_GS_RING_CONST_BUFFER, NULL);
1356 }
1357 }
1358 }
1359
1360 static void r600_update_clip_state(struct r600_context *rctx,
1361 struct r600_pipe_shader *current)
1362 {
1363 if (current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
1364 current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write ||
1365 current->shader.vs_position_window_space != rctx->clip_misc_state.clip_disable ||
1366 current->shader.vs_out_viewport != rctx->clip_misc_state.vs_out_viewport) {
1367 rctx->clip_misc_state.pa_cl_vs_out_cntl = current->pa_cl_vs_out_cntl;
1368 rctx->clip_misc_state.clip_dist_write = current->shader.clip_dist_write;
1369 rctx->clip_misc_state.clip_disable = current->shader.vs_position_window_space;
1370 rctx->clip_misc_state.vs_out_viewport = current->shader.vs_out_viewport;
1371 r600_mark_atom_dirty(rctx, &rctx->clip_misc_state.atom);
1372 }
1373 }
1374
1375 static void r600_generate_fixed_func_tcs(struct r600_context *rctx)
1376 {
1377 struct ureg_src const0, const1;
1378 struct ureg_dst tessouter, tessinner;
1379 struct ureg_program *ureg = ureg_create(PIPE_SHADER_TESS_CTRL);
1380
1381 if (!ureg)
1382 return; /* if we get here, we're screwed */
1383
1384 assert(!rctx->fixed_func_tcs_shader);
1385
1386 ureg_DECL_constant2D(ureg, 0, 3, R600_LDS_INFO_CONST_BUFFER);
1387 const0 = ureg_src_dimension(ureg_src_register(TGSI_FILE_CONSTANT, 2),
1388 R600_LDS_INFO_CONST_BUFFER);
1389 const1 = ureg_src_dimension(ureg_src_register(TGSI_FILE_CONSTANT, 3),
1390 R600_LDS_INFO_CONST_BUFFER);
1391
1392 tessouter = ureg_DECL_output(ureg, TGSI_SEMANTIC_TESSOUTER, 0);
1393 tessinner = ureg_DECL_output(ureg, TGSI_SEMANTIC_TESSINNER, 0);
1394
1395 ureg_MOV(ureg, tessouter, const0);
1396 ureg_MOV(ureg, tessinner, const1);
1397 ureg_END(ureg);
1398
1399 rctx->fixed_func_tcs_shader =
1400 ureg_create_shader_and_destroy(ureg, &rctx->b.b);
1401 }
1402
1403 #define SELECT_SHADER_OR_FAIL(x) do { \
1404 r600_shader_select(ctx, rctx->x##_shader, &x##_dirty); \
1405 if (unlikely(!rctx->x##_shader->current)) \
1406 return false; \
1407 } while(0)
1408
1409 #define UPDATE_SHADER(hw, sw) do { \
1410 if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) \
1411 update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
1412 } while(0)
1413
1414 #define UPDATE_SHADER_CLIP(hw, sw) do { \
1415 if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) { \
1416 update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
1417 clip_so_current = rctx->sw##_shader->current; \
1418 } \
1419 } while(0)
1420
1421 #define UPDATE_SHADER_GS(hw, hw2, sw) do { \
1422 if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) { \
1423 update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
1424 update_shader_atom(ctx, &rctx->hw_shader_stages[(hw2)], rctx->sw##_shader->current->gs_copy_shader); \
1425 clip_so_current = rctx->sw##_shader->current->gs_copy_shader; \
1426 } \
1427 } while(0)
1428
1429 #define SET_NULL_SHADER(hw) do { \
1430 if (rctx->hw_shader_stages[(hw)].shader) \
1431 update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], NULL); \
1432 } while (0)
1433
1434 static bool r600_update_derived_state(struct r600_context *rctx)
1435 {
1436 struct pipe_context * ctx = (struct pipe_context*)rctx;
1437 bool ps_dirty = false, vs_dirty = false, gs_dirty = false;
1438 bool tcs_dirty = false, tes_dirty = false, fixed_func_tcs_dirty = false;
1439 bool blend_disable;
1440 bool need_buf_const;
1441 struct r600_pipe_shader *clip_so_current = NULL;
1442
1443 if (!rctx->blitter->running) {
1444 unsigned i;
1445 unsigned counter;
1446
1447 counter = p_atomic_read(&rctx->screen->b.compressed_colortex_counter);
1448 if (counter != rctx->b.last_compressed_colortex_counter) {
1449 rctx->b.last_compressed_colortex_counter = counter;
1450
1451 for (i = 0; i < PIPE_SHADER_TYPES; ++i) {
1452 r600_update_compressed_colortex_mask(&rctx->samplers[i].views);
1453 }
1454 }
1455
1456 /* Decompress textures if needed. */
1457 for (i = 0; i < PIPE_SHADER_TYPES; i++) {
1458 struct r600_samplerview_state *views = &rctx->samplers[i].views;
1459 if (views->compressed_depthtex_mask) {
1460 r600_decompress_depth_textures(rctx, views);
1461 }
1462 if (views->compressed_colortex_mask) {
1463 r600_decompress_color_textures(rctx, views);
1464 }
1465 }
1466 }
1467
1468 SELECT_SHADER_OR_FAIL(ps);
1469
1470 r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
1471
1472 update_gs_block_state(rctx, rctx->gs_shader != NULL);
1473
1474 if (rctx->gs_shader)
1475 SELECT_SHADER_OR_FAIL(gs);
1476
1477 /* Hull Shader */
1478 if (rctx->tcs_shader) {
1479 SELECT_SHADER_OR_FAIL(tcs);
1480
1481 UPDATE_SHADER(EG_HW_STAGE_HS, tcs);
1482 } else if (rctx->tes_shader) {
1483 if (!rctx->fixed_func_tcs_shader) {
1484 r600_generate_fixed_func_tcs(rctx);
1485 if (!rctx->fixed_func_tcs_shader)
1486 return false;
1487
1488 }
1489 SELECT_SHADER_OR_FAIL(fixed_func_tcs);
1490
1491 UPDATE_SHADER(EG_HW_STAGE_HS, fixed_func_tcs);
1492 } else
1493 SET_NULL_SHADER(EG_HW_STAGE_HS);
1494
1495 if (rctx->tes_shader) {
1496 SELECT_SHADER_OR_FAIL(tes);
1497 }
1498
1499 SELECT_SHADER_OR_FAIL(vs);
1500
1501 if (rctx->gs_shader) {
1502 if (!rctx->shader_stages.geom_enable) {
1503 rctx->shader_stages.geom_enable = true;
1504 r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
1505 }
1506
1507 /* gs_shader provides GS and VS (copy shader) */
1508 UPDATE_SHADER_GS(R600_HW_STAGE_GS, R600_HW_STAGE_VS, gs);
1509
1510 /* vs_shader is used as ES */
1511
1512 if (rctx->tes_shader) {
1513 /* VS goes to LS, TES goes to ES */
1514 UPDATE_SHADER(R600_HW_STAGE_ES, tes);
1515 UPDATE_SHADER(EG_HW_STAGE_LS, vs);
1516 } else {
1517 /* vs_shader is used as ES */
1518 UPDATE_SHADER(R600_HW_STAGE_ES, vs);
1519 SET_NULL_SHADER(EG_HW_STAGE_LS);
1520 }
1521 } else {
1522 if (unlikely(rctx->hw_shader_stages[R600_HW_STAGE_GS].shader)) {
1523 SET_NULL_SHADER(R600_HW_STAGE_GS);
1524 SET_NULL_SHADER(R600_HW_STAGE_ES);
1525 rctx->shader_stages.geom_enable = false;
1526 r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
1527 }
1528
1529 if (rctx->tes_shader) {
1530 /* if TES is loaded and no geometry, TES runs on hw VS, VS runs on hw LS */
1531 UPDATE_SHADER_CLIP(R600_HW_STAGE_VS, tes);
1532 UPDATE_SHADER(EG_HW_STAGE_LS, vs);
1533 } else {
1534 SET_NULL_SHADER(EG_HW_STAGE_LS);
1535 UPDATE_SHADER_CLIP(R600_HW_STAGE_VS, vs);
1536 }
1537 }
1538
1539 /* Update clip misc state. */
1540 if (clip_so_current) {
1541 r600_update_clip_state(rctx, clip_so_current);
1542 rctx->b.streamout.enabled_stream_buffers_mask = clip_so_current->enabled_stream_buffers_mask;
1543 }
1544
1545 if (unlikely(ps_dirty || rctx->hw_shader_stages[R600_HW_STAGE_PS].shader != rctx->ps_shader->current ||
1546 rctx->rasterizer->sprite_coord_enable != rctx->ps_shader->current->sprite_coord_enable ||
1547 rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade)) {
1548
1549 if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
1550 rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
1551 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1552 }
1553
1554 if (rctx->b.chip_class <= R700) {
1555 bool multiwrite = rctx->ps_shader->current->shader.fs_write_all;
1556
1557 if (rctx->cb_misc_state.multiwrite != multiwrite) {
1558 rctx->cb_misc_state.multiwrite = multiwrite;
1559 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1560 }
1561 }
1562
1563 if (unlikely(!ps_dirty && rctx->ps_shader && rctx->rasterizer &&
1564 ((rctx->rasterizer->sprite_coord_enable != rctx->ps_shader->current->sprite_coord_enable) ||
1565 (rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade)))) {
1566
1567 if (rctx->b.chip_class >= EVERGREEN)
1568 evergreen_update_ps_state(ctx, rctx->ps_shader->current);
1569 else
1570 r600_update_ps_state(ctx, rctx->ps_shader->current);
1571 }
1572
1573 r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
1574 }
1575 UPDATE_SHADER(R600_HW_STAGE_PS, ps);
1576
1577 if (rctx->b.chip_class >= EVERGREEN) {
1578 evergreen_update_db_shader_control(rctx);
1579 } else {
1580 r600_update_db_shader_control(rctx);
1581 }
1582
1583 /* on R600 we stuff masks + txq info into one constant buffer */
1584 /* on evergreen we only need a txq info one */
1585 if (rctx->ps_shader) {
1586 need_buf_const = rctx->ps_shader->current->shader.uses_tex_buffers || rctx->ps_shader->current->shader.has_txq_cube_array_z_comp;
1587 if (need_buf_const) {
1588 if (rctx->b.chip_class < EVERGREEN)
1589 r600_setup_buffer_constants(rctx, PIPE_SHADER_FRAGMENT);
1590 else
1591 eg_setup_buffer_constants(rctx, PIPE_SHADER_FRAGMENT);
1592 }
1593 }
1594
1595 if (rctx->vs_shader) {
1596 need_buf_const = rctx->vs_shader->current->shader.uses_tex_buffers || rctx->vs_shader->current->shader.has_txq_cube_array_z_comp;
1597 if (need_buf_const) {
1598 if (rctx->b.chip_class < EVERGREEN)
1599 r600_setup_buffer_constants(rctx, PIPE_SHADER_VERTEX);
1600 else
1601 eg_setup_buffer_constants(rctx, PIPE_SHADER_VERTEX);
1602 }
1603 }
1604
1605 if (rctx->gs_shader) {
1606 need_buf_const = rctx->gs_shader->current->shader.uses_tex_buffers || rctx->gs_shader->current->shader.has_txq_cube_array_z_comp;
1607 if (need_buf_const) {
1608 if (rctx->b.chip_class < EVERGREEN)
1609 r600_setup_buffer_constants(rctx, PIPE_SHADER_GEOMETRY);
1610 else
1611 eg_setup_buffer_constants(rctx, PIPE_SHADER_GEOMETRY);
1612 }
1613 }
1614
1615 r600_update_driver_const_buffers(rctx);
1616
1617 if (rctx->b.chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
1618 if (!r600_adjust_gprs(rctx)) {
1619 /* discard rendering */
1620 return false;
1621 }
1622 }
1623
1624 if (rctx->b.chip_class == EVERGREEN) {
1625 if (!evergreen_adjust_gprs(rctx)) {
1626 /* discard rendering */
1627 return false;
1628 }
1629 }
1630
1631 blend_disable = (rctx->dual_src_blend &&
1632 rctx->ps_shader->current->nr_ps_color_outputs < 2);
1633
1634 if (blend_disable != rctx->force_blend_disable) {
1635 rctx->force_blend_disable = blend_disable;
1636 r600_bind_blend_state_internal(rctx,
1637 rctx->blend_state.cso,
1638 blend_disable);
1639 }
1640
1641 return true;
1642 }
1643
1644 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
1645 {
1646 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
1647 struct r600_clip_misc_state *state = &rctx->clip_misc_state;
1648
1649 radeon_set_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
1650 state->pa_cl_clip_cntl |
1651 (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F) |
1652 S_028810_CLIP_DISABLE(state->clip_disable));
1653 radeon_set_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
1654 state->pa_cl_vs_out_cntl |
1655 (state->clip_plane_enable & state->clip_dist_write));
1656 /* reuse needs to be set off if we write oViewport */
1657 if (rctx->b.chip_class >= EVERGREEN)
1658 radeon_set_context_reg(cs, R_028AB4_VGT_REUSE_OFF,
1659 S_028AB4_REUSE_OFF(state->vs_out_viewport));
1660 }
1661
1662 /* rast_prim is the primitive type after GS. */
1663 static inline void r600_emit_rasterizer_prim_state(struct r600_context *rctx)
1664 {
1665 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
1666 enum pipe_prim_type rast_prim = rctx->current_rast_prim;
1667
1668 /* Skip this if not rendering lines. */
1669 if (rast_prim != PIPE_PRIM_LINES &&
1670 rast_prim != PIPE_PRIM_LINE_LOOP &&
1671 rast_prim != PIPE_PRIM_LINE_STRIP &&
1672 rast_prim != PIPE_PRIM_LINES_ADJACENCY &&
1673 rast_prim != PIPE_PRIM_LINE_STRIP_ADJACENCY)
1674 return;
1675
1676 if (rast_prim == rctx->last_rast_prim)
1677 return;
1678
1679 /* For lines, reset the stipple pattern at each primitive. Otherwise,
1680 * reset the stipple pattern at each packet (line strips, line loops).
1681 */
1682 radeon_set_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
1683 S_028A0C_AUTO_RESET_CNTL(rast_prim == PIPE_PRIM_LINES ? 1 : 2) |
1684 (rctx->rasterizer ? rctx->rasterizer->pa_sc_line_stipple : 0));
1685 rctx->last_rast_prim = rast_prim;
1686 }
1687
1688 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *info)
1689 {
1690 struct r600_context *rctx = (struct r600_context *)ctx;
1691 struct pipe_resource *indexbuf = info->has_user_indices ? NULL : info->index.resource;
1692 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
1693 bool render_cond_bit = rctx->b.render_cond && !rctx->b.render_cond_force_off;
1694 bool has_user_indices = info->has_user_indices;
1695 uint64_t mask;
1696 unsigned num_patches, dirty_tex_counter, index_offset = 0;
1697 unsigned index_size = info->index_size;
1698 int index_bias;
1699
1700 if (!info->indirect && !info->count && (index_size || !info->count_from_stream_output)) {
1701 return;
1702 }
1703
1704 if (unlikely(!rctx->vs_shader)) {
1705 assert(0);
1706 return;
1707 }
1708 if (unlikely(!rctx->ps_shader &&
1709 (!rctx->rasterizer || !rctx->rasterizer->rasterizer_discard))) {
1710 assert(0);
1711 return;
1712 }
1713
1714 /* make sure that the gfx ring is only one active */
1715 if (radeon_emitted(rctx->b.dma.cs, 0)) {
1716 rctx->b.dma.flush(rctx, RADEON_FLUSH_ASYNC, NULL);
1717 }
1718
1719 /* Re-emit the framebuffer state if needed. */
1720 dirty_tex_counter = p_atomic_read(&rctx->b.screen->dirty_tex_counter);
1721 if (unlikely(dirty_tex_counter != rctx->b.last_dirty_tex_counter)) {
1722 rctx->b.last_dirty_tex_counter = dirty_tex_counter;
1723 r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
1724 rctx->framebuffer.do_update_surf_dirtiness = true;
1725 }
1726
1727 if (!r600_update_derived_state(rctx)) {
1728 /* useless to render because current rendering command
1729 * can't be achieved
1730 */
1731 return;
1732 }
1733
1734 rctx->current_rast_prim = (rctx->gs_shader)? rctx->gs_shader->gs_output_prim
1735 : (rctx->tes_shader)? rctx->tes_shader->info.properties[TGSI_PROPERTY_TES_PRIM_MODE]
1736 : info->mode;
1737
1738 if (index_size) {
1739 index_offset += info->start * index_size;
1740
1741 /* Translate 8-bit indices to 16-bit. */
1742 if (unlikely(index_size == 1)) {
1743 struct pipe_resource *out_buffer = NULL;
1744 unsigned out_offset;
1745 void *ptr;
1746 unsigned start, count;
1747
1748 if (likely(!info->indirect)) {
1749 start = 0;
1750 count = info->count;
1751 }
1752 else {
1753 /* Have to get start/count from indirect buffer, slow path ahead... */
1754 struct r600_resource *indirect_resource = (struct r600_resource *)info->indirect->buffer;
1755 unsigned *data = r600_buffer_map_sync_with_rings(&rctx->b, indirect_resource,
1756 PIPE_TRANSFER_READ);
1757 if (data) {
1758 data += info->indirect->offset / sizeof(unsigned);
1759 start = data[2] * index_size;
1760 count = data[0];
1761 }
1762 else {
1763 start = 0;
1764 count = 0;
1765 }
1766 }
1767
1768 u_upload_alloc(ctx->stream_uploader, start, count * 2,
1769 256, &out_offset, &out_buffer, &ptr);
1770 if (unlikely(!ptr))
1771 return;
1772
1773 util_shorten_ubyte_elts_to_userptr(
1774 &rctx->b.b, info, 0, 0, index_offset, count, ptr);
1775
1776 indexbuf = out_buffer;
1777 index_offset = out_offset;
1778 index_size = 2;
1779 has_user_indices = false;
1780 }
1781
1782 /* Upload the index buffer.
1783 * The upload is skipped for small index counts on little-endian machines
1784 * and the indices are emitted via PKT3_DRAW_INDEX_IMMD.
1785 * Indirect draws never use immediate indices.
1786 * Note: Instanced rendering in combination with immediate indices hangs. */
1787 if (has_user_indices && (R600_BIG_ENDIAN || info->indirect ||
1788 info->instance_count > 1 ||
1789 info->count*index_size > 20)) {
1790 indexbuf = NULL;
1791 u_upload_data(ctx->stream_uploader, 0,
1792 info->count * index_size, 256,
1793 info->index.user, &index_offset, &indexbuf);
1794 has_user_indices = false;
1795 }
1796 index_bias = info->index_bias;
1797 } else {
1798 index_bias = info->start;
1799 }
1800
1801 /* Set the index offset and primitive restart. */
1802 if (rctx->vgt_state.vgt_multi_prim_ib_reset_en != info->primitive_restart ||
1803 rctx->vgt_state.vgt_multi_prim_ib_reset_indx != info->restart_index ||
1804 rctx->vgt_state.vgt_indx_offset != index_bias ||
1805 (rctx->vgt_state.last_draw_was_indirect && !info->indirect)) {
1806 rctx->vgt_state.vgt_multi_prim_ib_reset_en = info->primitive_restart;
1807 rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info->restart_index;
1808 rctx->vgt_state.vgt_indx_offset = index_bias;
1809 r600_mark_atom_dirty(rctx, &rctx->vgt_state.atom);
1810 }
1811
1812 /* Workaround for hardware deadlock on certain R600 ASICs: write into a CB register. */
1813 if (rctx->b.chip_class == R600) {
1814 rctx->b.flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
1815 r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
1816 }
1817
1818 if (rctx->b.chip_class >= EVERGREEN)
1819 evergreen_setup_tess_constants(rctx, info, &num_patches);
1820
1821 /* Emit states. */
1822 r600_need_cs_space(rctx, has_user_indices ? 5 : 0, TRUE);
1823 r600_flush_emit(rctx);
1824
1825 mask = rctx->dirty_atoms;
1826 while (mask != 0) {
1827 r600_emit_atom(rctx, rctx->atoms[u_bit_scan64(&mask)]);
1828 }
1829
1830 if (rctx->b.chip_class == CAYMAN) {
1831 /* Copied from radeonsi. */
1832 unsigned primgroup_size = 128; /* recommended without a GS */
1833 bool ia_switch_on_eop = false;
1834 bool partial_vs_wave = false;
1835
1836 if (rctx->gs_shader)
1837 primgroup_size = 64; /* recommended with a GS */
1838
1839 if ((rctx->rasterizer && rctx->rasterizer->pa_sc_line_stipple) ||
1840 (rctx->b.screen->debug_flags & DBG_SWITCH_ON_EOP)) {
1841 ia_switch_on_eop = true;
1842 }
1843
1844 if (r600_get_strmout_en(&rctx->b))
1845 partial_vs_wave = true;
1846
1847 radeon_set_context_reg(cs, CM_R_028AA8_IA_MULTI_VGT_PARAM,
1848 S_028AA8_SWITCH_ON_EOP(ia_switch_on_eop) |
1849 S_028AA8_PARTIAL_VS_WAVE_ON(partial_vs_wave) |
1850 S_028AA8_PRIMGROUP_SIZE(primgroup_size - 1));
1851 }
1852
1853 if (rctx->b.chip_class >= EVERGREEN) {
1854 uint32_t ls_hs_config = evergreen_get_ls_hs_config(rctx, info,
1855 num_patches);
1856
1857 evergreen_set_ls_hs_config(rctx, cs, ls_hs_config);
1858 evergreen_set_lds_alloc(rctx, cs, rctx->lds_alloc);
1859 }
1860
1861 /* On R6xx, CULL_FRONT=1 culls all points, lines, and rectangles,
1862 * even though it should have no effect on those. */
1863 if (rctx->b.chip_class == R600 && rctx->rasterizer) {
1864 unsigned su_sc_mode_cntl = rctx->rasterizer->pa_su_sc_mode_cntl;
1865 unsigned prim = info->mode;
1866
1867 if (rctx->gs_shader) {
1868 prim = rctx->gs_shader->gs_output_prim;
1869 }
1870 prim = r600_conv_prim_to_gs_out(prim); /* decrease the number of types to 3 */
1871
1872 if (prim == V_028A6C_OUTPRIM_TYPE_POINTLIST ||
1873 prim == V_028A6C_OUTPRIM_TYPE_LINESTRIP ||
1874 info->mode == R600_PRIM_RECTANGLE_LIST) {
1875 su_sc_mode_cntl &= C_028814_CULL_FRONT;
1876 }
1877 radeon_set_context_reg(cs, R_028814_PA_SU_SC_MODE_CNTL, su_sc_mode_cntl);
1878 }
1879
1880 /* Update start instance. */
1881 if (!info->indirect && rctx->last_start_instance != info->start_instance) {
1882 radeon_set_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info->start_instance);
1883 rctx->last_start_instance = info->start_instance;
1884 }
1885
1886 /* Update the primitive type. */
1887 if (rctx->last_primitive_type != info->mode) {
1888 r600_emit_rasterizer_prim_state(rctx);
1889 radeon_set_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
1890 r600_conv_pipe_prim(info->mode));
1891
1892 rctx->last_primitive_type = info->mode;
1893 }
1894
1895 /* Draw packets. */
1896 if (likely(!info->indirect)) {
1897 radeon_emit(cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
1898 radeon_emit(cs, info->instance_count);
1899 } else {
1900 uint64_t va = r600_resource(info->indirect->buffer)->gpu_address;
1901 assert(rctx->b.chip_class >= EVERGREEN);
1902
1903 // Invalidate so non-indirect draw calls reset this state
1904 rctx->vgt_state.last_draw_was_indirect = true;
1905 rctx->last_start_instance = -1;
1906
1907 radeon_emit(cs, PKT3(EG_PKT3_SET_BASE, 2, 0));
1908 radeon_emit(cs, EG_DRAW_INDEX_INDIRECT_PATCH_TABLE_BASE);
1909 radeon_emit(cs, va);
1910 radeon_emit(cs, (va >> 32UL) & 0xFF);
1911
1912 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1913 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1914 (struct r600_resource*)info->indirect->buffer,
1915 RADEON_USAGE_READ,
1916 RADEON_PRIO_DRAW_INDIRECT));
1917 }
1918
1919 if (index_size) {
1920 radeon_emit(cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
1921 radeon_emit(cs, index_size == 4 ?
1922 (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
1923 (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0)));
1924
1925 if (has_user_indices) {
1926 unsigned size_bytes = info->count*index_size;
1927 unsigned size_dw = align(size_bytes, 4) / 4;
1928 radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_IMMD, 1 + size_dw, render_cond_bit));
1929 radeon_emit(cs, info->count);
1930 radeon_emit(cs, V_0287F0_DI_SRC_SEL_IMMEDIATE);
1931 radeon_emit_array(cs, info->index.user, size_dw);
1932 } else {
1933 uint64_t va = r600_resource(indexbuf)->gpu_address + index_offset;
1934
1935 if (likely(!info->indirect)) {
1936 radeon_emit(cs, PKT3(PKT3_DRAW_INDEX, 3, render_cond_bit));
1937 radeon_emit(cs, va);
1938 radeon_emit(cs, (va >> 32UL) & 0xFF);
1939 radeon_emit(cs, info->count);
1940 radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
1941 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1942 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1943 (struct r600_resource*)indexbuf,
1944 RADEON_USAGE_READ,
1945 RADEON_PRIO_INDEX_BUFFER));
1946 }
1947 else {
1948 uint32_t max_size = (indexbuf->width0 - index_offset) / index_size;
1949
1950 radeon_emit(cs, PKT3(EG_PKT3_INDEX_BASE, 1, 0));
1951 radeon_emit(cs, va);
1952 radeon_emit(cs, (va >> 32UL) & 0xFF);
1953
1954 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1955 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1956 (struct r600_resource*)indexbuf,
1957 RADEON_USAGE_READ,
1958 RADEON_PRIO_INDEX_BUFFER));
1959
1960 radeon_emit(cs, PKT3(EG_PKT3_INDEX_BUFFER_SIZE, 0, 0));
1961 radeon_emit(cs, max_size);
1962
1963 radeon_emit(cs, PKT3(EG_PKT3_DRAW_INDEX_INDIRECT, 1, render_cond_bit));
1964 radeon_emit(cs, info->indirect->offset);
1965 radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
1966 }
1967 }
1968 } else {
1969 if (unlikely(info->count_from_stream_output)) {
1970 struct r600_so_target *t = (struct r600_so_target*)info->count_from_stream_output;
1971 uint64_t va = t->buf_filled_size->gpu_address + t->buf_filled_size_offset;
1972
1973 radeon_set_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
1974
1975 radeon_emit(cs, PKT3(PKT3_COPY_DW, 4, 0));
1976 radeon_emit(cs, COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG);
1977 radeon_emit(cs, va & 0xFFFFFFFFUL); /* src address lo */
1978 radeon_emit(cs, (va >> 32UL) & 0xFFUL); /* src address hi */
1979 radeon_emit(cs, R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2); /* dst register */
1980 radeon_emit(cs, 0); /* unused */
1981
1982 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
1983 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
1984 t->buf_filled_size, RADEON_USAGE_READ,
1985 RADEON_PRIO_SO_FILLED_SIZE));
1986 }
1987
1988 if (likely(!info->indirect)) {
1989 radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_AUTO, 1, render_cond_bit));
1990 radeon_emit(cs, info->count);
1991 }
1992 else {
1993 radeon_emit(cs, PKT3(EG_PKT3_DRAW_INDIRECT, 1, render_cond_bit));
1994 radeon_emit(cs, info->indirect->offset);
1995 }
1996 radeon_emit(cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX |
1997 (info->count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0));
1998 }
1999
2000 /* SMX returns CONTEXT_DONE too early workaround */
2001 if (rctx->b.family == CHIP_R600 ||
2002 rctx->b.family == CHIP_RV610 ||
2003 rctx->b.family == CHIP_RV630 ||
2004 rctx->b.family == CHIP_RV635) {
2005 /* if we have gs shader or streamout
2006 we need to do a wait idle after every draw */
2007 if (rctx->gs_shader || r600_get_strmout_en(&rctx->b)) {
2008 radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
2009 }
2010 }
2011
2012 /* ES ring rolling over at EOP - workaround */
2013 if (rctx->b.chip_class == R600) {
2014 radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
2015 radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_SQ_NON_EVENT));
2016 }
2017
2018 if (rctx->framebuffer.do_update_surf_dirtiness) {
2019 /* Set the depth buffer as dirty. */
2020 if (rctx->framebuffer.state.zsbuf) {
2021 struct pipe_surface *surf = rctx->framebuffer.state.zsbuf;
2022 struct r600_texture *rtex = (struct r600_texture *)surf->texture;
2023
2024 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
2025
2026 if (rtex->surface.flags & RADEON_SURF_SBUFFER)
2027 rtex->stencil_dirty_level_mask |= 1 << surf->u.tex.level;
2028 }
2029 if (rctx->framebuffer.compressed_cb_mask) {
2030 struct pipe_surface *surf;
2031 struct r600_texture *rtex;
2032 unsigned mask = rctx->framebuffer.compressed_cb_mask;
2033
2034 do {
2035 unsigned i = u_bit_scan(&mask);
2036 surf = rctx->framebuffer.state.cbufs[i];
2037 rtex = (struct r600_texture*)surf->texture;
2038
2039 rtex->dirty_level_mask |= 1 << surf->u.tex.level;
2040
2041 } while (mask);
2042 }
2043 rctx->framebuffer.do_update_surf_dirtiness = false;
2044 }
2045
2046 if (index_size && indexbuf != info->index.resource)
2047 pipe_resource_reference(&indexbuf, NULL);
2048 rctx->b.num_draw_calls++;
2049 }
2050
2051 uint32_t r600_translate_stencil_op(int s_op)
2052 {
2053 switch (s_op) {
2054 case PIPE_STENCIL_OP_KEEP:
2055 return V_028800_STENCIL_KEEP;
2056 case PIPE_STENCIL_OP_ZERO:
2057 return V_028800_STENCIL_ZERO;
2058 case PIPE_STENCIL_OP_REPLACE:
2059 return V_028800_STENCIL_REPLACE;
2060 case PIPE_STENCIL_OP_INCR:
2061 return V_028800_STENCIL_INCR;
2062 case PIPE_STENCIL_OP_DECR:
2063 return V_028800_STENCIL_DECR;
2064 case PIPE_STENCIL_OP_INCR_WRAP:
2065 return V_028800_STENCIL_INCR_WRAP;
2066 case PIPE_STENCIL_OP_DECR_WRAP:
2067 return V_028800_STENCIL_DECR_WRAP;
2068 case PIPE_STENCIL_OP_INVERT:
2069 return V_028800_STENCIL_INVERT;
2070 default:
2071 R600_ERR("Unknown stencil op %d", s_op);
2072 assert(0);
2073 break;
2074 }
2075 return 0;
2076 }
2077
2078 uint32_t r600_translate_fill(uint32_t func)
2079 {
2080 switch(func) {
2081 case PIPE_POLYGON_MODE_FILL:
2082 return 2;
2083 case PIPE_POLYGON_MODE_LINE:
2084 return 1;
2085 case PIPE_POLYGON_MODE_POINT:
2086 return 0;
2087 default:
2088 assert(0);
2089 return 0;
2090 }
2091 }
2092
2093 unsigned r600_tex_wrap(unsigned wrap)
2094 {
2095 switch (wrap) {
2096 default:
2097 case PIPE_TEX_WRAP_REPEAT:
2098 return V_03C000_SQ_TEX_WRAP;
2099 case PIPE_TEX_WRAP_CLAMP:
2100 return V_03C000_SQ_TEX_CLAMP_HALF_BORDER;
2101 case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
2102 return V_03C000_SQ_TEX_CLAMP_LAST_TEXEL;
2103 case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
2104 return V_03C000_SQ_TEX_CLAMP_BORDER;
2105 case PIPE_TEX_WRAP_MIRROR_REPEAT:
2106 return V_03C000_SQ_TEX_MIRROR;
2107 case PIPE_TEX_WRAP_MIRROR_CLAMP:
2108 return V_03C000_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
2109 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
2110 return V_03C000_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
2111 case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
2112 return V_03C000_SQ_TEX_MIRROR_ONCE_BORDER;
2113 }
2114 }
2115
2116 unsigned r600_tex_mipfilter(unsigned filter)
2117 {
2118 switch (filter) {
2119 case PIPE_TEX_MIPFILTER_NEAREST:
2120 return V_03C000_SQ_TEX_Z_FILTER_POINT;
2121 case PIPE_TEX_MIPFILTER_LINEAR:
2122 return V_03C000_SQ_TEX_Z_FILTER_LINEAR;
2123 default:
2124 case PIPE_TEX_MIPFILTER_NONE:
2125 return V_03C000_SQ_TEX_Z_FILTER_NONE;
2126 }
2127 }
2128
2129 unsigned r600_tex_compare(unsigned compare)
2130 {
2131 switch (compare) {
2132 default:
2133 case PIPE_FUNC_NEVER:
2134 return V_03C000_SQ_TEX_DEPTH_COMPARE_NEVER;
2135 case PIPE_FUNC_LESS:
2136 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESS;
2137 case PIPE_FUNC_EQUAL:
2138 return V_03C000_SQ_TEX_DEPTH_COMPARE_EQUAL;
2139 case PIPE_FUNC_LEQUAL:
2140 return V_03C000_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
2141 case PIPE_FUNC_GREATER:
2142 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATER;
2143 case PIPE_FUNC_NOTEQUAL:
2144 return V_03C000_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
2145 case PIPE_FUNC_GEQUAL:
2146 return V_03C000_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
2147 case PIPE_FUNC_ALWAYS:
2148 return V_03C000_SQ_TEX_DEPTH_COMPARE_ALWAYS;
2149 }
2150 }
2151
2152 static bool wrap_mode_uses_border_color(unsigned wrap, bool linear_filter)
2153 {
2154 return wrap == PIPE_TEX_WRAP_CLAMP_TO_BORDER ||
2155 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER ||
2156 (linear_filter &&
2157 (wrap == PIPE_TEX_WRAP_CLAMP ||
2158 wrap == PIPE_TEX_WRAP_MIRROR_CLAMP));
2159 }
2160
2161 bool sampler_state_needs_border_color(const struct pipe_sampler_state *state)
2162 {
2163 bool linear_filter = state->min_img_filter != PIPE_TEX_FILTER_NEAREST ||
2164 state->mag_img_filter != PIPE_TEX_FILTER_NEAREST;
2165
2166 return (state->border_color.ui[0] || state->border_color.ui[1] ||
2167 state->border_color.ui[2] || state->border_color.ui[3]) &&
2168 (wrap_mode_uses_border_color(state->wrap_s, linear_filter) ||
2169 wrap_mode_uses_border_color(state->wrap_t, linear_filter) ||
2170 wrap_mode_uses_border_color(state->wrap_r, linear_filter));
2171 }
2172
2173 void r600_emit_shader(struct r600_context *rctx, struct r600_atom *a)
2174 {
2175
2176 struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
2177 struct r600_pipe_shader *shader = ((struct r600_shader_state*)a)->shader;
2178
2179 if (!shader)
2180 return;
2181
2182 r600_emit_command_buffer(cs, &shader->command_buffer);
2183 radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
2184 radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, shader->bo,
2185 RADEON_USAGE_READ, RADEON_PRIO_SHADER_BINARY));
2186 }
2187
2188 unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format,
2189 const unsigned char *swizzle_view,
2190 boolean vtx)
2191 {
2192 unsigned i;
2193 unsigned char swizzle[4];
2194 unsigned result = 0;
2195 const uint32_t tex_swizzle_shift[4] = {
2196 16, 19, 22, 25,
2197 };
2198 const uint32_t vtx_swizzle_shift[4] = {
2199 3, 6, 9, 12,
2200 };
2201 const uint32_t swizzle_bit[4] = {
2202 0, 1, 2, 3,
2203 };
2204 const uint32_t *swizzle_shift = tex_swizzle_shift;
2205
2206 if (vtx)
2207 swizzle_shift = vtx_swizzle_shift;
2208
2209 if (swizzle_view) {
2210 util_format_compose_swizzles(swizzle_format, swizzle_view, swizzle);
2211 } else {
2212 memcpy(swizzle, swizzle_format, 4);
2213 }
2214
2215 /* Get swizzle. */
2216 for (i = 0; i < 4; i++) {
2217 switch (swizzle[i]) {
2218 case PIPE_SWIZZLE_Y:
2219 result |= swizzle_bit[1] << swizzle_shift[i];
2220 break;
2221 case PIPE_SWIZZLE_Z:
2222 result |= swizzle_bit[2] << swizzle_shift[i];
2223 break;
2224 case PIPE_SWIZZLE_W:
2225 result |= swizzle_bit[3] << swizzle_shift[i];
2226 break;
2227 case PIPE_SWIZZLE_0:
2228 result |= V_038010_SQ_SEL_0 << swizzle_shift[i];
2229 break;
2230 case PIPE_SWIZZLE_1:
2231 result |= V_038010_SQ_SEL_1 << swizzle_shift[i];
2232 break;
2233 default: /* PIPE_SWIZZLE_X */
2234 result |= swizzle_bit[0] << swizzle_shift[i];
2235 }
2236 }
2237 return result;
2238 }
2239
2240 /* texture format translate */
2241 uint32_t r600_translate_texformat(struct pipe_screen *screen,
2242 enum pipe_format format,
2243 const unsigned char *swizzle_view,
2244 uint32_t *word4_p, uint32_t *yuv_format_p,
2245 bool do_endian_swap)
2246 {
2247 struct r600_screen *rscreen = (struct r600_screen *)screen;
2248 uint32_t result = 0, word4 = 0, yuv_format = 0;
2249 const struct util_format_description *desc;
2250 boolean uniform = TRUE;
2251 bool is_srgb_valid = FALSE;
2252 const unsigned char swizzle_xxxx[4] = {0, 0, 0, 0};
2253 const unsigned char swizzle_yyyy[4] = {1, 1, 1, 1};
2254 const unsigned char swizzle_xxxy[4] = {0, 0, 0, 1};
2255 const unsigned char swizzle_zyx1[4] = {2, 1, 0, 5};
2256 const unsigned char swizzle_zyxw[4] = {2, 1, 0, 3};
2257
2258 int i;
2259 const uint32_t sign_bit[4] = {
2260 S_038010_FORMAT_COMP_X(V_038010_SQ_FORMAT_COMP_SIGNED),
2261 S_038010_FORMAT_COMP_Y(V_038010_SQ_FORMAT_COMP_SIGNED),
2262 S_038010_FORMAT_COMP_Z(V_038010_SQ_FORMAT_COMP_SIGNED),
2263 S_038010_FORMAT_COMP_W(V_038010_SQ_FORMAT_COMP_SIGNED)
2264 };
2265
2266 /* Need to replace the specified texture formats in case of big-endian.
2267 * These formats are formats that have channels with number of bits
2268 * not divisible by 8.
2269 * Mesa conversion functions don't swap bits for those formats, and because
2270 * we transmit this over a serial bus to the GPU (PCIe), the
2271 * bit-endianess is important!!!
2272 * In case we have an "opposite" format, just use that for the swizzling
2273 * information. If we don't have such an "opposite" format, we need
2274 * to use a fixed swizzle info instead (see below)
2275 */
2276 if (format == PIPE_FORMAT_R4A4_UNORM && do_endian_swap)
2277 format = PIPE_FORMAT_A4R4_UNORM;
2278
2279 desc = util_format_description(format);
2280
2281 /* Depth and stencil swizzling is handled separately. */
2282 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS) {
2283 /* Need to check for specific texture formats that don't have
2284 * an "opposite" format we can use. For those formats, we directly
2285 * specify the swizzling, which is the LE swizzling as defined in
2286 * u_format.csv
2287 */
2288 if (do_endian_swap) {
2289 if (format == PIPE_FORMAT_L4A4_UNORM)
2290 word4 |= r600_get_swizzle_combined(swizzle_xxxy, swizzle_view, FALSE);
2291 else if (format == PIPE_FORMAT_B4G4R4A4_UNORM)
2292 word4 |= r600_get_swizzle_combined(swizzle_zyxw, swizzle_view, FALSE);
2293 else if (format == PIPE_FORMAT_B4G4R4X4_UNORM || format == PIPE_FORMAT_B5G6R5_UNORM)
2294 word4 |= r600_get_swizzle_combined(swizzle_zyx1, swizzle_view, FALSE);
2295 else
2296 word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
2297 } else {
2298 word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
2299 }
2300 }
2301
2302 /* Colorspace (return non-RGB formats directly). */
2303 switch (desc->colorspace) {
2304 /* Depth stencil formats */
2305 case UTIL_FORMAT_COLORSPACE_ZS:
2306 switch (format) {
2307 /* Depth sampler formats. */
2308 case PIPE_FORMAT_Z16_UNORM:
2309 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2310 result = FMT_16;
2311 goto out_word4;
2312 case PIPE_FORMAT_Z24X8_UNORM:
2313 case PIPE_FORMAT_Z24_UNORM_S8_UINT:
2314 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2315 result = FMT_8_24;
2316 goto out_word4;
2317 case PIPE_FORMAT_X8Z24_UNORM:
2318 case PIPE_FORMAT_S8_UINT_Z24_UNORM:
2319 if (rscreen->b.chip_class < EVERGREEN)
2320 goto out_unknown;
2321 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
2322 result = FMT_24_8;
2323 goto out_word4;
2324 case PIPE_FORMAT_Z32_FLOAT:
2325 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2326 result = FMT_32_FLOAT;
2327 goto out_word4;
2328 case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
2329 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2330 result = FMT_X24_8_32_FLOAT;
2331 goto out_word4;
2332 /* Stencil sampler formats. */
2333 case PIPE_FORMAT_S8_UINT:
2334 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2335 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2336 result = FMT_8;
2337 goto out_word4;
2338 case PIPE_FORMAT_X24S8_UINT:
2339 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2340 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
2341 result = FMT_8_24;
2342 goto out_word4;
2343 case PIPE_FORMAT_S8X24_UINT:
2344 if (rscreen->b.chip_class < EVERGREEN)
2345 goto out_unknown;
2346 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2347 word4 |= r600_get_swizzle_combined(swizzle_xxxx, swizzle_view, FALSE);
2348 result = FMT_24_8;
2349 goto out_word4;
2350 case PIPE_FORMAT_X32_S8X24_UINT:
2351 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2352 word4 |= r600_get_swizzle_combined(swizzle_yyyy, swizzle_view, FALSE);
2353 result = FMT_X24_8_32_FLOAT;
2354 goto out_word4;
2355 default:
2356 goto out_unknown;
2357 }
2358
2359 case UTIL_FORMAT_COLORSPACE_YUV:
2360 yuv_format |= (1 << 30);
2361 switch (format) {
2362 case PIPE_FORMAT_UYVY:
2363 case PIPE_FORMAT_YUYV:
2364 default:
2365 break;
2366 }
2367 goto out_unknown; /* XXX */
2368
2369 case UTIL_FORMAT_COLORSPACE_SRGB:
2370 word4 |= S_038010_FORCE_DEGAMMA(1);
2371 break;
2372
2373 default:
2374 break;
2375 }
2376
2377 if (desc->layout == UTIL_FORMAT_LAYOUT_RGTC) {
2378 switch (format) {
2379 case PIPE_FORMAT_RGTC1_SNORM:
2380 case PIPE_FORMAT_LATC1_SNORM:
2381 word4 |= sign_bit[0];
2382 case PIPE_FORMAT_RGTC1_UNORM:
2383 case PIPE_FORMAT_LATC1_UNORM:
2384 result = FMT_BC4;
2385 goto out_word4;
2386 case PIPE_FORMAT_RGTC2_SNORM:
2387 case PIPE_FORMAT_LATC2_SNORM:
2388 word4 |= sign_bit[0] | sign_bit[1];
2389 case PIPE_FORMAT_RGTC2_UNORM:
2390 case PIPE_FORMAT_LATC2_UNORM:
2391 result = FMT_BC5;
2392 goto out_word4;
2393 default:
2394 goto out_unknown;
2395 }
2396 }
2397
2398 if (desc->layout == UTIL_FORMAT_LAYOUT_S3TC) {
2399 if (!util_format_s3tc_enabled) {
2400 goto out_unknown;
2401 }
2402
2403 switch (format) {
2404 case PIPE_FORMAT_DXT1_RGB:
2405 case PIPE_FORMAT_DXT1_RGBA:
2406 case PIPE_FORMAT_DXT1_SRGB:
2407 case PIPE_FORMAT_DXT1_SRGBA:
2408 result = FMT_BC1;
2409 is_srgb_valid = TRUE;
2410 goto out_word4;
2411 case PIPE_FORMAT_DXT3_RGBA:
2412 case PIPE_FORMAT_DXT3_SRGBA:
2413 result = FMT_BC2;
2414 is_srgb_valid = TRUE;
2415 goto out_word4;
2416 case PIPE_FORMAT_DXT5_RGBA:
2417 case PIPE_FORMAT_DXT5_SRGBA:
2418 result = FMT_BC3;
2419 is_srgb_valid = TRUE;
2420 goto out_word4;
2421 default:
2422 goto out_unknown;
2423 }
2424 }
2425
2426 if (desc->layout == UTIL_FORMAT_LAYOUT_BPTC) {
2427 if (rscreen->b.chip_class < EVERGREEN)
2428 goto out_unknown;
2429
2430 switch (format) {
2431 case PIPE_FORMAT_BPTC_RGBA_UNORM:
2432 case PIPE_FORMAT_BPTC_SRGBA:
2433 result = FMT_BC7;
2434 is_srgb_valid = TRUE;
2435 goto out_word4;
2436 case PIPE_FORMAT_BPTC_RGB_FLOAT:
2437 word4 |= sign_bit[0] | sign_bit[1] | sign_bit[2];
2438 /* fall through */
2439 case PIPE_FORMAT_BPTC_RGB_UFLOAT:
2440 result = FMT_BC6;
2441 goto out_word4;
2442 default:
2443 goto out_unknown;
2444 }
2445 }
2446
2447 if (desc->layout == UTIL_FORMAT_LAYOUT_SUBSAMPLED) {
2448 switch (format) {
2449 case PIPE_FORMAT_R8G8_B8G8_UNORM:
2450 case PIPE_FORMAT_G8R8_B8R8_UNORM:
2451 result = FMT_GB_GR;
2452 goto out_word4;
2453 case PIPE_FORMAT_G8R8_G8B8_UNORM:
2454 case PIPE_FORMAT_R8G8_R8B8_UNORM:
2455 result = FMT_BG_RG;
2456 goto out_word4;
2457 default:
2458 goto out_unknown;
2459 }
2460 }
2461
2462 if (format == PIPE_FORMAT_R9G9B9E5_FLOAT) {
2463 result = FMT_5_9_9_9_SHAREDEXP;
2464 goto out_word4;
2465 } else if (format == PIPE_FORMAT_R11G11B10_FLOAT) {
2466 result = FMT_10_11_11_FLOAT;
2467 goto out_word4;
2468 }
2469
2470
2471 for (i = 0; i < desc->nr_channels; i++) {
2472 if (desc->channel[i].type == UTIL_FORMAT_TYPE_SIGNED) {
2473 word4 |= sign_bit[i];
2474 }
2475 }
2476
2477 /* R8G8Bx_SNORM - XXX CxV8U8 */
2478
2479 /* See whether the components are of the same size. */
2480 for (i = 1; i < desc->nr_channels; i++) {
2481 uniform = uniform && desc->channel[0].size == desc->channel[i].size;
2482 }
2483
2484 /* Non-uniform formats. */
2485 if (!uniform) {
2486 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB &&
2487 desc->channel[0].pure_integer)
2488 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2489 switch(desc->nr_channels) {
2490 case 3:
2491 if (desc->channel[0].size == 5 &&
2492 desc->channel[1].size == 6 &&
2493 desc->channel[2].size == 5) {
2494 result = FMT_5_6_5;
2495 goto out_word4;
2496 }
2497 goto out_unknown;
2498 case 4:
2499 if (desc->channel[0].size == 5 &&
2500 desc->channel[1].size == 5 &&
2501 desc->channel[2].size == 5 &&
2502 desc->channel[3].size == 1) {
2503 result = FMT_1_5_5_5;
2504 goto out_word4;
2505 }
2506 if (desc->channel[0].size == 10 &&
2507 desc->channel[1].size == 10 &&
2508 desc->channel[2].size == 10 &&
2509 desc->channel[3].size == 2) {
2510 result = FMT_2_10_10_10;
2511 goto out_word4;
2512 }
2513 goto out_unknown;
2514 }
2515 goto out_unknown;
2516 }
2517
2518 /* Find the first non-VOID channel. */
2519 for (i = 0; i < 4; i++) {
2520 if (desc->channel[i].type != UTIL_FORMAT_TYPE_VOID) {
2521 break;
2522 }
2523 }
2524
2525 if (i == 4)
2526 goto out_unknown;
2527
2528 /* uniform formats */
2529 switch (desc->channel[i].type) {
2530 case UTIL_FORMAT_TYPE_UNSIGNED:
2531 case UTIL_FORMAT_TYPE_SIGNED:
2532 #if 0
2533 if (!desc->channel[i].normalized &&
2534 desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB) {
2535 goto out_unknown;
2536 }
2537 #endif
2538 if (desc->colorspace != UTIL_FORMAT_COLORSPACE_SRGB &&
2539 desc->channel[i].pure_integer)
2540 word4 |= S_038010_NUM_FORMAT_ALL(V_038010_SQ_NUM_FORMAT_INT);
2541
2542 switch (desc->channel[i].size) {
2543 case 4:
2544 switch (desc->nr_channels) {
2545 case 2:
2546 result = FMT_4_4;
2547 goto out_word4;
2548 case 4:
2549 result = FMT_4_4_4_4;
2550 goto out_word4;
2551 }
2552 goto out_unknown;
2553 case 8:
2554 switch (desc->nr_channels) {
2555 case 1:
2556 result = FMT_8;
2557 goto out_word4;
2558 case 2:
2559 result = FMT_8_8;
2560 goto out_word4;
2561 case 4:
2562 result = FMT_8_8_8_8;
2563 is_srgb_valid = TRUE;
2564 goto out_word4;
2565 }
2566 goto out_unknown;
2567 case 16:
2568 switch (desc->nr_channels) {
2569 case 1:
2570 result = FMT_16;
2571 goto out_word4;
2572 case 2:
2573 result = FMT_16_16;
2574 goto out_word4;
2575 case 4:
2576 result = FMT_16_16_16_16;
2577 goto out_word4;
2578 }
2579 goto out_unknown;
2580 case 32:
2581 switch (desc->nr_channels) {
2582 case 1:
2583 result = FMT_32;
2584 goto out_word4;
2585 case 2:
2586 result = FMT_32_32;
2587 goto out_word4;
2588 case 4:
2589 result = FMT_32_32_32_32;
2590 goto out_word4;
2591 }
2592 }
2593 goto out_unknown;
2594
2595 case UTIL_FORMAT_TYPE_FLOAT:
2596 switch (desc->channel[i].size) {
2597 case 16:
2598 switch (desc->nr_channels) {
2599 case 1:
2600 result = FMT_16_FLOAT;
2601 goto out_word4;
2602 case 2:
2603 result = FMT_16_16_FLOAT;
2604 goto out_word4;
2605 case 4:
2606 result = FMT_16_16_16_16_FLOAT;
2607 goto out_word4;
2608 }
2609 goto out_unknown;
2610 case 32:
2611 switch (desc->nr_channels) {
2612 case 1:
2613 result = FMT_32_FLOAT;
2614 goto out_word4;
2615 case 2:
2616 result = FMT_32_32_FLOAT;
2617 goto out_word4;
2618 case 4:
2619 result = FMT_32_32_32_32_FLOAT;
2620 goto out_word4;
2621 }
2622 }
2623 goto out_unknown;
2624 }
2625
2626 out_word4:
2627
2628 if (desc->colorspace == UTIL_FORMAT_COLORSPACE_SRGB && !is_srgb_valid)
2629 return ~0;
2630 if (word4_p)
2631 *word4_p = word4;
2632 if (yuv_format_p)
2633 *yuv_format_p = yuv_format;
2634 return result;
2635 out_unknown:
2636 /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
2637 return ~0;
2638 }
2639
2640 uint32_t r600_translate_colorformat(enum chip_class chip, enum pipe_format format,
2641 bool do_endian_swap)
2642 {
2643 const struct util_format_description *desc = util_format_description(format);
2644 int channel = util_format_get_first_non_void_channel(format);
2645 bool is_float;
2646
2647 #define HAS_SIZE(x,y,z,w) \
2648 (desc->channel[0].size == (x) && desc->channel[1].size == (y) && \
2649 desc->channel[2].size == (z) && desc->channel[3].size == (w))
2650
2651 if (format == PIPE_FORMAT_R11G11B10_FLOAT) /* isn't plain */
2652 return V_0280A0_COLOR_10_11_11_FLOAT;
2653
2654 if (desc->layout != UTIL_FORMAT_LAYOUT_PLAIN ||
2655 channel == -1)
2656 return ~0U;
2657
2658 is_float = desc->channel[channel].type == UTIL_FORMAT_TYPE_FLOAT;
2659
2660 switch (desc->nr_channels) {
2661 case 1:
2662 switch (desc->channel[0].size) {
2663 case 8:
2664 return V_0280A0_COLOR_8;
2665 case 16:
2666 if (is_float)
2667 return V_0280A0_COLOR_16_FLOAT;
2668 else
2669 return V_0280A0_COLOR_16;
2670 case 32:
2671 if (is_float)
2672 return V_0280A0_COLOR_32_FLOAT;
2673 else
2674 return V_0280A0_COLOR_32;
2675 }
2676 break;
2677 case 2:
2678 if (desc->channel[0].size == desc->channel[1].size) {
2679 switch (desc->channel[0].size) {
2680 case 4:
2681 if (chip <= R700)
2682 return V_0280A0_COLOR_4_4;
2683 else
2684 return ~0U; /* removed on Evergreen */
2685 case 8:
2686 return V_0280A0_COLOR_8_8;
2687 case 16:
2688 if (is_float)
2689 return V_0280A0_COLOR_16_16_FLOAT;
2690 else
2691 return V_0280A0_COLOR_16_16;
2692 case 32:
2693 if (is_float)
2694 return V_0280A0_COLOR_32_32_FLOAT;
2695 else
2696 return V_0280A0_COLOR_32_32;
2697 }
2698 } else if (HAS_SIZE(8,24,0,0)) {
2699 return (do_endian_swap ? V_0280A0_COLOR_8_24 : V_0280A0_COLOR_24_8);
2700 } else if (HAS_SIZE(24,8,0,0)) {
2701 return V_0280A0_COLOR_8_24;
2702 }
2703 break;
2704 case 3:
2705 if (HAS_SIZE(5,6,5,0)) {
2706 return V_0280A0_COLOR_5_6_5;
2707 } else if (HAS_SIZE(32,8,24,0)) {
2708 return V_0280A0_COLOR_X24_8_32_FLOAT;
2709 }
2710 break;
2711 case 4:
2712 if (desc->channel[0].size == desc->channel[1].size &&
2713 desc->channel[0].size == desc->channel[2].size &&
2714 desc->channel[0].size == desc->channel[3].size) {
2715 switch (desc->channel[0].size) {
2716 case 4:
2717 return V_0280A0_COLOR_4_4_4_4;
2718 case 8:
2719 return V_0280A0_COLOR_8_8_8_8;
2720 case 16:
2721 if (is_float)
2722 return V_0280A0_COLOR_16_16_16_16_FLOAT;
2723 else
2724 return V_0280A0_COLOR_16_16_16_16;
2725 case 32:
2726 if (is_float)
2727 return V_0280A0_COLOR_32_32_32_32_FLOAT;
2728 else
2729 return V_0280A0_COLOR_32_32_32_32;
2730 }
2731 } else if (HAS_SIZE(5,5,5,1)) {
2732 return V_0280A0_COLOR_1_5_5_5;
2733 } else if (HAS_SIZE(10,10,10,2)) {
2734 return V_0280A0_COLOR_2_10_10_10;
2735 }
2736 break;
2737 }
2738 return ~0U;
2739 }
2740
2741 uint32_t r600_colorformat_endian_swap(uint32_t colorformat, bool do_endian_swap)
2742 {
2743 if (R600_BIG_ENDIAN) {
2744 switch(colorformat) {
2745 /* 8-bit buffers. */
2746 case V_0280A0_COLOR_4_4:
2747 case V_0280A0_COLOR_8:
2748 return ENDIAN_NONE;
2749
2750 /* 16-bit buffers. */
2751 case V_0280A0_COLOR_8_8:
2752 /*
2753 * No need to do endian swaps on array formats,
2754 * as mesa<-->pipe formats conversion take into account
2755 * the endianess
2756 */
2757 return ENDIAN_NONE;
2758
2759 case V_0280A0_COLOR_5_6_5:
2760 case V_0280A0_COLOR_1_5_5_5:
2761 case V_0280A0_COLOR_4_4_4_4:
2762 case V_0280A0_COLOR_16:
2763 return (do_endian_swap ? ENDIAN_8IN16 : ENDIAN_NONE);
2764
2765 /* 32-bit buffers. */
2766 case V_0280A0_COLOR_8_8_8_8:
2767 /*
2768 * No need to do endian swaps on array formats,
2769 * as mesa<-->pipe formats conversion take into account
2770 * the endianess
2771 */
2772 return ENDIAN_NONE;
2773
2774 case V_0280A0_COLOR_2_10_10_10:
2775 case V_0280A0_COLOR_8_24:
2776 case V_0280A0_COLOR_24_8:
2777 case V_0280A0_COLOR_32_FLOAT:
2778 return (do_endian_swap ? ENDIAN_8IN32 : ENDIAN_NONE);
2779
2780 case V_0280A0_COLOR_16_16_FLOAT:
2781 case V_0280A0_COLOR_16_16:
2782 return ENDIAN_8IN16;
2783
2784 /* 64-bit buffers. */
2785 case V_0280A0_COLOR_16_16_16_16:
2786 case V_0280A0_COLOR_16_16_16_16_FLOAT:
2787 return ENDIAN_8IN16;
2788
2789 case V_0280A0_COLOR_32_32_FLOAT:
2790 case V_0280A0_COLOR_32_32:
2791 case V_0280A0_COLOR_X24_8_32_FLOAT:
2792 return ENDIAN_8IN32;
2793
2794 /* 128-bit buffers. */
2795 case V_0280A0_COLOR_32_32_32_32_FLOAT:
2796 case V_0280A0_COLOR_32_32_32_32:
2797 return ENDIAN_8IN32;
2798 default:
2799 return ENDIAN_NONE; /* Unsupported. */
2800 }
2801 } else {
2802 return ENDIAN_NONE;
2803 }
2804 }
2805
2806 static void r600_invalidate_buffer(struct pipe_context *ctx, struct pipe_resource *buf)
2807 {
2808 struct r600_context *rctx = (struct r600_context*)ctx;
2809 struct r600_resource *rbuffer = r600_resource(buf);
2810 unsigned i, shader, mask;
2811 struct r600_pipe_sampler_view *view;
2812
2813 /* Reallocate the buffer in the same pipe_resource. */
2814 r600_alloc_resource(&rctx->screen->b, rbuffer);
2815
2816 /* We changed the buffer, now we need to bind it where the old one was bound. */
2817 /* Vertex buffers. */
2818 mask = rctx->vertex_buffer_state.enabled_mask;
2819 while (mask) {
2820 i = u_bit_scan(&mask);
2821 if (rctx->vertex_buffer_state.vb[i].buffer.resource == &rbuffer->b.b) {
2822 rctx->vertex_buffer_state.dirty_mask |= 1 << i;
2823 r600_vertex_buffers_dirty(rctx);
2824 }
2825 }
2826 /* Streamout buffers. */
2827 for (i = 0; i < rctx->b.streamout.num_targets; i++) {
2828 if (rctx->b.streamout.targets[i] &&
2829 rctx->b.streamout.targets[i]->b.buffer == &rbuffer->b.b) {
2830 if (rctx->b.streamout.begin_emitted) {
2831 r600_emit_streamout_end(&rctx->b);
2832 }
2833 rctx->b.streamout.append_bitmask = rctx->b.streamout.enabled_mask;
2834 r600_streamout_buffers_dirty(&rctx->b);
2835 }
2836 }
2837
2838 /* Constant buffers. */
2839 for (shader = 0; shader < PIPE_SHADER_TYPES; shader++) {
2840 struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
2841 bool found = false;
2842 uint32_t mask = state->enabled_mask;
2843
2844 while (mask) {
2845 unsigned i = u_bit_scan(&mask);
2846 if (state->cb[i].buffer == &rbuffer->b.b) {
2847 found = true;
2848 state->dirty_mask |= 1 << i;
2849 }
2850 }
2851 if (found) {
2852 r600_constant_buffers_dirty(rctx, state);
2853 }
2854 }
2855
2856 /* Texture buffer objects - update the virtual addresses in descriptors. */
2857 LIST_FOR_EACH_ENTRY(view, &rctx->texture_buffers, list) {
2858 if (view->base.texture == &rbuffer->b.b) {
2859 uint64_t offset = view->base.u.buf.offset;
2860 uint64_t va = rbuffer->gpu_address + offset;
2861
2862 view->tex_resource_words[0] = va;
2863 view->tex_resource_words[2] &= C_038008_BASE_ADDRESS_HI;
2864 view->tex_resource_words[2] |= S_038008_BASE_ADDRESS_HI(va >> 32);
2865 }
2866 }
2867 /* Texture buffer objects - make bindings dirty if needed. */
2868 for (shader = 0; shader < PIPE_SHADER_TYPES; shader++) {
2869 struct r600_samplerview_state *state = &rctx->samplers[shader].views;
2870 bool found = false;
2871 uint32_t mask = state->enabled_mask;
2872
2873 while (mask) {
2874 unsigned i = u_bit_scan(&mask);
2875 if (state->views[i]->base.texture == &rbuffer->b.b) {
2876 found = true;
2877 state->dirty_mask |= 1 << i;
2878 }
2879 }
2880 if (found) {
2881 r600_sampler_views_dirty(rctx, state);
2882 }
2883 }
2884 }
2885
2886 static void r600_set_active_query_state(struct pipe_context *ctx, boolean enable)
2887 {
2888 struct r600_context *rctx = (struct r600_context*)ctx;
2889
2890 /* Pipeline stat & streamout queries. */
2891 if (enable) {
2892 rctx->b.flags &= ~R600_CONTEXT_STOP_PIPELINE_STATS;
2893 rctx->b.flags |= R600_CONTEXT_START_PIPELINE_STATS;
2894 } else {
2895 rctx->b.flags &= ~R600_CONTEXT_START_PIPELINE_STATS;
2896 rctx->b.flags |= R600_CONTEXT_STOP_PIPELINE_STATS;
2897 }
2898
2899 /* Occlusion queries. */
2900 if (rctx->db_misc_state.occlusion_queries_disabled != !enable) {
2901 rctx->db_misc_state.occlusion_queries_disabled = !enable;
2902 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
2903 }
2904 }
2905
2906 static void r600_set_occlusion_query_state(struct pipe_context *ctx, bool enable)
2907 {
2908 struct r600_context *rctx = (struct r600_context*)ctx;
2909
2910 r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
2911 }
2912
2913 static void r600_need_gfx_cs_space(struct pipe_context *ctx, unsigned num_dw,
2914 bool include_draw_vbo)
2915 {
2916 r600_need_cs_space((struct r600_context*)ctx, num_dw, include_draw_vbo);
2917 }
2918
2919 /* keep this at the end of this file, please */
2920 void r600_init_common_state_functions(struct r600_context *rctx)
2921 {
2922 rctx->b.b.create_fs_state = r600_create_ps_state;
2923 rctx->b.b.create_vs_state = r600_create_vs_state;
2924 rctx->b.b.create_gs_state = r600_create_gs_state;
2925 rctx->b.b.create_tcs_state = r600_create_tcs_state;
2926 rctx->b.b.create_tes_state = r600_create_tes_state;
2927 rctx->b.b.create_vertex_elements_state = r600_create_vertex_fetch_shader;
2928 rctx->b.b.bind_blend_state = r600_bind_blend_state;
2929 rctx->b.b.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
2930 rctx->b.b.bind_sampler_states = r600_bind_sampler_states;
2931 rctx->b.b.bind_fs_state = r600_bind_ps_state;
2932 rctx->b.b.bind_rasterizer_state = r600_bind_rs_state;
2933 rctx->b.b.bind_vertex_elements_state = r600_bind_vertex_elements;
2934 rctx->b.b.bind_vs_state = r600_bind_vs_state;
2935 rctx->b.b.bind_gs_state = r600_bind_gs_state;
2936 rctx->b.b.bind_tcs_state = r600_bind_tcs_state;
2937 rctx->b.b.bind_tes_state = r600_bind_tes_state;
2938 rctx->b.b.delete_blend_state = r600_delete_blend_state;
2939 rctx->b.b.delete_depth_stencil_alpha_state = r600_delete_dsa_state;
2940 rctx->b.b.delete_fs_state = r600_delete_ps_state;
2941 rctx->b.b.delete_rasterizer_state = r600_delete_rs_state;
2942 rctx->b.b.delete_sampler_state = r600_delete_sampler_state;
2943 rctx->b.b.delete_vertex_elements_state = r600_delete_vertex_elements;
2944 rctx->b.b.delete_vs_state = r600_delete_vs_state;
2945 rctx->b.b.delete_gs_state = r600_delete_gs_state;
2946 rctx->b.b.delete_tcs_state = r600_delete_tcs_state;
2947 rctx->b.b.delete_tes_state = r600_delete_tes_state;
2948 rctx->b.b.set_blend_color = r600_set_blend_color;
2949 rctx->b.b.set_clip_state = r600_set_clip_state;
2950 rctx->b.b.set_constant_buffer = r600_set_constant_buffer;
2951 rctx->b.b.set_sample_mask = r600_set_sample_mask;
2952 rctx->b.b.set_stencil_ref = r600_set_pipe_stencil_ref;
2953 rctx->b.b.set_vertex_buffers = r600_set_vertex_buffers;
2954 rctx->b.b.set_sampler_views = r600_set_sampler_views;
2955 rctx->b.b.sampler_view_destroy = r600_sampler_view_destroy;
2956 rctx->b.b.texture_barrier = r600_texture_barrier;
2957 rctx->b.b.set_stream_output_targets = r600_set_streamout_targets;
2958 rctx->b.b.set_active_query_state = r600_set_active_query_state;
2959 rctx->b.b.draw_vbo = r600_draw_vbo;
2960 rctx->b.invalidate_buffer = r600_invalidate_buffer;
2961 rctx->b.set_occlusion_query_state = r600_set_occlusion_query_state;
2962 rctx->b.need_gfx_cs_space = r600_need_gfx_cs_space;
2963 }