2 * Copyright 2015 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
24 * Marek Olšák <maraeo@gmail.com>
28 #include "si_compute.h"
31 #include "sid_tables.h"
32 #include "ddebug/dd_util.h"
33 #include "util/u_memory.h"
36 DEBUG_GET_ONCE_OPTION(replace_shaders
, "RADEON_REPLACE_SHADERS", NULL
)
38 static void si_dump_shader(struct si_screen
*sscreen
,
39 enum pipe_shader_type processor
,
40 const struct si_shader
*shader
, FILE *f
)
42 if (shader
->shader_log
)
43 fwrite(shader
->shader_log
, shader
->shader_log_size
, 1, f
);
45 si_shader_dump(sscreen
, shader
, NULL
, processor
, f
, false);
48 static void si_dump_gfx_shader(struct si_screen
*sscreen
,
49 const struct si_shader_ctx_state
*state
, FILE *f
)
51 const struct si_shader
*current
= state
->current
;
53 if (!state
->cso
|| !current
)
56 si_dump_shader(sscreen
, state
->cso
->info
.processor
, current
, f
);
59 static void si_dump_compute_shader(struct si_screen
*sscreen
,
60 const struct si_cs_shader_state
*state
, FILE *f
)
62 if (!state
->program
|| state
->program
!= state
->emitted_program
)
65 si_dump_shader(sscreen
, PIPE_SHADER_COMPUTE
, &state
->program
->shader
, f
);
69 * Shader compiles can be overridden with arbitrary ELF objects by setting
70 * the environment variable RADEON_REPLACE_SHADERS=num1:filename1[;num2:filename2]
72 bool si_replace_shader(unsigned num
, struct ac_shader_binary
*binary
)
74 const char *p
= debug_get_option_replace_shaders();
75 const char *semicolon
;
80 bool replaced
= false;
88 i
= strtoul(p
, &endp
, 0);
92 fprintf(stderr
, "RADEON_REPLACE_SHADERS formatted badly.\n");
108 semicolon
= strchr(p
, ';');
110 p
= copy
= strndup(p
, semicolon
- p
);
112 fprintf(stderr
, "out of memory\n");
117 fprintf(stderr
, "radeonsi: replace shader %u by %s\n", num
, p
);
121 perror("radeonsi: failed to open file");
125 if (fseek(f
, 0, SEEK_END
) != 0)
132 if (fseek(f
, 0, SEEK_SET
) != 0)
135 buf
= MALLOC(filesize
);
137 fprintf(stderr
, "out of memory\n");
141 nread
= fread(buf
, 1, filesize
, f
);
142 if (nread
!= filesize
)
145 ac_elf_read(buf
, filesize
, binary
);
156 perror("radeonsi: reading shader");
160 /* Parsed IBs are difficult to read without colors. Use "less -R file" to
161 * read them, or use "aha -b -f file" to convert them to html.
163 #define COLOR_RESET "\033[0m"
164 #define COLOR_RED "\033[31m"
165 #define COLOR_GREEN "\033[1;32m"
166 #define COLOR_YELLOW "\033[1;33m"
167 #define COLOR_CYAN "\033[1;36m"
169 static void si_dump_mmapped_reg(struct si_context
*sctx
, FILE *f
,
172 struct radeon_winsys
*ws
= sctx
->b
.ws
;
175 if (ws
->read_registers(ws
, offset
, 1, &value
))
176 ac_dump_reg(f
, offset
, value
, ~0);
179 static void si_dump_debug_registers(struct si_context
*sctx
, FILE *f
)
181 if (sctx
->screen
->b
.info
.drm_major
== 2 &&
182 sctx
->screen
->b
.info
.drm_minor
< 42)
183 return; /* no radeon support */
185 fprintf(f
, "Memory-mapped registers:\n");
186 si_dump_mmapped_reg(sctx
, f
, R_008010_GRBM_STATUS
);
188 /* No other registers can be read on DRM < 3.1.0. */
189 if (sctx
->screen
->b
.info
.drm_major
< 3 ||
190 sctx
->screen
->b
.info
.drm_minor
< 1) {
195 si_dump_mmapped_reg(sctx
, f
, R_008008_GRBM_STATUS2
);
196 si_dump_mmapped_reg(sctx
, f
, R_008014_GRBM_STATUS_SE0
);
197 si_dump_mmapped_reg(sctx
, f
, R_008018_GRBM_STATUS_SE1
);
198 si_dump_mmapped_reg(sctx
, f
, R_008038_GRBM_STATUS_SE2
);
199 si_dump_mmapped_reg(sctx
, f
, R_00803C_GRBM_STATUS_SE3
);
200 si_dump_mmapped_reg(sctx
, f
, R_00D034_SDMA0_STATUS_REG
);
201 si_dump_mmapped_reg(sctx
, f
, R_00D834_SDMA1_STATUS_REG
);
202 if (sctx
->b
.chip_class
<= VI
) {
203 si_dump_mmapped_reg(sctx
, f
, R_000E50_SRBM_STATUS
);
204 si_dump_mmapped_reg(sctx
, f
, R_000E4C_SRBM_STATUS2
);
205 si_dump_mmapped_reg(sctx
, f
, R_000E54_SRBM_STATUS3
);
207 si_dump_mmapped_reg(sctx
, f
, R_008680_CP_STAT
);
208 si_dump_mmapped_reg(sctx
, f
, R_008674_CP_STALLED_STAT1
);
209 si_dump_mmapped_reg(sctx
, f
, R_008678_CP_STALLED_STAT2
);
210 si_dump_mmapped_reg(sctx
, f
, R_008670_CP_STALLED_STAT3
);
211 si_dump_mmapped_reg(sctx
, f
, R_008210_CP_CPC_STATUS
);
212 si_dump_mmapped_reg(sctx
, f
, R_008214_CP_CPC_BUSY_STAT
);
213 si_dump_mmapped_reg(sctx
, f
, R_008218_CP_CPC_STALLED_STAT1
);
214 si_dump_mmapped_reg(sctx
, f
, R_00821C_CP_CPF_STATUS
);
215 si_dump_mmapped_reg(sctx
, f
, R_008220_CP_CPF_BUSY_STAT
);
216 si_dump_mmapped_reg(sctx
, f
, R_008224_CP_CPF_STALLED_STAT1
);
220 static void si_dump_last_ib(struct si_context
*sctx
, FILE *f
)
222 int last_trace_id
= -1;
224 if (!sctx
->last_gfx
.ib
)
227 if (sctx
->last_trace_buf
) {
228 /* We are expecting that the ddebug pipe has already
229 * waited for the context, so this buffer should be idle.
230 * If the GPU is hung, there is no point in waiting for it.
232 uint32_t *map
= sctx
->b
.ws
->buffer_map(sctx
->last_trace_buf
->buf
,
234 PIPE_TRANSFER_UNSYNCHRONIZED
|
237 last_trace_id
= *map
;
240 if (sctx
->init_config
)
241 ac_parse_ib(f
, sctx
->init_config
->pm4
, sctx
->init_config
->ndw
,
242 -1, "IB2: Init config", sctx
->b
.chip_class
,
245 if (sctx
->init_config_gs_rings
)
246 ac_parse_ib(f
, sctx
->init_config_gs_rings
->pm4
,
247 sctx
->init_config_gs_rings
->ndw
,
248 -1, "IB2: Init GS rings", sctx
->b
.chip_class
,
251 ac_parse_ib(f
, sctx
->last_gfx
.ib
, sctx
->last_gfx
.num_dw
,
252 last_trace_id
, "IB", sctx
->b
.chip_class
,
256 static const char *priority_to_string(enum radeon_bo_priority priority
)
258 #define ITEM(x) [RADEON_PRIO_##x] = #x
259 static const char *table
[64] = {
262 ITEM(SO_FILLED_SIZE
),
276 ITEM(SAMPLER_BUFFER
),
278 ITEM(SHADER_RW_BUFFER
),
279 ITEM(COMPUTE_GLOBAL
),
280 ITEM(SAMPLER_TEXTURE
),
281 ITEM(SHADER_RW_IMAGE
),
282 ITEM(SAMPLER_TEXTURE_MSAA
),
285 ITEM(COLOR_BUFFER_MSAA
),
286 ITEM(DEPTH_BUFFER_MSAA
),
292 ITEM(SCRATCH_BUFFER
),
296 assert(priority
< ARRAY_SIZE(table
));
297 return table
[priority
];
300 static int bo_list_compare_va(const struct radeon_bo_list_item
*a
,
301 const struct radeon_bo_list_item
*b
)
303 return a
->vm_address
< b
->vm_address
? -1 :
304 a
->vm_address
> b
->vm_address
? 1 : 0;
307 static void si_dump_bo_list(struct si_context
*sctx
,
308 const struct radeon_saved_cs
*saved
, FILE *f
)
315 /* Sort the list according to VM adddresses first. */
316 qsort(saved
->bo_list
, saved
->bo_count
,
317 sizeof(saved
->bo_list
[0]), (void*)bo_list_compare_va
);
319 fprintf(f
, "Buffer list (in units of pages = 4kB):\n"
320 COLOR_YELLOW
" Size VM start page "
321 "VM end page Usage" COLOR_RESET
"\n");
323 for (i
= 0; i
< saved
->bo_count
; i
++) {
324 /* Note: Buffer sizes are expected to be aligned to 4k by the winsys. */
325 const unsigned page_size
= sctx
->b
.screen
->info
.gart_page_size
;
326 uint64_t va
= saved
->bo_list
[i
].vm_address
;
327 uint64_t size
= saved
->bo_list
[i
].bo_size
;
330 /* If there's unused virtual memory between 2 buffers, print it. */
332 uint64_t previous_va_end
= saved
->bo_list
[i
-1].vm_address
+
333 saved
->bo_list
[i
-1].bo_size
;
335 if (va
> previous_va_end
) {
336 fprintf(f
, " %10"PRIu64
" -- hole --\n",
337 (va
- previous_va_end
) / page_size
);
341 /* Print the buffer. */
342 fprintf(f
, " %10"PRIu64
" 0x%013"PRIX64
" 0x%013"PRIX64
" ",
343 size
/ page_size
, va
/ page_size
, (va
+ size
) / page_size
);
345 /* Print the usage. */
346 for (j
= 0; j
< 64; j
++) {
347 if (!(saved
->bo_list
[i
].priority_usage
& (1ull << j
)))
350 fprintf(f
, "%s%s", !hit
? "" : ", ", priority_to_string(j
));
355 fprintf(f
, "\nNote: The holes represent memory not used by the IB.\n"
356 " Other buffers can still be allocated there.\n\n");
359 static void si_dump_framebuffer(struct si_context
*sctx
, FILE *f
)
361 struct pipe_framebuffer_state
*state
= &sctx
->framebuffer
.state
;
362 struct r600_texture
*rtex
;
365 for (i
= 0; i
< state
->nr_cbufs
; i
++) {
366 if (!state
->cbufs
[i
])
369 rtex
= (struct r600_texture
*)state
->cbufs
[i
]->texture
;
370 fprintf(f
, COLOR_YELLOW
"Color buffer %i:" COLOR_RESET
"\n", i
);
371 r600_print_texture_info(sctx
->b
.screen
, rtex
, f
);
376 rtex
= (struct r600_texture
*)state
->zsbuf
->texture
;
377 fprintf(f
, COLOR_YELLOW
"Depth-stencil buffer:" COLOR_RESET
"\n");
378 r600_print_texture_info(sctx
->b
.screen
, rtex
, f
);
383 typedef unsigned (*slot_remap_func
)(unsigned);
385 static void si_dump_descriptor_list(struct si_descriptors
*desc
,
386 const char *shader_name
,
387 const char *elem_name
,
388 unsigned element_dw_size
,
389 unsigned num_elements
,
390 slot_remap_func slot_remap
,
395 for (i
= 0; i
< num_elements
; i
++) {
396 unsigned dw_offset
= slot_remap(i
) * element_dw_size
;
397 uint32_t *gpu_ptr
= desc
->gpu_list
? desc
->gpu_list
: desc
->list
;
398 const char *list_note
= desc
->gpu_list
? "GPU list" : "CPU list";
399 uint32_t *cpu_list
= desc
->list
+ dw_offset
;
400 uint32_t *gpu_list
= gpu_ptr
+ dw_offset
;
402 fprintf(f
, COLOR_GREEN
"%s%s slot %u (%s):" COLOR_RESET
"\n",
403 shader_name
, elem_name
, i
, list_note
);
405 switch (element_dw_size
) {
407 for (j
= 0; j
< 4; j
++)
408 ac_dump_reg(f
, R_008F00_SQ_BUF_RSRC_WORD0
+ j
*4,
409 gpu_list
[j
], 0xffffffff);
412 for (j
= 0; j
< 8; j
++)
413 ac_dump_reg(f
, R_008F10_SQ_IMG_RSRC_WORD0
+ j
*4,
414 gpu_list
[j
], 0xffffffff);
416 fprintf(f
, COLOR_CYAN
" Buffer:" COLOR_RESET
"\n");
417 for (j
= 0; j
< 4; j
++)
418 ac_dump_reg(f
, R_008F00_SQ_BUF_RSRC_WORD0
+ j
*4,
419 gpu_list
[4+j
], 0xffffffff);
422 for (j
= 0; j
< 8; j
++)
423 ac_dump_reg(f
, R_008F10_SQ_IMG_RSRC_WORD0
+ j
*4,
424 gpu_list
[j
], 0xffffffff);
426 fprintf(f
, COLOR_CYAN
" Buffer:" COLOR_RESET
"\n");
427 for (j
= 0; j
< 4; j
++)
428 ac_dump_reg(f
, R_008F00_SQ_BUF_RSRC_WORD0
+ j
*4,
429 gpu_list
[4+j
], 0xffffffff);
431 fprintf(f
, COLOR_CYAN
" FMASK:" COLOR_RESET
"\n");
432 for (j
= 0; j
< 8; j
++)
433 ac_dump_reg(f
, R_008F10_SQ_IMG_RSRC_WORD0
+ j
*4,
434 gpu_list
[8+j
], 0xffffffff);
436 fprintf(f
, COLOR_CYAN
" Sampler state:" COLOR_RESET
"\n");
437 for (j
= 0; j
< 4; j
++)
438 ac_dump_reg(f
, R_008F30_SQ_IMG_SAMP_WORD0
+ j
*4,
439 gpu_list
[12+j
], 0xffffffff);
443 if (memcmp(gpu_list
, cpu_list
, desc
->element_dw_size
* 4) != 0) {
444 fprintf(f
, COLOR_RED
"!!!!! This slot was corrupted in GPU memory !!!!!"
452 static unsigned si_identity(unsigned slot
)
457 static void si_dump_descriptors(struct si_context
*sctx
,
458 enum pipe_shader_type processor
,
459 const struct tgsi_shader_info
*info
, FILE *f
)
461 struct si_descriptors
*descs
=
462 &sctx
->descriptors
[SI_DESCS_FIRST_SHADER
+
463 processor
* SI_NUM_SHADER_DESCS
];
464 static const char *shader_name
[] = {"VS", "PS", "GS", "TCS", "TES", "CS"};
465 const char *name
= shader_name
[processor
];
466 unsigned enabled_constbuf
, enabled_shaderbuf
, enabled_samplers
;
467 unsigned enabled_images
;
470 enabled_constbuf
= info
->const_buffers_declared
;
471 enabled_shaderbuf
= info
->shader_buffers_declared
;
472 enabled_samplers
= info
->samplers_declared
;
473 enabled_images
= info
->images_declared
;
475 enabled_constbuf
= sctx
->const_and_shader_buffers
[processor
].enabled_mask
>>
476 SI_NUM_SHADER_BUFFERS
;
477 enabled_shaderbuf
= sctx
->const_and_shader_buffers
[processor
].enabled_mask
&
478 u_bit_consecutive(0, SI_NUM_SHADER_BUFFERS
);
479 enabled_shaderbuf
= util_bitreverse(enabled_shaderbuf
) >>
480 (32 - SI_NUM_SHADER_BUFFERS
);
481 enabled_samplers
= sctx
->samplers
[processor
].views
.enabled_mask
;
482 enabled_images
= sctx
->images
[processor
].enabled_mask
;
485 if (processor
== PIPE_SHADER_VERTEX
) {
486 assert(info
); /* only CS may not have an info struct */
488 si_dump_descriptor_list(&sctx
->vertex_buffers
, name
,
489 " - Vertex buffer", 4, info
->num_inputs
,
493 si_dump_descriptor_list(&descs
[SI_SHADER_DESCS_CONST_AND_SHADER_BUFFERS
],
494 name
, " - Constant buffer", 4,
495 util_last_bit(enabled_constbuf
),
496 si_get_constbuf_slot
, f
);
497 si_dump_descriptor_list(&descs
[SI_SHADER_DESCS_CONST_AND_SHADER_BUFFERS
],
498 name
, " - Shader buffer", 4,
499 util_last_bit(enabled_shaderbuf
),
500 si_get_shaderbuf_slot
, f
);
501 si_dump_descriptor_list(&descs
[SI_SHADER_DESCS_SAMPLERS_AND_IMAGES
],
502 name
, " - Sampler", 16,
503 util_last_bit(enabled_samplers
),
504 si_get_sampler_slot
, f
);
505 si_dump_descriptor_list(&descs
[SI_SHADER_DESCS_SAMPLERS_AND_IMAGES
],
507 util_last_bit(enabled_images
),
508 si_get_image_slot
, f
);
511 static void si_dump_gfx_descriptors(struct si_context
*sctx
,
512 const struct si_shader_ctx_state
*state
,
515 if (!state
->cso
|| !state
->current
)
518 si_dump_descriptors(sctx
, state
->cso
->type
, &state
->cso
->info
, f
);
521 static void si_dump_compute_descriptors(struct si_context
*sctx
, FILE *f
)
523 if (!sctx
->cs_shader_state
.program
||
524 sctx
->cs_shader_state
.program
!= sctx
->cs_shader_state
.emitted_program
)
527 si_dump_descriptors(sctx
, PIPE_SHADER_COMPUTE
, NULL
, f
);
530 struct si_shader_inst
{
531 char text
[160]; /* one disasm line */
532 unsigned offset
; /* instruction offset */
533 unsigned size
; /* instruction size = 4 or 8 */
536 /* Split a disassembly string into lines and add them to the array pointed
537 * to by "instructions". */
538 static void si_add_split_disasm(const char *disasm
,
541 struct si_shader_inst
*instructions
)
543 struct si_shader_inst
*last_inst
= *num
? &instructions
[*num
- 1] : NULL
;
546 while ((next
= strchr(disasm
, '\n'))) {
547 struct si_shader_inst
*inst
= &instructions
[*num
];
548 unsigned len
= next
- disasm
;
550 assert(len
< ARRAY_SIZE(inst
->text
));
551 memcpy(inst
->text
, disasm
, len
);
553 inst
->offset
= last_inst
? last_inst
->offset
+ last_inst
->size
: 0;
555 const char *semicolon
= strchr(disasm
, ';');
557 /* More than 16 chars after ";" means the instruction is 8 bytes long. */
558 inst
->size
= next
- semicolon
> 16 ? 8 : 4;
560 snprintf(inst
->text
+ len
, ARRAY_SIZE(inst
->text
) - len
,
561 " [PC=0x%"PRIx64
", off=%u, size=%u]",
562 start_addr
+ inst
->offset
, inst
->offset
, inst
->size
);
570 #define MAX_WAVES_PER_CHIP (64 * 40)
572 struct si_wave_info
{
573 unsigned se
; /* shader engine */
574 unsigned sh
; /* shader array */
575 unsigned cu
; /* compute unit */
579 uint64_t pc
; /* program counter */
583 bool matched
; /* whether the wave is used by a currently-bound shader */
586 static int compare_wave(const void *p1
, const void *p2
)
588 struct si_wave_info
*w1
= (struct si_wave_info
*)p1
;
589 struct si_wave_info
*w2
= (struct si_wave_info
*)p2
;
591 /* Sort waves according to PC and then SE, SH, CU, etc. */
608 if (w1
->simd
< w2
->simd
)
610 if (w1
->simd
> w2
->simd
)
612 if (w1
->wave
< w2
->wave
)
614 if (w1
->wave
> w2
->wave
)
620 /* Return wave information. "waves" should be a large enough array. */
621 static unsigned si_get_wave_info(struct si_wave_info waves
[MAX_WAVES_PER_CHIP
])
624 unsigned num_waves
= 0;
626 FILE *p
= popen("umr -wa", "r");
630 if (!fgets(line
, sizeof(line
), p
) ||
631 strncmp(line
, "SE", 2) != 0) {
636 while (fgets(line
, sizeof(line
), p
)) {
637 struct si_wave_info
*w
;
638 uint32_t pc_hi
, pc_lo
, exec_hi
, exec_lo
;
640 assert(num_waves
< MAX_WAVES_PER_CHIP
);
641 w
= &waves
[num_waves
];
643 if (sscanf(line
, "%u %u %u %u %u %x %x %x %x %x %x %x",
644 &w
->se
, &w
->sh
, &w
->cu
, &w
->simd
, &w
->wave
,
645 &w
->status
, &pc_hi
, &pc_lo
, &w
->inst_dw0
,
646 &w
->inst_dw1
, &exec_hi
, &exec_lo
) == 12) {
647 w
->pc
= ((uint64_t)pc_hi
<< 32) | pc_lo
;
648 w
->exec
= ((uint64_t)exec_hi
<< 32) | exec_lo
;
654 qsort(waves
, num_waves
, sizeof(struct si_wave_info
), compare_wave
);
660 /* If the shader is being executed, print its asm instructions, and annotate
661 * those that are being executed right now with information about waves that
662 * execute them. This is most useful during a GPU hang.
664 static void si_print_annotated_shader(struct si_shader
*shader
,
665 struct si_wave_info
*waves
,
669 if (!shader
|| !shader
->binary
.disasm_string
)
672 uint64_t start_addr
= shader
->bo
->gpu_address
;
673 uint64_t end_addr
= start_addr
+ shader
->bo
->b
.b
.width0
;
676 /* See if any wave executes the shader. */
677 for (i
= 0; i
< num_waves
; i
++) {
678 if (start_addr
<= waves
[i
].pc
&& waves
[i
].pc
<= end_addr
)
682 return; /* the shader is not being executed */
684 /* Remember the first found wave. The waves are sorted according to PC. */
688 /* Get the list of instructions.
689 * Buffer size / 4 is the upper bound of the instruction count.
691 unsigned num_inst
= 0;
692 struct si_shader_inst
*instructions
=
693 calloc(shader
->bo
->b
.b
.width0
/ 4, sizeof(struct si_shader_inst
));
695 if (shader
->prolog
) {
696 si_add_split_disasm(shader
->prolog
->binary
.disasm_string
,
697 start_addr
, &num_inst
, instructions
);
699 if (shader
->previous_stage
) {
700 si_add_split_disasm(shader
->previous_stage
->binary
.disasm_string
,
701 start_addr
, &num_inst
, instructions
);
703 if (shader
->prolog2
) {
704 si_add_split_disasm(shader
->prolog2
->binary
.disasm_string
,
705 start_addr
, &num_inst
, instructions
);
707 si_add_split_disasm(shader
->binary
.disasm_string
,
708 start_addr
, &num_inst
, instructions
);
709 if (shader
->epilog
) {
710 si_add_split_disasm(shader
->epilog
->binary
.disasm_string
,
711 start_addr
, &num_inst
, instructions
);
714 fprintf(f
, COLOR_YELLOW
"%s - annotated disassembly:" COLOR_RESET
"\n",
715 si_get_shader_name(shader
, shader
->selector
->type
));
717 /* Print instructions with annotations. */
718 for (i
= 0; i
< num_inst
; i
++) {
719 struct si_shader_inst
*inst
= &instructions
[i
];
721 fprintf(f
, "%s\n", inst
->text
);
723 /* Print which waves execute the instruction right now. */
724 while (num_waves
&& start_addr
+ inst
->offset
== waves
->pc
) {
726 " " COLOR_GREEN
"^ SE%u SH%u CU%u "
727 "SIMD%u WAVE%u EXEC=%016"PRIx64
" ",
728 waves
->se
, waves
->sh
, waves
->cu
, waves
->simd
,
729 waves
->wave
, waves
->exec
);
731 if (inst
->size
== 4) {
732 fprintf(f
, "INST32=%08X" COLOR_RESET
"\n",
735 fprintf(f
, "INST64=%08X %08X" COLOR_RESET
"\n",
736 waves
->inst_dw0
, waves
->inst_dw1
);
739 waves
->matched
= true;
749 static void si_dump_annotated_shaders(struct si_context
*sctx
, FILE *f
)
751 struct si_wave_info waves
[MAX_WAVES_PER_CHIP
];
752 unsigned num_waves
= si_get_wave_info(waves
);
754 fprintf(f
, COLOR_CYAN
"The number of active waves = %u" COLOR_RESET
757 si_print_annotated_shader(sctx
->vs_shader
.current
, waves
, num_waves
, f
);
758 si_print_annotated_shader(sctx
->tcs_shader
.current
, waves
, num_waves
, f
);
759 si_print_annotated_shader(sctx
->tes_shader
.current
, waves
, num_waves
, f
);
760 si_print_annotated_shader(sctx
->gs_shader
.current
, waves
, num_waves
, f
);
761 si_print_annotated_shader(sctx
->ps_shader
.current
, waves
, num_waves
, f
);
763 /* Print waves executing shaders that are not currently bound. */
766 for (i
= 0; i
< num_waves
; i
++) {
767 if (waves
[i
].matched
)
771 fprintf(f
, COLOR_CYAN
772 "Waves not executing currently-bound shaders:"
776 fprintf(f
, " SE%u SH%u CU%u SIMD%u WAVE%u EXEC=%016"PRIx64
777 " INST=%08X %08X PC=%"PRIx64
"\n",
778 waves
[i
].se
, waves
[i
].sh
, waves
[i
].cu
, waves
[i
].simd
,
779 waves
[i
].wave
, waves
[i
].exec
, waves
[i
].inst_dw0
,
780 waves
[i
].inst_dw1
, waves
[i
].pc
);
786 static void si_dump_command(const char *title
, const char *command
, FILE *f
)
790 FILE *p
= popen(command
, "r");
794 fprintf(f
, COLOR_YELLOW
"%s: " COLOR_RESET
"\n", title
);
795 while (fgets(line
, sizeof(line
), p
))
801 static void si_dump_debug_state(struct pipe_context
*ctx
, FILE *f
,
804 struct si_context
*sctx
= (struct si_context
*)ctx
;
806 if (flags
& PIPE_DUMP_DEVICE_STATUS_REGISTERS
)
807 si_dump_debug_registers(sctx
, f
);
809 if (flags
& PIPE_DUMP_CURRENT_STATES
)
810 si_dump_framebuffer(sctx
, f
);
812 if (flags
& PIPE_DUMP_CURRENT_SHADERS
) {
813 si_dump_gfx_shader(sctx
->screen
, &sctx
->vs_shader
, f
);
814 si_dump_gfx_shader(sctx
->screen
, &sctx
->tcs_shader
, f
);
815 si_dump_gfx_shader(sctx
->screen
, &sctx
->tes_shader
, f
);
816 si_dump_gfx_shader(sctx
->screen
, &sctx
->gs_shader
, f
);
817 si_dump_gfx_shader(sctx
->screen
, &sctx
->ps_shader
, f
);
818 si_dump_compute_shader(sctx
->screen
, &sctx
->cs_shader_state
, f
);
820 if (flags
& PIPE_DUMP_DEVICE_STATUS_REGISTERS
) {
821 si_dump_annotated_shaders(sctx
, f
);
822 si_dump_command("Active waves (raw data)", "umr -wa | column -t", f
);
823 si_dump_command("Wave information", "umr -O bits -wa", f
);
826 si_dump_descriptor_list(&sctx
->descriptors
[SI_DESCS_RW_BUFFERS
],
827 "", "RW buffers", 4, SI_NUM_RW_BUFFERS
,
829 si_dump_gfx_descriptors(sctx
, &sctx
->vs_shader
, f
);
830 si_dump_gfx_descriptors(sctx
, &sctx
->tcs_shader
, f
);
831 si_dump_gfx_descriptors(sctx
, &sctx
->tes_shader
, f
);
832 si_dump_gfx_descriptors(sctx
, &sctx
->gs_shader
, f
);
833 si_dump_gfx_descriptors(sctx
, &sctx
->ps_shader
, f
);
834 si_dump_compute_descriptors(sctx
, f
);
837 if (flags
& PIPE_DUMP_LAST_COMMAND_BUFFER
) {
838 si_dump_bo_list(sctx
, &sctx
->last_gfx
, f
);
839 si_dump_last_ib(sctx
, f
);
841 fprintf(f
, "Done.\n");
844 radeon_clear_saved_cs(&sctx
->last_gfx
);
845 r600_resource_reference(&sctx
->last_trace_buf
, NULL
);
849 static void si_dump_dma(struct si_context
*sctx
,
850 struct radeon_saved_cs
*saved
, FILE *f
)
852 static const char ib_name
[] = "sDMA IB";
855 si_dump_bo_list(sctx
, saved
, f
);
857 fprintf(f
, "------------------ %s begin ------------------\n", ib_name
);
859 for (i
= 0; i
< saved
->num_dw
; ++i
) {
860 fprintf(f
, " %08x\n", saved
->ib
[i
]);
863 fprintf(f
, "------------------- %s end -------------------\n", ib_name
);
866 fprintf(f
, "SDMA Dump Done.\n");
869 static bool si_vm_fault_occured(struct si_context
*sctx
, uint64_t *out_addr
)
874 uint64_t timestamp
= 0;
877 FILE *p
= popen("dmesg", "r");
881 while (fgets(line
, sizeof(line
), p
)) {
884 if (!line
[0] || line
[0] == '\n')
887 /* Get the timestamp. */
888 if (sscanf(line
, "[%u.%u]", &sec
, &usec
) != 2) {
889 static bool hit
= false;
891 fprintf(stderr
, "%s: failed to parse line '%s'\n",
897 timestamp
= sec
* 1000000ull + usec
;
899 /* If just updating the timestamp. */
903 /* Process messages only if the timestamp is newer. */
904 if (timestamp
<= sctx
->dmesg_timestamp
)
907 /* Only process the first VM fault. */
911 /* Remove trailing \n */
913 if (len
&& line
[len
-1] == '\n')
916 /* Get the message part. */
917 msg
= strchr(line
, ']');
924 const char *header_line
, *addr_line_prefix
, *addr_line_format
;
926 if (sctx
->b
.chip_class
>= GFX9
) {
928 * ..: [gfxhub] VMC page fault (src_id:0 ring:158 vm_id:2 pas_id:0)
929 * ..: at page 0x0000000219f8f000 from 27
930 * ..: VM_L2_PROTECTION_FAULT_STATUS:0x0020113C
932 header_line
= "VMC page fault";
933 addr_line_prefix
= " at page";
934 addr_line_format
= "%"PRIx64
;
936 header_line
= "GPU fault detected:";
937 addr_line_prefix
= "VM_CONTEXT1_PROTECTION_FAULT_ADDR";
938 addr_line_format
= "%"PRIX64
;
943 if (strstr(msg
, header_line
))
947 msg
= strstr(msg
, addr_line_prefix
);
949 msg
= strstr(msg
, "0x");
952 if (sscanf(msg
, addr_line_format
, out_addr
) == 1)
964 if (timestamp
> sctx
->dmesg_timestamp
)
965 sctx
->dmesg_timestamp
= timestamp
;
969 void si_check_vm_faults(struct r600_common_context
*ctx
,
970 struct radeon_saved_cs
*saved
, enum ring_type ring
)
972 struct si_context
*sctx
= (struct si_context
*)ctx
;
973 struct pipe_screen
*screen
= sctx
->b
.b
.screen
;
978 if (!si_vm_fault_occured(sctx
, &addr
))
981 f
= dd_get_debug_file(false);
985 fprintf(f
, "VM fault report.\n\n");
986 if (os_get_command_line(cmd_line
, sizeof(cmd_line
)))
987 fprintf(f
, "Command: %s\n", cmd_line
);
988 fprintf(f
, "Driver vendor: %s\n", screen
->get_vendor(screen
));
989 fprintf(f
, "Device vendor: %s\n", screen
->get_device_vendor(screen
));
990 fprintf(f
, "Device name: %s\n\n", screen
->get_name(screen
));
991 fprintf(f
, "Failing VM page: 0x%08"PRIx64
"\n\n", addr
);
993 if (sctx
->apitrace_call_number
)
994 fprintf(f
, "Last apitrace call: %u\n\n",
995 sctx
->apitrace_call_number
);
999 si_dump_debug_state(&sctx
->b
.b
, f
,
1000 PIPE_DUMP_CURRENT_STATES
|
1001 PIPE_DUMP_CURRENT_SHADERS
|
1002 PIPE_DUMP_LAST_COMMAND_BUFFER
);
1006 si_dump_dma(sctx
, saved
, f
);
1015 fprintf(stderr
, "Detected a VM fault, exiting...\n");
1019 void si_init_debug_functions(struct si_context
*sctx
)
1021 sctx
->b
.b
.dump_debug_state
= si_dump_debug_state
;
1022 sctx
->b
.check_vm_faults
= si_check_vm_faults
;
1024 /* Set the initial dmesg timestamp for this context, so that
1025 * only new messages will be checked for VM faults.
1027 if (sctx
->screen
->b
.debug_flags
& DBG_CHECK_VM
)
1028 si_vm_fault_occured(sctx
, NULL
);