gallium: Redefine the max texture 2d cap from _LEVELS to _SIZE.
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include "si_pipe.h"
26 #include "radeon/radeon_video.h"
27 #include "radeon/radeon_vce.h"
28 #include "radeon/radeon_uvd_enc.h"
29 #include "ac_llvm_util.h"
30 #include "vl/vl_decoder.h"
31 #include "vl/vl_video_buffer.h"
32 #include "util/u_screen.h"
33 #include "util/u_video.h"
34 #include "compiler/nir/nir.h"
35
36 #include <sys/utsname.h>
37
38 static const char *si_get_vendor(struct pipe_screen *pscreen)
39 {
40 /* Don't change this. Games such as Alien Isolation are broken if this
41 * returns "Advanced Micro Devices, Inc."
42 */
43 return "X.Org";
44 }
45
46 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
47 {
48 return "AMD";
49 }
50
51 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
52 {
53 struct si_screen *sscreen = (struct si_screen *)pscreen;
54
55 switch (param) {
56 /* Supported features (boolean caps). */
57 case PIPE_CAP_ACCELERATED:
58 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
59 case PIPE_CAP_ANISOTROPIC_FILTER:
60 case PIPE_CAP_POINT_SPRITE:
61 case PIPE_CAP_OCCLUSION_QUERY:
62 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
63 case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
64 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
65 case PIPE_CAP_TEXTURE_SWIZZLE:
66 case PIPE_CAP_DEPTH_CLIP_DISABLE:
67 case PIPE_CAP_DEPTH_CLIP_DISABLE_SEPARATE:
68 case PIPE_CAP_SHADER_STENCIL_EXPORT:
69 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
70 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
71 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
72 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
73 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
74 case PIPE_CAP_SM3:
75 case PIPE_CAP_SEAMLESS_CUBE_MAP:
76 case PIPE_CAP_PRIMITIVE_RESTART:
77 case PIPE_CAP_CONDITIONAL_RENDER:
78 case PIPE_CAP_TEXTURE_BARRIER:
79 case PIPE_CAP_INDEP_BLEND_ENABLE:
80 case PIPE_CAP_INDEP_BLEND_FUNC:
81 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
82 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
83 case PIPE_CAP_START_INSTANCE:
84 case PIPE_CAP_NPOT_TEXTURES:
85 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
86 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
87 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
88 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
89 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
90 case PIPE_CAP_TGSI_INSTANCEID:
91 case PIPE_CAP_COMPUTE:
92 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
93 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
94 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
95 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
96 case PIPE_CAP_CUBE_MAP_ARRAY:
97 case PIPE_CAP_SAMPLE_SHADING:
98 case PIPE_CAP_DRAW_INDIRECT:
99 case PIPE_CAP_CLIP_HALFZ:
100 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
101 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
102 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
103 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
104 case PIPE_CAP_TGSI_TEXCOORD:
105 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
106 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
107 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
108 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
109 case PIPE_CAP_SHAREABLE_SHADERS:
110 case PIPE_CAP_DEPTH_BOUNDS_TEST:
111 case PIPE_CAP_SAMPLER_VIEW_TARGET:
112 case PIPE_CAP_TEXTURE_QUERY_LOD:
113 case PIPE_CAP_TEXTURE_GATHER_SM5:
114 case PIPE_CAP_TGSI_TXQS:
115 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
116 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
117 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
118 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
119 case PIPE_CAP_INVALIDATE_BUFFER:
120 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
121 case PIPE_CAP_QUERY_BUFFER_OBJECT:
122 case PIPE_CAP_QUERY_MEMORY_INFO:
123 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
124 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
125 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
126 case PIPE_CAP_GENERATE_MIPMAP:
127 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
128 case PIPE_CAP_STRING_MARKER:
129 case PIPE_CAP_CLEAR_TEXTURE:
130 case PIPE_CAP_CULL_DISTANCE:
131 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
132 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
133 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
134 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
135 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
136 case PIPE_CAP_DOUBLES:
137 case PIPE_CAP_TGSI_TEX_TXF_LZ:
138 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
139 case PIPE_CAP_BINDLESS_TEXTURE:
140 case PIPE_CAP_QUERY_TIMESTAMP:
141 case PIPE_CAP_QUERY_TIME_ELAPSED:
142 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
143 case PIPE_CAP_QUERY_SO_OVERFLOW:
144 case PIPE_CAP_MEMOBJ:
145 case PIPE_CAP_LOAD_CONSTBUF:
146 case PIPE_CAP_INT64:
147 case PIPE_CAP_INT64_DIVMOD:
148 case PIPE_CAP_TGSI_CLOCK:
149 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
150 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
151 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
152 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
153 case PIPE_CAP_TGSI_BALLOT:
154 case PIPE_CAP_TGSI_VOTE:
155 case PIPE_CAP_TGSI_FS_FBFETCH:
156 case PIPE_CAP_COMPUTE_GRID_INFO_LAST_BLOCK:
157 case PIPE_CAP_IMAGE_LOAD_FORMATTED:
158 case PIPE_CAP_PREFER_COMPUTE_BLIT_FOR_MULTIMEDIA:
159 return 1;
160
161 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
162 return !SI_BIG_ENDIAN && sscreen->info.has_userptr;
163
164 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
165 return sscreen->info.has_gpu_reset_status_query ||
166 sscreen->info.has_gpu_reset_counter_query;
167
168 case PIPE_CAP_TEXTURE_MULTISAMPLE:
169 return sscreen->info.has_2d_tiling;
170
171 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
172 return SI_MAP_BUFFER_ALIGNMENT;
173
174 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
175 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
176 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
177 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
178 case PIPE_CAP_MAX_VERTEX_STREAMS:
179 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
180 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
181 return 4;
182
183 case PIPE_CAP_GLSL_FEATURE_LEVEL:
184 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
185 if (sscreen->info.has_indirect_compute_dispatch)
186 return 450;
187 return 420;
188
189 case PIPE_CAP_MAX_TEXTURE_UPLOAD_MEMORY_BUDGET:
190 /* Optimal number for good TexSubImage performance on Polaris10. */
191 return 64 * 1024 * 1024;
192
193 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
194 case PIPE_CAP_MAX_SHADER_BUFFER_SIZE:
195 return MIN2(sscreen->info.max_alloc_size, INT_MAX);
196
197 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
198 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
199 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
200 return HAVE_LLVM < 0x0900 && !sscreen->info.has_unaligned_shader_loads;
201
202 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
203 return sscreen->info.has_sparse_vm_mappings ?
204 RADEON_SPARSE_PAGE_SIZE : 0;
205
206 case PIPE_CAP_PACKED_UNIFORMS:
207 if (sscreen->options.enable_nir)
208 return 1;
209 return 0;
210
211 /* Unsupported features. */
212 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
213 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
214 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
215 case PIPE_CAP_USER_VERTEX_BUFFERS:
216 case PIPE_CAP_FAKE_SW_MSAA:
217 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
218 case PIPE_CAP_VERTEXID_NOBASE:
219 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
220 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
221 case PIPE_CAP_UMA:
222 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
223 case PIPE_CAP_POST_DEPTH_COVERAGE:
224 case PIPE_CAP_TILE_RASTER_ORDER:
225 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
226 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
227 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES:
228 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES:
229 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES:
230 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES:
231 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE:
232 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS:
233 case PIPE_CAP_PROGRAMMABLE_SAMPLE_LOCATIONS:
234 return 0;
235
236 case PIPE_CAP_FENCE_SIGNAL:
237 return sscreen->info.has_syncobj;
238
239 case PIPE_CAP_CONSTBUF0_FLAGS:
240 return SI_RESOURCE_FLAG_32BIT;
241
242 case PIPE_CAP_NATIVE_FENCE_FD:
243 return sscreen->info.has_fence_to_handle;
244
245 case PIPE_CAP_DRAW_PARAMETERS:
246 case PIPE_CAP_MULTI_DRAW_INDIRECT:
247 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
248 return sscreen->has_draw_indirect_multi;
249
250 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
251 return 30;
252
253 case PIPE_CAP_MAX_VARYINGS:
254 return 32;
255
256 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
257 return sscreen->info.chip_class <= VI ?
258 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
259
260 /* Stream output. */
261 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
262 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
263 return 32*4;
264
265 /* Geometry shader output. */
266 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
267 return 1024;
268 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
269 return 4095;
270 case PIPE_CAP_MAX_GS_INVOCATIONS:
271 /* The closed driver exposes 127, but 125 is the greatest
272 * number that works. */
273 return 125;
274
275 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
276 return 2048;
277
278 /* Texturing. */
279 case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
280 return 16384;
281 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
282 return 15; /* 16384 */
283 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
284 /* textures support 8192, but layered rendering supports 2048 */
285 return 12;
286 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
287 /* textures support 8192, but layered rendering supports 2048 */
288 return 2048;
289
290 /* Viewports and render targets. */
291 case PIPE_CAP_MAX_VIEWPORTS:
292 return SI_MAX_VIEWPORTS;
293 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
294 case PIPE_CAP_RASTERIZER_SUBPIXEL_BITS:
295 case PIPE_CAP_MAX_RENDER_TARGETS:
296 return 8;
297 case PIPE_CAP_FRAMEBUFFER_MSAA_CONSTRAINTS:
298 return sscreen->info.has_eqaa_surface_allocator ? 2 : 0;
299
300 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
301 case PIPE_CAP_MIN_TEXEL_OFFSET:
302 return -32;
303
304 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
305 case PIPE_CAP_MAX_TEXEL_OFFSET:
306 return 31;
307
308 case PIPE_CAP_ENDIANNESS:
309 return PIPE_ENDIAN_LITTLE;
310
311 case PIPE_CAP_VENDOR_ID:
312 return ATI_VENDOR_ID;
313 case PIPE_CAP_DEVICE_ID:
314 return sscreen->info.pci_id;
315 case PIPE_CAP_VIDEO_MEMORY:
316 return sscreen->info.vram_size >> 20;
317 case PIPE_CAP_PCI_GROUP:
318 return sscreen->info.pci_domain;
319 case PIPE_CAP_PCI_BUS:
320 return sscreen->info.pci_bus;
321 case PIPE_CAP_PCI_DEVICE:
322 return sscreen->info.pci_dev;
323 case PIPE_CAP_PCI_FUNCTION:
324 return sscreen->info.pci_func;
325
326 default:
327 return u_pipe_screen_get_param_defaults(pscreen, param);
328 }
329 }
330
331 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
332 {
333 switch (param) {
334 case PIPE_CAPF_MAX_LINE_WIDTH:
335 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
336 /* This depends on the quant mode, though the precise interactions
337 * are unknown. */
338 return 2048;
339 case PIPE_CAPF_MAX_POINT_WIDTH:
340 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
341 return SI_MAX_POINT_SIZE;
342 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
343 return 16.0f;
344 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
345 return 16.0f;
346 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
347 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
348 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
349 return 0.0f;
350 }
351 return 0.0f;
352 }
353
354 static int si_get_shader_param(struct pipe_screen* pscreen,
355 enum pipe_shader_type shader,
356 enum pipe_shader_cap param)
357 {
358 struct si_screen *sscreen = (struct si_screen *)pscreen;
359
360 switch(shader)
361 {
362 case PIPE_SHADER_FRAGMENT:
363 case PIPE_SHADER_VERTEX:
364 case PIPE_SHADER_GEOMETRY:
365 case PIPE_SHADER_TESS_CTRL:
366 case PIPE_SHADER_TESS_EVAL:
367 break;
368 case PIPE_SHADER_COMPUTE:
369 switch (param) {
370 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
371 int ir = 1 << PIPE_SHADER_IR_NATIVE;
372
373 if (sscreen->info.has_indirect_compute_dispatch)
374 ir |= 1 << PIPE_SHADER_IR_TGSI;
375
376 return ir;
377 }
378
379 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
380 uint64_t max_const_buffer_size;
381 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
382 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
383 &max_const_buffer_size);
384 return MIN2(max_const_buffer_size, INT_MAX);
385 }
386 default:
387 /* If compute shaders don't require a special value
388 * for this cap, we can return the same value we
389 * do for other shader types. */
390 break;
391 }
392 break;
393 default:
394 return 0;
395 }
396
397 switch (param) {
398 /* Shader limits. */
399 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
400 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
401 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
402 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
403 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
404 return 16384;
405 case PIPE_SHADER_CAP_MAX_INPUTS:
406 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
407 case PIPE_SHADER_CAP_MAX_OUTPUTS:
408 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
409 case PIPE_SHADER_CAP_MAX_TEMPS:
410 return 256; /* Max native temporaries. */
411 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
412 return MIN2(sscreen->info.max_alloc_size, INT_MAX - 3); /* aligned to 4 */
413 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
414 return SI_NUM_CONST_BUFFERS;
415 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
416 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
417 return SI_NUM_SAMPLERS;
418 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
419 return SI_NUM_SHADER_BUFFERS;
420 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
421 return SI_NUM_IMAGES;
422 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
423 if (sscreen->options.enable_nir)
424 return 0;
425 return 32;
426 case PIPE_SHADER_CAP_PREFERRED_IR:
427 if (sscreen->options.enable_nir)
428 return PIPE_SHADER_IR_NIR;
429 return PIPE_SHADER_IR_TGSI;
430 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
431 return 4;
432
433 /* Supported boolean features. */
434 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
435 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
436 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
437 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
438 case PIPE_SHADER_CAP_INTEGERS:
439 case PIPE_SHADER_CAP_INT64_ATOMICS:
440 case PIPE_SHADER_CAP_FP16:
441 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
442 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
443 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
444 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
445 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
446 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
447 return 1;
448
449 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
450 /* TODO: Indirect indexing of GS inputs is unimplemented. */
451 if (shader == PIPE_SHADER_GEOMETRY)
452 return 0;
453
454 if (shader == PIPE_SHADER_VERTEX &&
455 !sscreen->llvm_has_working_vgpr_indexing)
456 return 0;
457
458 /* TCS and TES load inputs directly from LDS or offchip
459 * memory, so indirect indexing is always supported.
460 * PS has to support indirect indexing, because we can't
461 * lower that to TEMPs for INTERP instructions.
462 */
463 return 1;
464
465 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
466 return sscreen->llvm_has_working_vgpr_indexing ||
467 /* TCS stores outputs directly to memory. */
468 shader == PIPE_SHADER_TESS_CTRL;
469
470 /* Unsupported boolean features. */
471 case PIPE_SHADER_CAP_SUBROUTINES:
472 case PIPE_SHADER_CAP_SUPPORTED_IRS:
473 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
474 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
475 return 0;
476 case PIPE_SHADER_CAP_SCALAR_ISA:
477 return 1;
478 }
479 return 0;
480 }
481
482 static const struct nir_shader_compiler_options nir_options = {
483 .lower_scmp = true,
484 .lower_flrp32 = true,
485 .lower_flrp64 = true,
486 .lower_fsat = true,
487 .lower_fdiv = true,
488 .lower_sub = true,
489 .lower_ffma = true,
490 .lower_pack_snorm_2x16 = true,
491 .lower_pack_snorm_4x8 = true,
492 .lower_pack_unorm_2x16 = true,
493 .lower_pack_unorm_4x8 = true,
494 .lower_unpack_snorm_2x16 = true,
495 .lower_unpack_snorm_4x8 = true,
496 .lower_unpack_unorm_2x16 = true,
497 .lower_unpack_unorm_4x8 = true,
498 .lower_extract_byte = true,
499 .lower_extract_word = true,
500 .optimize_sample_mask_in = true,
501 .max_unroll_iterations = 32,
502 };
503
504 static const void *
505 si_get_compiler_options(struct pipe_screen *screen,
506 enum pipe_shader_ir ir,
507 enum pipe_shader_type shader)
508 {
509 assert(ir == PIPE_SHADER_IR_NIR);
510 return &nir_options;
511 }
512
513 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
514 {
515 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
516 }
517
518 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
519 {
520 struct si_screen *sscreen = (struct si_screen *)pscreen;
521
522 ac_compute_device_uuid(&sscreen->info, uuid, PIPE_UUID_SIZE);
523 }
524
525 static const char* si_get_name(struct pipe_screen *pscreen)
526 {
527 struct si_screen *sscreen = (struct si_screen*)pscreen;
528
529 return sscreen->renderer_string;
530 }
531
532 static int si_get_video_param_no_decode(struct pipe_screen *screen,
533 enum pipe_video_profile profile,
534 enum pipe_video_entrypoint entrypoint,
535 enum pipe_video_cap param)
536 {
537 switch (param) {
538 case PIPE_VIDEO_CAP_SUPPORTED:
539 return vl_profile_supported(screen, profile, entrypoint);
540 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
541 return 1;
542 case PIPE_VIDEO_CAP_MAX_WIDTH:
543 case PIPE_VIDEO_CAP_MAX_HEIGHT:
544 return vl_video_buffer_max_size(screen);
545 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
546 return PIPE_FORMAT_NV12;
547 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
548 return false;
549 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
550 return false;
551 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
552 return true;
553 case PIPE_VIDEO_CAP_MAX_LEVEL:
554 return vl_level_supported(screen, profile);
555 default:
556 return 0;
557 }
558 }
559
560 static int si_get_video_param(struct pipe_screen *screen,
561 enum pipe_video_profile profile,
562 enum pipe_video_entrypoint entrypoint,
563 enum pipe_video_cap param)
564 {
565 struct si_screen *sscreen = (struct si_screen *)screen;
566 enum pipe_video_format codec = u_reduce_video_profile(profile);
567
568 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
569 switch (param) {
570 case PIPE_VIDEO_CAP_SUPPORTED:
571 return (codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
572 (si_vce_is_fw_version_supported(sscreen) ||
573 sscreen->info.family == CHIP_RAVEN ||
574 sscreen->info.family == CHIP_RAVEN2)) ||
575 (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN &&
576 (sscreen->info.family == CHIP_RAVEN ||
577 sscreen->info.family == CHIP_RAVEN2 ||
578 si_radeon_uvd_enc_supported(sscreen)));
579 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
580 return 1;
581 case PIPE_VIDEO_CAP_MAX_WIDTH:
582 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
583 case PIPE_VIDEO_CAP_MAX_HEIGHT:
584 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 2304;
585 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
586 return PIPE_FORMAT_NV12;
587 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
588 return false;
589 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
590 return false;
591 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
592 return true;
593 case PIPE_VIDEO_CAP_STACKED_FRAMES:
594 return (sscreen->info.family < CHIP_TONGA) ? 1 : 2;
595 default:
596 return 0;
597 }
598 }
599
600 switch (param) {
601 case PIPE_VIDEO_CAP_SUPPORTED:
602 switch (codec) {
603 case PIPE_VIDEO_FORMAT_MPEG12:
604 return profile != PIPE_VIDEO_PROFILE_MPEG1;
605 case PIPE_VIDEO_FORMAT_MPEG4:
606 return 1;
607 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
608 if ((sscreen->info.family == CHIP_POLARIS10 ||
609 sscreen->info.family == CHIP_POLARIS11) &&
610 sscreen->info.uvd_fw_version < UVD_FW_1_66_16 ) {
611 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
612 return false;
613 }
614 return true;
615 case PIPE_VIDEO_FORMAT_VC1:
616 return true;
617 case PIPE_VIDEO_FORMAT_HEVC:
618 /* Carrizo only supports HEVC Main */
619 if (sscreen->info.family >= CHIP_STONEY)
620 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
621 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
622 else if (sscreen->info.family >= CHIP_CARRIZO)
623 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
624 return false;
625 case PIPE_VIDEO_FORMAT_JPEG:
626 if (sscreen->info.family == CHIP_RAVEN ||
627 sscreen->info.family == CHIP_RAVEN2)
628 return true;
629 if (sscreen->info.family < CHIP_CARRIZO || sscreen->info.family >= CHIP_VEGA10)
630 return false;
631 if (!(sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 19)) {
632 RVID_ERR("No MJPEG support for the kernel version\n");
633 return false;
634 }
635 return true;
636 case PIPE_VIDEO_FORMAT_VP9:
637 if (sscreen->info.family < CHIP_RAVEN)
638 return false;
639 return true;
640 default:
641 return false;
642 }
643 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
644 return 1;
645 case PIPE_VIDEO_CAP_MAX_WIDTH:
646 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
647 case PIPE_VIDEO_CAP_MAX_HEIGHT:
648 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 4096;
649 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
650 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10 ||
651 profile == PIPE_VIDEO_PROFILE_VP9_PROFILE2)
652 return PIPE_FORMAT_P016;
653 else
654 return PIPE_FORMAT_NV12;
655
656 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
657 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
658 enum pipe_video_format format = u_reduce_video_profile(profile);
659
660 if (format == PIPE_VIDEO_FORMAT_HEVC)
661 return false; //The firmware doesn't support interlaced HEVC.
662 else if (format == PIPE_VIDEO_FORMAT_JPEG)
663 return false;
664 else if (format == PIPE_VIDEO_FORMAT_VP9)
665 return false;
666 return true;
667 }
668 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
669 return true;
670 case PIPE_VIDEO_CAP_MAX_LEVEL:
671 switch (profile) {
672 case PIPE_VIDEO_PROFILE_MPEG1:
673 return 0;
674 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
675 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
676 return 3;
677 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
678 return 3;
679 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
680 return 5;
681 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
682 return 1;
683 case PIPE_VIDEO_PROFILE_VC1_MAIN:
684 return 2;
685 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
686 return 4;
687 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
688 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
689 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
690 return (sscreen->info.family < CHIP_TONGA) ? 41 : 52;
691 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
692 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
693 return 186;
694 default:
695 return 0;
696 }
697 default:
698 return 0;
699 }
700 }
701
702 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
703 enum pipe_format format,
704 enum pipe_video_profile profile,
705 enum pipe_video_entrypoint entrypoint)
706 {
707 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
708 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
709 return (format == PIPE_FORMAT_NV12) ||
710 (format == PIPE_FORMAT_P016);
711
712 /* we can only handle this one with UVD */
713 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
714 return format == PIPE_FORMAT_NV12;
715
716 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
717 }
718
719 static unsigned get_max_threads_per_block(struct si_screen *screen,
720 enum pipe_shader_ir ir_type)
721 {
722 if (ir_type == PIPE_SHADER_IR_NATIVE)
723 return 256;
724
725 /* Only 16 waves per thread-group on gfx9. */
726 if (screen->info.chip_class >= GFX9)
727 return 1024;
728
729 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
730 * round number.
731 */
732 return 2048;
733 }
734
735 static int si_get_compute_param(struct pipe_screen *screen,
736 enum pipe_shader_ir ir_type,
737 enum pipe_compute_cap param,
738 void *ret)
739 {
740 struct si_screen *sscreen = (struct si_screen *)screen;
741
742 //TODO: select these params by asic
743 switch (param) {
744 case PIPE_COMPUTE_CAP_IR_TARGET: {
745 const char *gpu, *triple;
746
747 triple = "amdgcn-mesa-mesa3d";
748 gpu = ac_get_llvm_processor_name(sscreen->info.family);
749 if (ret) {
750 sprintf(ret, "%s-%s", gpu, triple);
751 }
752 /* +2 for dash and terminating NIL byte */
753 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
754 }
755 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
756 if (ret) {
757 uint64_t *grid_dimension = ret;
758 grid_dimension[0] = 3;
759 }
760 return 1 * sizeof(uint64_t);
761
762 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
763 if (ret) {
764 uint64_t *grid_size = ret;
765 grid_size[0] = 65535;
766 grid_size[1] = 65535;
767 grid_size[2] = 65535;
768 }
769 return 3 * sizeof(uint64_t) ;
770
771 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
772 if (ret) {
773 uint64_t *block_size = ret;
774 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
775 block_size[0] = threads_per_block;
776 block_size[1] = threads_per_block;
777 block_size[2] = threads_per_block;
778 }
779 return 3 * sizeof(uint64_t);
780
781 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
782 if (ret) {
783 uint64_t *max_threads_per_block = ret;
784 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
785 }
786 return sizeof(uint64_t);
787 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
788 if (ret) {
789 uint32_t *address_bits = ret;
790 address_bits[0] = 64;
791 }
792 return 1 * sizeof(uint32_t);
793
794 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
795 if (ret) {
796 uint64_t *max_global_size = ret;
797 uint64_t max_mem_alloc_size;
798
799 si_get_compute_param(screen, ir_type,
800 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
801 &max_mem_alloc_size);
802
803 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
804 * 1/4 of the MAX_GLOBAL_SIZE. Since the
805 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
806 * make sure we never report more than
807 * 4 * MAX_MEM_ALLOC_SIZE.
808 */
809 *max_global_size = MIN2(4 * max_mem_alloc_size,
810 MAX2(sscreen->info.gart_size,
811 sscreen->info.vram_size));
812 }
813 return sizeof(uint64_t);
814
815 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
816 if (ret) {
817 uint64_t *max_local_size = ret;
818 /* Value reported by the closed source driver. */
819 *max_local_size = 32768;
820 }
821 return sizeof(uint64_t);
822
823 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
824 if (ret) {
825 uint64_t *max_input_size = ret;
826 /* Value reported by the closed source driver. */
827 *max_input_size = 1024;
828 }
829 return sizeof(uint64_t);
830
831 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
832 if (ret) {
833 uint64_t *max_mem_alloc_size = ret;
834
835 *max_mem_alloc_size = sscreen->info.max_alloc_size;
836 }
837 return sizeof(uint64_t);
838
839 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
840 if (ret) {
841 uint32_t *max_clock_frequency = ret;
842 *max_clock_frequency = sscreen->info.max_shader_clock;
843 }
844 return sizeof(uint32_t);
845
846 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
847 if (ret) {
848 uint32_t *max_compute_units = ret;
849 *max_compute_units = sscreen->info.num_good_compute_units;
850 }
851 return sizeof(uint32_t);
852
853 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
854 if (ret) {
855 uint32_t *images_supported = ret;
856 *images_supported = 0;
857 }
858 return sizeof(uint32_t);
859 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
860 break; /* unused */
861 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
862 if (ret) {
863 uint32_t *subgroup_size = ret;
864 *subgroup_size = 64;
865 }
866 return sizeof(uint32_t);
867 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
868 if (ret) {
869 uint64_t *max_variable_threads_per_block = ret;
870 if (ir_type == PIPE_SHADER_IR_NATIVE)
871 *max_variable_threads_per_block = 0;
872 else
873 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
874 }
875 return sizeof(uint64_t);
876 }
877
878 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
879 return 0;
880 }
881
882 static uint64_t si_get_timestamp(struct pipe_screen *screen)
883 {
884 struct si_screen *sscreen = (struct si_screen*)screen;
885
886 return 1000000 * sscreen->ws->query_value(sscreen->ws, RADEON_TIMESTAMP) /
887 sscreen->info.clock_crystal_freq;
888 }
889
890 static void si_query_memory_info(struct pipe_screen *screen,
891 struct pipe_memory_info *info)
892 {
893 struct si_screen *sscreen = (struct si_screen*)screen;
894 struct radeon_winsys *ws = sscreen->ws;
895 unsigned vram_usage, gtt_usage;
896
897 info->total_device_memory = sscreen->info.vram_size / 1024;
898 info->total_staging_memory = sscreen->info.gart_size / 1024;
899
900 /* The real TTM memory usage is somewhat random, because:
901 *
902 * 1) TTM delays freeing memory, because it can only free it after
903 * fences expire.
904 *
905 * 2) The memory usage can be really low if big VRAM evictions are
906 * taking place, but the real usage is well above the size of VRAM.
907 *
908 * Instead, return statistics of this process.
909 */
910 vram_usage = ws->query_value(ws, RADEON_VRAM_USAGE) / 1024;
911 gtt_usage = ws->query_value(ws, RADEON_GTT_USAGE) / 1024;
912
913 info->avail_device_memory =
914 vram_usage <= info->total_device_memory ?
915 info->total_device_memory - vram_usage : 0;
916 info->avail_staging_memory =
917 gtt_usage <= info->total_staging_memory ?
918 info->total_staging_memory - gtt_usage : 0;
919
920 info->device_memory_evicted =
921 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
922
923 if (sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 4)
924 info->nr_device_memory_evictions =
925 ws->query_value(ws, RADEON_NUM_EVICTIONS);
926 else
927 /* Just return the number of evicted 64KB pages. */
928 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
929 }
930
931 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
932 {
933 struct si_screen *sscreen = (struct si_screen*)pscreen;
934
935 return sscreen->disk_shader_cache;
936 }
937
938 static void si_init_renderer_string(struct si_screen *sscreen)
939 {
940 char first_name[256], second_name[32] = {}, kernel_version[128] = {};
941 struct utsname uname_data;
942
943 if (sscreen->info.marketing_name) {
944 snprintf(first_name, sizeof(first_name), "%s",
945 sscreen->info.marketing_name);
946 snprintf(second_name, sizeof(second_name), "%s, ",
947 sscreen->info.name);
948 } else {
949 snprintf(first_name, sizeof(first_name), "AMD %s",
950 sscreen->info.name);
951 }
952
953 if (uname(&uname_data) == 0)
954 snprintf(kernel_version, sizeof(kernel_version),
955 ", %s", uname_data.release);
956
957 snprintf(sscreen->renderer_string, sizeof(sscreen->renderer_string),
958 "%s (%sDRM %i.%i.%i%s, LLVM " MESA_LLVM_VERSION_STRING ")",
959 first_name, second_name, sscreen->info.drm_major,
960 sscreen->info.drm_minor, sscreen->info.drm_patchlevel,
961 kernel_version);
962 }
963
964 void si_init_screen_get_functions(struct si_screen *sscreen)
965 {
966 sscreen->b.get_name = si_get_name;
967 sscreen->b.get_vendor = si_get_vendor;
968 sscreen->b.get_device_vendor = si_get_device_vendor;
969 sscreen->b.get_param = si_get_param;
970 sscreen->b.get_paramf = si_get_paramf;
971 sscreen->b.get_compute_param = si_get_compute_param;
972 sscreen->b.get_timestamp = si_get_timestamp;
973 sscreen->b.get_shader_param = si_get_shader_param;
974 sscreen->b.get_compiler_options = si_get_compiler_options;
975 sscreen->b.get_device_uuid = si_get_device_uuid;
976 sscreen->b.get_driver_uuid = si_get_driver_uuid;
977 sscreen->b.query_memory_info = si_query_memory_info;
978 sscreen->b.get_disk_shader_cache = si_get_disk_shader_cache;
979
980 if (sscreen->info.has_hw_decode) {
981 sscreen->b.get_video_param = si_get_video_param;
982 sscreen->b.is_video_format_supported = si_vid_is_format_supported;
983 } else {
984 sscreen->b.get_video_param = si_get_video_param_no_decode;
985 sscreen->b.is_video_format_supported = vl_video_buffer_is_format_supported;
986 }
987
988 si_init_renderer_string(sscreen);
989 }