radeonsi: disallow constant buffers with a 64-bit address in slot 0
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #include "si_pipe.h"
25 #include "radeon/radeon_video.h"
26 #include "radeon/radeon_vce.h"
27 #include "ac_llvm_util.h"
28 #include "vl/vl_decoder.h"
29 #include "vl/vl_video_buffer.h"
30 #include "util/u_video.h"
31 #include "compiler/nir/nir.h"
32
33 #include <sys/utsname.h>
34
35 static const char *si_get_vendor(struct pipe_screen *pscreen)
36 {
37 /* Don't change this. Games such as Alien Isolation are broken if this
38 * returns "Advanced Micro Devices, Inc."
39 */
40 return "X.Org";
41 }
42
43 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
44 {
45 return "AMD";
46 }
47
48 static const char *si_get_marketing_name(struct radeon_winsys *ws)
49 {
50 if (!ws->get_chip_name)
51 return NULL;
52 return ws->get_chip_name(ws);
53 }
54
55 const char *si_get_family_name(const struct si_screen *sscreen)
56 {
57 switch (sscreen->info.family) {
58 case CHIP_TAHITI: return "AMD TAHITI";
59 case CHIP_PITCAIRN: return "AMD PITCAIRN";
60 case CHIP_VERDE: return "AMD CAPE VERDE";
61 case CHIP_OLAND: return "AMD OLAND";
62 case CHIP_HAINAN: return "AMD HAINAN";
63 case CHIP_BONAIRE: return "AMD BONAIRE";
64 case CHIP_KAVERI: return "AMD KAVERI";
65 case CHIP_KABINI: return "AMD KABINI";
66 case CHIP_HAWAII: return "AMD HAWAII";
67 case CHIP_MULLINS: return "AMD MULLINS";
68 case CHIP_TONGA: return "AMD TONGA";
69 case CHIP_ICELAND: return "AMD ICELAND";
70 case CHIP_CARRIZO: return "AMD CARRIZO";
71 case CHIP_FIJI: return "AMD FIJI";
72 case CHIP_POLARIS10: return "AMD POLARIS10";
73 case CHIP_POLARIS11: return "AMD POLARIS11";
74 case CHIP_POLARIS12: return "AMD POLARIS12";
75 case CHIP_STONEY: return "AMD STONEY";
76 case CHIP_VEGA10: return "AMD VEGA10";
77 case CHIP_RAVEN: return "AMD RAVEN";
78 default: return "AMD unknown";
79 }
80 }
81
82 static bool si_have_tgsi_compute(struct si_screen *sscreen)
83 {
84 /* Old kernels disallowed some register writes for SI
85 * that are used for indirect dispatches. */
86 return (sscreen->info.chip_class >= CIK ||
87 sscreen->info.drm_major == 3 ||
88 (sscreen->info.drm_major == 2 &&
89 sscreen->info.drm_minor >= 45));
90 }
91
92 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
93 {
94 struct si_screen *sscreen = (struct si_screen *)pscreen;
95
96 switch (param) {
97 /* Supported features (boolean caps). */
98 case PIPE_CAP_ACCELERATED:
99 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
100 case PIPE_CAP_ANISOTROPIC_FILTER:
101 case PIPE_CAP_POINT_SPRITE:
102 case PIPE_CAP_OCCLUSION_QUERY:
103 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
104 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
105 case PIPE_CAP_TEXTURE_SWIZZLE:
106 case PIPE_CAP_DEPTH_CLIP_DISABLE:
107 case PIPE_CAP_SHADER_STENCIL_EXPORT:
108 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
109 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
110 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
111 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
112 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
113 case PIPE_CAP_SM3:
114 case PIPE_CAP_SEAMLESS_CUBE_MAP:
115 case PIPE_CAP_PRIMITIVE_RESTART:
116 case PIPE_CAP_CONDITIONAL_RENDER:
117 case PIPE_CAP_TEXTURE_BARRIER:
118 case PIPE_CAP_INDEP_BLEND_ENABLE:
119 case PIPE_CAP_INDEP_BLEND_FUNC:
120 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
121 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
122 case PIPE_CAP_START_INSTANCE:
123 case PIPE_CAP_NPOT_TEXTURES:
124 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
125 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
126 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
127 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
128 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
129 case PIPE_CAP_TGSI_INSTANCEID:
130 case PIPE_CAP_COMPUTE:
131 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
132 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
133 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
134 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
135 case PIPE_CAP_CUBE_MAP_ARRAY:
136 case PIPE_CAP_SAMPLE_SHADING:
137 case PIPE_CAP_DRAW_INDIRECT:
138 case PIPE_CAP_CLIP_HALFZ:
139 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
140 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
141 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
142 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
143 case PIPE_CAP_TGSI_TEXCOORD:
144 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
145 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
146 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
147 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
148 case PIPE_CAP_SHAREABLE_SHADERS:
149 case PIPE_CAP_DEPTH_BOUNDS_TEST:
150 case PIPE_CAP_SAMPLER_VIEW_TARGET:
151 case PIPE_CAP_TEXTURE_QUERY_LOD:
152 case PIPE_CAP_TEXTURE_GATHER_SM5:
153 case PIPE_CAP_TGSI_TXQS:
154 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
155 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
156 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
157 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
158 case PIPE_CAP_INVALIDATE_BUFFER:
159 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
160 case PIPE_CAP_QUERY_MEMORY_INFO:
161 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
162 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
163 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
164 case PIPE_CAP_GENERATE_MIPMAP:
165 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
166 case PIPE_CAP_STRING_MARKER:
167 case PIPE_CAP_CLEAR_TEXTURE:
168 case PIPE_CAP_CULL_DISTANCE:
169 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
170 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
171 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
172 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
173 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
174 case PIPE_CAP_DOUBLES:
175 case PIPE_CAP_TGSI_TEX_TXF_LZ:
176 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
177 case PIPE_CAP_BINDLESS_TEXTURE:
178 case PIPE_CAP_QUERY_TIMESTAMP:
179 case PIPE_CAP_QUERY_TIME_ELAPSED:
180 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
181 case PIPE_CAP_QUERY_SO_OVERFLOW:
182 case PIPE_CAP_MEMOBJ:
183 case PIPE_CAP_LOAD_CONSTBUF:
184 case PIPE_CAP_INT64:
185 case PIPE_CAP_INT64_DIVMOD:
186 case PIPE_CAP_TGSI_CLOCK:
187 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
188 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
189 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
190 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
191 case PIPE_CAP_TGSI_VOTE:
192 return 1;
193
194 case PIPE_CAP_TGSI_BALLOT:
195 return HAVE_LLVM >= 0x0500;
196
197 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
198 return !SI_BIG_ENDIAN && sscreen->info.has_userptr;
199
200 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
201 return (sscreen->info.drm_major == 2 &&
202 sscreen->info.drm_minor >= 43) ||
203 sscreen->info.drm_major == 3;
204
205 case PIPE_CAP_TEXTURE_MULTISAMPLE:
206 /* 2D tiling on CIK is supported since DRM 2.35.0 */
207 return sscreen->info.chip_class < CIK ||
208 (sscreen->info.drm_major == 2 &&
209 sscreen->info.drm_minor >= 35) ||
210 sscreen->info.drm_major == 3;
211
212 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
213 return R600_MAP_BUFFER_ALIGNMENT;
214
215 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
216 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
217 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
218 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
219 case PIPE_CAP_MAX_VERTEX_STREAMS:
220 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
221 return 4;
222
223 case PIPE_CAP_GLSL_FEATURE_LEVEL:
224 if (si_have_tgsi_compute(sscreen))
225 return 450;
226 return 420;
227
228 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
229 return MIN2(sscreen->info.max_alloc_size, INT_MAX);
230
231 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
232 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
233 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
234 /* SI doesn't support unaligned loads.
235 * CIK needs DRM 2.50.0 on radeon. */
236 return sscreen->info.chip_class == SI ||
237 (sscreen->info.drm_major == 2 &&
238 sscreen->info.drm_minor < 50);
239
240 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
241 /* TODO: GFX9 hangs. */
242 if (sscreen->info.chip_class >= GFX9)
243 return 0;
244 /* Disable on SI due to VM faults in CP DMA. Enable once these
245 * faults are mitigated in software.
246 */
247 if (sscreen->info.chip_class >= CIK &&
248 sscreen->info.drm_major == 3 &&
249 sscreen->info.drm_minor >= 13)
250 return RADEON_SPARSE_PAGE_SIZE;
251 return 0;
252
253 /* Unsupported features. */
254 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
255 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
256 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
257 case PIPE_CAP_USER_VERTEX_BUFFERS:
258 case PIPE_CAP_FAKE_SW_MSAA:
259 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
260 case PIPE_CAP_VERTEXID_NOBASE:
261 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
262 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
263 case PIPE_CAP_TGSI_FS_FBFETCH:
264 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
265 case PIPE_CAP_UMA:
266 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
267 case PIPE_CAP_POST_DEPTH_COVERAGE:
268 case PIPE_CAP_TILE_RASTER_ORDER:
269 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
270 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
271 return 0;
272
273 case PIPE_CAP_FENCE_SIGNAL:
274 return sscreen->info.has_syncobj;
275
276 case PIPE_CAP_CONSTBUF0_FLAGS:
277 return R600_RESOURCE_FLAG_32BIT;
278
279 case PIPE_CAP_NATIVE_FENCE_FD:
280 return sscreen->info.has_fence_to_handle;
281
282 case PIPE_CAP_QUERY_BUFFER_OBJECT:
283 return si_have_tgsi_compute(sscreen);
284
285 case PIPE_CAP_DRAW_PARAMETERS:
286 case PIPE_CAP_MULTI_DRAW_INDIRECT:
287 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
288 return sscreen->has_draw_indirect_multi;
289
290 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
291 return 30;
292
293 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
294 return sscreen->info.chip_class <= VI ?
295 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
296
297 /* Stream output. */
298 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
299 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
300 return 32*4;
301
302 /* Geometry shader output. */
303 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
304 return 1024;
305 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
306 return 4095;
307
308 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
309 return 2048;
310
311 /* Texturing. */
312 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
313 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
314 return 15; /* 16384 */
315 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
316 /* textures support 8192, but layered rendering supports 2048 */
317 return 12;
318 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
319 /* textures support 8192, but layered rendering supports 2048 */
320 return 2048;
321
322 /* Viewports and render targets. */
323 case PIPE_CAP_MAX_VIEWPORTS:
324 return SI_MAX_VIEWPORTS;
325 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
326 case PIPE_CAP_MAX_RENDER_TARGETS:
327 return 8;
328
329 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
330 case PIPE_CAP_MIN_TEXEL_OFFSET:
331 return -32;
332
333 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
334 case PIPE_CAP_MAX_TEXEL_OFFSET:
335 return 31;
336
337 case PIPE_CAP_ENDIANNESS:
338 return PIPE_ENDIAN_LITTLE;
339
340 case PIPE_CAP_VENDOR_ID:
341 return ATI_VENDOR_ID;
342 case PIPE_CAP_DEVICE_ID:
343 return sscreen->info.pci_id;
344 case PIPE_CAP_VIDEO_MEMORY:
345 return sscreen->info.vram_size >> 20;
346 case PIPE_CAP_PCI_GROUP:
347 return sscreen->info.pci_domain;
348 case PIPE_CAP_PCI_BUS:
349 return sscreen->info.pci_bus;
350 case PIPE_CAP_PCI_DEVICE:
351 return sscreen->info.pci_dev;
352 case PIPE_CAP_PCI_FUNCTION:
353 return sscreen->info.pci_func;
354 }
355 return 0;
356 }
357
358 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
359 {
360 switch (param) {
361 case PIPE_CAPF_MAX_LINE_WIDTH:
362 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
363 case PIPE_CAPF_MAX_POINT_WIDTH:
364 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
365 return 8192.0f;
366 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
367 return 16.0f;
368 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
369 return 16.0f;
370 }
371 return 0.0f;
372 }
373
374 static int si_get_shader_param(struct pipe_screen* pscreen,
375 enum pipe_shader_type shader,
376 enum pipe_shader_cap param)
377 {
378 struct si_screen *sscreen = (struct si_screen *)pscreen;
379
380 switch(shader)
381 {
382 case PIPE_SHADER_FRAGMENT:
383 case PIPE_SHADER_VERTEX:
384 case PIPE_SHADER_GEOMETRY:
385 case PIPE_SHADER_TESS_CTRL:
386 case PIPE_SHADER_TESS_EVAL:
387 break;
388 case PIPE_SHADER_COMPUTE:
389 switch (param) {
390 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
391 int ir = 1 << PIPE_SHADER_IR_NATIVE;
392
393 if (si_have_tgsi_compute(sscreen))
394 ir |= 1 << PIPE_SHADER_IR_TGSI;
395
396 return ir;
397 }
398
399 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
400 uint64_t max_const_buffer_size;
401 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
402 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
403 &max_const_buffer_size);
404 return MIN2(max_const_buffer_size, INT_MAX);
405 }
406 default:
407 /* If compute shaders don't require a special value
408 * for this cap, we can return the same value we
409 * do for other shader types. */
410 break;
411 }
412 break;
413 default:
414 return 0;
415 }
416
417 switch (param) {
418 /* Shader limits. */
419 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
420 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
421 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
422 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
423 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
424 return 16384;
425 case PIPE_SHADER_CAP_MAX_INPUTS:
426 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
427 case PIPE_SHADER_CAP_MAX_OUTPUTS:
428 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
429 case PIPE_SHADER_CAP_MAX_TEMPS:
430 return 256; /* Max native temporaries. */
431 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
432 return 4096 * sizeof(float[4]); /* actually only memory limits this */
433 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
434 return SI_NUM_CONST_BUFFERS;
435 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
436 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
437 return SI_NUM_SAMPLERS;
438 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
439 return SI_NUM_SHADER_BUFFERS;
440 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
441 return SI_NUM_IMAGES;
442 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
443 return 32;
444 case PIPE_SHADER_CAP_PREFERRED_IR:
445 if (sscreen->debug_flags & DBG(NIR))
446 return PIPE_SHADER_IR_NIR;
447 return PIPE_SHADER_IR_TGSI;
448 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
449 return 4;
450
451 /* Supported boolean features. */
452 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
453 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
454 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
455 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
456 case PIPE_SHADER_CAP_INTEGERS:
457 case PIPE_SHADER_CAP_INT64_ATOMICS:
458 case PIPE_SHADER_CAP_FP16:
459 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
460 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
461 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
462 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
463 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
464 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
465 return 1;
466
467 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
468 /* TODO: Indirect indexing of GS inputs is unimplemented. */
469 return shader != PIPE_SHADER_GEOMETRY &&
470 (sscreen->llvm_has_working_vgpr_indexing ||
471 /* TCS and TES load inputs directly from LDS or
472 * offchip memory, so indirect indexing is trivial. */
473 shader == PIPE_SHADER_TESS_CTRL ||
474 shader == PIPE_SHADER_TESS_EVAL);
475
476 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
477 return sscreen->llvm_has_working_vgpr_indexing ||
478 /* TCS stores outputs directly to memory. */
479 shader == PIPE_SHADER_TESS_CTRL;
480
481 /* Unsupported boolean features. */
482 case PIPE_SHADER_CAP_SUBROUTINES:
483 case PIPE_SHADER_CAP_SUPPORTED_IRS:
484 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
485 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
486 return 0;
487 }
488 return 0;
489 }
490
491 static const struct nir_shader_compiler_options nir_options = {
492 .vertex_id_zero_based = true,
493 .lower_scmp = true,
494 .lower_flrp32 = true,
495 .lower_flrp64 = true,
496 .lower_fsat = true,
497 .lower_fdiv = true,
498 .lower_sub = true,
499 .lower_ffma = true,
500 .lower_pack_snorm_2x16 = true,
501 .lower_pack_snorm_4x8 = true,
502 .lower_pack_unorm_2x16 = true,
503 .lower_pack_unorm_4x8 = true,
504 .lower_unpack_snorm_2x16 = true,
505 .lower_unpack_snorm_4x8 = true,
506 .lower_unpack_unorm_2x16 = true,
507 .lower_unpack_unorm_4x8 = true,
508 .lower_extract_byte = true,
509 .lower_extract_word = true,
510 .max_unroll_iterations = 32,
511 .native_integers = true,
512 };
513
514 static const void *
515 si_get_compiler_options(struct pipe_screen *screen,
516 enum pipe_shader_ir ir,
517 enum pipe_shader_type shader)
518 {
519 assert(ir == PIPE_SHADER_IR_NIR);
520 return &nir_options;
521 }
522
523 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
524 {
525 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
526 }
527
528 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
529 {
530 struct si_screen *sscreen = (struct si_screen *)pscreen;
531
532 ac_compute_device_uuid(&sscreen->info, uuid, PIPE_UUID_SIZE);
533 }
534
535 static const char* si_get_name(struct pipe_screen *pscreen)
536 {
537 struct si_screen *sscreen = (struct si_screen*)pscreen;
538
539 return sscreen->renderer_string;
540 }
541
542 static int si_get_video_param_no_decode(struct pipe_screen *screen,
543 enum pipe_video_profile profile,
544 enum pipe_video_entrypoint entrypoint,
545 enum pipe_video_cap param)
546 {
547 switch (param) {
548 case PIPE_VIDEO_CAP_SUPPORTED:
549 return vl_profile_supported(screen, profile, entrypoint);
550 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
551 return 1;
552 case PIPE_VIDEO_CAP_MAX_WIDTH:
553 case PIPE_VIDEO_CAP_MAX_HEIGHT:
554 return vl_video_buffer_max_size(screen);
555 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
556 return PIPE_FORMAT_NV12;
557 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
558 return false;
559 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
560 return false;
561 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
562 return true;
563 case PIPE_VIDEO_CAP_MAX_LEVEL:
564 return vl_level_supported(screen, profile);
565 default:
566 return 0;
567 }
568 }
569
570 static int si_get_video_param(struct pipe_screen *screen,
571 enum pipe_video_profile profile,
572 enum pipe_video_entrypoint entrypoint,
573 enum pipe_video_cap param)
574 {
575 struct si_screen *sscreen = (struct si_screen *)screen;
576 enum pipe_video_format codec = u_reduce_video_profile(profile);
577
578 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
579 switch (param) {
580 case PIPE_VIDEO_CAP_SUPPORTED:
581 return (codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
582 (si_vce_is_fw_version_supported(sscreen) ||
583 sscreen->info.family == CHIP_RAVEN)) ||
584 (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN &&
585 sscreen->info.family == CHIP_RAVEN);
586 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
587 return 1;
588 case PIPE_VIDEO_CAP_MAX_WIDTH:
589 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
590 case PIPE_VIDEO_CAP_MAX_HEIGHT:
591 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 2304;
592 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
593 return PIPE_FORMAT_NV12;
594 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
595 return false;
596 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
597 return false;
598 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
599 return true;
600 case PIPE_VIDEO_CAP_STACKED_FRAMES:
601 return (sscreen->info.family < CHIP_TONGA) ? 1 : 2;
602 default:
603 return 0;
604 }
605 }
606
607 switch (param) {
608 case PIPE_VIDEO_CAP_SUPPORTED:
609 switch (codec) {
610 case PIPE_VIDEO_FORMAT_MPEG12:
611 return profile != PIPE_VIDEO_PROFILE_MPEG1;
612 case PIPE_VIDEO_FORMAT_MPEG4:
613 return 1;
614 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
615 if ((sscreen->info.family == CHIP_POLARIS10 ||
616 sscreen->info.family == CHIP_POLARIS11) &&
617 sscreen->info.uvd_fw_version < UVD_FW_1_66_16 ) {
618 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
619 return false;
620 }
621 return true;
622 case PIPE_VIDEO_FORMAT_VC1:
623 return true;
624 case PIPE_VIDEO_FORMAT_HEVC:
625 /* Carrizo only supports HEVC Main */
626 if (sscreen->info.family >= CHIP_STONEY)
627 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
628 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
629 else if (sscreen->info.family >= CHIP_CARRIZO)
630 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
631 return false;
632 case PIPE_VIDEO_FORMAT_JPEG:
633 if (sscreen->info.family < CHIP_CARRIZO || sscreen->info.family >= CHIP_VEGA10)
634 return false;
635 if (!(sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 19)) {
636 RVID_ERR("No MJPEG support for the kernel version\n");
637 return false;
638 }
639 return true;
640 default:
641 return false;
642 }
643 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
644 return 1;
645 case PIPE_VIDEO_CAP_MAX_WIDTH:
646 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
647 case PIPE_VIDEO_CAP_MAX_HEIGHT:
648 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 4096;
649 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
650 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
651 return PIPE_FORMAT_P016;
652 else
653 return PIPE_FORMAT_NV12;
654
655 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
656 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
657 enum pipe_video_format format = u_reduce_video_profile(profile);
658
659 if (format == PIPE_VIDEO_FORMAT_HEVC)
660 return false; //The firmware doesn't support interlaced HEVC.
661 else if (format == PIPE_VIDEO_FORMAT_JPEG)
662 return false;
663 return true;
664 }
665 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
666 return true;
667 case PIPE_VIDEO_CAP_MAX_LEVEL:
668 switch (profile) {
669 case PIPE_VIDEO_PROFILE_MPEG1:
670 return 0;
671 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
672 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
673 return 3;
674 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
675 return 3;
676 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
677 return 5;
678 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
679 return 1;
680 case PIPE_VIDEO_PROFILE_VC1_MAIN:
681 return 2;
682 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
683 return 4;
684 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
685 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
686 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
687 return (sscreen->info.family < CHIP_TONGA) ? 41 : 52;
688 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
689 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
690 return 186;
691 default:
692 return 0;
693 }
694 default:
695 return 0;
696 }
697 }
698
699 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
700 enum pipe_format format,
701 enum pipe_video_profile profile,
702 enum pipe_video_entrypoint entrypoint)
703 {
704 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
705 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
706 return (format == PIPE_FORMAT_NV12) ||
707 (format == PIPE_FORMAT_P016);
708
709 /* we can only handle this one with UVD */
710 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
711 return format == PIPE_FORMAT_NV12;
712
713 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
714 }
715
716 static unsigned get_max_threads_per_block(struct si_screen *screen,
717 enum pipe_shader_ir ir_type)
718 {
719 if (ir_type == PIPE_SHADER_IR_NATIVE)
720 return 256;
721
722 /* Only 16 waves per thread-group on gfx9. */
723 if (screen->info.chip_class >= GFX9)
724 return 1024;
725
726 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
727 * round number.
728 */
729 return 2048;
730 }
731
732 static int si_get_compute_param(struct pipe_screen *screen,
733 enum pipe_shader_ir ir_type,
734 enum pipe_compute_cap param,
735 void *ret)
736 {
737 struct si_screen *sscreen = (struct si_screen *)screen;
738
739 //TODO: select these params by asic
740 switch (param) {
741 case PIPE_COMPUTE_CAP_IR_TARGET: {
742 const char *gpu, *triple;
743
744 triple = "amdgcn-mesa-mesa3d";
745 gpu = ac_get_llvm_processor_name(sscreen->info.family);
746 if (ret) {
747 sprintf(ret, "%s-%s", gpu, triple);
748 }
749 /* +2 for dash and terminating NIL byte */
750 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
751 }
752 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
753 if (ret) {
754 uint64_t *grid_dimension = ret;
755 grid_dimension[0] = 3;
756 }
757 return 1 * sizeof(uint64_t);
758
759 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
760 if (ret) {
761 uint64_t *grid_size = ret;
762 grid_size[0] = 65535;
763 grid_size[1] = 65535;
764 grid_size[2] = 65535;
765 }
766 return 3 * sizeof(uint64_t) ;
767
768 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
769 if (ret) {
770 uint64_t *block_size = ret;
771 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
772 block_size[0] = threads_per_block;
773 block_size[1] = threads_per_block;
774 block_size[2] = threads_per_block;
775 }
776 return 3 * sizeof(uint64_t);
777
778 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
779 if (ret) {
780 uint64_t *max_threads_per_block = ret;
781 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
782 }
783 return sizeof(uint64_t);
784 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
785 if (ret) {
786 uint32_t *address_bits = ret;
787 address_bits[0] = 64;
788 }
789 return 1 * sizeof(uint32_t);
790
791 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
792 if (ret) {
793 uint64_t *max_global_size = ret;
794 uint64_t max_mem_alloc_size;
795
796 si_get_compute_param(screen, ir_type,
797 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
798 &max_mem_alloc_size);
799
800 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
801 * 1/4 of the MAX_GLOBAL_SIZE. Since the
802 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
803 * make sure we never report more than
804 * 4 * MAX_MEM_ALLOC_SIZE.
805 */
806 *max_global_size = MIN2(4 * max_mem_alloc_size,
807 MAX2(sscreen->info.gart_size,
808 sscreen->info.vram_size));
809 }
810 return sizeof(uint64_t);
811
812 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
813 if (ret) {
814 uint64_t *max_local_size = ret;
815 /* Value reported by the closed source driver. */
816 *max_local_size = 32768;
817 }
818 return sizeof(uint64_t);
819
820 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
821 if (ret) {
822 uint64_t *max_input_size = ret;
823 /* Value reported by the closed source driver. */
824 *max_input_size = 1024;
825 }
826 return sizeof(uint64_t);
827
828 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
829 if (ret) {
830 uint64_t *max_mem_alloc_size = ret;
831
832 *max_mem_alloc_size = sscreen->info.max_alloc_size;
833 }
834 return sizeof(uint64_t);
835
836 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
837 if (ret) {
838 uint32_t *max_clock_frequency = ret;
839 *max_clock_frequency = sscreen->info.max_shader_clock;
840 }
841 return sizeof(uint32_t);
842
843 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
844 if (ret) {
845 uint32_t *max_compute_units = ret;
846 *max_compute_units = sscreen->info.num_good_compute_units;
847 }
848 return sizeof(uint32_t);
849
850 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
851 if (ret) {
852 uint32_t *images_supported = ret;
853 *images_supported = 0;
854 }
855 return sizeof(uint32_t);
856 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
857 break; /* unused */
858 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
859 if (ret) {
860 uint32_t *subgroup_size = ret;
861 *subgroup_size = 64;
862 }
863 return sizeof(uint32_t);
864 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
865 if (ret) {
866 uint64_t *max_variable_threads_per_block = ret;
867 if (ir_type == PIPE_SHADER_IR_NATIVE)
868 *max_variable_threads_per_block = 0;
869 else
870 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
871 }
872 return sizeof(uint64_t);
873 }
874
875 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
876 return 0;
877 }
878
879 static uint64_t si_get_timestamp(struct pipe_screen *screen)
880 {
881 struct si_screen *sscreen = (struct si_screen*)screen;
882
883 return 1000000 * sscreen->ws->query_value(sscreen->ws, RADEON_TIMESTAMP) /
884 sscreen->info.clock_crystal_freq;
885 }
886
887 static void si_query_memory_info(struct pipe_screen *screen,
888 struct pipe_memory_info *info)
889 {
890 struct si_screen *sscreen = (struct si_screen*)screen;
891 struct radeon_winsys *ws = sscreen->ws;
892 unsigned vram_usage, gtt_usage;
893
894 info->total_device_memory = sscreen->info.vram_size / 1024;
895 info->total_staging_memory = sscreen->info.gart_size / 1024;
896
897 /* The real TTM memory usage is somewhat random, because:
898 *
899 * 1) TTM delays freeing memory, because it can only free it after
900 * fences expire.
901 *
902 * 2) The memory usage can be really low if big VRAM evictions are
903 * taking place, but the real usage is well above the size of VRAM.
904 *
905 * Instead, return statistics of this process.
906 */
907 vram_usage = ws->query_value(ws, RADEON_REQUESTED_VRAM_MEMORY) / 1024;
908 gtt_usage = ws->query_value(ws, RADEON_REQUESTED_GTT_MEMORY) / 1024;
909
910 info->avail_device_memory =
911 vram_usage <= info->total_device_memory ?
912 info->total_device_memory - vram_usage : 0;
913 info->avail_staging_memory =
914 gtt_usage <= info->total_staging_memory ?
915 info->total_staging_memory - gtt_usage : 0;
916
917 info->device_memory_evicted =
918 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
919
920 if (sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 4)
921 info->nr_device_memory_evictions =
922 ws->query_value(ws, RADEON_NUM_EVICTIONS);
923 else
924 /* Just return the number of evicted 64KB pages. */
925 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
926 }
927
928 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
929 {
930 struct si_screen *sscreen = (struct si_screen*)pscreen;
931
932 return sscreen->disk_shader_cache;
933 }
934
935 static void si_init_renderer_string(struct si_screen *sscreen)
936 {
937 struct radeon_winsys *ws = sscreen->ws;
938 char family_name[32] = {}, llvm_string[32] = {}, kernel_version[128] = {};
939 struct utsname uname_data;
940
941 const char *chip_name = si_get_marketing_name(ws);
942
943 if (chip_name)
944 snprintf(family_name, sizeof(family_name), "%s / ",
945 si_get_family_name(sscreen) + 4);
946 else
947 chip_name = si_get_family_name(sscreen);
948
949 if (uname(&uname_data) == 0)
950 snprintf(kernel_version, sizeof(kernel_version),
951 " / %s", uname_data.release);
952
953 if (HAVE_LLVM > 0) {
954 snprintf(llvm_string, sizeof(llvm_string),
955 ", LLVM %i.%i.%i", (HAVE_LLVM >> 8) & 0xff,
956 HAVE_LLVM & 0xff, MESA_LLVM_VERSION_PATCH);
957 }
958
959 snprintf(sscreen->renderer_string, sizeof(sscreen->renderer_string),
960 "%s (%sDRM %i.%i.%i%s%s)",
961 chip_name, family_name, sscreen->info.drm_major,
962 sscreen->info.drm_minor, sscreen->info.drm_patchlevel,
963 kernel_version, llvm_string);
964 }
965
966 void si_init_screen_get_functions(struct si_screen *sscreen)
967 {
968 sscreen->b.get_name = si_get_name;
969 sscreen->b.get_vendor = si_get_vendor;
970 sscreen->b.get_device_vendor = si_get_device_vendor;
971 sscreen->b.get_param = si_get_param;
972 sscreen->b.get_paramf = si_get_paramf;
973 sscreen->b.get_compute_param = si_get_compute_param;
974 sscreen->b.get_timestamp = si_get_timestamp;
975 sscreen->b.get_shader_param = si_get_shader_param;
976 sscreen->b.get_compiler_options = si_get_compiler_options;
977 sscreen->b.get_device_uuid = si_get_device_uuid;
978 sscreen->b.get_driver_uuid = si_get_driver_uuid;
979 sscreen->b.query_memory_info = si_query_memory_info;
980 sscreen->b.get_disk_shader_cache = si_get_disk_shader_cache;
981
982 if (sscreen->info.has_hw_decode) {
983 sscreen->b.get_video_param = si_get_video_param;
984 sscreen->b.is_video_format_supported = si_vid_is_format_supported;
985 } else {
986 sscreen->b.get_video_param = si_get_video_param_no_decode;
987 sscreen->b.is_video_format_supported = vl_video_buffer_is_format_supported;
988 }
989
990 si_init_renderer_string(sscreen);
991 }