radeonsi: return real memory usage instead of per-process usage
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include "si_pipe.h"
26 #include "radeon/radeon_video.h"
27 #include "radeon/radeon_vce.h"
28 #include "radeon/radeon_uvd_enc.h"
29 #include "ac_llvm_util.h"
30 #include "vl/vl_decoder.h"
31 #include "vl/vl_video_buffer.h"
32 #include "util/u_video.h"
33 #include "compiler/nir/nir.h"
34
35 #include <sys/utsname.h>
36
37 static const char *si_get_vendor(struct pipe_screen *pscreen)
38 {
39 /* Don't change this. Games such as Alien Isolation are broken if this
40 * returns "Advanced Micro Devices, Inc."
41 */
42 return "X.Org";
43 }
44
45 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
46 {
47 return "AMD";
48 }
49
50 static const char *si_get_marketing_name(struct radeon_winsys *ws)
51 {
52 if (!ws->get_chip_name)
53 return NULL;
54 return ws->get_chip_name(ws);
55 }
56
57 const char *si_get_family_name(const struct si_screen *sscreen)
58 {
59 switch (sscreen->info.family) {
60 case CHIP_TAHITI: return "AMD TAHITI";
61 case CHIP_PITCAIRN: return "AMD PITCAIRN";
62 case CHIP_VERDE: return "AMD CAPE VERDE";
63 case CHIP_OLAND: return "AMD OLAND";
64 case CHIP_HAINAN: return "AMD HAINAN";
65 case CHIP_BONAIRE: return "AMD BONAIRE";
66 case CHIP_KAVERI: return "AMD KAVERI";
67 case CHIP_KABINI: return "AMD KABINI";
68 case CHIP_HAWAII: return "AMD HAWAII";
69 case CHIP_MULLINS: return "AMD MULLINS";
70 case CHIP_TONGA: return "AMD TONGA";
71 case CHIP_ICELAND: return "AMD ICELAND";
72 case CHIP_CARRIZO: return "AMD CARRIZO";
73 case CHIP_FIJI: return "AMD FIJI";
74 case CHIP_STONEY: return "AMD STONEY";
75 case CHIP_POLARIS10: return "AMD POLARIS10";
76 case CHIP_POLARIS11: return "AMD POLARIS11";
77 case CHIP_POLARIS12: return "AMD POLARIS12";
78 case CHIP_VEGAM: return "AMD VEGAM";
79 case CHIP_VEGA10: return "AMD VEGA10";
80 case CHIP_VEGA12: return "AMD VEGA12";
81 case CHIP_RAVEN: return "AMD RAVEN";
82 default: return "AMD unknown";
83 }
84 }
85
86 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
87 {
88 struct si_screen *sscreen = (struct si_screen *)pscreen;
89
90 switch (param) {
91 /* Supported features (boolean caps). */
92 case PIPE_CAP_ACCELERATED:
93 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
94 case PIPE_CAP_ANISOTROPIC_FILTER:
95 case PIPE_CAP_POINT_SPRITE:
96 case PIPE_CAP_OCCLUSION_QUERY:
97 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
98 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
99 case PIPE_CAP_TEXTURE_SWIZZLE:
100 case PIPE_CAP_DEPTH_CLIP_DISABLE:
101 case PIPE_CAP_SHADER_STENCIL_EXPORT:
102 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
103 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
104 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
105 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
106 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
107 case PIPE_CAP_SM3:
108 case PIPE_CAP_SEAMLESS_CUBE_MAP:
109 case PIPE_CAP_PRIMITIVE_RESTART:
110 case PIPE_CAP_CONDITIONAL_RENDER:
111 case PIPE_CAP_TEXTURE_BARRIER:
112 case PIPE_CAP_INDEP_BLEND_ENABLE:
113 case PIPE_CAP_INDEP_BLEND_FUNC:
114 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
115 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
116 case PIPE_CAP_START_INSTANCE:
117 case PIPE_CAP_NPOT_TEXTURES:
118 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
119 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
120 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
121 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
122 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
123 case PIPE_CAP_TGSI_INSTANCEID:
124 case PIPE_CAP_COMPUTE:
125 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
126 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
127 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
128 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
129 case PIPE_CAP_CUBE_MAP_ARRAY:
130 case PIPE_CAP_SAMPLE_SHADING:
131 case PIPE_CAP_DRAW_INDIRECT:
132 case PIPE_CAP_CLIP_HALFZ:
133 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
134 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
135 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
136 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
137 case PIPE_CAP_TGSI_TEXCOORD:
138 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
139 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
140 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
141 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
142 case PIPE_CAP_SHAREABLE_SHADERS:
143 case PIPE_CAP_DEPTH_BOUNDS_TEST:
144 case PIPE_CAP_SAMPLER_VIEW_TARGET:
145 case PIPE_CAP_TEXTURE_QUERY_LOD:
146 case PIPE_CAP_TEXTURE_GATHER_SM5:
147 case PIPE_CAP_TGSI_TXQS:
148 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
149 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
150 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
151 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
152 case PIPE_CAP_INVALIDATE_BUFFER:
153 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
154 case PIPE_CAP_QUERY_BUFFER_OBJECT:
155 case PIPE_CAP_QUERY_MEMORY_INFO:
156 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
157 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
158 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
159 case PIPE_CAP_GENERATE_MIPMAP:
160 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
161 case PIPE_CAP_STRING_MARKER:
162 case PIPE_CAP_CLEAR_TEXTURE:
163 case PIPE_CAP_CULL_DISTANCE:
164 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
165 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
166 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
167 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
168 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
169 case PIPE_CAP_DOUBLES:
170 case PIPE_CAP_TGSI_TEX_TXF_LZ:
171 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
172 case PIPE_CAP_BINDLESS_TEXTURE:
173 case PIPE_CAP_QUERY_TIMESTAMP:
174 case PIPE_CAP_QUERY_TIME_ELAPSED:
175 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
176 case PIPE_CAP_QUERY_SO_OVERFLOW:
177 case PIPE_CAP_MEMOBJ:
178 case PIPE_CAP_LOAD_CONSTBUF:
179 case PIPE_CAP_INT64:
180 case PIPE_CAP_INT64_DIVMOD:
181 case PIPE_CAP_TGSI_CLOCK:
182 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
183 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
184 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
185 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
186 case PIPE_CAP_TGSI_BALLOT:
187 case PIPE_CAP_TGSI_VOTE:
188 case PIPE_CAP_TGSI_FS_FBFETCH:
189 return 1;
190
191 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
192 return !SI_BIG_ENDIAN && sscreen->info.has_userptr;
193
194 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
195 return sscreen->info.has_gpu_reset_status_query ||
196 sscreen->info.has_gpu_reset_counter_query;
197
198 case PIPE_CAP_TEXTURE_MULTISAMPLE:
199 return sscreen->info.has_2d_tiling;
200
201 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
202 return SI_MAP_BUFFER_ALIGNMENT;
203
204 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
205 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
206 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
207 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
208 case PIPE_CAP_MAX_VERTEX_STREAMS:
209 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
210 return 4;
211
212 case PIPE_CAP_GLSL_FEATURE_LEVEL:
213 if (sscreen->info.has_indirect_compute_dispatch)
214 return 450;
215 return 420;
216
217 case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
218 return 140;
219
220 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
221 return MIN2(sscreen->info.max_alloc_size, INT_MAX);
222
223 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
224 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
225 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
226 return !sscreen->info.has_unaligned_shader_loads;
227
228 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
229 return sscreen->info.has_sparse_vm_mappings ?
230 RADEON_SPARSE_PAGE_SIZE : 0;
231
232 case PIPE_CAP_PACKED_UNIFORMS:
233 if (sscreen->debug_flags & DBG(NIR))
234 return 1;
235 return 0;
236
237 /* Unsupported features. */
238 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
239 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
240 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
241 case PIPE_CAP_USER_VERTEX_BUFFERS:
242 case PIPE_CAP_FAKE_SW_MSAA:
243 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
244 case PIPE_CAP_VERTEXID_NOBASE:
245 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
246 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
247 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
248 case PIPE_CAP_UMA:
249 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
250 case PIPE_CAP_POST_DEPTH_COVERAGE:
251 case PIPE_CAP_TILE_RASTER_ORDER:
252 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
253 case PIPE_CAP_CONTEXT_PRIORITY_MASK:
254 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_TRIANGLES:
255 case PIPE_CAP_CONSERVATIVE_RASTER_POST_SNAP_POINTS_LINES:
256 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_TRIANGLES:
257 case PIPE_CAP_CONSERVATIVE_RASTER_PRE_SNAP_POINTS_LINES:
258 case PIPE_CAP_CONSERVATIVE_RASTER_POST_DEPTH_COVERAGE:
259 case PIPE_CAP_MAX_CONSERVATIVE_RASTER_SUBPIXEL_PRECISION_BIAS:
260 return 0;
261
262 case PIPE_CAP_FENCE_SIGNAL:
263 return sscreen->info.has_syncobj;
264
265 case PIPE_CAP_CONSTBUF0_FLAGS:
266 return SI_RESOURCE_FLAG_32BIT;
267
268 case PIPE_CAP_NATIVE_FENCE_FD:
269 return sscreen->info.has_fence_to_handle;
270
271 case PIPE_CAP_DRAW_PARAMETERS:
272 case PIPE_CAP_MULTI_DRAW_INDIRECT:
273 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
274 return sscreen->has_draw_indirect_multi;
275
276 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
277 return 30;
278
279 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
280 return sscreen->info.chip_class <= VI ?
281 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
282
283 /* Stream output. */
284 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
285 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
286 return 32*4;
287
288 /* Geometry shader output. */
289 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
290 return 1024;
291 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
292 return 4095;
293
294 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
295 return 2048;
296
297 /* Texturing. */
298 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
299 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
300 return 15; /* 16384 */
301 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
302 /* textures support 8192, but layered rendering supports 2048 */
303 return 12;
304 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
305 /* textures support 8192, but layered rendering supports 2048 */
306 return 2048;
307
308 /* Viewports and render targets. */
309 case PIPE_CAP_MAX_VIEWPORTS:
310 return SI_MAX_VIEWPORTS;
311 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
312 case PIPE_CAP_MAX_RENDER_TARGETS:
313 return 8;
314
315 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
316 case PIPE_CAP_MIN_TEXEL_OFFSET:
317 return -32;
318
319 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
320 case PIPE_CAP_MAX_TEXEL_OFFSET:
321 return 31;
322
323 case PIPE_CAP_ENDIANNESS:
324 return PIPE_ENDIAN_LITTLE;
325
326 case PIPE_CAP_VENDOR_ID:
327 return ATI_VENDOR_ID;
328 case PIPE_CAP_DEVICE_ID:
329 return sscreen->info.pci_id;
330 case PIPE_CAP_VIDEO_MEMORY:
331 return sscreen->info.vram_size >> 20;
332 case PIPE_CAP_PCI_GROUP:
333 return sscreen->info.pci_domain;
334 case PIPE_CAP_PCI_BUS:
335 return sscreen->info.pci_bus;
336 case PIPE_CAP_PCI_DEVICE:
337 return sscreen->info.pci_dev;
338 case PIPE_CAP_PCI_FUNCTION:
339 return sscreen->info.pci_func;
340 }
341 return 0;
342 }
343
344 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
345 {
346 switch (param) {
347 case PIPE_CAPF_MAX_LINE_WIDTH:
348 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
349 case PIPE_CAPF_MAX_POINT_WIDTH:
350 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
351 return 8192.0f;
352 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
353 return 16.0f;
354 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
355 return 16.0f;
356 case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
357 case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
358 case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
359 return 0.0f;
360 }
361 return 0.0f;
362 }
363
364 static int si_get_shader_param(struct pipe_screen* pscreen,
365 enum pipe_shader_type shader,
366 enum pipe_shader_cap param)
367 {
368 struct si_screen *sscreen = (struct si_screen *)pscreen;
369
370 switch(shader)
371 {
372 case PIPE_SHADER_FRAGMENT:
373 case PIPE_SHADER_VERTEX:
374 case PIPE_SHADER_GEOMETRY:
375 case PIPE_SHADER_TESS_CTRL:
376 case PIPE_SHADER_TESS_EVAL:
377 break;
378 case PIPE_SHADER_COMPUTE:
379 switch (param) {
380 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
381 int ir = 1 << PIPE_SHADER_IR_NATIVE;
382
383 if (sscreen->info.has_indirect_compute_dispatch)
384 ir |= 1 << PIPE_SHADER_IR_TGSI;
385
386 return ir;
387 }
388
389 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
390 uint64_t max_const_buffer_size;
391 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
392 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
393 &max_const_buffer_size);
394 return MIN2(max_const_buffer_size, INT_MAX);
395 }
396 default:
397 /* If compute shaders don't require a special value
398 * for this cap, we can return the same value we
399 * do for other shader types. */
400 break;
401 }
402 break;
403 default:
404 return 0;
405 }
406
407 switch (param) {
408 /* Shader limits. */
409 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
410 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
411 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
412 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
413 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
414 return 16384;
415 case PIPE_SHADER_CAP_MAX_INPUTS:
416 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
417 case PIPE_SHADER_CAP_MAX_OUTPUTS:
418 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
419 case PIPE_SHADER_CAP_MAX_TEMPS:
420 return 256; /* Max native temporaries. */
421 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
422 return 4096 * sizeof(float[4]); /* actually only memory limits this */
423 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
424 return SI_NUM_CONST_BUFFERS;
425 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
426 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
427 return SI_NUM_SAMPLERS;
428 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
429 return SI_NUM_SHADER_BUFFERS;
430 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
431 return SI_NUM_IMAGES;
432 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
433 if (sscreen->debug_flags & DBG(NIR))
434 return 0;
435 return 32;
436 case PIPE_SHADER_CAP_PREFERRED_IR:
437 if (sscreen->debug_flags & DBG(NIR))
438 return PIPE_SHADER_IR_NIR;
439 return PIPE_SHADER_IR_TGSI;
440 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
441 return 4;
442
443 /* Supported boolean features. */
444 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
445 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
446 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
447 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
448 case PIPE_SHADER_CAP_INTEGERS:
449 case PIPE_SHADER_CAP_INT64_ATOMICS:
450 case PIPE_SHADER_CAP_FP16:
451 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
452 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
453 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
454 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
455 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
456 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
457 return 1;
458
459 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
460 /* TODO: Indirect indexing of GS inputs is unimplemented. */
461 if (shader == PIPE_SHADER_GEOMETRY)
462 return 0;
463
464 if (shader == PIPE_SHADER_VERTEX &&
465 !sscreen->llvm_has_working_vgpr_indexing)
466 return 0;
467
468 /* Doing indirect indexing on GFX9 with LLVM 6.0 hangs.
469 * This means we don't support INTERP instructions with
470 * indirect indexing on inputs.
471 */
472 if (shader == PIPE_SHADER_FRAGMENT &&
473 !sscreen->llvm_has_working_vgpr_indexing &&
474 HAVE_LLVM < 0x0700)
475 return 0;
476
477 /* TCS and TES load inputs directly from LDS or offchip
478 * memory, so indirect indexing is always supported.
479 * PS has to support indirect indexing, because we can't
480 * lower that to TEMPs for INTERP instructions.
481 */
482 return 1;
483
484 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
485 return sscreen->llvm_has_working_vgpr_indexing ||
486 /* TCS stores outputs directly to memory. */
487 shader == PIPE_SHADER_TESS_CTRL;
488
489 /* Unsupported boolean features. */
490 case PIPE_SHADER_CAP_SUBROUTINES:
491 case PIPE_SHADER_CAP_SUPPORTED_IRS:
492 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
493 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
494 return 0;
495 }
496 return 0;
497 }
498
499 static const struct nir_shader_compiler_options nir_options = {
500 .lower_scmp = true,
501 .lower_flrp32 = true,
502 .lower_flrp64 = true,
503 .lower_fpow = true,
504 .lower_fsat = true,
505 .lower_fdiv = true,
506 .lower_sub = true,
507 .lower_ffma = true,
508 .lower_pack_snorm_2x16 = true,
509 .lower_pack_snorm_4x8 = true,
510 .lower_pack_unorm_2x16 = true,
511 .lower_pack_unorm_4x8 = true,
512 .lower_unpack_snorm_2x16 = true,
513 .lower_unpack_snorm_4x8 = true,
514 .lower_unpack_unorm_2x16 = true,
515 .lower_unpack_unorm_4x8 = true,
516 .lower_extract_byte = true,
517 .lower_extract_word = true,
518 .max_unroll_iterations = 32,
519 .native_integers = true,
520 };
521
522 static const void *
523 si_get_compiler_options(struct pipe_screen *screen,
524 enum pipe_shader_ir ir,
525 enum pipe_shader_type shader)
526 {
527 assert(ir == PIPE_SHADER_IR_NIR);
528 return &nir_options;
529 }
530
531 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
532 {
533 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
534 }
535
536 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
537 {
538 struct si_screen *sscreen = (struct si_screen *)pscreen;
539
540 ac_compute_device_uuid(&sscreen->info, uuid, PIPE_UUID_SIZE);
541 }
542
543 static const char* si_get_name(struct pipe_screen *pscreen)
544 {
545 struct si_screen *sscreen = (struct si_screen*)pscreen;
546
547 return sscreen->renderer_string;
548 }
549
550 static int si_get_video_param_no_decode(struct pipe_screen *screen,
551 enum pipe_video_profile profile,
552 enum pipe_video_entrypoint entrypoint,
553 enum pipe_video_cap param)
554 {
555 switch (param) {
556 case PIPE_VIDEO_CAP_SUPPORTED:
557 return vl_profile_supported(screen, profile, entrypoint);
558 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
559 return 1;
560 case PIPE_VIDEO_CAP_MAX_WIDTH:
561 case PIPE_VIDEO_CAP_MAX_HEIGHT:
562 return vl_video_buffer_max_size(screen);
563 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
564 return PIPE_FORMAT_NV12;
565 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
566 return false;
567 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
568 return false;
569 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
570 return true;
571 case PIPE_VIDEO_CAP_MAX_LEVEL:
572 return vl_level_supported(screen, profile);
573 default:
574 return 0;
575 }
576 }
577
578 static int si_get_video_param(struct pipe_screen *screen,
579 enum pipe_video_profile profile,
580 enum pipe_video_entrypoint entrypoint,
581 enum pipe_video_cap param)
582 {
583 struct si_screen *sscreen = (struct si_screen *)screen;
584 enum pipe_video_format codec = u_reduce_video_profile(profile);
585
586 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
587 switch (param) {
588 case PIPE_VIDEO_CAP_SUPPORTED:
589 return (codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
590 (si_vce_is_fw_version_supported(sscreen) ||
591 sscreen->info.family == CHIP_RAVEN)) ||
592 (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN &&
593 (sscreen->info.family == CHIP_RAVEN ||
594 si_radeon_uvd_enc_supported(sscreen)));
595 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
596 return 1;
597 case PIPE_VIDEO_CAP_MAX_WIDTH:
598 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
599 case PIPE_VIDEO_CAP_MAX_HEIGHT:
600 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 2304;
601 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
602 return PIPE_FORMAT_NV12;
603 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
604 return false;
605 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
606 return false;
607 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
608 return true;
609 case PIPE_VIDEO_CAP_STACKED_FRAMES:
610 return (sscreen->info.family < CHIP_TONGA) ? 1 : 2;
611 default:
612 return 0;
613 }
614 }
615
616 switch (param) {
617 case PIPE_VIDEO_CAP_SUPPORTED:
618 switch (codec) {
619 case PIPE_VIDEO_FORMAT_MPEG12:
620 return profile != PIPE_VIDEO_PROFILE_MPEG1;
621 case PIPE_VIDEO_FORMAT_MPEG4:
622 return 1;
623 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
624 if ((sscreen->info.family == CHIP_POLARIS10 ||
625 sscreen->info.family == CHIP_POLARIS11) &&
626 sscreen->info.uvd_fw_version < UVD_FW_1_66_16 ) {
627 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
628 return false;
629 }
630 return true;
631 case PIPE_VIDEO_FORMAT_VC1:
632 return true;
633 case PIPE_VIDEO_FORMAT_HEVC:
634 /* Carrizo only supports HEVC Main */
635 if (sscreen->info.family >= CHIP_STONEY)
636 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
637 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
638 else if (sscreen->info.family >= CHIP_CARRIZO)
639 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
640 return false;
641 case PIPE_VIDEO_FORMAT_JPEG:
642 if (sscreen->info.family < CHIP_CARRIZO || sscreen->info.family >= CHIP_VEGA10)
643 return false;
644 if (!(sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 19)) {
645 RVID_ERR("No MJPEG support for the kernel version\n");
646 return false;
647 }
648 return true;
649 case PIPE_VIDEO_FORMAT_VP9:
650 if (sscreen->info.family < CHIP_RAVEN)
651 return false;
652 return true;
653 default:
654 return false;
655 }
656 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
657 return 1;
658 case PIPE_VIDEO_CAP_MAX_WIDTH:
659 return (sscreen->info.family < CHIP_TONGA) ? 2048 : 4096;
660 case PIPE_VIDEO_CAP_MAX_HEIGHT:
661 return (sscreen->info.family < CHIP_TONGA) ? 1152 : 4096;
662 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
663 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10 ||
664 profile == PIPE_VIDEO_PROFILE_VP9_PROFILE2)
665 return PIPE_FORMAT_P016;
666 else
667 return PIPE_FORMAT_NV12;
668
669 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
670 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
671 enum pipe_video_format format = u_reduce_video_profile(profile);
672
673 if (format == PIPE_VIDEO_FORMAT_HEVC)
674 return false; //The firmware doesn't support interlaced HEVC.
675 else if (format == PIPE_VIDEO_FORMAT_JPEG)
676 return false;
677 else if (format == PIPE_VIDEO_FORMAT_VP9)
678 return false;
679 return true;
680 }
681 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
682 return true;
683 case PIPE_VIDEO_CAP_MAX_LEVEL:
684 switch (profile) {
685 case PIPE_VIDEO_PROFILE_MPEG1:
686 return 0;
687 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
688 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
689 return 3;
690 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
691 return 3;
692 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
693 return 5;
694 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
695 return 1;
696 case PIPE_VIDEO_PROFILE_VC1_MAIN:
697 return 2;
698 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
699 return 4;
700 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
701 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
702 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
703 return (sscreen->info.family < CHIP_TONGA) ? 41 : 52;
704 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
705 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
706 return 186;
707 default:
708 return 0;
709 }
710 default:
711 return 0;
712 }
713 }
714
715 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
716 enum pipe_format format,
717 enum pipe_video_profile profile,
718 enum pipe_video_entrypoint entrypoint)
719 {
720 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
721 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
722 return (format == PIPE_FORMAT_NV12) ||
723 (format == PIPE_FORMAT_P016);
724
725 /* we can only handle this one with UVD */
726 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
727 return format == PIPE_FORMAT_NV12;
728
729 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
730 }
731
732 static unsigned get_max_threads_per_block(struct si_screen *screen,
733 enum pipe_shader_ir ir_type)
734 {
735 if (ir_type == PIPE_SHADER_IR_NATIVE)
736 return 256;
737
738 /* Only 16 waves per thread-group on gfx9. */
739 if (screen->info.chip_class >= GFX9)
740 return 1024;
741
742 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
743 * round number.
744 */
745 return 2048;
746 }
747
748 static int si_get_compute_param(struct pipe_screen *screen,
749 enum pipe_shader_ir ir_type,
750 enum pipe_compute_cap param,
751 void *ret)
752 {
753 struct si_screen *sscreen = (struct si_screen *)screen;
754
755 //TODO: select these params by asic
756 switch (param) {
757 case PIPE_COMPUTE_CAP_IR_TARGET: {
758 const char *gpu, *triple;
759
760 triple = "amdgcn-mesa-mesa3d";
761 gpu = ac_get_llvm_processor_name(sscreen->info.family);
762 if (ret) {
763 sprintf(ret, "%s-%s", gpu, triple);
764 }
765 /* +2 for dash and terminating NIL byte */
766 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
767 }
768 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
769 if (ret) {
770 uint64_t *grid_dimension = ret;
771 grid_dimension[0] = 3;
772 }
773 return 1 * sizeof(uint64_t);
774
775 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
776 if (ret) {
777 uint64_t *grid_size = ret;
778 grid_size[0] = 65535;
779 grid_size[1] = 65535;
780 grid_size[2] = 65535;
781 }
782 return 3 * sizeof(uint64_t) ;
783
784 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
785 if (ret) {
786 uint64_t *block_size = ret;
787 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
788 block_size[0] = threads_per_block;
789 block_size[1] = threads_per_block;
790 block_size[2] = threads_per_block;
791 }
792 return 3 * sizeof(uint64_t);
793
794 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
795 if (ret) {
796 uint64_t *max_threads_per_block = ret;
797 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
798 }
799 return sizeof(uint64_t);
800 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
801 if (ret) {
802 uint32_t *address_bits = ret;
803 address_bits[0] = 64;
804 }
805 return 1 * sizeof(uint32_t);
806
807 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
808 if (ret) {
809 uint64_t *max_global_size = ret;
810 uint64_t max_mem_alloc_size;
811
812 si_get_compute_param(screen, ir_type,
813 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
814 &max_mem_alloc_size);
815
816 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
817 * 1/4 of the MAX_GLOBAL_SIZE. Since the
818 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
819 * make sure we never report more than
820 * 4 * MAX_MEM_ALLOC_SIZE.
821 */
822 *max_global_size = MIN2(4 * max_mem_alloc_size,
823 MAX2(sscreen->info.gart_size,
824 sscreen->info.vram_size));
825 }
826 return sizeof(uint64_t);
827
828 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
829 if (ret) {
830 uint64_t *max_local_size = ret;
831 /* Value reported by the closed source driver. */
832 *max_local_size = 32768;
833 }
834 return sizeof(uint64_t);
835
836 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
837 if (ret) {
838 uint64_t *max_input_size = ret;
839 /* Value reported by the closed source driver. */
840 *max_input_size = 1024;
841 }
842 return sizeof(uint64_t);
843
844 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
845 if (ret) {
846 uint64_t *max_mem_alloc_size = ret;
847
848 *max_mem_alloc_size = sscreen->info.max_alloc_size;
849 }
850 return sizeof(uint64_t);
851
852 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
853 if (ret) {
854 uint32_t *max_clock_frequency = ret;
855 *max_clock_frequency = sscreen->info.max_shader_clock;
856 }
857 return sizeof(uint32_t);
858
859 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
860 if (ret) {
861 uint32_t *max_compute_units = ret;
862 *max_compute_units = sscreen->info.num_good_compute_units;
863 }
864 return sizeof(uint32_t);
865
866 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
867 if (ret) {
868 uint32_t *images_supported = ret;
869 *images_supported = 0;
870 }
871 return sizeof(uint32_t);
872 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
873 break; /* unused */
874 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
875 if (ret) {
876 uint32_t *subgroup_size = ret;
877 *subgroup_size = 64;
878 }
879 return sizeof(uint32_t);
880 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
881 if (ret) {
882 uint64_t *max_variable_threads_per_block = ret;
883 if (ir_type == PIPE_SHADER_IR_NATIVE)
884 *max_variable_threads_per_block = 0;
885 else
886 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
887 }
888 return sizeof(uint64_t);
889 }
890
891 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
892 return 0;
893 }
894
895 static uint64_t si_get_timestamp(struct pipe_screen *screen)
896 {
897 struct si_screen *sscreen = (struct si_screen*)screen;
898
899 return 1000000 * sscreen->ws->query_value(sscreen->ws, RADEON_TIMESTAMP) /
900 sscreen->info.clock_crystal_freq;
901 }
902
903 static void si_query_memory_info(struct pipe_screen *screen,
904 struct pipe_memory_info *info)
905 {
906 struct si_screen *sscreen = (struct si_screen*)screen;
907 struct radeon_winsys *ws = sscreen->ws;
908 unsigned vram_usage, gtt_usage;
909
910 info->total_device_memory = sscreen->info.vram_size / 1024;
911 info->total_staging_memory = sscreen->info.gart_size / 1024;
912
913 /* The real TTM memory usage is somewhat random, because:
914 *
915 * 1) TTM delays freeing memory, because it can only free it after
916 * fences expire.
917 *
918 * 2) The memory usage can be really low if big VRAM evictions are
919 * taking place, but the real usage is well above the size of VRAM.
920 *
921 * Instead, return statistics of this process.
922 */
923 vram_usage = ws->query_value(ws, RADEON_VRAM_USAGE) / 1024;
924 gtt_usage = ws->query_value(ws, RADEON_GTT_USAGE) / 1024;
925
926 info->avail_device_memory =
927 vram_usage <= info->total_device_memory ?
928 info->total_device_memory - vram_usage : 0;
929 info->avail_staging_memory =
930 gtt_usage <= info->total_staging_memory ?
931 info->total_staging_memory - gtt_usage : 0;
932
933 info->device_memory_evicted =
934 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
935
936 if (sscreen->info.drm_major == 3 && sscreen->info.drm_minor >= 4)
937 info->nr_device_memory_evictions =
938 ws->query_value(ws, RADEON_NUM_EVICTIONS);
939 else
940 /* Just return the number of evicted 64KB pages. */
941 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
942 }
943
944 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
945 {
946 struct si_screen *sscreen = (struct si_screen*)pscreen;
947
948 return sscreen->disk_shader_cache;
949 }
950
951 static void si_init_renderer_string(struct si_screen *sscreen)
952 {
953 struct radeon_winsys *ws = sscreen->ws;
954 char family_name[32] = {}, kernel_version[128] = {};
955 struct utsname uname_data;
956
957 const char *chip_name = si_get_marketing_name(ws);
958
959 if (chip_name)
960 snprintf(family_name, sizeof(family_name), "%s, ",
961 si_get_family_name(sscreen) + 4);
962 else
963 chip_name = si_get_family_name(sscreen);
964
965 if (uname(&uname_data) == 0)
966 snprintf(kernel_version, sizeof(kernel_version),
967 ", %s", uname_data.release);
968
969 snprintf(sscreen->renderer_string, sizeof(sscreen->renderer_string),
970 "%s (%sDRM %i.%i.%i%s, LLVM %i.%i.%i)",
971 chip_name, family_name, sscreen->info.drm_major,
972 sscreen->info.drm_minor, sscreen->info.drm_patchlevel,
973 kernel_version,
974 (HAVE_LLVM >> 8) & 0xff,
975 HAVE_LLVM & 0xff,
976 MESA_LLVM_VERSION_PATCH);
977 }
978
979 void si_init_screen_get_functions(struct si_screen *sscreen)
980 {
981 sscreen->b.get_name = si_get_name;
982 sscreen->b.get_vendor = si_get_vendor;
983 sscreen->b.get_device_vendor = si_get_device_vendor;
984 sscreen->b.get_param = si_get_param;
985 sscreen->b.get_paramf = si_get_paramf;
986 sscreen->b.get_compute_param = si_get_compute_param;
987 sscreen->b.get_timestamp = si_get_timestamp;
988 sscreen->b.get_shader_param = si_get_shader_param;
989 sscreen->b.get_compiler_options = si_get_compiler_options;
990 sscreen->b.get_device_uuid = si_get_device_uuid;
991 sscreen->b.get_driver_uuid = si_get_driver_uuid;
992 sscreen->b.query_memory_info = si_query_memory_info;
993 sscreen->b.get_disk_shader_cache = si_get_disk_shader_cache;
994
995 if (sscreen->info.has_hw_decode) {
996 sscreen->b.get_video_param = si_get_video_param;
997 sscreen->b.is_video_format_supported = si_vid_is_format_supported;
998 } else {
999 sscreen->b.get_video_param = si_get_video_param_no_decode;
1000 sscreen->b.is_video_format_supported = vl_video_buffer_is_format_supported;
1001 }
1002
1003 si_init_renderer_string(sscreen);
1004 }