radeonsi: move video queries into si_get.c
[mesa.git] / src / gallium / drivers / radeonsi / si_get.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * on the rights to use, copy, modify, merge, publish, distribute, sub
8 * license, and/or sell copies of the Software, and to permit persons to whom
9 * the Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
19 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 */
23
24 #include "si_pipe.h"
25 #include "radeon/radeon_video.h"
26 #include "radeon/radeon_vce.h"
27 #include "ac_llvm_util.h"
28 #include "vl/vl_decoder.h"
29 #include "vl/vl_video_buffer.h"
30 #include "util/u_video.h"
31 #include "compiler/nir/nir.h"
32
33 #include <sys/utsname.h>
34
35 static const char *si_get_vendor(struct pipe_screen *pscreen)
36 {
37 return "X.Org";
38 }
39
40 static const char *si_get_device_vendor(struct pipe_screen *pscreen)
41 {
42 return "AMD";
43 }
44
45 static const char *si_get_marketing_name(struct radeon_winsys *ws)
46 {
47 if (!ws->get_chip_name)
48 return NULL;
49 return ws->get_chip_name(ws);
50 }
51
52 const char *si_get_family_name(const struct si_screen *sscreen)
53 {
54 switch (sscreen->b.info.family) {
55 case CHIP_TAHITI: return "AMD TAHITI";
56 case CHIP_PITCAIRN: return "AMD PITCAIRN";
57 case CHIP_VERDE: return "AMD CAPE VERDE";
58 case CHIP_OLAND: return "AMD OLAND";
59 case CHIP_HAINAN: return "AMD HAINAN";
60 case CHIP_BONAIRE: return "AMD BONAIRE";
61 case CHIP_KAVERI: return "AMD KAVERI";
62 case CHIP_KABINI: return "AMD KABINI";
63 case CHIP_HAWAII: return "AMD HAWAII";
64 case CHIP_MULLINS: return "AMD MULLINS";
65 case CHIP_TONGA: return "AMD TONGA";
66 case CHIP_ICELAND: return "AMD ICELAND";
67 case CHIP_CARRIZO: return "AMD CARRIZO";
68 case CHIP_FIJI: return "AMD FIJI";
69 case CHIP_POLARIS10: return "AMD POLARIS10";
70 case CHIP_POLARIS11: return "AMD POLARIS11";
71 case CHIP_POLARIS12: return "AMD POLARIS12";
72 case CHIP_STONEY: return "AMD STONEY";
73 case CHIP_VEGA10: return "AMD VEGA10";
74 case CHIP_RAVEN: return "AMD RAVEN";
75 default: return "AMD unknown";
76 }
77 }
78
79 static bool si_have_tgsi_compute(struct si_screen *sscreen)
80 {
81 /* Old kernels disallowed some register writes for SI
82 * that are used for indirect dispatches. */
83 return (sscreen->b.chip_class >= CIK ||
84 sscreen->b.info.drm_major == 3 ||
85 (sscreen->b.info.drm_major == 2 &&
86 sscreen->b.info.drm_minor >= 45));
87 }
88
89 static int si_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
90 {
91 struct si_screen *sscreen = (struct si_screen *)pscreen;
92
93 switch (param) {
94 /* Supported features (boolean caps). */
95 case PIPE_CAP_ACCELERATED:
96 case PIPE_CAP_TWO_SIDED_STENCIL:
97 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
98 case PIPE_CAP_ANISOTROPIC_FILTER:
99 case PIPE_CAP_POINT_SPRITE:
100 case PIPE_CAP_OCCLUSION_QUERY:
101 case PIPE_CAP_TEXTURE_SHADOW_MAP:
102 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
103 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
104 case PIPE_CAP_TEXTURE_SWIZZLE:
105 case PIPE_CAP_DEPTH_CLIP_DISABLE:
106 case PIPE_CAP_SHADER_STENCIL_EXPORT:
107 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
108 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
109 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
110 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
111 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
112 case PIPE_CAP_SM3:
113 case PIPE_CAP_SEAMLESS_CUBE_MAP:
114 case PIPE_CAP_PRIMITIVE_RESTART:
115 case PIPE_CAP_CONDITIONAL_RENDER:
116 case PIPE_CAP_TEXTURE_BARRIER:
117 case PIPE_CAP_INDEP_BLEND_ENABLE:
118 case PIPE_CAP_INDEP_BLEND_FUNC:
119 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
120 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
121 case PIPE_CAP_USER_CONSTANT_BUFFERS:
122 case PIPE_CAP_START_INSTANCE:
123 case PIPE_CAP_NPOT_TEXTURES:
124 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
125 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
126 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
127 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
128 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
129 case PIPE_CAP_TGSI_INSTANCEID:
130 case PIPE_CAP_COMPUTE:
131 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
132 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
133 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
134 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
135 case PIPE_CAP_CUBE_MAP_ARRAY:
136 case PIPE_CAP_SAMPLE_SHADING:
137 case PIPE_CAP_DRAW_INDIRECT:
138 case PIPE_CAP_CLIP_HALFZ:
139 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
140 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
141 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
142 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
143 case PIPE_CAP_TGSI_TEXCOORD:
144 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
145 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
146 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
147 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
148 case PIPE_CAP_SHAREABLE_SHADERS:
149 case PIPE_CAP_DEPTH_BOUNDS_TEST:
150 case PIPE_CAP_SAMPLER_VIEW_TARGET:
151 case PIPE_CAP_TEXTURE_QUERY_LOD:
152 case PIPE_CAP_TEXTURE_GATHER_SM5:
153 case PIPE_CAP_TGSI_TXQS:
154 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
155 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
156 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
157 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
158 case PIPE_CAP_INVALIDATE_BUFFER:
159 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
160 case PIPE_CAP_QUERY_MEMORY_INFO:
161 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
162 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
163 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
164 case PIPE_CAP_GENERATE_MIPMAP:
165 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
166 case PIPE_CAP_STRING_MARKER:
167 case PIPE_CAP_CLEAR_TEXTURE:
168 case PIPE_CAP_CULL_DISTANCE:
169 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
170 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
171 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
172 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
173 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
174 case PIPE_CAP_DOUBLES:
175 case PIPE_CAP_TGSI_TEX_TXF_LZ:
176 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
177 case PIPE_CAP_BINDLESS_TEXTURE:
178 case PIPE_CAP_QUERY_TIMESTAMP:
179 case PIPE_CAP_QUERY_TIME_ELAPSED:
180 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
181 case PIPE_CAP_QUERY_SO_OVERFLOW:
182 case PIPE_CAP_MEMOBJ:
183 case PIPE_CAP_LOAD_CONSTBUF:
184 case PIPE_CAP_INT64:
185 case PIPE_CAP_INT64_DIVMOD:
186 case PIPE_CAP_TGSI_CLOCK:
187 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
188 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
189 case PIPE_CAP_TGSI_ANY_REG_AS_ADDRESS:
190 case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
191 return 1;
192
193 case PIPE_CAP_TGSI_VOTE:
194 return HAVE_LLVM >= 0x0400;
195
196 case PIPE_CAP_TGSI_BALLOT:
197 return HAVE_LLVM >= 0x0500;
198
199 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
200 return !SI_BIG_ENDIAN && sscreen->b.info.has_userptr;
201
202 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
203 return (sscreen->b.info.drm_major == 2 &&
204 sscreen->b.info.drm_minor >= 43) ||
205 sscreen->b.info.drm_major == 3;
206
207 case PIPE_CAP_TEXTURE_MULTISAMPLE:
208 /* 2D tiling on CIK is supported since DRM 2.35.0 */
209 return sscreen->b.chip_class < CIK ||
210 (sscreen->b.info.drm_major == 2 &&
211 sscreen->b.info.drm_minor >= 35) ||
212 sscreen->b.info.drm_major == 3;
213
214 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
215 return R600_MAP_BUFFER_ALIGNMENT;
216
217 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
218 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
219 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
220 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
221 case PIPE_CAP_MAX_VERTEX_STREAMS:
222 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
223 return 4;
224
225 case PIPE_CAP_GLSL_FEATURE_LEVEL:
226 if (sscreen->b.debug_flags & DBG(NIR))
227 return 140; /* no geometry and tessellation shaders yet */
228 if (si_have_tgsi_compute(sscreen))
229 return 450;
230 return 420;
231
232 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
233 return MIN2(sscreen->b.info.max_alloc_size, INT_MAX);
234
235 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
236 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
237 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
238 /* SI doesn't support unaligned loads.
239 * CIK needs DRM 2.50.0 on radeon. */
240 return sscreen->b.chip_class == SI ||
241 (sscreen->b.info.drm_major == 2 &&
242 sscreen->b.info.drm_minor < 50);
243
244 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
245 /* TODO: GFX9 hangs. */
246 if (sscreen->b.chip_class >= GFX9)
247 return 0;
248 /* Disable on SI due to VM faults in CP DMA. Enable once these
249 * faults are mitigated in software.
250 */
251 if (sscreen->b.chip_class >= CIK &&
252 sscreen->b.info.drm_major == 3 &&
253 sscreen->b.info.drm_minor >= 13)
254 return RADEON_SPARSE_PAGE_SIZE;
255 return 0;
256
257 /* Unsupported features. */
258 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
259 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
260 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
261 case PIPE_CAP_USER_VERTEX_BUFFERS:
262 case PIPE_CAP_FAKE_SW_MSAA:
263 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
264 case PIPE_CAP_VERTEXID_NOBASE:
265 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
266 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
267 case PIPE_CAP_TGSI_FS_FBFETCH:
268 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
269 case PIPE_CAP_UMA:
270 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
271 case PIPE_CAP_POST_DEPTH_COVERAGE:
272 case PIPE_CAP_TILE_RASTER_ORDER:
273 case PIPE_CAP_MAX_COMBINED_SHADER_OUTPUT_RESOURCES:
274 return 0;
275
276 case PIPE_CAP_NATIVE_FENCE_FD:
277 return sscreen->b.info.has_sync_file;
278
279 case PIPE_CAP_QUERY_BUFFER_OBJECT:
280 return si_have_tgsi_compute(sscreen);
281
282 case PIPE_CAP_DRAW_PARAMETERS:
283 case PIPE_CAP_MULTI_DRAW_INDIRECT:
284 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
285 return sscreen->has_draw_indirect_multi;
286
287 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
288 return 30;
289
290 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
291 return sscreen->b.chip_class <= VI ?
292 PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 : 0;
293
294 /* Stream output. */
295 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
296 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
297 return 32*4;
298
299 /* Geometry shader output. */
300 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
301 return 1024;
302 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
303 return 4095;
304
305 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
306 return 2048;
307
308 /* Texturing. */
309 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
310 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
311 return 15; /* 16384 */
312 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
313 /* textures support 8192, but layered rendering supports 2048 */
314 return 12;
315 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
316 /* textures support 8192, but layered rendering supports 2048 */
317 return 2048;
318
319 /* Viewports and render targets. */
320 case PIPE_CAP_MAX_VIEWPORTS:
321 return SI_MAX_VIEWPORTS;
322 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
323 case PIPE_CAP_MAX_RENDER_TARGETS:
324 return 8;
325
326 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
327 case PIPE_CAP_MIN_TEXEL_OFFSET:
328 return -32;
329
330 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
331 case PIPE_CAP_MAX_TEXEL_OFFSET:
332 return 31;
333
334 case PIPE_CAP_ENDIANNESS:
335 return PIPE_ENDIAN_LITTLE;
336
337 case PIPE_CAP_VENDOR_ID:
338 return ATI_VENDOR_ID;
339 case PIPE_CAP_DEVICE_ID:
340 return sscreen->b.info.pci_id;
341 case PIPE_CAP_VIDEO_MEMORY:
342 return sscreen->b.info.vram_size >> 20;
343 case PIPE_CAP_PCI_GROUP:
344 return sscreen->b.info.pci_domain;
345 case PIPE_CAP_PCI_BUS:
346 return sscreen->b.info.pci_bus;
347 case PIPE_CAP_PCI_DEVICE:
348 return sscreen->b.info.pci_dev;
349 case PIPE_CAP_PCI_FUNCTION:
350 return sscreen->b.info.pci_func;
351 }
352 return 0;
353 }
354
355 static float si_get_paramf(struct pipe_screen* pscreen, enum pipe_capf param)
356 {
357 switch (param) {
358 case PIPE_CAPF_MAX_LINE_WIDTH:
359 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
360 case PIPE_CAPF_MAX_POINT_WIDTH:
361 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
362 return 8192.0f;
363 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
364 return 16.0f;
365 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
366 return 16.0f;
367 case PIPE_CAPF_GUARD_BAND_LEFT:
368 case PIPE_CAPF_GUARD_BAND_TOP:
369 case PIPE_CAPF_GUARD_BAND_RIGHT:
370 case PIPE_CAPF_GUARD_BAND_BOTTOM:
371 return 0.0f;
372 }
373 return 0.0f;
374 }
375
376 static int si_get_shader_param(struct pipe_screen* pscreen,
377 enum pipe_shader_type shader,
378 enum pipe_shader_cap param)
379 {
380 struct si_screen *sscreen = (struct si_screen *)pscreen;
381
382 switch(shader)
383 {
384 case PIPE_SHADER_FRAGMENT:
385 case PIPE_SHADER_VERTEX:
386 case PIPE_SHADER_GEOMETRY:
387 case PIPE_SHADER_TESS_CTRL:
388 case PIPE_SHADER_TESS_EVAL:
389 break;
390 case PIPE_SHADER_COMPUTE:
391 switch (param) {
392 case PIPE_SHADER_CAP_PREFERRED_IR:
393 return PIPE_SHADER_IR_NATIVE;
394
395 case PIPE_SHADER_CAP_SUPPORTED_IRS: {
396 int ir = 1 << PIPE_SHADER_IR_NATIVE;
397
398 if (si_have_tgsi_compute(sscreen))
399 ir |= 1 << PIPE_SHADER_IR_TGSI;
400
401 return ir;
402 }
403
404 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE: {
405 uint64_t max_const_buffer_size;
406 pscreen->get_compute_param(pscreen, PIPE_SHADER_IR_TGSI,
407 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
408 &max_const_buffer_size);
409 return MIN2(max_const_buffer_size, INT_MAX);
410 }
411 default:
412 /* If compute shaders don't require a special value
413 * for this cap, we can return the same value we
414 * do for other shader types. */
415 break;
416 }
417 break;
418 default:
419 return 0;
420 }
421
422 switch (param) {
423 /* Shader limits. */
424 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
425 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
426 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
427 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
428 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
429 return 16384;
430 case PIPE_SHADER_CAP_MAX_INPUTS:
431 return shader == PIPE_SHADER_VERTEX ? SI_MAX_ATTRIBS : 32;
432 case PIPE_SHADER_CAP_MAX_OUTPUTS:
433 return shader == PIPE_SHADER_FRAGMENT ? 8 : 32;
434 case PIPE_SHADER_CAP_MAX_TEMPS:
435 return 256; /* Max native temporaries. */
436 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
437 return 4096 * sizeof(float[4]); /* actually only memory limits this */
438 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
439 return SI_NUM_CONST_BUFFERS;
440 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
441 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
442 return SI_NUM_SAMPLERS;
443 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
444 return SI_NUM_SHADER_BUFFERS;
445 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
446 return SI_NUM_IMAGES;
447 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
448 return 32;
449 case PIPE_SHADER_CAP_PREFERRED_IR:
450 if (sscreen->b.debug_flags & DBG(NIR) &&
451 (shader == PIPE_SHADER_VERTEX ||
452 shader == PIPE_SHADER_FRAGMENT))
453 return PIPE_SHADER_IR_NIR;
454 return PIPE_SHADER_IR_TGSI;
455 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
456 return 4;
457
458 /* Supported boolean features. */
459 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
460 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
461 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
462 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
463 case PIPE_SHADER_CAP_INTEGERS:
464 case PIPE_SHADER_CAP_INT64_ATOMICS:
465 case PIPE_SHADER_CAP_FP16:
466 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
467 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
468 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
469 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
470 case PIPE_SHADER_CAP_TGSI_LDEXP_SUPPORTED:
471 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
472 return 1;
473
474 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
475 /* TODO: Indirect indexing of GS inputs is unimplemented. */
476 return shader != PIPE_SHADER_GEOMETRY &&
477 (sscreen->llvm_has_working_vgpr_indexing ||
478 /* TCS and TES load inputs directly from LDS or
479 * offchip memory, so indirect indexing is trivial. */
480 shader == PIPE_SHADER_TESS_CTRL ||
481 shader == PIPE_SHADER_TESS_EVAL);
482
483 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
484 return sscreen->llvm_has_working_vgpr_indexing ||
485 /* TCS stores outputs directly to memory. */
486 shader == PIPE_SHADER_TESS_CTRL;
487
488 /* Unsupported boolean features. */
489 case PIPE_SHADER_CAP_SUBROUTINES:
490 case PIPE_SHADER_CAP_SUPPORTED_IRS:
491 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
492 case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
493 return 0;
494 }
495 return 0;
496 }
497
498 static const struct nir_shader_compiler_options nir_options = {
499 .vertex_id_zero_based = true,
500 .lower_scmp = true,
501 .lower_flrp32 = true,
502 .lower_fsat = true,
503 .lower_fdiv = true,
504 .lower_sub = true,
505 .lower_ffma = true,
506 .lower_pack_snorm_2x16 = true,
507 .lower_pack_snorm_4x8 = true,
508 .lower_pack_unorm_2x16 = true,
509 .lower_pack_unorm_4x8 = true,
510 .lower_unpack_snorm_2x16 = true,
511 .lower_unpack_snorm_4x8 = true,
512 .lower_unpack_unorm_2x16 = true,
513 .lower_unpack_unorm_4x8 = true,
514 .lower_extract_byte = true,
515 .lower_extract_word = true,
516 .max_unroll_iterations = 32,
517 .native_integers = true,
518 };
519
520 static const void *
521 si_get_compiler_options(struct pipe_screen *screen,
522 enum pipe_shader_ir ir,
523 enum pipe_shader_type shader)
524 {
525 assert(ir == PIPE_SHADER_IR_NIR);
526 return &nir_options;
527 }
528
529 static void si_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
530 {
531 ac_compute_driver_uuid(uuid, PIPE_UUID_SIZE);
532 }
533
534 static void si_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
535 {
536 struct si_screen *sscreen = (struct si_screen *)pscreen;
537
538 ac_compute_device_uuid(&sscreen->b.info, uuid, PIPE_UUID_SIZE);
539 }
540
541 static const char* si_get_name(struct pipe_screen *pscreen)
542 {
543 struct si_screen *sscreen = (struct si_screen*)pscreen;
544
545 return sscreen->b.renderer_string;
546 }
547
548 static int si_get_video_param_no_decode(struct pipe_screen *screen,
549 enum pipe_video_profile profile,
550 enum pipe_video_entrypoint entrypoint,
551 enum pipe_video_cap param)
552 {
553 switch (param) {
554 case PIPE_VIDEO_CAP_SUPPORTED:
555 return vl_profile_supported(screen, profile, entrypoint);
556 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
557 return 1;
558 case PIPE_VIDEO_CAP_MAX_WIDTH:
559 case PIPE_VIDEO_CAP_MAX_HEIGHT:
560 return vl_video_buffer_max_size(screen);
561 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
562 return PIPE_FORMAT_NV12;
563 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
564 return false;
565 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
566 return false;
567 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
568 return true;
569 case PIPE_VIDEO_CAP_MAX_LEVEL:
570 return vl_level_supported(screen, profile);
571 default:
572 return 0;
573 }
574 }
575
576 static int si_get_video_param(struct pipe_screen *screen,
577 enum pipe_video_profile profile,
578 enum pipe_video_entrypoint entrypoint,
579 enum pipe_video_cap param)
580 {
581 struct si_screen *sscreen = (struct si_screen *)screen;
582 enum pipe_video_format codec = u_reduce_video_profile(profile);
583
584 if (entrypoint == PIPE_VIDEO_ENTRYPOINT_ENCODE) {
585 switch (param) {
586 case PIPE_VIDEO_CAP_SUPPORTED:
587 return codec == PIPE_VIDEO_FORMAT_MPEG4_AVC &&
588 (si_vce_is_fw_version_supported(&sscreen->b) ||
589 sscreen->b.family == CHIP_RAVEN);
590 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
591 return 1;
592 case PIPE_VIDEO_CAP_MAX_WIDTH:
593 return (sscreen->b.family < CHIP_TONGA) ? 2048 : 4096;
594 case PIPE_VIDEO_CAP_MAX_HEIGHT:
595 return (sscreen->b.family < CHIP_TONGA) ? 1152 : 2304;
596 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
597 return PIPE_FORMAT_NV12;
598 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
599 return false;
600 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED:
601 return false;
602 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
603 return true;
604 case PIPE_VIDEO_CAP_STACKED_FRAMES:
605 return (sscreen->b.family < CHIP_TONGA) ? 1 : 2;
606 default:
607 return 0;
608 }
609 }
610
611 switch (param) {
612 case PIPE_VIDEO_CAP_SUPPORTED:
613 switch (codec) {
614 case PIPE_VIDEO_FORMAT_MPEG12:
615 return profile != PIPE_VIDEO_PROFILE_MPEG1;
616 case PIPE_VIDEO_FORMAT_MPEG4:
617 return 1;
618 case PIPE_VIDEO_FORMAT_MPEG4_AVC:
619 if ((sscreen->b.family == CHIP_POLARIS10 ||
620 sscreen->b.family == CHIP_POLARIS11) &&
621 sscreen->b.info.uvd_fw_version < UVD_FW_1_66_16 ) {
622 RVID_ERR("POLARIS10/11 firmware version need to be updated.\n");
623 return false;
624 }
625 return true;
626 case PIPE_VIDEO_FORMAT_VC1:
627 return true;
628 case PIPE_VIDEO_FORMAT_HEVC:
629 /* Carrizo only supports HEVC Main */
630 if (sscreen->b.family >= CHIP_STONEY)
631 return (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN ||
632 profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10);
633 else if (sscreen->b.family >= CHIP_CARRIZO)
634 return profile == PIPE_VIDEO_PROFILE_HEVC_MAIN;
635 return false;
636 case PIPE_VIDEO_FORMAT_JPEG:
637 if (sscreen->b.family < CHIP_CARRIZO || sscreen->b.family >= CHIP_VEGA10)
638 return false;
639 if (!(sscreen->b.info.drm_major == 3 && sscreen->b.info.drm_minor >= 19)) {
640 RVID_ERR("No MJPEG support for the kernel version\n");
641 return false;
642 }
643 return true;
644 default:
645 return false;
646 }
647 case PIPE_VIDEO_CAP_NPOT_TEXTURES:
648 return 1;
649 case PIPE_VIDEO_CAP_MAX_WIDTH:
650 return (sscreen->b.family < CHIP_TONGA) ? 2048 : 4096;
651 case PIPE_VIDEO_CAP_MAX_HEIGHT:
652 return (sscreen->b.family < CHIP_TONGA) ? 1152 : 4096;
653 case PIPE_VIDEO_CAP_PREFERED_FORMAT:
654 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
655 return PIPE_FORMAT_P016;
656 else
657 return PIPE_FORMAT_NV12;
658
659 case PIPE_VIDEO_CAP_PREFERS_INTERLACED:
660 case PIPE_VIDEO_CAP_SUPPORTS_INTERLACED: {
661 enum pipe_video_format format = u_reduce_video_profile(profile);
662
663 if (format == PIPE_VIDEO_FORMAT_HEVC)
664 return false; //The firmware doesn't support interlaced HEVC.
665 else if (format == PIPE_VIDEO_FORMAT_JPEG)
666 return false;
667 return true;
668 }
669 case PIPE_VIDEO_CAP_SUPPORTS_PROGRESSIVE:
670 return true;
671 case PIPE_VIDEO_CAP_MAX_LEVEL:
672 switch (profile) {
673 case PIPE_VIDEO_PROFILE_MPEG1:
674 return 0;
675 case PIPE_VIDEO_PROFILE_MPEG2_SIMPLE:
676 case PIPE_VIDEO_PROFILE_MPEG2_MAIN:
677 return 3;
678 case PIPE_VIDEO_PROFILE_MPEG4_SIMPLE:
679 return 3;
680 case PIPE_VIDEO_PROFILE_MPEG4_ADVANCED_SIMPLE:
681 return 5;
682 case PIPE_VIDEO_PROFILE_VC1_SIMPLE:
683 return 1;
684 case PIPE_VIDEO_PROFILE_VC1_MAIN:
685 return 2;
686 case PIPE_VIDEO_PROFILE_VC1_ADVANCED:
687 return 4;
688 case PIPE_VIDEO_PROFILE_MPEG4_AVC_BASELINE:
689 case PIPE_VIDEO_PROFILE_MPEG4_AVC_MAIN:
690 case PIPE_VIDEO_PROFILE_MPEG4_AVC_HIGH:
691 return (sscreen->b.family < CHIP_TONGA) ? 41 : 52;
692 case PIPE_VIDEO_PROFILE_HEVC_MAIN:
693 case PIPE_VIDEO_PROFILE_HEVC_MAIN_10:
694 return 186;
695 default:
696 return 0;
697 }
698 default:
699 return 0;
700 }
701 }
702
703 static boolean si_vid_is_format_supported(struct pipe_screen *screen,
704 enum pipe_format format,
705 enum pipe_video_profile profile,
706 enum pipe_video_entrypoint entrypoint)
707 {
708 /* HEVC 10 bit decoding should use P016 instead of NV12 if possible */
709 if (profile == PIPE_VIDEO_PROFILE_HEVC_MAIN_10)
710 return (format == PIPE_FORMAT_NV12) ||
711 (format == PIPE_FORMAT_P016);
712
713 /* we can only handle this one with UVD */
714 if (profile != PIPE_VIDEO_PROFILE_UNKNOWN)
715 return format == PIPE_FORMAT_NV12;
716
717 return vl_video_buffer_is_format_supported(screen, format, profile, entrypoint);
718 }
719
720 static unsigned get_max_threads_per_block(struct si_screen *screen,
721 enum pipe_shader_ir ir_type)
722 {
723 if (ir_type != PIPE_SHADER_IR_TGSI)
724 return 256;
725
726 /* Only 16 waves per thread-group on gfx9. */
727 if (screen->b.chip_class >= GFX9)
728 return 1024;
729
730 /* Up to 40 waves per thread-group on GCN < gfx9. Expose a nice
731 * round number.
732 */
733 return 2048;
734 }
735
736 static int si_get_compute_param(struct pipe_screen *screen,
737 enum pipe_shader_ir ir_type,
738 enum pipe_compute_cap param,
739 void *ret)
740 {
741 struct si_screen *sscreen = (struct si_screen *)screen;
742
743 //TODO: select these params by asic
744 switch (param) {
745 case PIPE_COMPUTE_CAP_IR_TARGET: {
746 const char *gpu;
747 const char *triple;
748
749 if (HAVE_LLVM < 0x0400)
750 triple = "amdgcn--";
751 else
752 triple = "amdgcn-mesa-mesa3d";
753
754 gpu = ac_get_llvm_processor_name(sscreen->b.family);
755 if (ret) {
756 sprintf(ret, "%s-%s", gpu, triple);
757 }
758 /* +2 for dash and terminating NIL byte */
759 return (strlen(triple) + strlen(gpu) + 2) * sizeof(char);
760 }
761 case PIPE_COMPUTE_CAP_GRID_DIMENSION:
762 if (ret) {
763 uint64_t *grid_dimension = ret;
764 grid_dimension[0] = 3;
765 }
766 return 1 * sizeof(uint64_t);
767
768 case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
769 if (ret) {
770 uint64_t *grid_size = ret;
771 grid_size[0] = 65535;
772 grid_size[1] = 65535;
773 grid_size[2] = 65535;
774 }
775 return 3 * sizeof(uint64_t) ;
776
777 case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
778 if (ret) {
779 uint64_t *block_size = ret;
780 unsigned threads_per_block = get_max_threads_per_block(sscreen, ir_type);
781 block_size[0] = threads_per_block;
782 block_size[1] = threads_per_block;
783 block_size[2] = threads_per_block;
784 }
785 return 3 * sizeof(uint64_t);
786
787 case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
788 if (ret) {
789 uint64_t *max_threads_per_block = ret;
790 *max_threads_per_block = get_max_threads_per_block(sscreen, ir_type);
791 }
792 return sizeof(uint64_t);
793 case PIPE_COMPUTE_CAP_ADDRESS_BITS:
794 if (ret) {
795 uint32_t *address_bits = ret;
796 address_bits[0] = 64;
797 }
798 return 1 * sizeof(uint32_t);
799
800 case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
801 if (ret) {
802 uint64_t *max_global_size = ret;
803 uint64_t max_mem_alloc_size;
804
805 si_get_compute_param(screen, ir_type,
806 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
807 &max_mem_alloc_size);
808
809 /* In OpenCL, the MAX_MEM_ALLOC_SIZE must be at least
810 * 1/4 of the MAX_GLOBAL_SIZE. Since the
811 * MAX_MEM_ALLOC_SIZE is fixed for older kernels,
812 * make sure we never report more than
813 * 4 * MAX_MEM_ALLOC_SIZE.
814 */
815 *max_global_size = MIN2(4 * max_mem_alloc_size,
816 MAX2(sscreen->b.info.gart_size,
817 sscreen->b.info.vram_size));
818 }
819 return sizeof(uint64_t);
820
821 case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
822 if (ret) {
823 uint64_t *max_local_size = ret;
824 /* Value reported by the closed source driver. */
825 *max_local_size = 32768;
826 }
827 return sizeof(uint64_t);
828
829 case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
830 if (ret) {
831 uint64_t *max_input_size = ret;
832 /* Value reported by the closed source driver. */
833 *max_input_size = 1024;
834 }
835 return sizeof(uint64_t);
836
837 case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
838 if (ret) {
839 uint64_t *max_mem_alloc_size = ret;
840
841 *max_mem_alloc_size = sscreen->b.info.max_alloc_size;
842 }
843 return sizeof(uint64_t);
844
845 case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
846 if (ret) {
847 uint32_t *max_clock_frequency = ret;
848 *max_clock_frequency = sscreen->b.info.max_shader_clock;
849 }
850 return sizeof(uint32_t);
851
852 case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
853 if (ret) {
854 uint32_t *max_compute_units = ret;
855 *max_compute_units = sscreen->b.info.num_good_compute_units;
856 }
857 return sizeof(uint32_t);
858
859 case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
860 if (ret) {
861 uint32_t *images_supported = ret;
862 *images_supported = 0;
863 }
864 return sizeof(uint32_t);
865 case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
866 break; /* unused */
867 case PIPE_COMPUTE_CAP_SUBGROUP_SIZE:
868 if (ret) {
869 uint32_t *subgroup_size = ret;
870 *subgroup_size = 64;
871 }
872 return sizeof(uint32_t);
873 case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
874 if (ret) {
875 uint64_t *max_variable_threads_per_block = ret;
876 if (ir_type == PIPE_SHADER_IR_TGSI)
877 *max_variable_threads_per_block = SI_MAX_VARIABLE_THREADS_PER_BLOCK;
878 else
879 *max_variable_threads_per_block = 0;
880 }
881 return sizeof(uint64_t);
882 }
883
884 fprintf(stderr, "unknown PIPE_COMPUTE_CAP %d\n", param);
885 return 0;
886 }
887
888 static uint64_t si_get_timestamp(struct pipe_screen *screen)
889 {
890 struct si_screen *sscreen = (struct si_screen*)screen;
891
892 return 1000000 * sscreen->b.ws->query_value(sscreen->b.ws, RADEON_TIMESTAMP) /
893 sscreen->b.info.clock_crystal_freq;
894 }
895
896 static void si_query_memory_info(struct pipe_screen *screen,
897 struct pipe_memory_info *info)
898 {
899 struct si_screen *sscreen = (struct si_screen*)screen;
900 struct radeon_winsys *ws = sscreen->b.ws;
901 unsigned vram_usage, gtt_usage;
902
903 info->total_device_memory = sscreen->b.info.vram_size / 1024;
904 info->total_staging_memory = sscreen->b.info.gart_size / 1024;
905
906 /* The real TTM memory usage is somewhat random, because:
907 *
908 * 1) TTM delays freeing memory, because it can only free it after
909 * fences expire.
910 *
911 * 2) The memory usage can be really low if big VRAM evictions are
912 * taking place, but the real usage is well above the size of VRAM.
913 *
914 * Instead, return statistics of this process.
915 */
916 vram_usage = ws->query_value(ws, RADEON_REQUESTED_VRAM_MEMORY) / 1024;
917 gtt_usage = ws->query_value(ws, RADEON_REQUESTED_GTT_MEMORY) / 1024;
918
919 info->avail_device_memory =
920 vram_usage <= info->total_device_memory ?
921 info->total_device_memory - vram_usage : 0;
922 info->avail_staging_memory =
923 gtt_usage <= info->total_staging_memory ?
924 info->total_staging_memory - gtt_usage : 0;
925
926 info->device_memory_evicted =
927 ws->query_value(ws, RADEON_NUM_BYTES_MOVED) / 1024;
928
929 if (sscreen->b.info.drm_major == 3 && sscreen->b.info.drm_minor >= 4)
930 info->nr_device_memory_evictions =
931 ws->query_value(ws, RADEON_NUM_EVICTIONS);
932 else
933 /* Just return the number of evicted 64KB pages. */
934 info->nr_device_memory_evictions = info->device_memory_evicted / 64;
935 }
936
937 static struct disk_cache *si_get_disk_shader_cache(struct pipe_screen *pscreen)
938 {
939 struct si_screen *sscreen = (struct si_screen*)pscreen;
940
941 return sscreen->b.disk_shader_cache;
942 }
943
944 static void si_init_renderer_string(struct si_screen *sscreen)
945 {
946 struct radeon_winsys *ws = sscreen->b.ws;
947 char family_name[32] = {}, llvm_string[32] = {}, kernel_version[128] = {};
948 struct utsname uname_data;
949
950 const char *chip_name = si_get_marketing_name(ws);
951
952 if (chip_name)
953 snprintf(family_name, sizeof(family_name), "%s / ",
954 si_get_family_name(sscreen) + 4);
955 else
956 chip_name = si_get_family_name(sscreen);
957
958 if (uname(&uname_data) == 0)
959 snprintf(kernel_version, sizeof(kernel_version),
960 " / %s", uname_data.release);
961
962 if (HAVE_LLVM > 0) {
963 snprintf(llvm_string, sizeof(llvm_string),
964 ", LLVM %i.%i.%i", (HAVE_LLVM >> 8) & 0xff,
965 HAVE_LLVM & 0xff, MESA_LLVM_VERSION_PATCH);
966 }
967
968 snprintf(sscreen->b.renderer_string, sizeof(sscreen->b.renderer_string),
969 "%s (%sDRM %i.%i.%i%s%s)",
970 chip_name, family_name, sscreen->b.info.drm_major,
971 sscreen->b.info.drm_minor, sscreen->b.info.drm_patchlevel,
972 kernel_version, llvm_string);
973 }
974
975 void si_init_screen_get_functions(struct si_screen *sscreen)
976 {
977 sscreen->b.b.get_name = si_get_name;
978 sscreen->b.b.get_vendor = si_get_vendor;
979 sscreen->b.b.get_device_vendor = si_get_device_vendor;
980 sscreen->b.b.get_param = si_get_param;
981 sscreen->b.b.get_paramf = si_get_paramf;
982 sscreen->b.b.get_compute_param = si_get_compute_param;
983 sscreen->b.b.get_timestamp = si_get_timestamp;
984 sscreen->b.b.get_shader_param = si_get_shader_param;
985 sscreen->b.b.get_compiler_options = si_get_compiler_options;
986 sscreen->b.b.get_device_uuid = si_get_device_uuid;
987 sscreen->b.b.get_driver_uuid = si_get_driver_uuid;
988 sscreen->b.b.query_memory_info = si_query_memory_info;
989 sscreen->b.b.get_disk_shader_cache = si_get_disk_shader_cache;
990
991 if (sscreen->b.info.has_hw_decode) {
992 sscreen->b.b.get_video_param = si_get_video_param;
993 sscreen->b.b.is_video_format_supported = si_vid_is_format_supported;
994 } else {
995 sscreen->b.b.get_video_param = si_get_video_param_no_decode;
996 sscreen->b.b.is_video_format_supported = vl_video_buffer_is_format_supported;
997 }
998
999 si_init_renderer_string(sscreen);
1000 }