radeonsi: stop using TGSI_PROPERTY_FS_COORD_PIXEL_CENTER
[mesa.git] / src / gallium / drivers / radeonsi / si_shader_nir.c
1 /*
2 * Copyright 2017 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * on the rights to use, copy, modify, merge, publish, distribute, sub
9 * license, and/or sell copies of the Software, and to permit persons to whom
10 * the Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #include "ac_nir_to_llvm.h"
26 #include "compiler/nir/nir.h"
27 #include "compiler/nir/nir_builder.h"
28 #include "compiler/nir/nir_deref.h"
29 #include "compiler/nir_types.h"
30 #include "si_pipe.h"
31 #include "si_shader_internal.h"
32 #include "tgsi/tgsi_from_mesa.h"
33
34 static const nir_deref_instr *tex_get_texture_deref(nir_tex_instr *instr)
35 {
36 for (unsigned i = 0; i < instr->num_srcs; i++) {
37 switch (instr->src[i].src_type) {
38 case nir_tex_src_texture_deref:
39 return nir_src_as_deref(instr->src[i].src);
40 default:
41 break;
42 }
43 }
44
45 return NULL;
46 }
47
48 static void scan_io_usage(struct si_shader_info *info, nir_intrinsic_instr *intr,
49 bool is_input)
50 {
51 unsigned interp = INTERP_MODE_FLAT; /* load_input uses flat shading */
52
53 if (intr->intrinsic == nir_intrinsic_load_interpolated_input) {
54 nir_intrinsic_instr *baryc = nir_instr_as_intrinsic(intr->src[0].ssa->parent_instr);
55
56 if (baryc) {
57 if (nir_intrinsic_infos[baryc->intrinsic].index_map[NIR_INTRINSIC_INTERP_MODE] > 0)
58 interp = nir_intrinsic_interp_mode(baryc);
59 else
60 unreachable("unknown barycentric intrinsic");
61 } else {
62 unreachable("unknown barycentric expression");
63 }
64 }
65
66 unsigned mask, bit_size;
67 bool dual_slot, is_output_load;
68
69 if (nir_intrinsic_infos[intr->intrinsic].index_map[NIR_INTRINSIC_WRMASK] > 0) {
70 mask = nir_intrinsic_write_mask(intr); /* store */
71 bit_size = nir_src_bit_size(intr->src[0]);
72 dual_slot = bit_size == 64 && nir_src_num_components(intr->src[0]) >= 3;
73 is_output_load = false;
74 } else {
75 mask = nir_ssa_def_components_read(&intr->dest.ssa); /* load */
76 bit_size = intr->dest.ssa.bit_size;
77 dual_slot = bit_size == 64 && intr->dest.ssa.num_components >= 3;
78 is_output_load = !is_input;
79 }
80
81 /* Convert the 64-bit component mask to a 32-bit component mask. */
82 if (bit_size == 64) {
83 unsigned new_mask = 0;
84 for (unsigned i = 0; i < 4; i++) {
85 if (mask & (1 << i))
86 new_mask |= 0x3 << (2 * i);
87 }
88 mask = new_mask;
89 }
90
91 /* Convert the 16-bit component mask to a 32-bit component mask. */
92 if (bit_size == 16) {
93 unsigned new_mask = 0;
94 for (unsigned i = 0; i < 4; i++) {
95 if (mask & (1 << i))
96 new_mask |= 0x1 << (i / 2);
97 }
98 mask = new_mask;
99 }
100
101 mask <<= nir_intrinsic_component(intr);
102
103 nir_src offset = *nir_get_io_offset_src(intr);
104 bool indirect = !nir_src_is_const(offset);
105 if (!indirect)
106 assert(nir_src_as_uint(offset) == 0);
107
108 unsigned semantic = 0;
109 /* VS doesn't have semantics. */
110 if (info->stage != MESA_SHADER_VERTEX || !is_input)
111 semantic = nir_intrinsic_io_semantics(intr).location;
112
113 if (info->stage == MESA_SHADER_FRAGMENT && !is_input) {
114 /* Never use FRAG_RESULT_COLOR directly. */
115 if (semantic == FRAG_RESULT_COLOR) {
116 semantic = FRAG_RESULT_DATA0;
117 info->properties[TGSI_PROPERTY_FS_COLOR0_WRITES_ALL_CBUFS] = true;
118 }
119 semantic += nir_intrinsic_io_semantics(intr).dual_source_blend_index;
120 }
121
122 unsigned driver_location = nir_intrinsic_base(intr);
123 unsigned num_slots = indirect ? nir_intrinsic_io_semantics(intr).num_slots : (1 + dual_slot);
124
125 if (is_input) {
126 assert(driver_location + num_slots <= ARRAY_SIZE(info->input_usage_mask));
127
128 for (unsigned i = 0; i < num_slots; i++) {
129 unsigned loc = driver_location + i;
130 unsigned slot_mask = (dual_slot && i % 2 ? mask >> 4 : mask) & 0xf;
131
132 info->input_semantic[loc] = semantic + i;
133 info->input_interpolate[loc] = interp;
134
135 if (slot_mask) {
136 info->input_usage_mask[loc] |= slot_mask;
137 info->num_inputs = MAX2(info->num_inputs, loc + 1);
138
139 if (semantic == VARYING_SLOT_PRIMITIVE_ID)
140 info->uses_primid = true;
141 }
142 }
143 } else {
144 /* Outputs. */
145 assert(driver_location + num_slots <= ARRAY_SIZE(info->output_usagemask));
146 assert(semantic + num_slots < ARRAY_SIZE(info->output_semantic_to_slot));
147
148 for (unsigned i = 0; i < num_slots; i++) {
149 unsigned loc = driver_location + i;
150 unsigned slot_mask = (dual_slot && i % 2 ? mask >> 4 : mask) & 0xf;
151
152 info->output_semantic[loc] = semantic + i;
153 info->output_semantic_to_slot[semantic + i] = loc;
154
155 if (is_output_load) {
156 /* Output loads have only a few things that we need to track. */
157 info->output_readmask[loc] |= slot_mask;
158
159 if (info->stage == MESA_SHADER_FRAGMENT &&
160 nir_intrinsic_io_semantics(intr).fb_fetch_output)
161 info->uses_fbfetch = true;
162 } else if (slot_mask) {
163 /* Output stores. */
164 if (info->stage == MESA_SHADER_GEOMETRY) {
165 unsigned gs_streams = (uint32_t)nir_intrinsic_io_semantics(intr).gs_streams <<
166 (nir_intrinsic_component(intr) * 2);
167 unsigned new_mask = slot_mask & ~info->output_usagemask[loc];
168
169 for (unsigned i = 0; i < 4; i++) {
170 unsigned stream = (gs_streams >> (i * 2)) & 0x3;
171
172 if (new_mask & (1 << i)) {
173 info->output_streams[loc] |= stream << (i * 2);
174 info->num_stream_output_components[stream]++;
175 }
176 }
177 }
178
179 info->output_usagemask[loc] |= slot_mask;
180 info->num_outputs = MAX2(info->num_outputs, loc + 1);
181
182 if (info->stage == MESA_SHADER_FRAGMENT) {
183 switch (semantic) {
184 case FRAG_RESULT_DEPTH:
185 info->writes_z = true;
186 break;
187 case FRAG_RESULT_STENCIL:
188 info->writes_stencil = true;
189 break;
190 case FRAG_RESULT_SAMPLE_MASK:
191 info->writes_samplemask = true;
192 break;
193 default:
194 if (semantic >= FRAG_RESULT_DATA0 && semantic <= FRAG_RESULT_DATA7) {
195 unsigned index = semantic - FRAG_RESULT_DATA0;
196 info->colors_written |= 1 << (index + i);
197 }
198 break;
199 }
200 } else {
201 switch (semantic) {
202 case VARYING_SLOT_PRIMITIVE_ID:
203 info->writes_primid = true;
204 break;
205 case VARYING_SLOT_VIEWPORT:
206 info->writes_viewport_index = true;
207 break;
208 case VARYING_SLOT_LAYER:
209 info->writes_layer = true;
210 break;
211 case VARYING_SLOT_PSIZ:
212 info->writes_psize = true;
213 break;
214 case VARYING_SLOT_CLIP_VERTEX:
215 info->writes_clipvertex = true;
216 break;
217 case VARYING_SLOT_EDGE:
218 info->writes_edgeflag = true;
219 break;
220 case VARYING_SLOT_POS:
221 info->writes_position = true;
222 break;
223 }
224 }
225 }
226 }
227 }
228 }
229
230 static void scan_instruction(const struct nir_shader *nir, struct si_shader_info *info,
231 nir_instr *instr)
232 {
233 if (instr->type == nir_instr_type_alu) {
234 nir_alu_instr *alu = nir_instr_as_alu(instr);
235
236 switch (alu->op) {
237 case nir_op_fddx:
238 case nir_op_fddy:
239 case nir_op_fddx_fine:
240 case nir_op_fddy_fine:
241 case nir_op_fddx_coarse:
242 case nir_op_fddy_coarse:
243 info->uses_derivatives = true;
244 break;
245 default:
246 break;
247 }
248 } else if (instr->type == nir_instr_type_tex) {
249 nir_tex_instr *tex = nir_instr_as_tex(instr);
250 const nir_deref_instr *deref = tex_get_texture_deref(tex);
251 nir_variable *var = deref ? nir_deref_instr_get_variable(deref) : NULL;
252
253 if (!var) {
254 info->samplers_declared |= u_bit_consecutive(tex->sampler_index, 1);
255 } else {
256 if (deref->mode != nir_var_uniform || var->data.bindless)
257 info->uses_bindless_samplers = true;
258 }
259
260 switch (tex->op) {
261 case nir_texop_tex:
262 case nir_texop_txb:
263 case nir_texop_lod:
264 info->uses_derivatives = true;
265 break;
266 default:
267 break;
268 }
269 } else if (instr->type == nir_instr_type_intrinsic) {
270 nir_intrinsic_instr *intr = nir_instr_as_intrinsic(instr);
271
272 switch (intr->intrinsic) {
273 case nir_intrinsic_load_front_face:
274 info->uses_frontface = 1;
275 break;
276 case nir_intrinsic_load_instance_id:
277 info->uses_instanceid = 1;
278 break;
279 case nir_intrinsic_load_invocation_id:
280 info->uses_invocationid = true;
281 break;
282 case nir_intrinsic_load_num_work_groups:
283 info->uses_grid_size = true;
284 break;
285 case nir_intrinsic_load_local_invocation_index:
286 case nir_intrinsic_load_subgroup_id:
287 case nir_intrinsic_load_num_subgroups:
288 info->uses_subgroup_info = true;
289 break;
290 case nir_intrinsic_load_local_group_size:
291 /* The block size is translated to IMM with a fixed block size. */
292 if (info->base.cs.local_size[0] == 0)
293 info->uses_block_size = true;
294 break;
295 case nir_intrinsic_load_local_invocation_id:
296 case nir_intrinsic_load_work_group_id: {
297 unsigned mask = nir_ssa_def_components_read(&intr->dest.ssa);
298 while (mask) {
299 unsigned i = u_bit_scan(&mask);
300
301 if (intr->intrinsic == nir_intrinsic_load_work_group_id)
302 info->uses_block_id[i] = true;
303 else
304 info->uses_thread_id[i] = true;
305 }
306 break;
307 }
308 case nir_intrinsic_load_vertex_id:
309 info->uses_vertexid = 1;
310 break;
311 case nir_intrinsic_load_vertex_id_zero_base:
312 info->uses_vertexid_nobase = 1;
313 break;
314 case nir_intrinsic_load_base_vertex:
315 info->uses_basevertex = 1;
316 break;
317 case nir_intrinsic_load_draw_id:
318 info->uses_drawid = 1;
319 break;
320 case nir_intrinsic_load_primitive_id:
321 info->uses_primid = 1;
322 break;
323 case nir_intrinsic_load_sample_mask_in:
324 info->reads_samplemask = true;
325 break;
326 case nir_intrinsic_load_tess_level_inner:
327 case nir_intrinsic_load_tess_level_outer:
328 info->reads_tess_factors = true;
329 break;
330 case nir_intrinsic_bindless_image_load:
331 case nir_intrinsic_bindless_image_size:
332 case nir_intrinsic_bindless_image_samples:
333 info->uses_bindless_images = true;
334 break;
335 case nir_intrinsic_bindless_image_store:
336 info->uses_bindless_images = true;
337 info->writes_memory = true;
338 info->num_memory_instructions++; /* we only care about stores */
339 break;
340 case nir_intrinsic_image_deref_store:
341 info->writes_memory = true;
342 info->num_memory_instructions++; /* we only care about stores */
343 break;
344 case nir_intrinsic_bindless_image_atomic_add:
345 case nir_intrinsic_bindless_image_atomic_imin:
346 case nir_intrinsic_bindless_image_atomic_umin:
347 case nir_intrinsic_bindless_image_atomic_imax:
348 case nir_intrinsic_bindless_image_atomic_umax:
349 case nir_intrinsic_bindless_image_atomic_and:
350 case nir_intrinsic_bindless_image_atomic_or:
351 case nir_intrinsic_bindless_image_atomic_xor:
352 case nir_intrinsic_bindless_image_atomic_exchange:
353 case nir_intrinsic_bindless_image_atomic_comp_swap:
354 info->uses_bindless_images = true;
355 info->writes_memory = true;
356 info->num_memory_instructions++; /* we only care about stores */
357 break;
358 case nir_intrinsic_image_deref_atomic_add:
359 case nir_intrinsic_image_deref_atomic_imin:
360 case nir_intrinsic_image_deref_atomic_umin:
361 case nir_intrinsic_image_deref_atomic_imax:
362 case nir_intrinsic_image_deref_atomic_umax:
363 case nir_intrinsic_image_deref_atomic_and:
364 case nir_intrinsic_image_deref_atomic_or:
365 case nir_intrinsic_image_deref_atomic_xor:
366 case nir_intrinsic_image_deref_atomic_exchange:
367 case nir_intrinsic_image_deref_atomic_comp_swap:
368 case nir_intrinsic_image_deref_atomic_inc_wrap:
369 case nir_intrinsic_image_deref_atomic_dec_wrap:
370 info->writes_memory = true;
371 info->num_memory_instructions++; /* we only care about stores */
372 break;
373 case nir_intrinsic_store_ssbo:
374 case nir_intrinsic_ssbo_atomic_add:
375 case nir_intrinsic_ssbo_atomic_imin:
376 case nir_intrinsic_ssbo_atomic_umin:
377 case nir_intrinsic_ssbo_atomic_imax:
378 case nir_intrinsic_ssbo_atomic_umax:
379 case nir_intrinsic_ssbo_atomic_and:
380 case nir_intrinsic_ssbo_atomic_or:
381 case nir_intrinsic_ssbo_atomic_xor:
382 case nir_intrinsic_ssbo_atomic_exchange:
383 case nir_intrinsic_ssbo_atomic_comp_swap:
384 info->writes_memory = true;
385 info->num_memory_instructions++; /* we only care about stores */
386 break;
387 case nir_intrinsic_load_color0:
388 case nir_intrinsic_load_color1: {
389 unsigned index = intr->intrinsic == nir_intrinsic_load_color1;
390 uint8_t mask = nir_ssa_def_components_read(&intr->dest.ssa);
391 info->colors_read |= mask << (index * 4);
392 break;
393 }
394 case nir_intrinsic_load_barycentric_pixel:
395 case nir_intrinsic_load_barycentric_centroid:
396 case nir_intrinsic_load_barycentric_sample:
397 case nir_intrinsic_load_barycentric_at_offset: /* uses center */
398 case nir_intrinsic_load_barycentric_at_sample: { /* uses center */
399 unsigned mode = nir_intrinsic_interp_mode(intr);
400
401 if (mode == INTERP_MODE_FLAT)
402 break;
403
404 if (mode == INTERP_MODE_NOPERSPECTIVE) {
405 if (intr->intrinsic == nir_intrinsic_load_barycentric_sample)
406 info->uses_linear_sample = true;
407 else if (intr->intrinsic == nir_intrinsic_load_barycentric_centroid)
408 info->uses_linear_centroid = true;
409 else
410 info->uses_linear_center = true;
411
412 if (intr->intrinsic == nir_intrinsic_load_barycentric_at_sample)
413 info->uses_linear_opcode_interp_sample = true;
414 } else {
415 if (intr->intrinsic == nir_intrinsic_load_barycentric_sample)
416 info->uses_persp_sample = true;
417 else if (intr->intrinsic == nir_intrinsic_load_barycentric_centroid)
418 info->uses_persp_centroid = true;
419 else
420 info->uses_persp_center = true;
421
422 if (intr->intrinsic == nir_intrinsic_load_barycentric_at_sample)
423 info->uses_persp_opcode_interp_sample = true;
424 }
425 break;
426 }
427 case nir_intrinsic_load_input:
428 case nir_intrinsic_load_per_vertex_input:
429 case nir_intrinsic_load_input_vertex:
430 case nir_intrinsic_load_interpolated_input:
431 scan_io_usage(info, intr, true);
432 break;
433 case nir_intrinsic_load_output:
434 case nir_intrinsic_load_per_vertex_output:
435 case nir_intrinsic_store_output:
436 case nir_intrinsic_store_per_vertex_output:
437 scan_io_usage(info, intr, false);
438 break;
439 case nir_intrinsic_load_deref:
440 case nir_intrinsic_store_deref:
441 case nir_intrinsic_interp_deref_at_centroid:
442 case nir_intrinsic_interp_deref_at_sample:
443 case nir_intrinsic_interp_deref_at_offset:
444 unreachable("these opcodes should have been lowered");
445 break;
446 default:
447 break;
448 }
449 }
450 }
451
452 void si_nir_scan_shader(const struct nir_shader *nir, struct si_shader_info *info)
453 {
454 nir_function *func;
455
456 info->base = nir->info;
457 info->stage = nir->info.stage;
458
459 if (nir->info.stage == MESA_SHADER_TESS_EVAL) {
460 if (info->base.tess.primitive_mode == GL_ISOLINES)
461 info->base.tess.primitive_mode = GL_LINES;
462 }
463
464 if (nir->info.stage == MESA_SHADER_FRAGMENT) {
465 /* post_depth_coverage implies early_fragment_tests */
466 info->base.fs.early_fragment_tests |= info->base.fs.post_depth_coverage;
467
468 if (nir->info.fs.depth_layout != FRAG_DEPTH_LAYOUT_NONE) {
469 switch (nir->info.fs.depth_layout) {
470 case FRAG_DEPTH_LAYOUT_ANY:
471 info->properties[TGSI_PROPERTY_FS_DEPTH_LAYOUT] = TGSI_FS_DEPTH_LAYOUT_ANY;
472 break;
473 case FRAG_DEPTH_LAYOUT_GREATER:
474 info->properties[TGSI_PROPERTY_FS_DEPTH_LAYOUT] = TGSI_FS_DEPTH_LAYOUT_GREATER;
475 break;
476 case FRAG_DEPTH_LAYOUT_LESS:
477 info->properties[TGSI_PROPERTY_FS_DEPTH_LAYOUT] = TGSI_FS_DEPTH_LAYOUT_LESS;
478 break;
479 case FRAG_DEPTH_LAYOUT_UNCHANGED:
480 info->properties[TGSI_PROPERTY_FS_DEPTH_LAYOUT] = TGSI_FS_DEPTH_LAYOUT_UNCHANGED;
481 break;
482 default:
483 unreachable("Unknow depth layout");
484 }
485 }
486
487 info->color_interpolate[0] = nir->info.fs.color0_interp;
488 info->color_interpolate[1] = nir->info.fs.color1_interp;
489 for (unsigned i = 0; i < 2; i++) {
490 if (info->color_interpolate[i] == INTERP_MODE_NONE)
491 info->color_interpolate[i] = INTERP_MODE_COLOR;
492 }
493
494 info->color_interpolate_loc[0] = nir->info.fs.color0_sample ? TGSI_INTERPOLATE_LOC_SAMPLE :
495 nir->info.fs.color0_centroid ? TGSI_INTERPOLATE_LOC_CENTROID :
496 TGSI_INTERPOLATE_LOC_CENTER;
497 info->color_interpolate_loc[1] = nir->info.fs.color1_sample ? TGSI_INTERPOLATE_LOC_SAMPLE :
498 nir->info.fs.color1_centroid ? TGSI_INTERPOLATE_LOC_CENTROID :
499 TGSI_INTERPOLATE_LOC_CENTER;
500 }
501
502 info->constbuf0_num_slots = nir->num_uniforms;
503 info->shader_buffers_declared = u_bit_consecutive(0, nir->info.num_ssbos);
504 info->const_buffers_declared = u_bit_consecutive(0, nir->info.num_ubos);
505 info->images_declared = u_bit_consecutive(0, nir->info.num_images);
506 info->msaa_images_declared = nir->info.msaa_images;
507 info->image_buffers = nir->info.image_buffers;
508 info->samplers_declared = nir->info.textures_used;
509
510 info->num_written_clipdistance = nir->info.clip_distance_array_size;
511 info->num_written_culldistance = nir->info.cull_distance_array_size;
512 info->clipdist_writemask = u_bit_consecutive(0, info->num_written_clipdistance);
513 info->culldist_writemask = u_bit_consecutive(0, info->num_written_culldistance);
514
515 if (info->stage == MESA_SHADER_FRAGMENT)
516 info->uses_kill = nir->info.fs.uses_discard;
517
518 if (nir->info.stage == MESA_SHADER_TESS_CTRL) {
519 info->tessfactors_are_def_in_all_invocs = ac_are_tessfactors_def_in_all_invocs(nir);
520 }
521
522 memset(info->output_semantic_to_slot, -1, sizeof(info->output_semantic_to_slot));
523
524 func = (struct nir_function *)exec_list_get_head_const(&nir->functions);
525 nir_foreach_block (block, func->impl) {
526 nir_foreach_instr (instr, block)
527 scan_instruction(nir, info, instr);
528 }
529
530 /* Add color inputs to the list of inputs. */
531 if (nir->info.stage == MESA_SHADER_FRAGMENT) {
532 for (unsigned i = 0; i < 2; i++) {
533 if ((info->colors_read >> (i * 4)) & 0xf) {
534 info->input_semantic[info->num_inputs] = VARYING_SLOT_COL0 + i;
535 info->input_interpolate[info->num_inputs] = info->color_interpolate[i];
536 info->input_usage_mask[info->num_inputs] = info->colors_read >> (i * 4);
537 info->num_inputs++;
538 }
539 }
540 }
541
542 /* Trim output read masks based on write masks. */
543 for (unsigned i = 0; i < info->num_outputs; i++)
544 info->output_readmask[i] &= info->output_usagemask[i];
545 }
546
547 static void si_nir_opts(struct nir_shader *nir, bool first)
548 {
549 bool progress;
550
551 NIR_PASS_V(nir, nir_lower_vars_to_ssa);
552 NIR_PASS_V(nir, nir_lower_alu_to_scalar, NULL, NULL);
553 NIR_PASS_V(nir, nir_lower_phis_to_scalar);
554
555 do {
556 progress = false;
557 bool lower_alu_to_scalar = false;
558 bool lower_phis_to_scalar = false;
559
560 if (first) {
561 bool opt_find_array_copies = false;
562
563 NIR_PASS(progress, nir, nir_split_array_vars, nir_var_function_temp);
564 NIR_PASS(lower_alu_to_scalar, nir, nir_shrink_vec_array_vars, nir_var_function_temp);
565 NIR_PASS(opt_find_array_copies, nir, nir_opt_find_array_copies);
566 NIR_PASS(progress, nir, nir_opt_copy_prop_vars);
567
568 /* Call nir_lower_var_copies() to remove any copies introduced
569 * by nir_opt_find_array_copies().
570 */
571 if (opt_find_array_copies)
572 NIR_PASS(progress, nir, nir_lower_var_copies);
573 progress |= opt_find_array_copies;
574 } else {
575 NIR_PASS(progress, nir, nir_opt_copy_prop_vars);
576 }
577
578 NIR_PASS(progress, nir, nir_opt_dead_write_vars);
579
580 NIR_PASS(lower_alu_to_scalar, nir, nir_opt_trivial_continues);
581 /* (Constant) copy propagation is needed for txf with offsets. */
582 NIR_PASS(progress, nir, nir_copy_prop);
583 NIR_PASS(progress, nir, nir_opt_remove_phis);
584 NIR_PASS(progress, nir, nir_opt_dce);
585 NIR_PASS(lower_phis_to_scalar, nir, nir_opt_if, true);
586 NIR_PASS(progress, nir, nir_opt_dead_cf);
587
588 if (lower_alu_to_scalar)
589 NIR_PASS_V(nir, nir_lower_alu_to_scalar, NULL, NULL);
590 if (lower_phis_to_scalar)
591 NIR_PASS_V(nir, nir_lower_phis_to_scalar);
592 progress |= lower_alu_to_scalar | lower_phis_to_scalar;
593
594 NIR_PASS(progress, nir, nir_opt_cse);
595 NIR_PASS(progress, nir, nir_opt_peephole_select, 8, true, true);
596
597 /* Needed for algebraic lowering */
598 NIR_PASS(progress, nir, nir_opt_algebraic);
599 NIR_PASS(progress, nir, nir_opt_constant_folding);
600
601 if (!nir->info.flrp_lowered) {
602 unsigned lower_flrp = (nir->options->lower_flrp16 ? 16 : 0) |
603 (nir->options->lower_flrp32 ? 32 : 0) |
604 (nir->options->lower_flrp64 ? 64 : 0);
605 assert(lower_flrp);
606 bool lower_flrp_progress = false;
607
608 NIR_PASS(lower_flrp_progress, nir, nir_lower_flrp, lower_flrp, false /* always_precise */);
609 if (lower_flrp_progress) {
610 NIR_PASS(progress, nir, nir_opt_constant_folding);
611 progress = true;
612 }
613
614 /* Nothing should rematerialize any flrps, so we only
615 * need to do this lowering once.
616 */
617 nir->info.flrp_lowered = true;
618 }
619
620 NIR_PASS(progress, nir, nir_opt_undef);
621 NIR_PASS(progress, nir, nir_opt_conditional_discard);
622 if (nir->options->max_unroll_iterations) {
623 NIR_PASS(progress, nir, nir_opt_loop_unroll, 0);
624 }
625 } while (progress);
626 }
627
628 static int type_size_vec4(const struct glsl_type *type, bool bindless)
629 {
630 return glsl_count_attribute_slots(type, false);
631 }
632
633 static void si_nir_lower_color(nir_shader *nir)
634 {
635 nir_function_impl *entrypoint = nir_shader_get_entrypoint(nir);
636
637 nir_builder b;
638 nir_builder_init(&b, entrypoint);
639
640 nir_foreach_block (block, entrypoint) {
641 nir_foreach_instr_safe (instr, block) {
642 if (instr->type != nir_instr_type_intrinsic)
643 continue;
644
645 nir_intrinsic_instr *intrin = nir_instr_as_intrinsic(instr);
646
647 if (intrin->intrinsic != nir_intrinsic_load_deref)
648 continue;
649
650 nir_deref_instr *deref = nir_src_as_deref(intrin->src[0]);
651 if (deref->mode != nir_var_shader_in)
652 continue;
653
654 b.cursor = nir_before_instr(instr);
655 nir_variable *var = nir_deref_instr_get_variable(deref);
656 nir_ssa_def *def;
657
658 if (var->data.location == VARYING_SLOT_COL0) {
659 def = nir_load_color0(&b);
660 nir->info.fs.color0_interp = var->data.interpolation;
661 nir->info.fs.color0_sample = var->data.sample;
662 nir->info.fs.color0_centroid = var->data.centroid;
663 } else if (var->data.location == VARYING_SLOT_COL1) {
664 def = nir_load_color1(&b);
665 nir->info.fs.color1_interp = var->data.interpolation;
666 nir->info.fs.color1_sample = var->data.sample;
667 nir->info.fs.color1_centroid = var->data.centroid;
668 } else {
669 continue;
670 }
671
672 nir_ssa_def_rewrite_uses(&intrin->dest.ssa, nir_src_for_ssa(def));
673 nir_instr_remove(instr);
674 }
675 }
676 }
677
678 static void si_lower_io(struct nir_shader *nir)
679 {
680 /* HW supports indirect indexing for: | Enabled in driver
681 * -------------------------------------------------------
682 * VS inputs | No
683 * TCS inputs | Yes
684 * TES inputs | Yes
685 * GS inputs | No
686 * -------------------------------------------------------
687 * VS outputs before TCS | No
688 * VS outputs before GS | No
689 * TCS outputs | Yes
690 * TES outputs before GS | No
691 */
692 bool has_indirect_inputs = nir->info.stage == MESA_SHADER_TESS_CTRL ||
693 nir->info.stage == MESA_SHADER_TESS_EVAL;
694 bool has_indirect_outputs = nir->info.stage == MESA_SHADER_TESS_CTRL;
695
696 if (!has_indirect_inputs || !has_indirect_outputs) {
697 NIR_PASS_V(nir, nir_lower_io_to_temporaries, nir_shader_get_entrypoint(nir),
698 !has_indirect_outputs, !has_indirect_inputs);
699
700 /* Since we're doing nir_lower_io_to_temporaries late, we need
701 * to lower all the copy_deref's introduced by
702 * lower_io_to_temporaries before calling nir_lower_io.
703 */
704 NIR_PASS_V(nir, nir_split_var_copies);
705 NIR_PASS_V(nir, nir_lower_var_copies);
706 NIR_PASS_V(nir, nir_lower_global_vars_to_local);
707 }
708
709 if (nir->info.stage == MESA_SHADER_FRAGMENT)
710 si_nir_lower_color(nir);
711
712 NIR_PASS_V(nir, nir_lower_io, nir_var_shader_out | nir_var_shader_in,
713 type_size_vec4, 0);
714 nir->info.io_lowered = true;
715
716 /* This pass needs actual constants */
717 NIR_PASS_V(nir, nir_opt_constant_folding);
718 NIR_PASS_V(nir, nir_io_add_const_offset_to_base, nir_var_shader_in);
719 NIR_PASS_V(nir, nir_io_add_const_offset_to_base, nir_var_shader_out);
720
721 /* Remove dead derefs, so that nir_validate doesn't fail. */
722 NIR_PASS_V(nir, nir_opt_dce);
723
724 /* Remove input and output nir_variables, because we don't need them
725 * anymore. Also remove uniforms, because those should have been lowered
726 * to UBOs already.
727 */
728 unsigned modes = nir_var_shader_in | nir_var_shader_out | nir_var_uniform;
729 nir_foreach_variable_with_modes_safe(var, nir, modes) {
730 if (var->data.mode == nir_var_uniform &&
731 (glsl_type_get_image_count(var->type) ||
732 glsl_type_get_sampler_count(var->type)))
733 continue;
734
735 exec_node_remove(&var->node);
736 }
737 }
738
739 /**
740 * Perform "lowering" operations on the NIR that are run once when the shader
741 * selector is created.
742 */
743 static void si_lower_nir(struct si_screen *sscreen, struct nir_shader *nir)
744 {
745 /* Perform lowerings (and optimizations) of code.
746 *
747 * Performance considerations aside, we must:
748 * - lower certain ALU operations
749 * - ensure constant offsets for texture instructions are folded
750 * and copy-propagated
751 */
752
753 static const struct nir_lower_tex_options lower_tex_options = {
754 .lower_txp = ~0u,
755 };
756 NIR_PASS_V(nir, nir_lower_tex, &lower_tex_options);
757
758 const nir_lower_subgroups_options subgroups_options = {
759 .subgroup_size = 64,
760 .ballot_bit_size = 64,
761 .lower_to_scalar = true,
762 .lower_subgroup_masks = true,
763 .lower_vote_trivial = false,
764 .lower_vote_eq_to_ballot = true,
765 };
766 NIR_PASS_V(nir, nir_lower_subgroups, &subgroups_options);
767
768 /* Lower load constants to scalar and then clean up the mess */
769 NIR_PASS_V(nir, nir_lower_load_const_to_scalar);
770 NIR_PASS_V(nir, nir_lower_var_copies);
771 NIR_PASS_V(nir, nir_lower_pack);
772 NIR_PASS_V(nir, nir_opt_access);
773 si_nir_opts(nir, true);
774
775 /* Lower large variables that are always constant with load_constant
776 * intrinsics, which get turned into PC-relative loads from a data
777 * section next to the shader.
778 *
779 * st/mesa calls finalize_nir twice, but we can't call this pass twice.
780 */
781 bool changed = false;
782 if (!nir->constant_data) {
783 /* The pass crashes if there are dead temps of lowered IO interface types. */
784 NIR_PASS_V(nir, nir_remove_dead_variables, nir_var_function_temp, NULL);
785 NIR_PASS(changed, nir, nir_opt_large_constants, glsl_get_natural_size_align_bytes, 16);
786 }
787
788 changed |= ac_lower_indirect_derefs(nir, sscreen->info.chip_class);
789 if (changed)
790 si_nir_opts(nir, false);
791
792 NIR_PASS_V(nir, nir_lower_bool_to_int32);
793 NIR_PASS_V(nir, nir_remove_dead_variables, nir_var_function_temp, NULL);
794
795 if (sscreen->debug_flags & DBG(FS_CORRECT_DERIVS_AFTER_KILL))
796 NIR_PASS_V(nir, nir_lower_discard_to_demote);
797 }
798
799 void si_finalize_nir(struct pipe_screen *screen, void *nirptr, bool optimize)
800 {
801 struct si_screen *sscreen = (struct si_screen *)screen;
802 struct nir_shader *nir = (struct nir_shader *)nirptr;
803
804 nir_shader_gather_info(nir, nir_shader_get_entrypoint(nir));
805 si_lower_io(nir);
806 si_lower_nir(sscreen, nir);
807 }