radeonsi: don't reallocate on DMABUF export if local BOs are disabled
[mesa.git] / src / gallium / winsys / amdgpu / drm / amdgpu_bo.c
1 /*
2 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
3 * Copyright © 2015 Advanced Micro Devices, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
15 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
16 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
17 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
18 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * The above copyright notice and this permission notice (including the
24 * next paragraph) shall be included in all copies or substantial portions
25 * of the Software.
26 */
27
28 #include "amdgpu_cs.h"
29
30 #include "util/os_time.h"
31 #include "state_tracker/drm_driver.h"
32 #include <amdgpu_drm.h>
33 #include <xf86drm.h>
34 #include <stdio.h>
35 #include <inttypes.h>
36
37 #ifndef AMDGPU_GEM_CREATE_VM_ALWAYS_VALID
38 #define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
39 #endif
40
41 #ifndef AMDGPU_VA_RANGE_HIGH
42 #define AMDGPU_VA_RANGE_HIGH 0x2
43 #endif
44
45 /* Set to 1 for verbose output showing committed sparse buffer ranges. */
46 #define DEBUG_SPARSE_COMMITS 0
47
48 struct amdgpu_sparse_backing_chunk {
49 uint32_t begin, end;
50 };
51
52 static struct pb_buffer *
53 amdgpu_bo_create(struct radeon_winsys *rws,
54 uint64_t size,
55 unsigned alignment,
56 enum radeon_bo_domain domain,
57 enum radeon_bo_flag flags);
58
59 static bool amdgpu_bo_wait(struct pb_buffer *_buf, uint64_t timeout,
60 enum radeon_bo_usage usage)
61 {
62 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
63 struct amdgpu_winsys *ws = bo->ws;
64 int64_t abs_timeout;
65
66 if (timeout == 0) {
67 if (p_atomic_read(&bo->num_active_ioctls))
68 return false;
69
70 } else {
71 abs_timeout = os_time_get_absolute_timeout(timeout);
72
73 /* Wait if any ioctl is being submitted with this buffer. */
74 if (!os_wait_until_zero_abs_timeout(&bo->num_active_ioctls, abs_timeout))
75 return false;
76 }
77
78 if (bo->is_shared) {
79 /* We can't use user fences for shared buffers, because user fences
80 * are local to this process only. If we want to wait for all buffer
81 * uses in all processes, we have to use amdgpu_bo_wait_for_idle.
82 */
83 bool buffer_busy = true;
84 int r;
85
86 r = amdgpu_bo_wait_for_idle(bo->bo, timeout, &buffer_busy);
87 if (r)
88 fprintf(stderr, "%s: amdgpu_bo_wait_for_idle failed %i\n", __func__,
89 r);
90 return !buffer_busy;
91 }
92
93 if (timeout == 0) {
94 unsigned idle_fences;
95 bool buffer_idle;
96
97 simple_mtx_lock(&ws->bo_fence_lock);
98
99 for (idle_fences = 0; idle_fences < bo->num_fences; ++idle_fences) {
100 if (!amdgpu_fence_wait(bo->fences[idle_fences], 0, false))
101 break;
102 }
103
104 /* Release the idle fences to avoid checking them again later. */
105 for (unsigned i = 0; i < idle_fences; ++i)
106 amdgpu_fence_reference(&bo->fences[i], NULL);
107
108 memmove(&bo->fences[0], &bo->fences[idle_fences],
109 (bo->num_fences - idle_fences) * sizeof(*bo->fences));
110 bo->num_fences -= idle_fences;
111
112 buffer_idle = !bo->num_fences;
113 simple_mtx_unlock(&ws->bo_fence_lock);
114
115 return buffer_idle;
116 } else {
117 bool buffer_idle = true;
118
119 simple_mtx_lock(&ws->bo_fence_lock);
120 while (bo->num_fences && buffer_idle) {
121 struct pipe_fence_handle *fence = NULL;
122 bool fence_idle = false;
123
124 amdgpu_fence_reference(&fence, bo->fences[0]);
125
126 /* Wait for the fence. */
127 simple_mtx_unlock(&ws->bo_fence_lock);
128 if (amdgpu_fence_wait(fence, abs_timeout, true))
129 fence_idle = true;
130 else
131 buffer_idle = false;
132 simple_mtx_lock(&ws->bo_fence_lock);
133
134 /* Release an idle fence to avoid checking it again later, keeping in
135 * mind that the fence array may have been modified by other threads.
136 */
137 if (fence_idle && bo->num_fences && bo->fences[0] == fence) {
138 amdgpu_fence_reference(&bo->fences[0], NULL);
139 memmove(&bo->fences[0], &bo->fences[1],
140 (bo->num_fences - 1) * sizeof(*bo->fences));
141 bo->num_fences--;
142 }
143
144 amdgpu_fence_reference(&fence, NULL);
145 }
146 simple_mtx_unlock(&ws->bo_fence_lock);
147
148 return buffer_idle;
149 }
150 }
151
152 static enum radeon_bo_domain amdgpu_bo_get_initial_domain(
153 struct pb_buffer *buf)
154 {
155 return ((struct amdgpu_winsys_bo*)buf)->initial_domain;
156 }
157
158 static void amdgpu_bo_remove_fences(struct amdgpu_winsys_bo *bo)
159 {
160 for (unsigned i = 0; i < bo->num_fences; ++i)
161 amdgpu_fence_reference(&bo->fences[i], NULL);
162
163 FREE(bo->fences);
164 bo->num_fences = 0;
165 bo->max_fences = 0;
166 }
167
168 void amdgpu_bo_destroy(struct pb_buffer *_buf)
169 {
170 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
171
172 assert(bo->bo && "must not be called for slab entries");
173
174 if (bo->ws->debug_all_bos) {
175 simple_mtx_lock(&bo->ws->global_bo_list_lock);
176 LIST_DEL(&bo->u.real.global_list_item);
177 bo->ws->num_buffers--;
178 simple_mtx_unlock(&bo->ws->global_bo_list_lock);
179 }
180
181 amdgpu_bo_va_op(bo->bo, 0, bo->base.size, bo->va, 0, AMDGPU_VA_OP_UNMAP);
182 amdgpu_va_range_free(bo->u.real.va_handle);
183 amdgpu_bo_free(bo->bo);
184
185 amdgpu_bo_remove_fences(bo);
186
187 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
188 bo->ws->allocated_vram -= align64(bo->base.size, bo->ws->info.gart_page_size);
189 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
190 bo->ws->allocated_gtt -= align64(bo->base.size, bo->ws->info.gart_page_size);
191
192 if (bo->u.real.map_count >= 1) {
193 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
194 bo->ws->mapped_vram -= bo->base.size;
195 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
196 bo->ws->mapped_gtt -= bo->base.size;
197 bo->ws->num_mapped_buffers--;
198 }
199
200 FREE(bo);
201 }
202
203 static void amdgpu_bo_destroy_or_cache(struct pb_buffer *_buf)
204 {
205 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
206
207 assert(bo->bo); /* slab buffers have a separate vtbl */
208
209 if (bo->u.real.use_reusable_pool)
210 pb_cache_add_buffer(&bo->u.real.cache_entry);
211 else
212 amdgpu_bo_destroy(_buf);
213 }
214
215 static void *amdgpu_bo_map(struct pb_buffer *buf,
216 struct radeon_winsys_cs *rcs,
217 enum pipe_transfer_usage usage)
218 {
219 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
220 struct amdgpu_winsys_bo *real;
221 struct amdgpu_cs *cs = (struct amdgpu_cs*)rcs;
222 int r;
223 void *cpu = NULL;
224 uint64_t offset = 0;
225
226 assert(!bo->sparse);
227
228 /* If it's not unsynchronized bo_map, flush CS if needed and then wait. */
229 if (!(usage & PIPE_TRANSFER_UNSYNCHRONIZED)) {
230 /* DONTBLOCK doesn't make sense with UNSYNCHRONIZED. */
231 if (usage & PIPE_TRANSFER_DONTBLOCK) {
232 if (!(usage & PIPE_TRANSFER_WRITE)) {
233 /* Mapping for read.
234 *
235 * Since we are mapping for read, we don't need to wait
236 * if the GPU is using the buffer for read too
237 * (neither one is changing it).
238 *
239 * Only check whether the buffer is being used for write. */
240 if (cs && amdgpu_bo_is_referenced_by_cs_with_usage(cs, bo,
241 RADEON_USAGE_WRITE)) {
242 cs->flush_cs(cs->flush_data, PIPE_FLUSH_ASYNC, NULL);
243 return NULL;
244 }
245
246 if (!amdgpu_bo_wait((struct pb_buffer*)bo, 0,
247 RADEON_USAGE_WRITE)) {
248 return NULL;
249 }
250 } else {
251 if (cs && amdgpu_bo_is_referenced_by_cs(cs, bo)) {
252 cs->flush_cs(cs->flush_data, PIPE_FLUSH_ASYNC, NULL);
253 return NULL;
254 }
255
256 if (!amdgpu_bo_wait((struct pb_buffer*)bo, 0,
257 RADEON_USAGE_READWRITE)) {
258 return NULL;
259 }
260 }
261 } else {
262 uint64_t time = os_time_get_nano();
263
264 if (!(usage & PIPE_TRANSFER_WRITE)) {
265 /* Mapping for read.
266 *
267 * Since we are mapping for read, we don't need to wait
268 * if the GPU is using the buffer for read too
269 * (neither one is changing it).
270 *
271 * Only check whether the buffer is being used for write. */
272 if (cs) {
273 if (amdgpu_bo_is_referenced_by_cs_with_usage(cs, bo,
274 RADEON_USAGE_WRITE)) {
275 cs->flush_cs(cs->flush_data, 0, NULL);
276 } else {
277 /* Try to avoid busy-waiting in amdgpu_bo_wait. */
278 if (p_atomic_read(&bo->num_active_ioctls))
279 amdgpu_cs_sync_flush(rcs);
280 }
281 }
282
283 amdgpu_bo_wait((struct pb_buffer*)bo, PIPE_TIMEOUT_INFINITE,
284 RADEON_USAGE_WRITE);
285 } else {
286 /* Mapping for write. */
287 if (cs) {
288 if (amdgpu_bo_is_referenced_by_cs(cs, bo)) {
289 cs->flush_cs(cs->flush_data, 0, NULL);
290 } else {
291 /* Try to avoid busy-waiting in amdgpu_bo_wait. */
292 if (p_atomic_read(&bo->num_active_ioctls))
293 amdgpu_cs_sync_flush(rcs);
294 }
295 }
296
297 amdgpu_bo_wait((struct pb_buffer*)bo, PIPE_TIMEOUT_INFINITE,
298 RADEON_USAGE_READWRITE);
299 }
300
301 bo->ws->buffer_wait_time += os_time_get_nano() - time;
302 }
303 }
304
305 /* If the buffer is created from user memory, return the user pointer. */
306 if (bo->user_ptr)
307 return bo->user_ptr;
308
309 if (bo->bo) {
310 real = bo;
311 } else {
312 real = bo->u.slab.real;
313 offset = bo->va - real->va;
314 }
315
316 r = amdgpu_bo_cpu_map(real->bo, &cpu);
317 if (r) {
318 /* Clear the cache and try again. */
319 pb_cache_release_all_buffers(&real->ws->bo_cache);
320 r = amdgpu_bo_cpu_map(real->bo, &cpu);
321 if (r)
322 return NULL;
323 }
324
325 if (p_atomic_inc_return(&real->u.real.map_count) == 1) {
326 if (real->initial_domain & RADEON_DOMAIN_VRAM)
327 real->ws->mapped_vram += real->base.size;
328 else if (real->initial_domain & RADEON_DOMAIN_GTT)
329 real->ws->mapped_gtt += real->base.size;
330 real->ws->num_mapped_buffers++;
331 }
332 return (uint8_t*)cpu + offset;
333 }
334
335 static void amdgpu_bo_unmap(struct pb_buffer *buf)
336 {
337 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
338 struct amdgpu_winsys_bo *real;
339
340 assert(!bo->sparse);
341
342 if (bo->user_ptr)
343 return;
344
345 real = bo->bo ? bo : bo->u.slab.real;
346
347 if (p_atomic_dec_zero(&real->u.real.map_count)) {
348 if (real->initial_domain & RADEON_DOMAIN_VRAM)
349 real->ws->mapped_vram -= real->base.size;
350 else if (real->initial_domain & RADEON_DOMAIN_GTT)
351 real->ws->mapped_gtt -= real->base.size;
352 real->ws->num_mapped_buffers--;
353 }
354
355 amdgpu_bo_cpu_unmap(real->bo);
356 }
357
358 static const struct pb_vtbl amdgpu_winsys_bo_vtbl = {
359 amdgpu_bo_destroy_or_cache
360 /* other functions are never called */
361 };
362
363 static void amdgpu_add_buffer_to_global_list(struct amdgpu_winsys_bo *bo)
364 {
365 struct amdgpu_winsys *ws = bo->ws;
366
367 assert(bo->bo);
368
369 if (ws->debug_all_bos) {
370 simple_mtx_lock(&ws->global_bo_list_lock);
371 LIST_ADDTAIL(&bo->u.real.global_list_item, &ws->global_bo_list);
372 ws->num_buffers++;
373 simple_mtx_unlock(&ws->global_bo_list_lock);
374 }
375 }
376
377 static struct amdgpu_winsys_bo *amdgpu_create_bo(struct amdgpu_winsys *ws,
378 uint64_t size,
379 unsigned alignment,
380 enum radeon_bo_domain initial_domain,
381 unsigned flags,
382 int heap)
383 {
384 struct amdgpu_bo_alloc_request request = {0};
385 amdgpu_bo_handle buf_handle;
386 uint64_t va = 0;
387 struct amdgpu_winsys_bo *bo;
388 amdgpu_va_handle va_handle;
389 unsigned va_gap_size;
390 int r;
391
392 /* VRAM or GTT must be specified, but not both at the same time. */
393 assert(util_bitcount(initial_domain & RADEON_DOMAIN_VRAM_GTT) == 1);
394
395 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
396 if (!bo) {
397 return NULL;
398 }
399
400 if (heap >= 0) {
401 pb_cache_init_entry(&ws->bo_cache, &bo->u.real.cache_entry, &bo->base,
402 heap);
403 }
404 request.alloc_size = size;
405 request.phys_alignment = alignment;
406
407 if (initial_domain & RADEON_DOMAIN_VRAM)
408 request.preferred_heap |= AMDGPU_GEM_DOMAIN_VRAM;
409 if (initial_domain & RADEON_DOMAIN_GTT)
410 request.preferred_heap |= AMDGPU_GEM_DOMAIN_GTT;
411
412 /* If VRAM is just stolen system memory, allow both VRAM and
413 * GTT, whichever has free space. If a buffer is evicted from
414 * VRAM to GTT, it will stay there.
415 *
416 * DRM 3.6.0 has good BO move throttling, so we can allow VRAM-only
417 * placements even with a low amount of stolen VRAM.
418 */
419 if (!ws->info.has_dedicated_vram && ws->info.drm_minor < 6)
420 request.preferred_heap |= AMDGPU_GEM_DOMAIN_GTT;
421
422 if (flags & RADEON_FLAG_NO_CPU_ACCESS)
423 request.flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
424 if (flags & RADEON_FLAG_GTT_WC)
425 request.flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
426 if (flags & RADEON_FLAG_NO_INTERPROCESS_SHARING &&
427 ws->info.has_local_buffers)
428 request.flags |= AMDGPU_GEM_CREATE_VM_ALWAYS_VALID;
429
430 r = amdgpu_bo_alloc(ws->dev, &request, &buf_handle);
431 if (r) {
432 fprintf(stderr, "amdgpu: Failed to allocate a buffer:\n");
433 fprintf(stderr, "amdgpu: size : %"PRIu64" bytes\n", size);
434 fprintf(stderr, "amdgpu: alignment : %u bytes\n", alignment);
435 fprintf(stderr, "amdgpu: domains : %u\n", initial_domain);
436 goto error_bo_alloc;
437 }
438
439 va_gap_size = ws->check_vm ? MAX2(4 * alignment, 64 * 1024) : 0;
440 if (size > ws->info.pte_fragment_size)
441 alignment = MAX2(alignment, ws->info.pte_fragment_size);
442 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
443 size + va_gap_size, alignment, 0, &va, &va_handle,
444 (flags & RADEON_FLAG_32BIT ? AMDGPU_VA_RANGE_32_BIT : 0) |
445 AMDGPU_VA_RANGE_HIGH);
446 if (r)
447 goto error_va_alloc;
448
449 unsigned vm_flags = AMDGPU_VM_PAGE_READABLE |
450 AMDGPU_VM_PAGE_EXECUTABLE;
451
452 if (!(flags & RADEON_FLAG_READ_ONLY))
453 vm_flags |= AMDGPU_VM_PAGE_WRITEABLE;
454
455 r = amdgpu_bo_va_op_raw(ws->dev, buf_handle, 0, size, va, vm_flags,
456 AMDGPU_VA_OP_MAP);
457 if (r)
458 goto error_va_map;
459
460 pipe_reference_init(&bo->base.reference, 1);
461 bo->base.alignment = alignment;
462 bo->base.usage = 0;
463 bo->base.size = size;
464 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
465 bo->ws = ws;
466 bo->bo = buf_handle;
467 bo->va = va;
468 bo->u.real.va_handle = va_handle;
469 bo->initial_domain = initial_domain;
470 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
471 bo->is_local = !!(request.flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID);
472
473 if (initial_domain & RADEON_DOMAIN_VRAM)
474 ws->allocated_vram += align64(size, ws->info.gart_page_size);
475 else if (initial_domain & RADEON_DOMAIN_GTT)
476 ws->allocated_gtt += align64(size, ws->info.gart_page_size);
477
478 amdgpu_add_buffer_to_global_list(bo);
479
480 return bo;
481
482 error_va_map:
483 amdgpu_va_range_free(va_handle);
484
485 error_va_alloc:
486 amdgpu_bo_free(buf_handle);
487
488 error_bo_alloc:
489 FREE(bo);
490 return NULL;
491 }
492
493 bool amdgpu_bo_can_reclaim(struct pb_buffer *_buf)
494 {
495 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
496
497 if (amdgpu_bo_is_referenced_by_any_cs(bo)) {
498 return false;
499 }
500
501 return amdgpu_bo_wait(_buf, 0, RADEON_USAGE_READWRITE);
502 }
503
504 bool amdgpu_bo_can_reclaim_slab(void *priv, struct pb_slab_entry *entry)
505 {
506 struct amdgpu_winsys_bo *bo = NULL; /* fix container_of */
507 bo = container_of(entry, bo, u.slab.entry);
508
509 return amdgpu_bo_can_reclaim(&bo->base);
510 }
511
512 static void amdgpu_bo_slab_destroy(struct pb_buffer *_buf)
513 {
514 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
515
516 assert(!bo->bo);
517
518 pb_slab_free(&bo->ws->bo_slabs, &bo->u.slab.entry);
519 }
520
521 static const struct pb_vtbl amdgpu_winsys_bo_slab_vtbl = {
522 amdgpu_bo_slab_destroy
523 /* other functions are never called */
524 };
525
526 struct pb_slab *amdgpu_bo_slab_alloc(void *priv, unsigned heap,
527 unsigned entry_size,
528 unsigned group_index)
529 {
530 struct amdgpu_winsys *ws = priv;
531 struct amdgpu_slab *slab = CALLOC_STRUCT(amdgpu_slab);
532 enum radeon_bo_domain domains = radeon_domain_from_heap(heap);
533 enum radeon_bo_flag flags = radeon_flags_from_heap(heap);
534 uint32_t base_id;
535
536 if (!slab)
537 return NULL;
538
539 unsigned slab_size = 1 << AMDGPU_SLAB_BO_SIZE_LOG2;
540 slab->buffer = amdgpu_winsys_bo(amdgpu_bo_create(&ws->base,
541 slab_size, slab_size,
542 domains, flags));
543 if (!slab->buffer)
544 goto fail;
545
546 assert(slab->buffer->bo);
547
548 slab->base.num_entries = slab->buffer->base.size / entry_size;
549 slab->base.num_free = slab->base.num_entries;
550 slab->entries = CALLOC(slab->base.num_entries, sizeof(*slab->entries));
551 if (!slab->entries)
552 goto fail_buffer;
553
554 LIST_INITHEAD(&slab->base.free);
555
556 base_id = __sync_fetch_and_add(&ws->next_bo_unique_id, slab->base.num_entries);
557
558 for (unsigned i = 0; i < slab->base.num_entries; ++i) {
559 struct amdgpu_winsys_bo *bo = &slab->entries[i];
560
561 bo->base.alignment = entry_size;
562 bo->base.usage = slab->buffer->base.usage;
563 bo->base.size = entry_size;
564 bo->base.vtbl = &amdgpu_winsys_bo_slab_vtbl;
565 bo->ws = ws;
566 bo->va = slab->buffer->va + i * entry_size;
567 bo->initial_domain = domains;
568 bo->unique_id = base_id + i;
569 bo->u.slab.entry.slab = &slab->base;
570 bo->u.slab.entry.group_index = group_index;
571 bo->u.slab.real = slab->buffer;
572
573 LIST_ADDTAIL(&bo->u.slab.entry.head, &slab->base.free);
574 }
575
576 return &slab->base;
577
578 fail_buffer:
579 amdgpu_winsys_bo_reference(&slab->buffer, NULL);
580 fail:
581 FREE(slab);
582 return NULL;
583 }
584
585 void amdgpu_bo_slab_free(void *priv, struct pb_slab *pslab)
586 {
587 struct amdgpu_slab *slab = amdgpu_slab(pslab);
588
589 for (unsigned i = 0; i < slab->base.num_entries; ++i)
590 amdgpu_bo_remove_fences(&slab->entries[i]);
591
592 FREE(slab->entries);
593 amdgpu_winsys_bo_reference(&slab->buffer, NULL);
594 FREE(slab);
595 }
596
597 #if DEBUG_SPARSE_COMMITS
598 static void
599 sparse_dump(struct amdgpu_winsys_bo *bo, const char *func)
600 {
601 fprintf(stderr, "%s: %p (size=%"PRIu64", num_va_pages=%u) @ %s\n"
602 "Commitments:\n",
603 __func__, bo, bo->base.size, bo->u.sparse.num_va_pages, func);
604
605 struct amdgpu_sparse_backing *span_backing = NULL;
606 uint32_t span_first_backing_page = 0;
607 uint32_t span_first_va_page = 0;
608 uint32_t va_page = 0;
609
610 for (;;) {
611 struct amdgpu_sparse_backing *backing = 0;
612 uint32_t backing_page = 0;
613
614 if (va_page < bo->u.sparse.num_va_pages) {
615 backing = bo->u.sparse.commitments[va_page].backing;
616 backing_page = bo->u.sparse.commitments[va_page].page;
617 }
618
619 if (span_backing &&
620 (backing != span_backing ||
621 backing_page != span_first_backing_page + (va_page - span_first_va_page))) {
622 fprintf(stderr, " %u..%u: backing=%p:%u..%u\n",
623 span_first_va_page, va_page - 1, span_backing,
624 span_first_backing_page,
625 span_first_backing_page + (va_page - span_first_va_page) - 1);
626
627 span_backing = NULL;
628 }
629
630 if (va_page >= bo->u.sparse.num_va_pages)
631 break;
632
633 if (backing && !span_backing) {
634 span_backing = backing;
635 span_first_backing_page = backing_page;
636 span_first_va_page = va_page;
637 }
638
639 va_page++;
640 }
641
642 fprintf(stderr, "Backing:\n");
643
644 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
645 fprintf(stderr, " %p (size=%"PRIu64")\n", backing, backing->bo->base.size);
646 for (unsigned i = 0; i < backing->num_chunks; ++i)
647 fprintf(stderr, " %u..%u\n", backing->chunks[i].begin, backing->chunks[i].end);
648 }
649 }
650 #endif
651
652 /*
653 * Attempt to allocate the given number of backing pages. Fewer pages may be
654 * allocated (depending on the fragmentation of existing backing buffers),
655 * which will be reflected by a change to *pnum_pages.
656 */
657 static struct amdgpu_sparse_backing *
658 sparse_backing_alloc(struct amdgpu_winsys_bo *bo, uint32_t *pstart_page, uint32_t *pnum_pages)
659 {
660 struct amdgpu_sparse_backing *best_backing;
661 unsigned best_idx;
662 uint32_t best_num_pages;
663
664 best_backing = NULL;
665 best_idx = 0;
666 best_num_pages = 0;
667
668 /* This is a very simple and inefficient best-fit algorithm. */
669 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
670 for (unsigned idx = 0; idx < backing->num_chunks; ++idx) {
671 uint32_t cur_num_pages = backing->chunks[idx].end - backing->chunks[idx].begin;
672 if ((best_num_pages < *pnum_pages && cur_num_pages > best_num_pages) ||
673 (best_num_pages > *pnum_pages && cur_num_pages < best_num_pages)) {
674 best_backing = backing;
675 best_idx = idx;
676 best_num_pages = cur_num_pages;
677 }
678 }
679 }
680
681 /* Allocate a new backing buffer if necessary. */
682 if (!best_backing) {
683 struct pb_buffer *buf;
684 uint64_t size;
685 uint32_t pages;
686
687 best_backing = CALLOC_STRUCT(amdgpu_sparse_backing);
688 if (!best_backing)
689 return NULL;
690
691 best_backing->max_chunks = 4;
692 best_backing->chunks = CALLOC(best_backing->max_chunks,
693 sizeof(*best_backing->chunks));
694 if (!best_backing->chunks) {
695 FREE(best_backing);
696 return NULL;
697 }
698
699 assert(bo->u.sparse.num_backing_pages < DIV_ROUND_UP(bo->base.size, RADEON_SPARSE_PAGE_SIZE));
700
701 size = MIN3(bo->base.size / 16,
702 8 * 1024 * 1024,
703 bo->base.size - (uint64_t)bo->u.sparse.num_backing_pages * RADEON_SPARSE_PAGE_SIZE);
704 size = MAX2(size, RADEON_SPARSE_PAGE_SIZE);
705
706 buf = amdgpu_bo_create(&bo->ws->base, size, RADEON_SPARSE_PAGE_SIZE,
707 bo->initial_domain,
708 bo->u.sparse.flags | RADEON_FLAG_NO_SUBALLOC);
709 if (!buf) {
710 FREE(best_backing->chunks);
711 FREE(best_backing);
712 return NULL;
713 }
714
715 /* We might have gotten a bigger buffer than requested via caching. */
716 pages = buf->size / RADEON_SPARSE_PAGE_SIZE;
717
718 best_backing->bo = amdgpu_winsys_bo(buf);
719 best_backing->num_chunks = 1;
720 best_backing->chunks[0].begin = 0;
721 best_backing->chunks[0].end = pages;
722
723 list_add(&best_backing->list, &bo->u.sparse.backing);
724 bo->u.sparse.num_backing_pages += pages;
725
726 best_idx = 0;
727 best_num_pages = pages;
728 }
729
730 *pnum_pages = MIN2(*pnum_pages, best_num_pages);
731 *pstart_page = best_backing->chunks[best_idx].begin;
732 best_backing->chunks[best_idx].begin += *pnum_pages;
733
734 if (best_backing->chunks[best_idx].begin >= best_backing->chunks[best_idx].end) {
735 memmove(&best_backing->chunks[best_idx], &best_backing->chunks[best_idx + 1],
736 sizeof(*best_backing->chunks) * (best_backing->num_chunks - best_idx - 1));
737 best_backing->num_chunks--;
738 }
739
740 return best_backing;
741 }
742
743 static void
744 sparse_free_backing_buffer(struct amdgpu_winsys_bo *bo,
745 struct amdgpu_sparse_backing *backing)
746 {
747 struct amdgpu_winsys *ws = backing->bo->ws;
748
749 bo->u.sparse.num_backing_pages -= backing->bo->base.size / RADEON_SPARSE_PAGE_SIZE;
750
751 simple_mtx_lock(&ws->bo_fence_lock);
752 amdgpu_add_fences(backing->bo, bo->num_fences, bo->fences);
753 simple_mtx_unlock(&ws->bo_fence_lock);
754
755 list_del(&backing->list);
756 amdgpu_winsys_bo_reference(&backing->bo, NULL);
757 FREE(backing->chunks);
758 FREE(backing);
759 }
760
761 /*
762 * Return a range of pages from the given backing buffer back into the
763 * free structure.
764 */
765 static bool
766 sparse_backing_free(struct amdgpu_winsys_bo *bo,
767 struct amdgpu_sparse_backing *backing,
768 uint32_t start_page, uint32_t num_pages)
769 {
770 uint32_t end_page = start_page + num_pages;
771 unsigned low = 0;
772 unsigned high = backing->num_chunks;
773
774 /* Find the first chunk with begin >= start_page. */
775 while (low < high) {
776 unsigned mid = low + (high - low) / 2;
777
778 if (backing->chunks[mid].begin >= start_page)
779 high = mid;
780 else
781 low = mid + 1;
782 }
783
784 assert(low >= backing->num_chunks || end_page <= backing->chunks[low].begin);
785 assert(low == 0 || backing->chunks[low - 1].end <= start_page);
786
787 if (low > 0 && backing->chunks[low - 1].end == start_page) {
788 backing->chunks[low - 1].end = end_page;
789
790 if (low < backing->num_chunks && end_page == backing->chunks[low].begin) {
791 backing->chunks[low - 1].end = backing->chunks[low].end;
792 memmove(&backing->chunks[low], &backing->chunks[low + 1],
793 sizeof(*backing->chunks) * (backing->num_chunks - low - 1));
794 backing->num_chunks--;
795 }
796 } else if (low < backing->num_chunks && end_page == backing->chunks[low].begin) {
797 backing->chunks[low].begin = start_page;
798 } else {
799 if (backing->num_chunks >= backing->max_chunks) {
800 unsigned new_max_chunks = 2 * backing->max_chunks;
801 struct amdgpu_sparse_backing_chunk *new_chunks =
802 REALLOC(backing->chunks,
803 sizeof(*backing->chunks) * backing->max_chunks,
804 sizeof(*backing->chunks) * new_max_chunks);
805 if (!new_chunks)
806 return false;
807
808 backing->max_chunks = new_max_chunks;
809 backing->chunks = new_chunks;
810 }
811
812 memmove(&backing->chunks[low + 1], &backing->chunks[low],
813 sizeof(*backing->chunks) * (backing->num_chunks - low));
814 backing->chunks[low].begin = start_page;
815 backing->chunks[low].end = end_page;
816 backing->num_chunks++;
817 }
818
819 if (backing->num_chunks == 1 && backing->chunks[0].begin == 0 &&
820 backing->chunks[0].end == backing->bo->base.size / RADEON_SPARSE_PAGE_SIZE)
821 sparse_free_backing_buffer(bo, backing);
822
823 return true;
824 }
825
826 static void amdgpu_bo_sparse_destroy(struct pb_buffer *_buf)
827 {
828 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
829 int r;
830
831 assert(!bo->bo && bo->sparse);
832
833 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0,
834 (uint64_t)bo->u.sparse.num_va_pages * RADEON_SPARSE_PAGE_SIZE,
835 bo->va, 0, AMDGPU_VA_OP_CLEAR);
836 if (r) {
837 fprintf(stderr, "amdgpu: clearing PRT VA region on destroy failed (%d)\n", r);
838 }
839
840 while (!list_empty(&bo->u.sparse.backing)) {
841 struct amdgpu_sparse_backing *dummy = NULL;
842 sparse_free_backing_buffer(bo,
843 container_of(bo->u.sparse.backing.next,
844 dummy, list));
845 }
846
847 amdgpu_va_range_free(bo->u.sparse.va_handle);
848 simple_mtx_destroy(&bo->u.sparse.commit_lock);
849 FREE(bo->u.sparse.commitments);
850 FREE(bo);
851 }
852
853 static const struct pb_vtbl amdgpu_winsys_bo_sparse_vtbl = {
854 amdgpu_bo_sparse_destroy
855 /* other functions are never called */
856 };
857
858 static struct pb_buffer *
859 amdgpu_bo_sparse_create(struct amdgpu_winsys *ws, uint64_t size,
860 enum radeon_bo_domain domain,
861 enum radeon_bo_flag flags)
862 {
863 struct amdgpu_winsys_bo *bo;
864 uint64_t map_size;
865 uint64_t va_gap_size;
866 int r;
867
868 /* We use 32-bit page numbers; refuse to attempt allocating sparse buffers
869 * that exceed this limit. This is not really a restriction: we don't have
870 * that much virtual address space anyway.
871 */
872 if (size > (uint64_t)INT32_MAX * RADEON_SPARSE_PAGE_SIZE)
873 return NULL;
874
875 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
876 if (!bo)
877 return NULL;
878
879 pipe_reference_init(&bo->base.reference, 1);
880 bo->base.alignment = RADEON_SPARSE_PAGE_SIZE;
881 bo->base.size = size;
882 bo->base.vtbl = &amdgpu_winsys_bo_sparse_vtbl;
883 bo->ws = ws;
884 bo->initial_domain = domain;
885 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
886 bo->sparse = true;
887 bo->u.sparse.flags = flags & ~RADEON_FLAG_SPARSE;
888
889 bo->u.sparse.num_va_pages = DIV_ROUND_UP(size, RADEON_SPARSE_PAGE_SIZE);
890 bo->u.sparse.commitments = CALLOC(bo->u.sparse.num_va_pages,
891 sizeof(*bo->u.sparse.commitments));
892 if (!bo->u.sparse.commitments)
893 goto error_alloc_commitments;
894
895 simple_mtx_init(&bo->u.sparse.commit_lock, mtx_plain);
896 LIST_INITHEAD(&bo->u.sparse.backing);
897
898 /* For simplicity, we always map a multiple of the page size. */
899 map_size = align64(size, RADEON_SPARSE_PAGE_SIZE);
900 va_gap_size = ws->check_vm ? 4 * RADEON_SPARSE_PAGE_SIZE : 0;
901 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
902 map_size + va_gap_size, RADEON_SPARSE_PAGE_SIZE,
903 0, &bo->va, &bo->u.sparse.va_handle,
904 AMDGPU_VA_RANGE_HIGH);
905 if (r)
906 goto error_va_alloc;
907
908 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0, size, bo->va,
909 AMDGPU_VM_PAGE_PRT, AMDGPU_VA_OP_MAP);
910 if (r)
911 goto error_va_map;
912
913 return &bo->base;
914
915 error_va_map:
916 amdgpu_va_range_free(bo->u.sparse.va_handle);
917 error_va_alloc:
918 simple_mtx_destroy(&bo->u.sparse.commit_lock);
919 FREE(bo->u.sparse.commitments);
920 error_alloc_commitments:
921 FREE(bo);
922 return NULL;
923 }
924
925 static bool
926 amdgpu_bo_sparse_commit(struct pb_buffer *buf, uint64_t offset, uint64_t size,
927 bool commit)
928 {
929 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(buf);
930 struct amdgpu_sparse_commitment *comm;
931 uint32_t va_page, end_va_page;
932 bool ok = true;
933 int r;
934
935 assert(bo->sparse);
936 assert(offset % RADEON_SPARSE_PAGE_SIZE == 0);
937 assert(offset <= bo->base.size);
938 assert(size <= bo->base.size - offset);
939 assert(size % RADEON_SPARSE_PAGE_SIZE == 0 || offset + size == bo->base.size);
940
941 comm = bo->u.sparse.commitments;
942 va_page = offset / RADEON_SPARSE_PAGE_SIZE;
943 end_va_page = va_page + DIV_ROUND_UP(size, RADEON_SPARSE_PAGE_SIZE);
944
945 simple_mtx_lock(&bo->u.sparse.commit_lock);
946
947 #if DEBUG_SPARSE_COMMITS
948 sparse_dump(bo, __func__);
949 #endif
950
951 if (commit) {
952 while (va_page < end_va_page) {
953 uint32_t span_va_page;
954
955 /* Skip pages that are already committed. */
956 if (comm[va_page].backing) {
957 va_page++;
958 continue;
959 }
960
961 /* Determine length of uncommitted span. */
962 span_va_page = va_page;
963 while (va_page < end_va_page && !comm[va_page].backing)
964 va_page++;
965
966 /* Fill the uncommitted span with chunks of backing memory. */
967 while (span_va_page < va_page) {
968 struct amdgpu_sparse_backing *backing;
969 uint32_t backing_start, backing_size;
970
971 backing_size = va_page - span_va_page;
972 backing = sparse_backing_alloc(bo, &backing_start, &backing_size);
973 if (!backing) {
974 ok = false;
975 goto out;
976 }
977
978 r = amdgpu_bo_va_op_raw(bo->ws->dev, backing->bo->bo,
979 (uint64_t)backing_start * RADEON_SPARSE_PAGE_SIZE,
980 (uint64_t)backing_size * RADEON_SPARSE_PAGE_SIZE,
981 bo->va + (uint64_t)span_va_page * RADEON_SPARSE_PAGE_SIZE,
982 AMDGPU_VM_PAGE_READABLE |
983 AMDGPU_VM_PAGE_WRITEABLE |
984 AMDGPU_VM_PAGE_EXECUTABLE,
985 AMDGPU_VA_OP_REPLACE);
986 if (r) {
987 ok = sparse_backing_free(bo, backing, backing_start, backing_size);
988 assert(ok && "sufficient memory should already be allocated");
989
990 ok = false;
991 goto out;
992 }
993
994 while (backing_size) {
995 comm[span_va_page].backing = backing;
996 comm[span_va_page].page = backing_start;
997 span_va_page++;
998 backing_start++;
999 backing_size--;
1000 }
1001 }
1002 }
1003 } else {
1004 r = amdgpu_bo_va_op_raw(bo->ws->dev, NULL, 0,
1005 (uint64_t)(end_va_page - va_page) * RADEON_SPARSE_PAGE_SIZE,
1006 bo->va + (uint64_t)va_page * RADEON_SPARSE_PAGE_SIZE,
1007 AMDGPU_VM_PAGE_PRT, AMDGPU_VA_OP_REPLACE);
1008 if (r) {
1009 ok = false;
1010 goto out;
1011 }
1012
1013 while (va_page < end_va_page) {
1014 struct amdgpu_sparse_backing *backing;
1015 uint32_t backing_start;
1016 uint32_t span_pages;
1017
1018 /* Skip pages that are already uncommitted. */
1019 if (!comm[va_page].backing) {
1020 va_page++;
1021 continue;
1022 }
1023
1024 /* Group contiguous spans of pages. */
1025 backing = comm[va_page].backing;
1026 backing_start = comm[va_page].page;
1027 comm[va_page].backing = NULL;
1028
1029 span_pages = 1;
1030 va_page++;
1031
1032 while (va_page < end_va_page &&
1033 comm[va_page].backing == backing &&
1034 comm[va_page].page == backing_start + span_pages) {
1035 comm[va_page].backing = NULL;
1036 va_page++;
1037 span_pages++;
1038 }
1039
1040 if (!sparse_backing_free(bo, backing, backing_start, span_pages)) {
1041 /* Couldn't allocate tracking data structures, so we have to leak */
1042 fprintf(stderr, "amdgpu: leaking PRT backing memory\n");
1043 ok = false;
1044 }
1045 }
1046 }
1047 out:
1048
1049 simple_mtx_unlock(&bo->u.sparse.commit_lock);
1050
1051 return ok;
1052 }
1053
1054 static unsigned eg_tile_split(unsigned tile_split)
1055 {
1056 switch (tile_split) {
1057 case 0: tile_split = 64; break;
1058 case 1: tile_split = 128; break;
1059 case 2: tile_split = 256; break;
1060 case 3: tile_split = 512; break;
1061 default:
1062 case 4: tile_split = 1024; break;
1063 case 5: tile_split = 2048; break;
1064 case 6: tile_split = 4096; break;
1065 }
1066 return tile_split;
1067 }
1068
1069 static unsigned eg_tile_split_rev(unsigned eg_tile_split)
1070 {
1071 switch (eg_tile_split) {
1072 case 64: return 0;
1073 case 128: return 1;
1074 case 256: return 2;
1075 case 512: return 3;
1076 default:
1077 case 1024: return 4;
1078 case 2048: return 5;
1079 case 4096: return 6;
1080 }
1081 }
1082
1083 static void amdgpu_buffer_get_metadata(struct pb_buffer *_buf,
1084 struct radeon_bo_metadata *md)
1085 {
1086 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
1087 struct amdgpu_bo_info info = {0};
1088 uint64_t tiling_flags;
1089 int r;
1090
1091 assert(bo->bo && "must not be called for slab entries");
1092
1093 r = amdgpu_bo_query_info(bo->bo, &info);
1094 if (r)
1095 return;
1096
1097 tiling_flags = info.metadata.tiling_info;
1098
1099 if (bo->ws->info.chip_class >= GFX9) {
1100 md->u.gfx9.swizzle_mode = AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
1101 } else {
1102 md->u.legacy.microtile = RADEON_LAYOUT_LINEAR;
1103 md->u.legacy.macrotile = RADEON_LAYOUT_LINEAR;
1104
1105 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 4) /* 2D_TILED_THIN1 */
1106 md->u.legacy.macrotile = RADEON_LAYOUT_TILED;
1107 else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == 2) /* 1D_TILED_THIN1 */
1108 md->u.legacy.microtile = RADEON_LAYOUT_TILED;
1109
1110 md->u.legacy.pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1111 md->u.legacy.bankw = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1112 md->u.legacy.bankh = 1 << AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1113 md->u.legacy.tile_split = eg_tile_split(AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT));
1114 md->u.legacy.mtilea = 1 << AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1115 md->u.legacy.num_banks = 2 << AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1116 md->u.legacy.scanout = AMDGPU_TILING_GET(tiling_flags, MICRO_TILE_MODE) == 0; /* DISPLAY */
1117 }
1118
1119 md->size_metadata = info.metadata.size_metadata;
1120 memcpy(md->metadata, info.metadata.umd_metadata, sizeof(md->metadata));
1121 }
1122
1123 static void amdgpu_buffer_set_metadata(struct pb_buffer *_buf,
1124 struct radeon_bo_metadata *md)
1125 {
1126 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(_buf);
1127 struct amdgpu_bo_metadata metadata = {0};
1128 uint64_t tiling_flags = 0;
1129
1130 assert(bo->bo && "must not be called for slab entries");
1131
1132 if (bo->ws->info.chip_class >= GFX9) {
1133 tiling_flags |= AMDGPU_TILING_SET(SWIZZLE_MODE, md->u.gfx9.swizzle_mode);
1134 } else {
1135 if (md->u.legacy.macrotile == RADEON_LAYOUT_TILED)
1136 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 4); /* 2D_TILED_THIN1 */
1137 else if (md->u.legacy.microtile == RADEON_LAYOUT_TILED)
1138 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 2); /* 1D_TILED_THIN1 */
1139 else
1140 tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 1); /* LINEAR_ALIGNED */
1141
1142 tiling_flags |= AMDGPU_TILING_SET(PIPE_CONFIG, md->u.legacy.pipe_config);
1143 tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, util_logbase2(md->u.legacy.bankw));
1144 tiling_flags |= AMDGPU_TILING_SET(BANK_HEIGHT, util_logbase2(md->u.legacy.bankh));
1145 if (md->u.legacy.tile_split)
1146 tiling_flags |= AMDGPU_TILING_SET(TILE_SPLIT, eg_tile_split_rev(md->u.legacy.tile_split));
1147 tiling_flags |= AMDGPU_TILING_SET(MACRO_TILE_ASPECT, util_logbase2(md->u.legacy.mtilea));
1148 tiling_flags |= AMDGPU_TILING_SET(NUM_BANKS, util_logbase2(md->u.legacy.num_banks)-1);
1149
1150 if (md->u.legacy.scanout)
1151 tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 0); /* DISPLAY_MICRO_TILING */
1152 else
1153 tiling_flags |= AMDGPU_TILING_SET(MICRO_TILE_MODE, 1); /* THIN_MICRO_TILING */
1154 }
1155
1156 metadata.tiling_info = tiling_flags;
1157 metadata.size_metadata = md->size_metadata;
1158 memcpy(metadata.umd_metadata, md->metadata, sizeof(md->metadata));
1159
1160 amdgpu_bo_set_metadata(bo->bo, &metadata);
1161 }
1162
1163 static struct pb_buffer *
1164 amdgpu_bo_create(struct radeon_winsys *rws,
1165 uint64_t size,
1166 unsigned alignment,
1167 enum radeon_bo_domain domain,
1168 enum radeon_bo_flag flags)
1169 {
1170 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1171 struct amdgpu_winsys_bo *bo;
1172 int heap = -1;
1173
1174 /* VRAM implies WC. This is not optional. */
1175 assert(!(domain & RADEON_DOMAIN_VRAM) || flags & RADEON_FLAG_GTT_WC);
1176
1177 /* NO_CPU_ACCESS is valid with VRAM only. */
1178 assert(domain == RADEON_DOMAIN_VRAM || !(flags & RADEON_FLAG_NO_CPU_ACCESS));
1179
1180 /* Sparse buffers must have NO_CPU_ACCESS set. */
1181 assert(!(flags & RADEON_FLAG_SPARSE) || flags & RADEON_FLAG_NO_CPU_ACCESS);
1182
1183 /* Sub-allocate small buffers from slabs. */
1184 if (!(flags & (RADEON_FLAG_NO_SUBALLOC | RADEON_FLAG_SPARSE)) &&
1185 size <= (1 << AMDGPU_SLAB_MAX_SIZE_LOG2) &&
1186 alignment <= MAX2(1 << AMDGPU_SLAB_MIN_SIZE_LOG2, util_next_power_of_two(size))) {
1187 struct pb_slab_entry *entry;
1188 int heap = radeon_get_heap_index(domain, flags);
1189
1190 if (heap < 0 || heap >= RADEON_MAX_SLAB_HEAPS)
1191 goto no_slab;
1192
1193 entry = pb_slab_alloc(&ws->bo_slabs, size, heap);
1194 if (!entry) {
1195 /* Clear the cache and try again. */
1196 pb_cache_release_all_buffers(&ws->bo_cache);
1197
1198 entry = pb_slab_alloc(&ws->bo_slabs, size, heap);
1199 }
1200 if (!entry)
1201 return NULL;
1202
1203 bo = NULL;
1204 bo = container_of(entry, bo, u.slab.entry);
1205
1206 pipe_reference_init(&bo->base.reference, 1);
1207
1208 return &bo->base;
1209 }
1210 no_slab:
1211
1212 if (flags & RADEON_FLAG_SPARSE) {
1213 assert(RADEON_SPARSE_PAGE_SIZE % alignment == 0);
1214
1215 return amdgpu_bo_sparse_create(ws, size, domain, flags);
1216 }
1217
1218 /* This flag is irrelevant for the cache. */
1219 flags &= ~RADEON_FLAG_NO_SUBALLOC;
1220
1221 /* Align size to page size. This is the minimum alignment for normal
1222 * BOs. Aligning this here helps the cached bufmgr. Especially small BOs,
1223 * like constant/uniform buffers, can benefit from better and more reuse.
1224 */
1225 size = align64(size, ws->info.gart_page_size);
1226 alignment = align(alignment, ws->info.gart_page_size);
1227
1228 bool use_reusable_pool = flags & RADEON_FLAG_NO_INTERPROCESS_SHARING;
1229
1230 if (use_reusable_pool) {
1231 heap = radeon_get_heap_index(domain, flags);
1232 assert(heap >= 0 && heap < RADEON_MAX_CACHED_HEAPS);
1233
1234 /* Get a buffer from the cache. */
1235 bo = (struct amdgpu_winsys_bo*)
1236 pb_cache_reclaim_buffer(&ws->bo_cache, size, alignment, 0, heap);
1237 if (bo)
1238 return &bo->base;
1239 }
1240
1241 /* Create a new one. */
1242 bo = amdgpu_create_bo(ws, size, alignment, domain, flags, heap);
1243 if (!bo) {
1244 /* Clear the cache and try again. */
1245 pb_slabs_reclaim(&ws->bo_slabs);
1246 pb_cache_release_all_buffers(&ws->bo_cache);
1247 bo = amdgpu_create_bo(ws, size, alignment, domain, flags, heap);
1248 if (!bo)
1249 return NULL;
1250 }
1251
1252 bo->u.real.use_reusable_pool = use_reusable_pool;
1253 return &bo->base;
1254 }
1255
1256 static struct pb_buffer *amdgpu_bo_from_handle(struct radeon_winsys *rws,
1257 struct winsys_handle *whandle,
1258 unsigned *stride,
1259 unsigned *offset)
1260 {
1261 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1262 struct amdgpu_winsys_bo *bo;
1263 enum amdgpu_bo_handle_type type;
1264 struct amdgpu_bo_import_result result = {0};
1265 uint64_t va;
1266 amdgpu_va_handle va_handle;
1267 struct amdgpu_bo_info info = {0};
1268 enum radeon_bo_domain initial = 0;
1269 int r;
1270
1271 /* Initialize the structure. */
1272 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
1273 if (!bo) {
1274 return NULL;
1275 }
1276
1277 switch (whandle->type) {
1278 case DRM_API_HANDLE_TYPE_SHARED:
1279 type = amdgpu_bo_handle_type_gem_flink_name;
1280 break;
1281 case DRM_API_HANDLE_TYPE_FD:
1282 type = amdgpu_bo_handle_type_dma_buf_fd;
1283 break;
1284 default:
1285 return NULL;
1286 }
1287
1288 r = amdgpu_bo_import(ws->dev, type, whandle->handle, &result);
1289 if (r)
1290 goto error;
1291
1292 /* Get initial domains. */
1293 r = amdgpu_bo_query_info(result.buf_handle, &info);
1294 if (r)
1295 goto error_query;
1296
1297 r = amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
1298 result.alloc_size, 1 << 20, 0, &va, &va_handle,
1299 AMDGPU_VA_RANGE_HIGH);
1300 if (r)
1301 goto error_query;
1302
1303 r = amdgpu_bo_va_op(result.buf_handle, 0, result.alloc_size, va, 0, AMDGPU_VA_OP_MAP);
1304 if (r)
1305 goto error_va_map;
1306
1307 if (info.preferred_heap & AMDGPU_GEM_DOMAIN_VRAM)
1308 initial |= RADEON_DOMAIN_VRAM;
1309 if (info.preferred_heap & AMDGPU_GEM_DOMAIN_GTT)
1310 initial |= RADEON_DOMAIN_GTT;
1311
1312
1313 pipe_reference_init(&bo->base.reference, 1);
1314 bo->base.alignment = info.phys_alignment;
1315 bo->bo = result.buf_handle;
1316 bo->base.size = result.alloc_size;
1317 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
1318 bo->ws = ws;
1319 bo->va = va;
1320 bo->u.real.va_handle = va_handle;
1321 bo->initial_domain = initial;
1322 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
1323 bo->is_shared = true;
1324
1325 if (stride)
1326 *stride = whandle->stride;
1327 if (offset)
1328 *offset = whandle->offset;
1329
1330 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
1331 ws->allocated_vram += align64(bo->base.size, ws->info.gart_page_size);
1332 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
1333 ws->allocated_gtt += align64(bo->base.size, ws->info.gart_page_size);
1334
1335 amdgpu_add_buffer_to_global_list(bo);
1336
1337 return &bo->base;
1338
1339 error_va_map:
1340 amdgpu_va_range_free(va_handle);
1341
1342 error_query:
1343 amdgpu_bo_free(result.buf_handle);
1344
1345 error:
1346 FREE(bo);
1347 return NULL;
1348 }
1349
1350 static bool amdgpu_bo_get_handle(struct pb_buffer *buffer,
1351 unsigned stride, unsigned offset,
1352 unsigned slice_size,
1353 struct winsys_handle *whandle)
1354 {
1355 struct amdgpu_winsys_bo *bo = amdgpu_winsys_bo(buffer);
1356 enum amdgpu_bo_handle_type type;
1357 int r;
1358
1359 /* Don't allow exports of slab entries and sparse buffers. */
1360 if (!bo->bo)
1361 return false;
1362
1363 bo->u.real.use_reusable_pool = false;
1364
1365 switch (whandle->type) {
1366 case DRM_API_HANDLE_TYPE_SHARED:
1367 type = amdgpu_bo_handle_type_gem_flink_name;
1368 break;
1369 case DRM_API_HANDLE_TYPE_FD:
1370 type = amdgpu_bo_handle_type_dma_buf_fd;
1371 break;
1372 case DRM_API_HANDLE_TYPE_KMS:
1373 type = amdgpu_bo_handle_type_kms;
1374 break;
1375 default:
1376 return false;
1377 }
1378
1379 r = amdgpu_bo_export(bo->bo, type, &whandle->handle);
1380 if (r)
1381 return false;
1382
1383 whandle->stride = stride;
1384 whandle->offset = offset;
1385 whandle->offset += slice_size * whandle->layer;
1386 bo->is_shared = true;
1387 return true;
1388 }
1389
1390 static struct pb_buffer *amdgpu_bo_from_ptr(struct radeon_winsys *rws,
1391 void *pointer, uint64_t size)
1392 {
1393 struct amdgpu_winsys *ws = amdgpu_winsys(rws);
1394 amdgpu_bo_handle buf_handle;
1395 struct amdgpu_winsys_bo *bo;
1396 uint64_t va;
1397 amdgpu_va_handle va_handle;
1398 /* Avoid failure when the size is not page aligned */
1399 uint64_t aligned_size = align64(size, ws->info.gart_page_size);
1400
1401 bo = CALLOC_STRUCT(amdgpu_winsys_bo);
1402 if (!bo)
1403 return NULL;
1404
1405 if (amdgpu_create_bo_from_user_mem(ws->dev, pointer,
1406 aligned_size, &buf_handle))
1407 goto error;
1408
1409 if (amdgpu_va_range_alloc(ws->dev, amdgpu_gpu_va_range_general,
1410 aligned_size, 1 << 12, 0, &va, &va_handle,
1411 AMDGPU_VA_RANGE_HIGH))
1412 goto error_va_alloc;
1413
1414 if (amdgpu_bo_va_op(buf_handle, 0, aligned_size, va, 0, AMDGPU_VA_OP_MAP))
1415 goto error_va_map;
1416
1417 /* Initialize it. */
1418 pipe_reference_init(&bo->base.reference, 1);
1419 bo->bo = buf_handle;
1420 bo->base.alignment = 0;
1421 bo->base.size = size;
1422 bo->base.vtbl = &amdgpu_winsys_bo_vtbl;
1423 bo->ws = ws;
1424 bo->user_ptr = pointer;
1425 bo->va = va;
1426 bo->u.real.va_handle = va_handle;
1427 bo->initial_domain = RADEON_DOMAIN_GTT;
1428 bo->unique_id = __sync_fetch_and_add(&ws->next_bo_unique_id, 1);
1429
1430 ws->allocated_gtt += aligned_size;
1431
1432 amdgpu_add_buffer_to_global_list(bo);
1433
1434 return (struct pb_buffer*)bo;
1435
1436 error_va_map:
1437 amdgpu_va_range_free(va_handle);
1438
1439 error_va_alloc:
1440 amdgpu_bo_free(buf_handle);
1441
1442 error:
1443 FREE(bo);
1444 return NULL;
1445 }
1446
1447 static bool amdgpu_bo_is_user_ptr(struct pb_buffer *buf)
1448 {
1449 return ((struct amdgpu_winsys_bo*)buf)->user_ptr != NULL;
1450 }
1451
1452 static bool amdgpu_bo_is_suballocated(struct pb_buffer *buf)
1453 {
1454 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
1455
1456 return !bo->bo && !bo->sparse;
1457 }
1458
1459 static uint64_t amdgpu_bo_get_va(struct pb_buffer *buf)
1460 {
1461 return ((struct amdgpu_winsys_bo*)buf)->va;
1462 }
1463
1464 void amdgpu_bo_init_functions(struct amdgpu_winsys *ws)
1465 {
1466 ws->base.buffer_set_metadata = amdgpu_buffer_set_metadata;
1467 ws->base.buffer_get_metadata = amdgpu_buffer_get_metadata;
1468 ws->base.buffer_map = amdgpu_bo_map;
1469 ws->base.buffer_unmap = amdgpu_bo_unmap;
1470 ws->base.buffer_wait = amdgpu_bo_wait;
1471 ws->base.buffer_create = amdgpu_bo_create;
1472 ws->base.buffer_from_handle = amdgpu_bo_from_handle;
1473 ws->base.buffer_from_ptr = amdgpu_bo_from_ptr;
1474 ws->base.buffer_is_user_ptr = amdgpu_bo_is_user_ptr;
1475 ws->base.buffer_is_suballocated = amdgpu_bo_is_suballocated;
1476 ws->base.buffer_get_handle = amdgpu_bo_get_handle;
1477 ws->base.buffer_commit = amdgpu_bo_sparse_commit;
1478 ws->base.buffer_get_virtual_address = amdgpu_bo_get_va;
1479 ws->base.buffer_get_initial_domain = amdgpu_bo_get_initial_domain;
1480 }