winsys/amdgpu: rename fence_dependency functions
[mesa.git] / src / gallium / winsys / amdgpu / drm / amdgpu_cs.c
1 /*
2 * Copyright © 2008 Jérôme Glisse
3 * Copyright © 2010 Marek Olšák <maraeo@gmail.com>
4 * Copyright © 2015 Advanced Micro Devices, Inc.
5 * All Rights Reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining
8 * a copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
16 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
17 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
19 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * The above copyright notice and this permission notice (including the
25 * next paragraph) shall be included in all copies or substantial portions
26 * of the Software.
27 */
28 /*
29 * Authors:
30 * Marek Olšák <maraeo@gmail.com>
31 */
32
33 #include "amdgpu_cs.h"
34 #include "os/os_time.h"
35 #include <stdio.h>
36 #include <amdgpu_drm.h>
37
38 #include "amd/common/sid.h"
39
40 DEBUG_GET_ONCE_BOOL_OPTION(noop, "RADEON_NOOP", false)
41
42 /* FENCES */
43
44 static struct pipe_fence_handle *
45 amdgpu_fence_create(struct amdgpu_ctx *ctx, unsigned ip_type,
46 unsigned ip_instance, unsigned ring)
47 {
48 struct amdgpu_fence *fence = CALLOC_STRUCT(amdgpu_fence);
49
50 fence->reference.count = 1;
51 fence->ctx = ctx;
52 fence->fence.context = ctx->ctx;
53 fence->fence.ip_type = ip_type;
54 fence->fence.ip_instance = ip_instance;
55 fence->fence.ring = ring;
56 fence->submission_in_progress = true;
57 p_atomic_inc(&ctx->refcount);
58 return (struct pipe_fence_handle *)fence;
59 }
60
61 static void amdgpu_fence_submitted(struct pipe_fence_handle *fence,
62 struct amdgpu_cs_request* request,
63 uint64_t *user_fence_cpu_address)
64 {
65 struct amdgpu_fence *rfence = (struct amdgpu_fence*)fence;
66
67 rfence->fence.fence = request->seq_no;
68 rfence->user_fence_cpu_address = user_fence_cpu_address;
69 rfence->submission_in_progress = false;
70 }
71
72 static void amdgpu_fence_signalled(struct pipe_fence_handle *fence)
73 {
74 struct amdgpu_fence *rfence = (struct amdgpu_fence*)fence;
75
76 rfence->signalled = true;
77 rfence->submission_in_progress = false;
78 }
79
80 bool amdgpu_fence_wait(struct pipe_fence_handle *fence, uint64_t timeout,
81 bool absolute)
82 {
83 struct amdgpu_fence *rfence = (struct amdgpu_fence*)fence;
84 uint32_t expired;
85 int64_t abs_timeout;
86 uint64_t *user_fence_cpu;
87 int r;
88
89 if (rfence->signalled)
90 return true;
91
92 if (absolute)
93 abs_timeout = timeout;
94 else
95 abs_timeout = os_time_get_absolute_timeout(timeout);
96
97 /* The fence might not have a number assigned if its IB is being
98 * submitted in the other thread right now. Wait until the submission
99 * is done. */
100 if (!os_wait_until_zero_abs_timeout(&rfence->submission_in_progress,
101 abs_timeout))
102 return false;
103
104 user_fence_cpu = rfence->user_fence_cpu_address;
105 if (user_fence_cpu) {
106 if (*user_fence_cpu >= rfence->fence.fence) {
107 rfence->signalled = true;
108 return true;
109 }
110
111 /* No timeout, just query: no need for the ioctl. */
112 if (!absolute && !timeout)
113 return false;
114 }
115
116 /* Now use the libdrm query. */
117 r = amdgpu_cs_query_fence_status(&rfence->fence,
118 abs_timeout,
119 AMDGPU_QUERY_FENCE_TIMEOUT_IS_ABSOLUTE,
120 &expired);
121 if (r) {
122 fprintf(stderr, "amdgpu: amdgpu_cs_query_fence_status failed.\n");
123 return false;
124 }
125
126 if (expired) {
127 /* This variable can only transition from false to true, so it doesn't
128 * matter if threads race for it. */
129 rfence->signalled = true;
130 return true;
131 }
132 return false;
133 }
134
135 static bool amdgpu_fence_wait_rel_timeout(struct radeon_winsys *rws,
136 struct pipe_fence_handle *fence,
137 uint64_t timeout)
138 {
139 return amdgpu_fence_wait(fence, timeout, false);
140 }
141
142 static struct pipe_fence_handle *
143 amdgpu_cs_get_next_fence(struct radeon_winsys_cs *rcs)
144 {
145 struct amdgpu_cs *cs = amdgpu_cs(rcs);
146 struct pipe_fence_handle *fence = NULL;
147
148 if (debug_get_option_noop())
149 return NULL;
150
151 if (cs->next_fence) {
152 amdgpu_fence_reference(&fence, cs->next_fence);
153 return fence;
154 }
155
156 fence = amdgpu_fence_create(cs->ctx,
157 cs->csc->request.ip_type,
158 cs->csc->request.ip_instance,
159 cs->csc->request.ring);
160 if (!fence)
161 return NULL;
162
163 amdgpu_fence_reference(&cs->next_fence, fence);
164 return fence;
165 }
166
167 /* CONTEXTS */
168
169 static struct radeon_winsys_ctx *amdgpu_ctx_create(struct radeon_winsys *ws)
170 {
171 struct amdgpu_ctx *ctx = CALLOC_STRUCT(amdgpu_ctx);
172 int r;
173 struct amdgpu_bo_alloc_request alloc_buffer = {};
174 amdgpu_bo_handle buf_handle;
175
176 if (!ctx)
177 return NULL;
178
179 ctx->ws = amdgpu_winsys(ws);
180 ctx->refcount = 1;
181 ctx->initial_num_total_rejected_cs = ctx->ws->num_total_rejected_cs;
182
183 r = amdgpu_cs_ctx_create(ctx->ws->dev, &ctx->ctx);
184 if (r) {
185 fprintf(stderr, "amdgpu: amdgpu_cs_ctx_create failed. (%i)\n", r);
186 goto error_create;
187 }
188
189 alloc_buffer.alloc_size = ctx->ws->info.gart_page_size;
190 alloc_buffer.phys_alignment = ctx->ws->info.gart_page_size;
191 alloc_buffer.preferred_heap = AMDGPU_GEM_DOMAIN_GTT;
192
193 r = amdgpu_bo_alloc(ctx->ws->dev, &alloc_buffer, &buf_handle);
194 if (r) {
195 fprintf(stderr, "amdgpu: amdgpu_bo_alloc failed. (%i)\n", r);
196 goto error_user_fence_alloc;
197 }
198
199 r = amdgpu_bo_cpu_map(buf_handle, (void**)&ctx->user_fence_cpu_address_base);
200 if (r) {
201 fprintf(stderr, "amdgpu: amdgpu_bo_cpu_map failed. (%i)\n", r);
202 goto error_user_fence_map;
203 }
204
205 memset(ctx->user_fence_cpu_address_base, 0, alloc_buffer.alloc_size);
206 ctx->user_fence_bo = buf_handle;
207
208 return (struct radeon_winsys_ctx*)ctx;
209
210 error_user_fence_map:
211 amdgpu_bo_free(buf_handle);
212 error_user_fence_alloc:
213 amdgpu_cs_ctx_free(ctx->ctx);
214 error_create:
215 FREE(ctx);
216 return NULL;
217 }
218
219 static void amdgpu_ctx_destroy(struct radeon_winsys_ctx *rwctx)
220 {
221 amdgpu_ctx_unref((struct amdgpu_ctx*)rwctx);
222 }
223
224 static enum pipe_reset_status
225 amdgpu_ctx_query_reset_status(struct radeon_winsys_ctx *rwctx)
226 {
227 struct amdgpu_ctx *ctx = (struct amdgpu_ctx*)rwctx;
228 uint32_t result, hangs;
229 int r;
230
231 /* Return a failure due to a rejected command submission. */
232 if (ctx->ws->num_total_rejected_cs > ctx->initial_num_total_rejected_cs) {
233 return ctx->num_rejected_cs ? PIPE_GUILTY_CONTEXT_RESET :
234 PIPE_INNOCENT_CONTEXT_RESET;
235 }
236
237 /* Return a failure due to a GPU hang. */
238 r = amdgpu_cs_query_reset_state(ctx->ctx, &result, &hangs);
239 if (r) {
240 fprintf(stderr, "amdgpu: amdgpu_cs_query_reset_state failed. (%i)\n", r);
241 return PIPE_NO_RESET;
242 }
243
244 switch (result) {
245 case AMDGPU_CTX_GUILTY_RESET:
246 return PIPE_GUILTY_CONTEXT_RESET;
247 case AMDGPU_CTX_INNOCENT_RESET:
248 return PIPE_INNOCENT_CONTEXT_RESET;
249 case AMDGPU_CTX_UNKNOWN_RESET:
250 return PIPE_UNKNOWN_CONTEXT_RESET;
251 case AMDGPU_CTX_NO_RESET:
252 default:
253 return PIPE_NO_RESET;
254 }
255 }
256
257 /* COMMAND SUBMISSION */
258
259 static bool amdgpu_cs_has_user_fence(struct amdgpu_cs_context *cs)
260 {
261 return cs->request.ip_type != AMDGPU_HW_IP_UVD &&
262 cs->request.ip_type != AMDGPU_HW_IP_VCE &&
263 cs->request.ip_type != AMDGPU_HW_IP_VCN_DEC;
264 }
265
266 static bool amdgpu_cs_has_chaining(struct amdgpu_cs *cs)
267 {
268 return cs->ctx->ws->info.chip_class >= CIK &&
269 cs->ring_type == RING_GFX;
270 }
271
272 static unsigned amdgpu_cs_epilog_dws(enum ring_type ring_type)
273 {
274 if (ring_type == RING_GFX)
275 return 4; /* for chaining */
276
277 return 0;
278 }
279
280 int amdgpu_lookup_buffer(struct amdgpu_cs_context *cs, struct amdgpu_winsys_bo *bo)
281 {
282 unsigned hash = bo->unique_id & (ARRAY_SIZE(cs->buffer_indices_hashlist)-1);
283 int i = cs->buffer_indices_hashlist[hash];
284 struct amdgpu_cs_buffer *buffers;
285 int num_buffers;
286
287 if (bo->bo) {
288 buffers = cs->real_buffers;
289 num_buffers = cs->num_real_buffers;
290 } else if (!bo->sparse) {
291 buffers = cs->slab_buffers;
292 num_buffers = cs->num_slab_buffers;
293 } else {
294 buffers = cs->sparse_buffers;
295 num_buffers = cs->num_sparse_buffers;
296 }
297
298 /* not found or found */
299 if (i < 0 || (i < num_buffers && buffers[i].bo == bo))
300 return i;
301
302 /* Hash collision, look for the BO in the list of buffers linearly. */
303 for (i = num_buffers - 1; i >= 0; i--) {
304 if (buffers[i].bo == bo) {
305 /* Put this buffer in the hash list.
306 * This will prevent additional hash collisions if there are
307 * several consecutive lookup_buffer calls for the same buffer.
308 *
309 * Example: Assuming buffers A,B,C collide in the hash list,
310 * the following sequence of buffers:
311 * AAAAAAAAAAABBBBBBBBBBBBBBCCCCCCCC
312 * will collide here: ^ and here: ^,
313 * meaning that we should get very few collisions in the end. */
314 cs->buffer_indices_hashlist[hash] = i;
315 return i;
316 }
317 }
318 return -1;
319 }
320
321 static int
322 amdgpu_do_add_real_buffer(struct amdgpu_cs_context *cs, struct amdgpu_winsys_bo *bo)
323 {
324 struct amdgpu_cs_buffer *buffer;
325 int idx;
326
327 /* New buffer, check if the backing array is large enough. */
328 if (cs->num_real_buffers >= cs->max_real_buffers) {
329 unsigned new_max =
330 MAX2(cs->max_real_buffers + 16, (unsigned)(cs->max_real_buffers * 1.3));
331 struct amdgpu_cs_buffer *new_buffers;
332
333 new_buffers = MALLOC(new_max * sizeof(*new_buffers));
334
335 if (!new_buffers) {
336 fprintf(stderr, "amdgpu_do_add_buffer: allocation failed\n");
337 FREE(new_buffers);
338 return -1;
339 }
340
341 memcpy(new_buffers, cs->real_buffers, cs->num_real_buffers * sizeof(*new_buffers));
342
343 FREE(cs->real_buffers);
344
345 cs->max_real_buffers = new_max;
346 cs->real_buffers = new_buffers;
347 }
348
349 idx = cs->num_real_buffers;
350 buffer = &cs->real_buffers[idx];
351
352 memset(buffer, 0, sizeof(*buffer));
353 amdgpu_winsys_bo_reference(&buffer->bo, bo);
354 p_atomic_inc(&bo->num_cs_references);
355 cs->num_real_buffers++;
356
357 return idx;
358 }
359
360 static int
361 amdgpu_lookup_or_add_real_buffer(struct amdgpu_cs *acs, struct amdgpu_winsys_bo *bo)
362 {
363 struct amdgpu_cs_context *cs = acs->csc;
364 unsigned hash;
365 int idx = amdgpu_lookup_buffer(cs, bo);
366
367 if (idx >= 0)
368 return idx;
369
370 idx = amdgpu_do_add_real_buffer(cs, bo);
371
372 hash = bo->unique_id & (ARRAY_SIZE(cs->buffer_indices_hashlist)-1);
373 cs->buffer_indices_hashlist[hash] = idx;
374
375 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
376 acs->main.base.used_vram += bo->base.size;
377 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
378 acs->main.base.used_gart += bo->base.size;
379
380 return idx;
381 }
382
383 static int amdgpu_lookup_or_add_slab_buffer(struct amdgpu_cs *acs,
384 struct amdgpu_winsys_bo *bo)
385 {
386 struct amdgpu_cs_context *cs = acs->csc;
387 struct amdgpu_cs_buffer *buffer;
388 unsigned hash;
389 int idx = amdgpu_lookup_buffer(cs, bo);
390 int real_idx;
391
392 if (idx >= 0)
393 return idx;
394
395 real_idx = amdgpu_lookup_or_add_real_buffer(acs, bo->u.slab.real);
396 if (real_idx < 0)
397 return -1;
398
399 /* New buffer, check if the backing array is large enough. */
400 if (cs->num_slab_buffers >= cs->max_slab_buffers) {
401 unsigned new_max =
402 MAX2(cs->max_slab_buffers + 16, (unsigned)(cs->max_slab_buffers * 1.3));
403 struct amdgpu_cs_buffer *new_buffers;
404
405 new_buffers = REALLOC(cs->slab_buffers,
406 cs->max_slab_buffers * sizeof(*new_buffers),
407 new_max * sizeof(*new_buffers));
408 if (!new_buffers) {
409 fprintf(stderr, "amdgpu_lookup_or_add_slab_buffer: allocation failed\n");
410 return -1;
411 }
412
413 cs->max_slab_buffers = new_max;
414 cs->slab_buffers = new_buffers;
415 }
416
417 idx = cs->num_slab_buffers;
418 buffer = &cs->slab_buffers[idx];
419
420 memset(buffer, 0, sizeof(*buffer));
421 amdgpu_winsys_bo_reference(&buffer->bo, bo);
422 buffer->u.slab.real_idx = real_idx;
423 p_atomic_inc(&bo->num_cs_references);
424 cs->num_slab_buffers++;
425
426 hash = bo->unique_id & (ARRAY_SIZE(cs->buffer_indices_hashlist)-1);
427 cs->buffer_indices_hashlist[hash] = idx;
428
429 return idx;
430 }
431
432 static int amdgpu_lookup_or_add_sparse_buffer(struct amdgpu_cs *acs,
433 struct amdgpu_winsys_bo *bo)
434 {
435 struct amdgpu_cs_context *cs = acs->csc;
436 struct amdgpu_cs_buffer *buffer;
437 unsigned hash;
438 int idx = amdgpu_lookup_buffer(cs, bo);
439
440 if (idx >= 0)
441 return idx;
442
443 /* New buffer, check if the backing array is large enough. */
444 if (cs->num_sparse_buffers >= cs->max_sparse_buffers) {
445 unsigned new_max =
446 MAX2(cs->max_sparse_buffers + 16, (unsigned)(cs->max_sparse_buffers * 1.3));
447 struct amdgpu_cs_buffer *new_buffers;
448
449 new_buffers = REALLOC(cs->sparse_buffers,
450 cs->max_sparse_buffers * sizeof(*new_buffers),
451 new_max * sizeof(*new_buffers));
452 if (!new_buffers) {
453 fprintf(stderr, "amdgpu_lookup_or_add_sparse_buffer: allocation failed\n");
454 return -1;
455 }
456
457 cs->max_sparse_buffers = new_max;
458 cs->sparse_buffers = new_buffers;
459 }
460
461 idx = cs->num_sparse_buffers;
462 buffer = &cs->sparse_buffers[idx];
463
464 memset(buffer, 0, sizeof(*buffer));
465 amdgpu_winsys_bo_reference(&buffer->bo, bo);
466 p_atomic_inc(&bo->num_cs_references);
467 cs->num_sparse_buffers++;
468
469 hash = bo->unique_id & (ARRAY_SIZE(cs->buffer_indices_hashlist)-1);
470 cs->buffer_indices_hashlist[hash] = idx;
471
472 /* We delay adding the backing buffers until we really have to. However,
473 * we cannot delay accounting for memory use.
474 */
475 mtx_lock(&bo->u.sparse.commit_lock);
476
477 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
478 if (bo->initial_domain & RADEON_DOMAIN_VRAM)
479 acs->main.base.used_vram += backing->bo->base.size;
480 else if (bo->initial_domain & RADEON_DOMAIN_GTT)
481 acs->main.base.used_gart += backing->bo->base.size;
482 }
483
484 mtx_unlock(&bo->u.sparse.commit_lock);
485
486 return idx;
487 }
488
489 static unsigned amdgpu_cs_add_buffer(struct radeon_winsys_cs *rcs,
490 struct pb_buffer *buf,
491 enum radeon_bo_usage usage,
492 enum radeon_bo_domain domains,
493 enum radeon_bo_priority priority)
494 {
495 /* Don't use the "domains" parameter. Amdgpu doesn't support changing
496 * the buffer placement during command submission.
497 */
498 struct amdgpu_cs *acs = amdgpu_cs(rcs);
499 struct amdgpu_cs_context *cs = acs->csc;
500 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)buf;
501 struct amdgpu_cs_buffer *buffer;
502 int index;
503
504 /* Fast exit for no-op calls.
505 * This is very effective with suballocators and linear uploaders that
506 * are outside of the winsys.
507 */
508 if (bo == cs->last_added_bo &&
509 (usage & cs->last_added_bo_usage) == usage &&
510 (1ull << priority) & cs->last_added_bo_priority_usage)
511 return cs->last_added_bo_index;
512
513 if (!bo->sparse) {
514 if (!bo->bo) {
515 index = amdgpu_lookup_or_add_slab_buffer(acs, bo);
516 if (index < 0)
517 return 0;
518
519 buffer = &cs->slab_buffers[index];
520 buffer->usage |= usage;
521
522 usage &= ~RADEON_USAGE_SYNCHRONIZED;
523 index = buffer->u.slab.real_idx;
524 } else {
525 index = amdgpu_lookup_or_add_real_buffer(acs, bo);
526 if (index < 0)
527 return 0;
528 }
529
530 buffer = &cs->real_buffers[index];
531 } else {
532 index = amdgpu_lookup_or_add_sparse_buffer(acs, bo);
533 if (index < 0)
534 return 0;
535
536 buffer = &cs->sparse_buffers[index];
537 }
538
539 buffer->u.real.priority_usage |= 1ull << priority;
540 buffer->usage |= usage;
541
542 cs->last_added_bo = bo;
543 cs->last_added_bo_index = index;
544 cs->last_added_bo_usage = buffer->usage;
545 cs->last_added_bo_priority_usage = buffer->u.real.priority_usage;
546 return index;
547 }
548
549 static bool amdgpu_ib_new_buffer(struct amdgpu_winsys *ws, struct amdgpu_ib *ib)
550 {
551 struct pb_buffer *pb;
552 uint8_t *mapped;
553 unsigned buffer_size;
554
555 /* Always create a buffer that is at least as large as the maximum seen IB
556 * size, aligned to a power of two (and multiplied by 4 to reduce internal
557 * fragmentation if chaining is not available). Limit to 512k dwords, which
558 * is the largest power of two that fits into the size field of the
559 * INDIRECT_BUFFER packet.
560 */
561 if (amdgpu_cs_has_chaining(amdgpu_cs_from_ib(ib)))
562 buffer_size = 4 *util_next_power_of_two(ib->max_ib_size);
563 else
564 buffer_size = 4 *util_next_power_of_two(4 * ib->max_ib_size);
565
566 buffer_size = MIN2(buffer_size, 4 * 512 * 1024);
567
568 switch (ib->ib_type) {
569 case IB_MAIN:
570 buffer_size = MAX2(buffer_size, 8 * 1024 * 4);
571 break;
572 default:
573 unreachable("unhandled IB type");
574 }
575
576 pb = ws->base.buffer_create(&ws->base, buffer_size,
577 ws->info.gart_page_size,
578 RADEON_DOMAIN_GTT,
579 RADEON_FLAG_NO_INTERPROCESS_SHARING);
580 if (!pb)
581 return false;
582
583 mapped = ws->base.buffer_map(pb, NULL, PIPE_TRANSFER_WRITE);
584 if (!mapped) {
585 pb_reference(&pb, NULL);
586 return false;
587 }
588
589 pb_reference(&ib->big_ib_buffer, pb);
590 pb_reference(&pb, NULL);
591
592 ib->ib_mapped = mapped;
593 ib->used_ib_space = 0;
594
595 return true;
596 }
597
598 static unsigned amdgpu_ib_max_submit_dwords(enum ib_type ib_type)
599 {
600 switch (ib_type) {
601 case IB_MAIN:
602 /* Smaller submits means the GPU gets busy sooner and there is less
603 * waiting for buffers and fences. Proof:
604 * http://www.phoronix.com/scan.php?page=article&item=mesa-111-si&num=1
605 */
606 return 20 * 1024;
607 default:
608 unreachable("bad ib_type");
609 }
610 }
611
612 static bool amdgpu_get_new_ib(struct radeon_winsys *ws, struct amdgpu_cs *cs,
613 enum ib_type ib_type)
614 {
615 struct amdgpu_winsys *aws = (struct amdgpu_winsys*)ws;
616 /* Small IBs are better than big IBs, because the GPU goes idle quicker
617 * and there is less waiting for buffers and fences. Proof:
618 * http://www.phoronix.com/scan.php?page=article&item=mesa-111-si&num=1
619 */
620 struct amdgpu_ib *ib = NULL;
621 struct amdgpu_cs_ib_info *info = &cs->csc->ib[ib_type];
622 unsigned ib_size = 0;
623
624 switch (ib_type) {
625 case IB_MAIN:
626 ib = &cs->main;
627 ib_size = 4 * 1024 * 4;
628 break;
629 default:
630 unreachable("unhandled IB type");
631 }
632
633 if (!amdgpu_cs_has_chaining(cs)) {
634 ib_size = MAX2(ib_size,
635 4 * MIN2(util_next_power_of_two(ib->max_ib_size),
636 amdgpu_ib_max_submit_dwords(ib_type)));
637 }
638
639 ib->max_ib_size = ib->max_ib_size - ib->max_ib_size / 32;
640
641 ib->base.prev_dw = 0;
642 ib->base.num_prev = 0;
643 ib->base.current.cdw = 0;
644 ib->base.current.buf = NULL;
645
646 /* Allocate a new buffer for IBs if the current buffer is all used. */
647 if (!ib->big_ib_buffer ||
648 ib->used_ib_space + ib_size > ib->big_ib_buffer->size) {
649 if (!amdgpu_ib_new_buffer(aws, ib))
650 return false;
651 }
652
653 info->ib_mc_address = amdgpu_winsys_bo(ib->big_ib_buffer)->va +
654 ib->used_ib_space;
655 info->size = 0;
656 ib->ptr_ib_size = &info->size;
657
658 amdgpu_cs_add_buffer(&cs->main.base, ib->big_ib_buffer,
659 RADEON_USAGE_READ, 0, RADEON_PRIO_IB1);
660
661 ib->base.current.buf = (uint32_t*)(ib->ib_mapped + ib->used_ib_space);
662
663 ib_size = ib->big_ib_buffer->size - ib->used_ib_space;
664 ib->base.current.max_dw = ib_size / 4 - amdgpu_cs_epilog_dws(cs->ring_type);
665 return true;
666 }
667
668 static void amdgpu_ib_finalize(struct amdgpu_ib *ib)
669 {
670 *ib->ptr_ib_size |= ib->base.current.cdw;
671 ib->used_ib_space += ib->base.current.cdw * 4;
672 ib->max_ib_size = MAX2(ib->max_ib_size, ib->base.prev_dw + ib->base.current.cdw);
673 }
674
675 static bool amdgpu_init_cs_context(struct amdgpu_cs_context *cs,
676 enum ring_type ring_type)
677 {
678 switch (ring_type) {
679 case RING_DMA:
680 cs->request.ip_type = AMDGPU_HW_IP_DMA;
681 break;
682
683 case RING_UVD:
684 cs->request.ip_type = AMDGPU_HW_IP_UVD;
685 break;
686
687 case RING_VCE:
688 cs->request.ip_type = AMDGPU_HW_IP_VCE;
689 break;
690
691 case RING_COMPUTE:
692 cs->request.ip_type = AMDGPU_HW_IP_COMPUTE;
693 break;
694
695 case RING_VCN_DEC:
696 cs->request.ip_type = AMDGPU_HW_IP_VCN_DEC;
697 break;
698
699 default:
700 case RING_GFX:
701 cs->request.ip_type = AMDGPU_HW_IP_GFX;
702 break;
703 }
704
705 memset(cs->buffer_indices_hashlist, -1, sizeof(cs->buffer_indices_hashlist));
706 cs->last_added_bo = NULL;
707
708 cs->request.number_of_ibs = 1;
709 cs->request.ibs = &cs->ib[IB_MAIN];
710
711 return true;
712 }
713
714 static void amdgpu_cs_context_cleanup(struct amdgpu_cs_context *cs)
715 {
716 unsigned i;
717
718 for (i = 0; i < cs->num_real_buffers; i++) {
719 p_atomic_dec(&cs->real_buffers[i].bo->num_cs_references);
720 amdgpu_winsys_bo_reference(&cs->real_buffers[i].bo, NULL);
721 }
722 for (i = 0; i < cs->num_slab_buffers; i++) {
723 p_atomic_dec(&cs->slab_buffers[i].bo->num_cs_references);
724 amdgpu_winsys_bo_reference(&cs->slab_buffers[i].bo, NULL);
725 }
726 for (i = 0; i < cs->num_sparse_buffers; i++) {
727 p_atomic_dec(&cs->sparse_buffers[i].bo->num_cs_references);
728 amdgpu_winsys_bo_reference(&cs->sparse_buffers[i].bo, NULL);
729 }
730 for (i = 0; i < cs->num_fence_dependencies; i++)
731 amdgpu_fence_reference(&cs->fence_dependencies[i], NULL);
732
733 cs->num_real_buffers = 0;
734 cs->num_slab_buffers = 0;
735 cs->num_sparse_buffers = 0;
736 cs->num_fence_dependencies = 0;
737 amdgpu_fence_reference(&cs->fence, NULL);
738
739 memset(cs->buffer_indices_hashlist, -1, sizeof(cs->buffer_indices_hashlist));
740 cs->last_added_bo = NULL;
741 }
742
743 static void amdgpu_destroy_cs_context(struct amdgpu_cs_context *cs)
744 {
745 amdgpu_cs_context_cleanup(cs);
746 FREE(cs->flags);
747 FREE(cs->real_buffers);
748 FREE(cs->handles);
749 FREE(cs->slab_buffers);
750 FREE(cs->sparse_buffers);
751 FREE(cs->fence_dependencies);
752 }
753
754
755 static struct radeon_winsys_cs *
756 amdgpu_cs_create(struct radeon_winsys_ctx *rwctx,
757 enum ring_type ring_type,
758 void (*flush)(void *ctx, unsigned flags,
759 struct pipe_fence_handle **fence),
760 void *flush_ctx)
761 {
762 struct amdgpu_ctx *ctx = (struct amdgpu_ctx*)rwctx;
763 struct amdgpu_cs *cs;
764
765 cs = CALLOC_STRUCT(amdgpu_cs);
766 if (!cs) {
767 return NULL;
768 }
769
770 util_queue_fence_init(&cs->flush_completed);
771
772 cs->ctx = ctx;
773 cs->flush_cs = flush;
774 cs->flush_data = flush_ctx;
775 cs->ring_type = ring_type;
776
777 cs->main.ib_type = IB_MAIN;
778
779 if (!amdgpu_init_cs_context(&cs->csc1, ring_type)) {
780 FREE(cs);
781 return NULL;
782 }
783
784 if (!amdgpu_init_cs_context(&cs->csc2, ring_type)) {
785 amdgpu_destroy_cs_context(&cs->csc1);
786 FREE(cs);
787 return NULL;
788 }
789
790 /* Set the first submission context as current. */
791 cs->csc = &cs->csc1;
792 cs->cst = &cs->csc2;
793
794 if (!amdgpu_get_new_ib(&ctx->ws->base, cs, IB_MAIN)) {
795 amdgpu_destroy_cs_context(&cs->csc2);
796 amdgpu_destroy_cs_context(&cs->csc1);
797 FREE(cs);
798 return NULL;
799 }
800
801 p_atomic_inc(&ctx->ws->num_cs);
802 return &cs->main.base;
803 }
804
805 static bool amdgpu_cs_validate(struct radeon_winsys_cs *rcs)
806 {
807 return true;
808 }
809
810 static bool amdgpu_cs_check_space(struct radeon_winsys_cs *rcs, unsigned dw)
811 {
812 struct amdgpu_ib *ib = amdgpu_ib(rcs);
813 struct amdgpu_cs *cs = amdgpu_cs_from_ib(ib);
814 unsigned requested_size = rcs->prev_dw + rcs->current.cdw + dw;
815 uint64_t va;
816 uint32_t *new_ptr_ib_size;
817
818 assert(rcs->current.cdw <= rcs->current.max_dw);
819
820 if (requested_size > amdgpu_ib_max_submit_dwords(ib->ib_type))
821 return false;
822
823 ib->max_ib_size = MAX2(ib->max_ib_size, requested_size);
824
825 if (rcs->current.max_dw - rcs->current.cdw >= dw)
826 return true;
827
828 if (!amdgpu_cs_has_chaining(cs))
829 return false;
830
831 /* Allocate a new chunk */
832 if (rcs->num_prev >= rcs->max_prev) {
833 unsigned new_max_prev = MAX2(1, 2 * rcs->max_prev);
834 struct radeon_winsys_cs_chunk *new_prev;
835
836 new_prev = REALLOC(rcs->prev,
837 sizeof(*new_prev) * rcs->max_prev,
838 sizeof(*new_prev) * new_max_prev);
839 if (!new_prev)
840 return false;
841
842 rcs->prev = new_prev;
843 rcs->max_prev = new_max_prev;
844 }
845
846 if (!amdgpu_ib_new_buffer(cs->ctx->ws, ib))
847 return false;
848
849 assert(ib->used_ib_space == 0);
850 va = amdgpu_winsys_bo(ib->big_ib_buffer)->va;
851
852 /* This space was originally reserved. */
853 rcs->current.max_dw += 4;
854 assert(ib->used_ib_space + 4 * rcs->current.max_dw <= ib->big_ib_buffer->size);
855
856 /* Pad with NOPs and add INDIRECT_BUFFER packet */
857 while ((rcs->current.cdw & 7) != 4)
858 radeon_emit(rcs, 0xffff1000); /* type3 nop packet */
859
860 radeon_emit(rcs, PKT3(ib->ib_type == IB_MAIN ? PKT3_INDIRECT_BUFFER_CIK
861 : PKT3_INDIRECT_BUFFER_CONST, 2, 0));
862 radeon_emit(rcs, va);
863 radeon_emit(rcs, va >> 32);
864 new_ptr_ib_size = &rcs->current.buf[rcs->current.cdw];
865 radeon_emit(rcs, S_3F2_CHAIN(1) | S_3F2_VALID(1));
866
867 assert((rcs->current.cdw & 7) == 0);
868 assert(rcs->current.cdw <= rcs->current.max_dw);
869
870 *ib->ptr_ib_size |= rcs->current.cdw;
871 ib->ptr_ib_size = new_ptr_ib_size;
872
873 /* Hook up the new chunk */
874 rcs->prev[rcs->num_prev].buf = rcs->current.buf;
875 rcs->prev[rcs->num_prev].cdw = rcs->current.cdw;
876 rcs->prev[rcs->num_prev].max_dw = rcs->current.cdw; /* no modifications */
877 rcs->num_prev++;
878
879 ib->base.prev_dw += ib->base.current.cdw;
880 ib->base.current.cdw = 0;
881
882 ib->base.current.buf = (uint32_t*)(ib->ib_mapped + ib->used_ib_space);
883 ib->base.current.max_dw = ib->big_ib_buffer->size / 4 - amdgpu_cs_epilog_dws(cs->ring_type);
884
885 amdgpu_cs_add_buffer(&cs->main.base, ib->big_ib_buffer,
886 RADEON_USAGE_READ, 0, RADEON_PRIO_IB1);
887
888 return true;
889 }
890
891 static unsigned amdgpu_cs_get_buffer_list(struct radeon_winsys_cs *rcs,
892 struct radeon_bo_list_item *list)
893 {
894 struct amdgpu_cs_context *cs = amdgpu_cs(rcs)->csc;
895 int i;
896
897 if (list) {
898 for (i = 0; i < cs->num_real_buffers; i++) {
899 list[i].bo_size = cs->real_buffers[i].bo->base.size;
900 list[i].vm_address = cs->real_buffers[i].bo->va;
901 list[i].priority_usage = cs->real_buffers[i].u.real.priority_usage;
902 }
903 }
904 return cs->num_real_buffers;
905 }
906
907 static void amdgpu_add_bo_fence_dependencies(struct amdgpu_cs *acs,
908 struct amdgpu_cs_buffer *buffer)
909 {
910 struct amdgpu_cs_context *cs = acs->csc;
911 struct amdgpu_winsys_bo *bo = buffer->bo;
912 unsigned new_num_fences = 0;
913
914 for (unsigned j = 0; j < bo->num_fences; ++j) {
915 struct amdgpu_fence *bo_fence = (void *)bo->fences[j];
916 unsigned idx;
917
918 if (bo_fence->ctx == acs->ctx &&
919 bo_fence->fence.ip_type == cs->request.ip_type &&
920 bo_fence->fence.ip_instance == cs->request.ip_instance &&
921 bo_fence->fence.ring == cs->request.ring)
922 continue;
923
924 if (amdgpu_fence_wait((void *)bo_fence, 0, false))
925 continue;
926
927 amdgpu_fence_reference(&bo->fences[new_num_fences], bo->fences[j]);
928 new_num_fences++;
929
930 if (!(buffer->usage & RADEON_USAGE_SYNCHRONIZED))
931 continue;
932
933 idx = cs->num_fence_dependencies++;
934 if (idx >= cs->max_fence_dependencies) {
935 unsigned size;
936 const unsigned increment = 8;
937
938 cs->max_fence_dependencies = idx + increment;
939 size = cs->max_fence_dependencies * sizeof(cs->fence_dependencies[0]);
940 cs->fence_dependencies = realloc(cs->fence_dependencies, size);
941 /* Clear the newly-allocated elements. */
942 memset(cs->fence_dependencies + idx, 0,
943 increment * sizeof(cs->fence_dependencies[0]));
944 }
945
946 amdgpu_fence_reference(&cs->fence_dependencies[idx],
947 (struct pipe_fence_handle*)bo_fence);
948 }
949
950 for (unsigned j = new_num_fences; j < bo->num_fences; ++j)
951 amdgpu_fence_reference(&bo->fences[j], NULL);
952
953 bo->num_fences = new_num_fences;
954 }
955
956 /* Add the given list of fences to the buffer's fence list.
957 *
958 * Must be called with the winsys bo_fence_lock held.
959 */
960 void amdgpu_add_fences(struct amdgpu_winsys_bo *bo,
961 unsigned num_fences,
962 struct pipe_fence_handle **fences)
963 {
964 if (bo->num_fences + num_fences > bo->max_fences) {
965 unsigned new_max_fences = MAX2(bo->num_fences + num_fences, bo->max_fences * 2);
966 struct pipe_fence_handle **new_fences =
967 REALLOC(bo->fences,
968 bo->num_fences * sizeof(*new_fences),
969 new_max_fences * sizeof(*new_fences));
970 if (likely(new_fences)) {
971 bo->fences = new_fences;
972 bo->max_fences = new_max_fences;
973 } else {
974 unsigned drop;
975
976 fprintf(stderr, "amdgpu_add_fences: allocation failure, dropping fence(s)\n");
977 if (!bo->num_fences)
978 return;
979
980 bo->num_fences--; /* prefer to keep the most recent fence if possible */
981 amdgpu_fence_reference(&bo->fences[bo->num_fences], NULL);
982
983 drop = bo->num_fences + num_fences - bo->max_fences;
984 num_fences -= drop;
985 fences += drop;
986 }
987 }
988
989 for (unsigned i = 0; i < num_fences; ++i) {
990 bo->fences[bo->num_fences] = NULL;
991 amdgpu_fence_reference(&bo->fences[bo->num_fences], fences[i]);
992 bo->num_fences++;
993 }
994 }
995
996 static void amdgpu_add_fence_dependencies_bo_list(struct amdgpu_cs *acs,
997 struct pipe_fence_handle *fence,
998 unsigned num_buffers,
999 struct amdgpu_cs_buffer *buffers)
1000 {
1001 for (unsigned i = 0; i < num_buffers; i++) {
1002 struct amdgpu_cs_buffer *buffer = &buffers[i];
1003 struct amdgpu_winsys_bo *bo = buffer->bo;
1004
1005 amdgpu_add_bo_fence_dependencies(acs, buffer);
1006 p_atomic_inc(&bo->num_active_ioctls);
1007 amdgpu_add_fences(bo, 1, &fence);
1008 }
1009 }
1010
1011 /* Since the kernel driver doesn't synchronize execution between different
1012 * rings automatically, we have to add fence dependencies manually.
1013 */
1014 static void amdgpu_add_fence_dependencies_bo_lists(struct amdgpu_cs *acs)
1015 {
1016 struct amdgpu_cs_context *cs = acs->csc;
1017
1018 cs->num_fence_dependencies = 0;
1019
1020 amdgpu_add_fence_dependencies_bo_list(acs, cs->fence, cs->num_real_buffers, cs->real_buffers);
1021 amdgpu_add_fence_dependencies_bo_list(acs, cs->fence, cs->num_slab_buffers, cs->slab_buffers);
1022 amdgpu_add_fence_dependencies_bo_list(acs, cs->fence, cs->num_sparse_buffers, cs->sparse_buffers);
1023 }
1024
1025 /* Add backing of sparse buffers to the buffer list.
1026 *
1027 * This is done late, during submission, to keep the buffer list short before
1028 * submit, and to avoid managing fences for the backing buffers.
1029 */
1030 static bool amdgpu_add_sparse_backing_buffers(struct amdgpu_cs_context *cs)
1031 {
1032 for (unsigned i = 0; i < cs->num_sparse_buffers; ++i) {
1033 struct amdgpu_cs_buffer *buffer = &cs->sparse_buffers[i];
1034 struct amdgpu_winsys_bo *bo = buffer->bo;
1035
1036 mtx_lock(&bo->u.sparse.commit_lock);
1037
1038 list_for_each_entry(struct amdgpu_sparse_backing, backing, &bo->u.sparse.backing, list) {
1039 /* We can directly add the buffer here, because we know that each
1040 * backing buffer occurs only once.
1041 */
1042 int idx = amdgpu_do_add_real_buffer(cs, backing->bo);
1043 if (idx < 0) {
1044 fprintf(stderr, "%s: failed to add buffer\n", __FUNCTION__);
1045 mtx_unlock(&bo->u.sparse.commit_lock);
1046 return false;
1047 }
1048
1049 cs->real_buffers[idx].usage = buffer->usage & ~RADEON_USAGE_SYNCHRONIZED;
1050 cs->real_buffers[idx].u.real.priority_usage = buffer->u.real.priority_usage;
1051 p_atomic_inc(&backing->bo->num_active_ioctls);
1052 }
1053
1054 mtx_unlock(&bo->u.sparse.commit_lock);
1055 }
1056
1057 return true;
1058 }
1059
1060 void amdgpu_cs_submit_ib(void *job, int thread_index)
1061 {
1062 struct amdgpu_cs *acs = (struct amdgpu_cs*)job;
1063 struct amdgpu_winsys *ws = acs->ctx->ws;
1064 struct amdgpu_cs_context *cs = acs->cst;
1065 int i, r;
1066 struct amdgpu_cs_fence *dependencies = NULL;
1067
1068 /* Set dependencies (input fences). */
1069 if (cs->num_fence_dependencies) {
1070 dependencies = alloca(sizeof(dependencies[0]) *
1071 cs->num_fence_dependencies);
1072 unsigned num = 0;
1073
1074 for (i = 0; i < cs->num_fence_dependencies; i++) {
1075 struct amdgpu_fence *fence =
1076 (struct amdgpu_fence*)cs->fence_dependencies[i];
1077
1078 /* Past fences can't be unsubmitted because we have only 1 CS thread. */
1079 assert(!fence->submission_in_progress);
1080 memcpy(&dependencies[num++], &fence->fence, sizeof(dependencies[0]));
1081 }
1082 cs->request.dependencies = dependencies;
1083 cs->request.number_of_dependencies = num;
1084 } else {
1085 cs->request.dependencies = NULL;
1086 cs->request.number_of_dependencies = 0;
1087 }
1088
1089 /* Set the output fence. */
1090 cs->request.fence_info.handle = NULL;
1091 if (amdgpu_cs_has_user_fence(cs)) {
1092 cs->request.fence_info.handle = acs->ctx->user_fence_bo;
1093 cs->request.fence_info.offset = acs->ring_type;
1094 }
1095
1096 /* Create the buffer list.
1097 * Use a buffer list containing all allocated buffers if requested.
1098 */
1099 if (ws->debug_all_bos) {
1100 struct amdgpu_winsys_bo *bo;
1101 amdgpu_bo_handle *handles;
1102 unsigned num = 0;
1103
1104 mtx_lock(&ws->global_bo_list_lock);
1105
1106 handles = malloc(sizeof(handles[0]) * ws->num_buffers);
1107 if (!handles) {
1108 mtx_unlock(&ws->global_bo_list_lock);
1109 amdgpu_cs_context_cleanup(cs);
1110 cs->error_code = -ENOMEM;
1111 return;
1112 }
1113
1114 LIST_FOR_EACH_ENTRY(bo, &ws->global_bo_list, u.real.global_list_item) {
1115 assert(num < ws->num_buffers);
1116 handles[num++] = bo->bo;
1117 }
1118
1119 r = amdgpu_bo_list_create(ws->dev, ws->num_buffers,
1120 handles, NULL,
1121 &cs->request.resources);
1122 free(handles);
1123 mtx_unlock(&ws->global_bo_list_lock);
1124 } else {
1125 unsigned num_handles;
1126
1127 if (!amdgpu_add_sparse_backing_buffers(cs)) {
1128 r = -ENOMEM;
1129 goto bo_list_error;
1130 }
1131
1132 if (cs->max_real_submit < cs->num_real_buffers) {
1133 FREE(cs->handles);
1134 FREE(cs->flags);
1135
1136 cs->handles = MALLOC(sizeof(*cs->handles) * cs->num_real_buffers);
1137 cs->flags = MALLOC(sizeof(*cs->flags) * cs->num_real_buffers);
1138
1139 if (!cs->handles || !cs->flags) {
1140 cs->max_real_submit = 0;
1141 r = -ENOMEM;
1142 goto bo_list_error;
1143 }
1144 }
1145
1146 num_handles = 0;
1147 for (i = 0; i < cs->num_real_buffers; ++i) {
1148 struct amdgpu_cs_buffer *buffer = &cs->real_buffers[i];
1149
1150 if (buffer->bo->is_local)
1151 continue;
1152
1153 assert(buffer->u.real.priority_usage != 0);
1154
1155 cs->handles[num_handles] = buffer->bo->bo;
1156 cs->flags[num_handles] = (util_last_bit64(buffer->u.real.priority_usage) - 1) / 4;
1157 ++num_handles;
1158 }
1159
1160 if (acs->ring_type == RING_GFX)
1161 ws->gfx_bo_list_counter += cs->num_real_buffers;
1162
1163 if (num_handles) {
1164 r = amdgpu_bo_list_create(ws->dev, num_handles,
1165 cs->handles, cs->flags,
1166 &cs->request.resources);
1167 } else {
1168 r = 0;
1169 cs->request.resources = 0;
1170 }
1171 }
1172 bo_list_error:
1173
1174 if (r) {
1175 fprintf(stderr, "amdgpu: buffer list creation failed (%d)\n", r);
1176 cs->request.resources = NULL;
1177 amdgpu_fence_signalled(cs->fence);
1178 cs->error_code = r;
1179 goto cleanup;
1180 }
1181
1182 if (acs->ctx->num_rejected_cs)
1183 r = -ECANCELED;
1184 else
1185 r = amdgpu_cs_submit(acs->ctx->ctx, 0, &cs->request, 1);
1186
1187 cs->error_code = r;
1188 if (r) {
1189 if (r == -ENOMEM)
1190 fprintf(stderr, "amdgpu: Not enough memory for command submission.\n");
1191 else if (r == -ECANCELED)
1192 fprintf(stderr, "amdgpu: The CS has been cancelled because the context is lost.\n");
1193 else
1194 fprintf(stderr, "amdgpu: The CS has been rejected, "
1195 "see dmesg for more information (%i).\n", r);
1196
1197 amdgpu_fence_signalled(cs->fence);
1198
1199 acs->ctx->num_rejected_cs++;
1200 ws->num_total_rejected_cs++;
1201 } else {
1202 /* Success. */
1203 uint64_t *user_fence = NULL;
1204 if (amdgpu_cs_has_user_fence(cs))
1205 user_fence = acs->ctx->user_fence_cpu_address_base +
1206 cs->request.fence_info.offset;
1207 amdgpu_fence_submitted(cs->fence, &cs->request, user_fence);
1208 }
1209
1210 /* Cleanup. */
1211 if (cs->request.resources)
1212 amdgpu_bo_list_destroy(cs->request.resources);
1213
1214 cleanup:
1215 for (i = 0; i < cs->num_real_buffers; i++)
1216 p_atomic_dec(&cs->real_buffers[i].bo->num_active_ioctls);
1217 for (i = 0; i < cs->num_slab_buffers; i++)
1218 p_atomic_dec(&cs->slab_buffers[i].bo->num_active_ioctls);
1219 for (i = 0; i < cs->num_sparse_buffers; i++)
1220 p_atomic_dec(&cs->sparse_buffers[i].bo->num_active_ioctls);
1221
1222 amdgpu_cs_context_cleanup(cs);
1223 }
1224
1225 /* Make sure the previous submission is completed. */
1226 void amdgpu_cs_sync_flush(struct radeon_winsys_cs *rcs)
1227 {
1228 struct amdgpu_cs *cs = amdgpu_cs(rcs);
1229
1230 /* Wait for any pending ioctl of this CS to complete. */
1231 util_queue_fence_wait(&cs->flush_completed);
1232 }
1233
1234 static int amdgpu_cs_flush(struct radeon_winsys_cs *rcs,
1235 unsigned flags,
1236 struct pipe_fence_handle **fence)
1237 {
1238 struct amdgpu_cs *cs = amdgpu_cs(rcs);
1239 struct amdgpu_winsys *ws = cs->ctx->ws;
1240 int error_code = 0;
1241
1242 rcs->current.max_dw += amdgpu_cs_epilog_dws(cs->ring_type);
1243
1244 switch (cs->ring_type) {
1245 case RING_DMA:
1246 /* pad DMA ring to 8 DWs */
1247 if (ws->info.chip_class <= SI) {
1248 while (rcs->current.cdw & 7)
1249 radeon_emit(rcs, 0xf0000000); /* NOP packet */
1250 } else {
1251 while (rcs->current.cdw & 7)
1252 radeon_emit(rcs, 0x00000000); /* NOP packet */
1253 }
1254 break;
1255 case RING_GFX:
1256 /* pad GFX ring to 8 DWs to meet CP fetch alignment requirements */
1257 if (ws->info.gfx_ib_pad_with_type2) {
1258 while (rcs->current.cdw & 7)
1259 radeon_emit(rcs, 0x80000000); /* type2 nop packet */
1260 } else {
1261 while (rcs->current.cdw & 7)
1262 radeon_emit(rcs, 0xffff1000); /* type3 nop packet */
1263 }
1264 break;
1265 case RING_UVD:
1266 while (rcs->current.cdw & 15)
1267 radeon_emit(rcs, 0x80000000); /* type2 nop packet */
1268 break;
1269 case RING_VCN_DEC:
1270 while (rcs->current.cdw & 15)
1271 radeon_emit(rcs, 0x81ff); /* nop packet */
1272 break;
1273 default:
1274 break;
1275 }
1276
1277 if (rcs->current.cdw > rcs->current.max_dw) {
1278 fprintf(stderr, "amdgpu: command stream overflowed\n");
1279 }
1280
1281 /* If the CS is not empty or overflowed.... */
1282 if (likely(radeon_emitted(&cs->main.base, 0) &&
1283 cs->main.base.current.cdw <= cs->main.base.current.max_dw &&
1284 !debug_get_option_noop())) {
1285 struct amdgpu_cs_context *cur = cs->csc;
1286
1287 /* Set IB sizes. */
1288 amdgpu_ib_finalize(&cs->main);
1289
1290 /* Create a fence. */
1291 amdgpu_fence_reference(&cur->fence, NULL);
1292 if (cs->next_fence) {
1293 /* just move the reference */
1294 cur->fence = cs->next_fence;
1295 cs->next_fence = NULL;
1296 } else {
1297 cur->fence = amdgpu_fence_create(cs->ctx,
1298 cur->request.ip_type,
1299 cur->request.ip_instance,
1300 cur->request.ring);
1301 }
1302 if (fence)
1303 amdgpu_fence_reference(fence, cur->fence);
1304
1305 amdgpu_cs_sync_flush(rcs);
1306
1307 /* Prepare buffers.
1308 *
1309 * This fence must be held until the submission is queued to ensure
1310 * that the order of fence dependency updates matches the order of
1311 * submissions.
1312 */
1313 mtx_lock(&ws->bo_fence_lock);
1314 amdgpu_add_fence_dependencies_bo_lists(cs);
1315
1316 /* Swap command streams. "cst" is going to be submitted. */
1317 cs->csc = cs->cst;
1318 cs->cst = cur;
1319
1320 /* Submit. */
1321 util_queue_add_job(&ws->cs_queue, cs, &cs->flush_completed,
1322 amdgpu_cs_submit_ib, NULL);
1323 /* The submission has been queued, unlock the fence now. */
1324 mtx_unlock(&ws->bo_fence_lock);
1325
1326 if (!(flags & RADEON_FLUSH_ASYNC)) {
1327 amdgpu_cs_sync_flush(rcs);
1328 error_code = cur->error_code;
1329 }
1330 } else {
1331 amdgpu_cs_context_cleanup(cs->csc);
1332 }
1333
1334 amdgpu_get_new_ib(&ws->base, cs, IB_MAIN);
1335
1336 cs->main.base.used_gart = 0;
1337 cs->main.base.used_vram = 0;
1338
1339 if (cs->ring_type == RING_GFX)
1340 ws->num_gfx_IBs++;
1341 else if (cs->ring_type == RING_DMA)
1342 ws->num_sdma_IBs++;
1343
1344 return error_code;
1345 }
1346
1347 static void amdgpu_cs_destroy(struct radeon_winsys_cs *rcs)
1348 {
1349 struct amdgpu_cs *cs = amdgpu_cs(rcs);
1350
1351 amdgpu_cs_sync_flush(rcs);
1352 util_queue_fence_destroy(&cs->flush_completed);
1353 p_atomic_dec(&cs->ctx->ws->num_cs);
1354 pb_reference(&cs->main.big_ib_buffer, NULL);
1355 FREE(cs->main.base.prev);
1356 amdgpu_destroy_cs_context(&cs->csc1);
1357 amdgpu_destroy_cs_context(&cs->csc2);
1358 amdgpu_fence_reference(&cs->next_fence, NULL);
1359 FREE(cs);
1360 }
1361
1362 static bool amdgpu_bo_is_referenced(struct radeon_winsys_cs *rcs,
1363 struct pb_buffer *_buf,
1364 enum radeon_bo_usage usage)
1365 {
1366 struct amdgpu_cs *cs = amdgpu_cs(rcs);
1367 struct amdgpu_winsys_bo *bo = (struct amdgpu_winsys_bo*)_buf;
1368
1369 return amdgpu_bo_is_referenced_by_cs_with_usage(cs, bo, usage);
1370 }
1371
1372 void amdgpu_cs_init_functions(struct amdgpu_winsys *ws)
1373 {
1374 ws->base.ctx_create = amdgpu_ctx_create;
1375 ws->base.ctx_destroy = amdgpu_ctx_destroy;
1376 ws->base.ctx_query_reset_status = amdgpu_ctx_query_reset_status;
1377 ws->base.cs_create = amdgpu_cs_create;
1378 ws->base.cs_destroy = amdgpu_cs_destroy;
1379 ws->base.cs_add_buffer = amdgpu_cs_add_buffer;
1380 ws->base.cs_validate = amdgpu_cs_validate;
1381 ws->base.cs_check_space = amdgpu_cs_check_space;
1382 ws->base.cs_get_buffer_list = amdgpu_cs_get_buffer_list;
1383 ws->base.cs_flush = amdgpu_cs_flush;
1384 ws->base.cs_get_next_fence = amdgpu_cs_get_next_fence;
1385 ws->base.cs_is_buffer_referenced = amdgpu_bo_is_referenced;
1386 ws->base.cs_sync_flush = amdgpu_cs_sync_flush;
1387 ws->base.fence_wait = amdgpu_fence_wait_rel_timeout;
1388 ws->base.fence_reference = amdgpu_fence_reference;
1389 }