radeonsi: remove unused field in the PCI ID table
[mesa.git] / src / gallium / winsys / radeon / drm / radeon_drm_winsys.c
1 /*
2 * Copyright © 2009 Corbin Simpson
3 * Copyright © 2011 Marek Olšák <maraeo@gmail.com>
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
15 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
16 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
17 * NON-INFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT HOLDERS, AUTHORS
18 * AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21 * USE OR OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * The above copyright notice and this permission notice (including the
24 * next paragraph) shall be included in all copies or substantial portions
25 * of the Software.
26 */
27
28 #include "radeon_drm_bo.h"
29 #include "radeon_drm_cs.h"
30 #include "radeon_drm_public.h"
31
32 #include "util/u_memory.h"
33 #include "util/u_hash_table.h"
34
35 #include <xf86drm.h>
36 #include <stdio.h>
37 #include <sys/types.h>
38 #include <sys/stat.h>
39 #include <unistd.h>
40 #include <fcntl.h>
41 #include <radeon_surface.h>
42
43 static struct util_hash_table *fd_tab = NULL;
44 static mtx_t fd_tab_mutex = _MTX_INITIALIZER_NP;
45
46 /* Enable/disable feature access for one command stream.
47 * If enable == true, return true on success.
48 * Otherwise, return false.
49 *
50 * We basically do the same thing kernel does, because we have to deal
51 * with multiple contexts (here command streams) backed by one winsys. */
52 static bool radeon_set_fd_access(struct radeon_drm_cs *applier,
53 struct radeon_drm_cs **owner,
54 mtx_t *mutex,
55 unsigned request, const char *request_name,
56 bool enable)
57 {
58 struct drm_radeon_info info;
59 unsigned value = enable ? 1 : 0;
60
61 memset(&info, 0, sizeof(info));
62
63 mtx_lock(&*mutex);
64
65 /* Early exit if we are sure the request will fail. */
66 if (enable) {
67 if (*owner) {
68 mtx_unlock(&*mutex);
69 return false;
70 }
71 } else {
72 if (*owner != applier) {
73 mtx_unlock(&*mutex);
74 return false;
75 }
76 }
77
78 /* Pass through the request to the kernel. */
79 info.value = (unsigned long)&value;
80 info.request = request;
81 if (drmCommandWriteRead(applier->ws->fd, DRM_RADEON_INFO,
82 &info, sizeof(info)) != 0) {
83 mtx_unlock(&*mutex);
84 return false;
85 }
86
87 /* Update the rights in the winsys. */
88 if (enable) {
89 if (value) {
90 *owner = applier;
91 mtx_unlock(&*mutex);
92 return true;
93 }
94 } else {
95 *owner = NULL;
96 }
97
98 mtx_unlock(&*mutex);
99 return false;
100 }
101
102 static bool radeon_get_drm_value(int fd, unsigned request,
103 const char *errname, uint32_t *out)
104 {
105 struct drm_radeon_info info;
106 int retval;
107
108 memset(&info, 0, sizeof(info));
109
110 info.value = (unsigned long)out;
111 info.request = request;
112
113 retval = drmCommandWriteRead(fd, DRM_RADEON_INFO, &info, sizeof(info));
114 if (retval) {
115 if (errname) {
116 fprintf(stderr, "radeon: Failed to get %s, error number %d\n",
117 errname, retval);
118 }
119 return false;
120 }
121 return true;
122 }
123
124 /* Helper function to do the ioctls needed for setup and init. */
125 static bool do_winsys_init(struct radeon_drm_winsys *ws)
126 {
127 struct drm_radeon_gem_info gem_info;
128 int retval;
129 drmVersionPtr version;
130
131 memset(&gem_info, 0, sizeof(gem_info));
132
133 /* We do things in a specific order here.
134 *
135 * DRM version first. We need to be sure we're running on a KMS chipset.
136 * This is also for some features.
137 *
138 * Then, the PCI ID. This is essential and should return usable numbers
139 * for all Radeons. If this fails, we probably got handed an FD for some
140 * non-Radeon card.
141 *
142 * The GEM info is actually bogus on the kernel side, as well as our side
143 * (see radeon_gem_info_ioctl in radeon_gem.c) but that's alright because
144 * we don't actually use the info for anything yet.
145 *
146 * The GB and Z pipe requests should always succeed, but they might not
147 * return sensical values for all chipsets, but that's alright because
148 * the pipe drivers already know that.
149 */
150
151 /* Get DRM version. */
152 version = drmGetVersion(ws->fd);
153 if (version->version_major != 2 ||
154 version->version_minor < 12) {
155 fprintf(stderr, "%s: DRM version is %d.%d.%d but this driver is "
156 "only compatible with 2.12.0 (kernel 3.2) or later.\n",
157 __FUNCTION__,
158 version->version_major,
159 version->version_minor,
160 version->version_patchlevel);
161 drmFreeVersion(version);
162 return false;
163 }
164
165 ws->info.drm_major = version->version_major;
166 ws->info.drm_minor = version->version_minor;
167 ws->info.drm_patchlevel = version->version_patchlevel;
168 drmFreeVersion(version);
169
170 /* Get PCI ID. */
171 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_DEVICE_ID, "PCI ID",
172 &ws->info.pci_id))
173 return false;
174
175 /* Check PCI ID. */
176 switch (ws->info.pci_id) {
177 #define CHIPSET(pci_id, name, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; ws->gen = DRV_R300; break;
178 #include "pci_ids/r300_pci_ids.h"
179 #undef CHIPSET
180
181 #define CHIPSET(pci_id, name, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; ws->gen = DRV_R600; break;
182 #include "pci_ids/r600_pci_ids.h"
183 #undef CHIPSET
184
185 #define CHIPSET(pci_id, cfamily) case pci_id: ws->info.family = CHIP_##cfamily; ws->gen = DRV_SI; break;
186 #include "pci_ids/radeonsi_pci_ids.h"
187 #undef CHIPSET
188
189 default:
190 fprintf(stderr, "radeon: Invalid PCI ID.\n");
191 return false;
192 }
193
194 switch (ws->info.family) {
195 default:
196 case CHIP_UNKNOWN:
197 fprintf(stderr, "radeon: Unknown family.\n");
198 return false;
199 case CHIP_R300:
200 case CHIP_R350:
201 case CHIP_RV350:
202 case CHIP_RV370:
203 case CHIP_RV380:
204 case CHIP_RS400:
205 case CHIP_RC410:
206 case CHIP_RS480:
207 ws->info.chip_class = R300;
208 break;
209 case CHIP_R420: /* R4xx-based cores. */
210 case CHIP_R423:
211 case CHIP_R430:
212 case CHIP_R480:
213 case CHIP_R481:
214 case CHIP_RV410:
215 case CHIP_RS600:
216 case CHIP_RS690:
217 case CHIP_RS740:
218 ws->info.chip_class = R400;
219 break;
220 case CHIP_RV515: /* R5xx-based cores. */
221 case CHIP_R520:
222 case CHIP_RV530:
223 case CHIP_R580:
224 case CHIP_RV560:
225 case CHIP_RV570:
226 ws->info.chip_class = R500;
227 break;
228 case CHIP_R600:
229 case CHIP_RV610:
230 case CHIP_RV630:
231 case CHIP_RV670:
232 case CHIP_RV620:
233 case CHIP_RV635:
234 case CHIP_RS780:
235 case CHIP_RS880:
236 ws->info.chip_class = R600;
237 break;
238 case CHIP_RV770:
239 case CHIP_RV730:
240 case CHIP_RV710:
241 case CHIP_RV740:
242 ws->info.chip_class = R700;
243 break;
244 case CHIP_CEDAR:
245 case CHIP_REDWOOD:
246 case CHIP_JUNIPER:
247 case CHIP_CYPRESS:
248 case CHIP_HEMLOCK:
249 case CHIP_PALM:
250 case CHIP_SUMO:
251 case CHIP_SUMO2:
252 case CHIP_BARTS:
253 case CHIP_TURKS:
254 case CHIP_CAICOS:
255 ws->info.chip_class = EVERGREEN;
256 break;
257 case CHIP_CAYMAN:
258 case CHIP_ARUBA:
259 ws->info.chip_class = CAYMAN;
260 break;
261 case CHIP_TAHITI:
262 case CHIP_PITCAIRN:
263 case CHIP_VERDE:
264 case CHIP_OLAND:
265 case CHIP_HAINAN:
266 ws->info.chip_class = SI;
267 break;
268 case CHIP_BONAIRE:
269 case CHIP_KAVERI:
270 case CHIP_KABINI:
271 case CHIP_HAWAII:
272 case CHIP_MULLINS:
273 ws->info.chip_class = CIK;
274 break;
275 }
276
277 /* Set which chips don't have dedicated VRAM. */
278 switch (ws->info.family) {
279 case CHIP_RS400:
280 case CHIP_RC410:
281 case CHIP_RS480:
282 case CHIP_RS600:
283 case CHIP_RS690:
284 case CHIP_RS740:
285 case CHIP_RS780:
286 case CHIP_RS880:
287 case CHIP_PALM:
288 case CHIP_SUMO:
289 case CHIP_SUMO2:
290 case CHIP_ARUBA:
291 case CHIP_KAVERI:
292 case CHIP_KABINI:
293 case CHIP_MULLINS:
294 ws->info.has_dedicated_vram = false;
295 break;
296
297 default:
298 ws->info.has_dedicated_vram = true;
299 }
300
301 /* Check for dma */
302 ws->info.num_sdma_rings = 0;
303 /* DMA is disabled on R700. There is IB corruption and hangs. */
304 if (ws->info.chip_class >= EVERGREEN && ws->info.drm_minor >= 27) {
305 ws->info.num_sdma_rings = 1;
306 }
307
308 /* Check for UVD and VCE */
309 ws->info.has_hw_decode = false;
310 ws->info.vce_fw_version = 0x00000000;
311 if (ws->info.drm_minor >= 32) {
312 uint32_t value = RADEON_CS_RING_UVD;
313 if (radeon_get_drm_value(ws->fd, RADEON_INFO_RING_WORKING,
314 "UVD Ring working", &value))
315 ws->info.has_hw_decode = value;
316
317 value = RADEON_CS_RING_VCE;
318 if (radeon_get_drm_value(ws->fd, RADEON_INFO_RING_WORKING,
319 NULL, &value) && value) {
320
321 if (radeon_get_drm_value(ws->fd, RADEON_INFO_VCE_FW_VERSION,
322 "VCE FW version", &value))
323 ws->info.vce_fw_version = value;
324 }
325 }
326
327 /* Check for userptr support. */
328 {
329 struct drm_radeon_gem_userptr args = {0};
330
331 /* If the ioctl doesn't exist, -EINVAL is returned.
332 *
333 * If the ioctl exists, it should return -EACCES
334 * if RADEON_GEM_USERPTR_READONLY or RADEON_GEM_USERPTR_REGISTER
335 * aren't set.
336 */
337 ws->info.has_userptr =
338 drmCommandWriteRead(ws->fd, DRM_RADEON_GEM_USERPTR,
339 &args, sizeof(args)) == -EACCES;
340 }
341
342 /* Get GEM info. */
343 retval = drmCommandWriteRead(ws->fd, DRM_RADEON_GEM_INFO,
344 &gem_info, sizeof(gem_info));
345 if (retval) {
346 fprintf(stderr, "radeon: Failed to get MM info, error number %d\n",
347 retval);
348 return false;
349 }
350 ws->info.gart_size = gem_info.gart_size;
351 ws->info.vram_size = gem_info.vram_size;
352 ws->info.vram_vis_size = gem_info.vram_visible;
353 /* Older versions of the kernel driver reported incorrect values, and
354 * didn't support more than 256MB of visible VRAM anyway
355 */
356 if (ws->info.drm_minor < 49)
357 ws->info.vram_vis_size = MIN2(ws->info.vram_vis_size, 256*1024*1024);
358
359 /* Radeon allocates all buffers as contigous, which makes large allocations
360 * unlikely to succeed. */
361 ws->info.max_alloc_size = MAX2(ws->info.vram_size, ws->info.gart_size) * 0.7;
362 if (ws->info.has_dedicated_vram)
363 ws->info.max_alloc_size = MIN2(ws->info.vram_size * 0.7, ws->info.max_alloc_size);
364 if (ws->info.drm_minor < 40)
365 ws->info.max_alloc_size = MIN2(ws->info.max_alloc_size, 256*1024*1024);
366
367 /* Get max clock frequency info and convert it to MHz */
368 radeon_get_drm_value(ws->fd, RADEON_INFO_MAX_SCLK, NULL,
369 &ws->info.max_shader_clock);
370 ws->info.max_shader_clock /= 1000;
371
372 /* Default value. */
373 ws->info.enabled_rb_mask = u_bit_consecutive(0, ws->info.num_render_backends);
374 /* This fails on non-GCN or older kernels: */
375 radeon_get_drm_value(ws->fd, RADEON_INFO_SI_BACKEND_ENABLED_MASK, NULL,
376 &ws->info.enabled_rb_mask);
377
378 ws->num_cpus = sysconf(_SC_NPROCESSORS_ONLN);
379
380 /* Generation-specific queries. */
381 if (ws->gen == DRV_R300) {
382 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_NUM_GB_PIPES,
383 "GB pipe count",
384 &ws->info.r300_num_gb_pipes))
385 return false;
386
387 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_NUM_Z_PIPES,
388 "Z pipe count",
389 &ws->info.r300_num_z_pipes))
390 return false;
391 }
392 else if (ws->gen >= DRV_R600) {
393 uint32_t tiling_config = 0;
394
395 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_NUM_BACKENDS,
396 "num backends",
397 &ws->info.num_render_backends))
398 return false;
399
400 /* get the GPU counter frequency, failure is not fatal */
401 radeon_get_drm_value(ws->fd, RADEON_INFO_CLOCK_CRYSTAL_FREQ, NULL,
402 &ws->info.clock_crystal_freq);
403
404 radeon_get_drm_value(ws->fd, RADEON_INFO_TILING_CONFIG, NULL,
405 &tiling_config);
406
407 ws->info.r600_num_banks =
408 ws->info.chip_class >= EVERGREEN ?
409 4 << ((tiling_config & 0xf0) >> 4) :
410 4 << ((tiling_config & 0x30) >> 4);
411
412 ws->info.pipe_interleave_bytes =
413 ws->info.chip_class >= EVERGREEN ?
414 256 << ((tiling_config & 0xf00) >> 8) :
415 256 << ((tiling_config & 0xc0) >> 6);
416
417 if (!ws->info.pipe_interleave_bytes)
418 ws->info.pipe_interleave_bytes =
419 ws->info.chip_class >= EVERGREEN ? 512 : 256;
420
421 radeon_get_drm_value(ws->fd, RADEON_INFO_NUM_TILE_PIPES, NULL,
422 &ws->info.num_tile_pipes);
423
424 /* "num_tiles_pipes" must be equal to the number of pipes (Px) in the
425 * pipe config field of the GB_TILE_MODE array. Only one card (Tahiti)
426 * reports a different value (12). Fix it by setting what's in the
427 * GB_TILE_MODE array (8).
428 */
429 if (ws->gen == DRV_SI && ws->info.num_tile_pipes == 12)
430 ws->info.num_tile_pipes = 8;
431
432 if (radeon_get_drm_value(ws->fd, RADEON_INFO_BACKEND_MAP, NULL,
433 &ws->info.r600_gb_backend_map))
434 ws->info.r600_gb_backend_map_valid = true;
435
436 ws->info.has_virtual_memory = false;
437 if (ws->info.drm_minor >= 13) {
438 uint32_t ib_vm_max_size;
439
440 ws->info.has_virtual_memory = true;
441 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_VA_START, NULL,
442 &ws->va_start))
443 ws->info.has_virtual_memory = false;
444 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_IB_VM_MAX_SIZE, NULL,
445 &ib_vm_max_size))
446 ws->info.has_virtual_memory = false;
447 radeon_get_drm_value(ws->fd, RADEON_INFO_VA_UNMAP_WORKING, NULL,
448 &ws->va_unmap_working);
449 }
450 if (ws->gen == DRV_R600 && !debug_get_bool_option("RADEON_VA", false))
451 ws->info.has_virtual_memory = false;
452 }
453
454 /* Get max pipes, this is only needed for compute shaders. All evergreen+
455 * chips have at least 2 pipes, so we use 2 as a default. */
456 ws->info.r600_max_quad_pipes = 2;
457 radeon_get_drm_value(ws->fd, RADEON_INFO_MAX_PIPES, NULL,
458 &ws->info.r600_max_quad_pipes);
459
460 /* All GPUs have at least one compute unit */
461 ws->info.num_good_compute_units = 1;
462 radeon_get_drm_value(ws->fd, RADEON_INFO_ACTIVE_CU_COUNT, NULL,
463 &ws->info.num_good_compute_units);
464
465 radeon_get_drm_value(ws->fd, RADEON_INFO_MAX_SE, NULL,
466 &ws->info.max_se);
467
468 if (!ws->info.max_se) {
469 switch (ws->info.family) {
470 default:
471 ws->info.max_se = 1;
472 break;
473 case CHIP_CYPRESS:
474 case CHIP_HEMLOCK:
475 case CHIP_BARTS:
476 case CHIP_CAYMAN:
477 case CHIP_TAHITI:
478 case CHIP_PITCAIRN:
479 case CHIP_BONAIRE:
480 ws->info.max_se = 2;
481 break;
482 case CHIP_HAWAII:
483 ws->info.max_se = 4;
484 break;
485 }
486 }
487
488 radeon_get_drm_value(ws->fd, RADEON_INFO_MAX_SH_PER_SE, NULL,
489 &ws->info.max_sh_per_se);
490
491 radeon_get_drm_value(ws->fd, RADEON_INFO_ACCEL_WORKING2, NULL,
492 &ws->accel_working2);
493 if (ws->info.family == CHIP_HAWAII && ws->accel_working2 < 2) {
494 fprintf(stderr, "radeon: GPU acceleration for Hawaii disabled, "
495 "returned accel_working2 value %u is smaller than 2. "
496 "Please install a newer kernel.\n",
497 ws->accel_working2);
498 return false;
499 }
500
501 if (ws->info.chip_class == CIK) {
502 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_CIK_MACROTILE_MODE_ARRAY, NULL,
503 ws->info.cik_macrotile_mode_array)) {
504 fprintf(stderr, "radeon: Kernel 3.13 is required for CIK support.\n");
505 return false;
506 }
507 }
508
509 if (ws->info.chip_class >= SI) {
510 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_SI_TILE_MODE_ARRAY, NULL,
511 ws->info.si_tile_mode_array)) {
512 fprintf(stderr, "radeon: Kernel 3.10 is required for SI support.\n");
513 return false;
514 }
515 }
516
517 /* Hawaii with old firmware needs type2 nop packet.
518 * accel_working2 with value 3 indicates the new firmware.
519 */
520 ws->info.gfx_ib_pad_with_type2 = ws->info.chip_class <= SI ||
521 (ws->info.family == CHIP_HAWAII &&
522 ws->accel_working2 < 3);
523 ws->info.tcc_cache_line_size = 64; /* TC L2 line size on GCN */
524
525 ws->check_vm = strstr(debug_get_option("R600_DEBUG", ""), "check_vm") != NULL;
526
527 return true;
528 }
529
530 static void radeon_winsys_destroy(struct radeon_winsys *rws)
531 {
532 struct radeon_drm_winsys *ws = (struct radeon_drm_winsys*)rws;
533
534 if (util_queue_is_initialized(&ws->cs_queue))
535 util_queue_destroy(&ws->cs_queue);
536
537 mtx_destroy(&ws->hyperz_owner_mutex);
538 mtx_destroy(&ws->cmask_owner_mutex);
539
540 if (ws->info.has_virtual_memory)
541 pb_slabs_deinit(&ws->bo_slabs);
542 pb_cache_deinit(&ws->bo_cache);
543
544 if (ws->gen >= DRV_R600) {
545 radeon_surface_manager_free(ws->surf_man);
546 }
547
548 util_hash_table_destroy(ws->bo_names);
549 util_hash_table_destroy(ws->bo_handles);
550 util_hash_table_destroy(ws->bo_vas);
551 mtx_destroy(&ws->bo_handles_mutex);
552 mtx_destroy(&ws->bo_va_mutex);
553 mtx_destroy(&ws->bo_fence_lock);
554
555 if (ws->fd >= 0)
556 close(ws->fd);
557
558 FREE(rws);
559 }
560
561 static void radeon_query_info(struct radeon_winsys *rws,
562 struct radeon_info *info)
563 {
564 *info = ((struct radeon_drm_winsys *)rws)->info;
565 }
566
567 static bool radeon_cs_request_feature(struct radeon_winsys_cs *rcs,
568 enum radeon_feature_id fid,
569 bool enable)
570 {
571 struct radeon_drm_cs *cs = radeon_drm_cs(rcs);
572
573 switch (fid) {
574 case RADEON_FID_R300_HYPERZ_ACCESS:
575 return radeon_set_fd_access(cs, &cs->ws->hyperz_owner,
576 &cs->ws->hyperz_owner_mutex,
577 RADEON_INFO_WANT_HYPERZ, "Hyper-Z",
578 enable);
579
580 case RADEON_FID_R300_CMASK_ACCESS:
581 return radeon_set_fd_access(cs, &cs->ws->cmask_owner,
582 &cs->ws->cmask_owner_mutex,
583 RADEON_INFO_WANT_CMASK, "AA optimizations",
584 enable);
585 }
586 return false;
587 }
588
589 static uint64_t radeon_query_value(struct radeon_winsys *rws,
590 enum radeon_value_id value)
591 {
592 struct radeon_drm_winsys *ws = (struct radeon_drm_winsys*)rws;
593 uint64_t retval = 0;
594
595 switch (value) {
596 case RADEON_REQUESTED_VRAM_MEMORY:
597 return ws->allocated_vram;
598 case RADEON_REQUESTED_GTT_MEMORY:
599 return ws->allocated_gtt;
600 case RADEON_MAPPED_VRAM:
601 return ws->mapped_vram;
602 case RADEON_MAPPED_GTT:
603 return ws->mapped_gtt;
604 case RADEON_BUFFER_WAIT_TIME_NS:
605 return ws->buffer_wait_time;
606 case RADEON_NUM_MAPPED_BUFFERS:
607 return ws->num_mapped_buffers;
608 case RADEON_TIMESTAMP:
609 if (ws->info.drm_minor < 20 || ws->gen < DRV_R600) {
610 assert(0);
611 return 0;
612 }
613
614 radeon_get_drm_value(ws->fd, RADEON_INFO_TIMESTAMP, "timestamp",
615 (uint32_t*)&retval);
616 return retval;
617 case RADEON_NUM_GFX_IBS:
618 return ws->num_gfx_IBs;
619 case RADEON_NUM_SDMA_IBS:
620 return ws->num_sdma_IBs;
621 case RADEON_NUM_BYTES_MOVED:
622 radeon_get_drm_value(ws->fd, RADEON_INFO_NUM_BYTES_MOVED,
623 "num-bytes-moved", (uint32_t*)&retval);
624 return retval;
625 case RADEON_NUM_EVICTIONS:
626 case RADEON_NUM_VRAM_CPU_PAGE_FAULTS:
627 case RADEON_VRAM_VIS_USAGE:
628 case RADEON_GFX_BO_LIST_COUNTER:
629 case RADEON_GFX_IB_SIZE_COUNTER:
630 return 0; /* unimplemented */
631 case RADEON_VRAM_USAGE:
632 radeon_get_drm_value(ws->fd, RADEON_INFO_VRAM_USAGE,
633 "vram-usage", (uint32_t*)&retval);
634 return retval;
635 case RADEON_GTT_USAGE:
636 radeon_get_drm_value(ws->fd, RADEON_INFO_GTT_USAGE,
637 "gtt-usage", (uint32_t*)&retval);
638 return retval;
639 case RADEON_GPU_TEMPERATURE:
640 radeon_get_drm_value(ws->fd, RADEON_INFO_CURRENT_GPU_TEMP,
641 "gpu-temp", (uint32_t*)&retval);
642 return retval;
643 case RADEON_CURRENT_SCLK:
644 radeon_get_drm_value(ws->fd, RADEON_INFO_CURRENT_GPU_SCLK,
645 "current-gpu-sclk", (uint32_t*)&retval);
646 return retval;
647 case RADEON_CURRENT_MCLK:
648 radeon_get_drm_value(ws->fd, RADEON_INFO_CURRENT_GPU_MCLK,
649 "current-gpu-mclk", (uint32_t*)&retval);
650 return retval;
651 case RADEON_GPU_RESET_COUNTER:
652 radeon_get_drm_value(ws->fd, RADEON_INFO_GPU_RESET_COUNTER,
653 "gpu-reset-counter", (uint32_t*)&retval);
654 return retval;
655 case RADEON_CS_THREAD_TIME:
656 return util_queue_get_thread_time_nano(&ws->cs_queue, 0);
657 }
658 return 0;
659 }
660
661 static bool radeon_read_registers(struct radeon_winsys *rws,
662 unsigned reg_offset,
663 unsigned num_registers, uint32_t *out)
664 {
665 struct radeon_drm_winsys *ws = (struct radeon_drm_winsys*)rws;
666 unsigned i;
667
668 for (i = 0; i < num_registers; i++) {
669 uint32_t reg = reg_offset + i*4;
670
671 if (!radeon_get_drm_value(ws->fd, RADEON_INFO_READ_REG, NULL, &reg))
672 return false;
673 out[i] = reg;
674 }
675 return true;
676 }
677
678 static unsigned hash_fd(void *key)
679 {
680 int fd = pointer_to_intptr(key);
681 struct stat stat;
682 fstat(fd, &stat);
683
684 return stat.st_dev ^ stat.st_ino ^ stat.st_rdev;
685 }
686
687 static int compare_fd(void *key1, void *key2)
688 {
689 int fd1 = pointer_to_intptr(key1);
690 int fd2 = pointer_to_intptr(key2);
691 struct stat stat1, stat2;
692 fstat(fd1, &stat1);
693 fstat(fd2, &stat2);
694
695 return stat1.st_dev != stat2.st_dev ||
696 stat1.st_ino != stat2.st_ino ||
697 stat1.st_rdev != stat2.st_rdev;
698 }
699
700 DEBUG_GET_ONCE_BOOL_OPTION(thread, "RADEON_THREAD", true)
701
702 static bool radeon_winsys_unref(struct radeon_winsys *ws)
703 {
704 struct radeon_drm_winsys *rws = (struct radeon_drm_winsys*)ws;
705 bool destroy;
706
707 /* When the reference counter drops to zero, remove the fd from the table.
708 * This must happen while the mutex is locked, so that
709 * radeon_drm_winsys_create in another thread doesn't get the winsys
710 * from the table when the counter drops to 0. */
711 mtx_lock(&fd_tab_mutex);
712
713 destroy = pipe_reference(&rws->reference, NULL);
714 if (destroy && fd_tab)
715 util_hash_table_remove(fd_tab, intptr_to_pointer(rws->fd));
716
717 mtx_unlock(&fd_tab_mutex);
718 return destroy;
719 }
720
721 #define PTR_TO_UINT(x) ((unsigned)((intptr_t)(x)))
722
723 static unsigned handle_hash(void *key)
724 {
725 return PTR_TO_UINT(key);
726 }
727
728 static int handle_compare(void *key1, void *key2)
729 {
730 return PTR_TO_UINT(key1) != PTR_TO_UINT(key2);
731 }
732
733 PUBLIC struct radeon_winsys *
734 radeon_drm_winsys_create(int fd, const struct pipe_screen_config *config,
735 radeon_screen_create_t screen_create)
736 {
737 struct radeon_drm_winsys *ws;
738
739 mtx_lock(&fd_tab_mutex);
740 if (!fd_tab) {
741 fd_tab = util_hash_table_create(hash_fd, compare_fd);
742 }
743
744 ws = util_hash_table_get(fd_tab, intptr_to_pointer(fd));
745 if (ws) {
746 pipe_reference(NULL, &ws->reference);
747 mtx_unlock(&fd_tab_mutex);
748 return &ws->base;
749 }
750
751 ws = CALLOC_STRUCT(radeon_drm_winsys);
752 if (!ws) {
753 mtx_unlock(&fd_tab_mutex);
754 return NULL;
755 }
756
757 ws->fd = fcntl(fd, F_DUPFD_CLOEXEC, 3);
758
759 if (!do_winsys_init(ws))
760 goto fail1;
761
762 pb_cache_init(&ws->bo_cache, 500000, ws->check_vm ? 1.0f : 2.0f, 0,
763 MIN2(ws->info.vram_size, ws->info.gart_size),
764 radeon_bo_destroy,
765 radeon_bo_can_reclaim);
766
767 if (ws->info.has_virtual_memory) {
768 /* There is no fundamental obstacle to using slab buffer allocation
769 * without GPUVM, but enabling it requires making sure that the drivers
770 * honor the address offset.
771 */
772 if (!pb_slabs_init(&ws->bo_slabs,
773 RADEON_SLAB_MIN_SIZE_LOG2, RADEON_SLAB_MAX_SIZE_LOG2,
774 RADEON_MAX_SLAB_HEAPS,
775 ws,
776 radeon_bo_can_reclaim_slab,
777 radeon_bo_slab_alloc,
778 radeon_bo_slab_free))
779 goto fail_cache;
780
781 ws->info.min_alloc_size = 1 << RADEON_SLAB_MIN_SIZE_LOG2;
782 } else {
783 ws->info.min_alloc_size = ws->info.gart_page_size;
784 }
785
786 if (ws->gen >= DRV_R600) {
787 ws->surf_man = radeon_surface_manager_new(ws->fd);
788 if (!ws->surf_man)
789 goto fail_slab;
790 }
791
792 /* init reference */
793 pipe_reference_init(&ws->reference, 1);
794
795 /* Set functions. */
796 ws->base.unref = radeon_winsys_unref;
797 ws->base.destroy = radeon_winsys_destroy;
798 ws->base.query_info = radeon_query_info;
799 ws->base.cs_request_feature = radeon_cs_request_feature;
800 ws->base.query_value = radeon_query_value;
801 ws->base.read_registers = radeon_read_registers;
802
803 radeon_drm_bo_init_functions(ws);
804 radeon_drm_cs_init_functions(ws);
805 radeon_surface_init_functions(ws);
806
807 (void) mtx_init(&ws->hyperz_owner_mutex, mtx_plain);
808 (void) mtx_init(&ws->cmask_owner_mutex, mtx_plain);
809
810 ws->bo_names = util_hash_table_create(handle_hash, handle_compare);
811 ws->bo_handles = util_hash_table_create(handle_hash, handle_compare);
812 ws->bo_vas = util_hash_table_create(handle_hash, handle_compare);
813 (void) mtx_init(&ws->bo_handles_mutex, mtx_plain);
814 (void) mtx_init(&ws->bo_va_mutex, mtx_plain);
815 (void) mtx_init(&ws->bo_fence_lock, mtx_plain);
816 ws->va_offset = ws->va_start;
817 list_inithead(&ws->va_holes);
818
819 /* TTM aligns the BO size to the CPU page size */
820 ws->info.gart_page_size = sysconf(_SC_PAGESIZE);
821
822 if (ws->num_cpus > 1 && debug_get_option_thread())
823 util_queue_init(&ws->cs_queue, "radeon_cs", 8, 1, 0);
824
825 /* Create the screen at the end. The winsys must be initialized
826 * completely.
827 *
828 * Alternatively, we could create the screen based on "ws->gen"
829 * and link all drivers into one binary blob. */
830 ws->base.screen = screen_create(&ws->base, config);
831 if (!ws->base.screen) {
832 radeon_winsys_destroy(&ws->base);
833 mtx_unlock(&fd_tab_mutex);
834 return NULL;
835 }
836
837 util_hash_table_set(fd_tab, intptr_to_pointer(ws->fd), ws);
838
839 /* We must unlock the mutex once the winsys is fully initialized, so that
840 * other threads attempting to create the winsys from the same fd will
841 * get a fully initialized winsys and not just half-way initialized. */
842 mtx_unlock(&fd_tab_mutex);
843
844 return &ws->base;
845
846 fail_slab:
847 if (ws->info.has_virtual_memory)
848 pb_slabs_deinit(&ws->bo_slabs);
849 fail_cache:
850 pb_cache_deinit(&ws->bo_cache);
851 fail1:
852 mtx_unlock(&fd_tab_mutex);
853 if (ws->surf_man)
854 radeon_surface_manager_free(ws->surf_man);
855 if (ws->fd >= 0)
856 close(ws->fd);
857
858 FREE(ws);
859 return NULL;
860 }