intel/compiler: Implement untyped atomic float min, max, and compare-swap dataport...
[mesa.git] / src / intel / compiler / brw_fs.h
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28 #ifndef BRW_FS_H
29 #define BRW_FS_H
30
31 #include "brw_shader.h"
32 #include "brw_ir_fs.h"
33 #include "brw_fs_builder.h"
34 #include "compiler/nir/nir.h"
35
36 struct bblock_t;
37 namespace {
38 struct acp_entry;
39 }
40
41 namespace brw {
42 class fs_live_variables;
43 }
44
45 struct brw_gs_compile;
46
47 static inline fs_reg
48 offset(const fs_reg &reg, const brw::fs_builder &bld, unsigned delta)
49 {
50 return offset(reg, bld.dispatch_width(), delta);
51 }
52
53 #define UBO_START ((1 << 16) - 4)
54
55 /**
56 * The fragment shader front-end.
57 *
58 * Translates either GLSL IR or Mesa IR (for ARB_fragment_program) into FS IR.
59 */
60 class fs_visitor : public backend_shader
61 {
62 public:
63 fs_visitor(const struct brw_compiler *compiler, void *log_data,
64 void *mem_ctx,
65 const void *key,
66 struct brw_stage_prog_data *prog_data,
67 struct gl_program *prog,
68 const nir_shader *shader,
69 unsigned dispatch_width,
70 int shader_time_index,
71 const struct brw_vue_map *input_vue_map = NULL);
72 fs_visitor(const struct brw_compiler *compiler, void *log_data,
73 void *mem_ctx,
74 struct brw_gs_compile *gs_compile,
75 struct brw_gs_prog_data *prog_data,
76 const nir_shader *shader,
77 int shader_time_index);
78 void init();
79 ~fs_visitor();
80
81 fs_reg vgrf(const glsl_type *const type);
82 void import_uniforms(fs_visitor *v);
83 void setup_uniform_clipplane_values();
84 void compute_clip_distance();
85
86 void VARYING_PULL_CONSTANT_LOAD(const brw::fs_builder &bld,
87 const fs_reg &dst,
88 const fs_reg &surf_index,
89 const fs_reg &varying_offset,
90 uint32_t const_offset);
91 void DEP_RESOLVE_MOV(const brw::fs_builder &bld, int grf);
92
93 bool run_fs(bool allow_spilling, bool do_rep_send);
94 bool run_vs();
95 bool run_tcs_single_patch();
96 bool run_tes();
97 bool run_gs();
98 bool run_cs(unsigned min_dispatch_width);
99 void optimize();
100 void allocate_registers(unsigned min_dispatch_width, bool allow_spilling);
101 void setup_fs_payload_gen4();
102 void setup_fs_payload_gen6();
103 void setup_vs_payload();
104 void setup_gs_payload();
105 void setup_cs_payload();
106 void fixup_3src_null_dest();
107 void assign_curb_setup();
108 void calculate_urb_setup();
109 void assign_urb_setup();
110 void convert_attr_sources_to_hw_regs(fs_inst *inst);
111 void assign_vs_urb_setup();
112 void assign_tcs_single_patch_urb_setup();
113 void assign_tes_urb_setup();
114 void assign_gs_urb_setup();
115 bool assign_regs(bool allow_spilling, bool spill_all);
116 void assign_regs_trivial();
117 void calculate_payload_ranges(int payload_node_count,
118 int *payload_last_use_ip);
119 void setup_payload_interference(struct ra_graph *g, int payload_reg_count,
120 int first_payload_node);
121 int choose_spill_reg(struct ra_graph *g);
122 void spill_reg(int spill_reg);
123 void split_virtual_grfs();
124 bool compact_virtual_grfs();
125 void assign_constant_locations();
126 bool get_pull_locs(const fs_reg &src, unsigned *out_surf_index,
127 unsigned *out_pull_index);
128 void lower_constant_loads();
129 void invalidate_live_intervals();
130 void calculate_live_intervals();
131 void calculate_register_pressure();
132 void validate();
133 bool opt_algebraic();
134 bool opt_redundant_discard_jumps();
135 bool opt_cse();
136 bool opt_cse_local(bblock_t *block);
137 bool opt_copy_propagation();
138 bool try_copy_propagate(fs_inst *inst, int arg, acp_entry *entry);
139 bool try_constant_propagate(fs_inst *inst, acp_entry *entry);
140 bool opt_copy_propagation_local(void *mem_ctx, bblock_t *block,
141 exec_list *acp);
142 bool opt_drop_redundant_mov_to_flags();
143 bool opt_register_renaming();
144 bool opt_bank_conflicts();
145 unsigned bank_conflict_cycles(const fs_inst *inst) const;
146 bool register_coalesce();
147 bool compute_to_mrf();
148 bool eliminate_find_live_channel();
149 bool dead_code_eliminate();
150 bool remove_duplicate_mrf_writes();
151 bool remove_extra_rounding_modes();
152
153 bool opt_sampler_eot();
154 bool virtual_grf_interferes(int a, int b);
155 void schedule_instructions(instruction_scheduler_mode mode);
156 void insert_gen4_send_dependency_workarounds();
157 void insert_gen4_pre_send_dependency_workarounds(bblock_t *block,
158 fs_inst *inst);
159 void insert_gen4_post_send_dependency_workarounds(bblock_t *block,
160 fs_inst *inst);
161 void vfail(const char *msg, va_list args);
162 void fail(const char *msg, ...);
163 void limit_dispatch_width(unsigned n, const char *msg);
164 void lower_uniform_pull_constant_loads();
165 bool lower_load_payload();
166 bool lower_pack();
167 bool lower_conversions();
168 bool lower_logical_sends();
169 bool lower_integer_multiplication();
170 bool lower_minmax();
171 bool lower_simd_width();
172 bool opt_combine_constants();
173
174 void emit_dummy_fs();
175 void emit_repclear_shader();
176 void emit_fragcoord_interpolation(fs_reg wpos);
177 fs_reg *emit_frontfacing_interpolation();
178 fs_reg *emit_samplepos_setup();
179 fs_reg *emit_sampleid_setup();
180 fs_reg *emit_samplemaskin_setup();
181 void emit_interpolation_setup_gen4();
182 void emit_interpolation_setup_gen6();
183 void compute_sample_position(fs_reg dst, fs_reg int_sample_pos);
184 fs_reg emit_mcs_fetch(const fs_reg &coordinate, unsigned components,
185 const fs_reg &sampler);
186 void emit_gen6_gather_wa(uint8_t wa, fs_reg dst);
187 fs_reg resolve_source_modifiers(const fs_reg &src);
188 void emit_discard_jump();
189 bool opt_peephole_sel();
190 bool opt_peephole_csel();
191 bool opt_peephole_predicated_break();
192 bool opt_saturate_propagation();
193 bool opt_cmod_propagation();
194 bool opt_zero_samples();
195
196 void emit_nir_code();
197 void nir_setup_outputs();
198 void nir_setup_uniforms();
199 void nir_emit_system_values();
200 void nir_emit_impl(nir_function_impl *impl);
201 void nir_emit_cf_list(exec_list *list);
202 void nir_emit_if(nir_if *if_stmt);
203 void nir_emit_loop(nir_loop *loop);
204 void nir_emit_block(nir_block *block);
205 void nir_emit_instr(nir_instr *instr);
206 void nir_emit_alu(const brw::fs_builder &bld, nir_alu_instr *instr);
207 void nir_emit_load_const(const brw::fs_builder &bld,
208 nir_load_const_instr *instr);
209 void nir_emit_vs_intrinsic(const brw::fs_builder &bld,
210 nir_intrinsic_instr *instr);
211 void nir_emit_tcs_intrinsic(const brw::fs_builder &bld,
212 nir_intrinsic_instr *instr);
213 void nir_emit_gs_intrinsic(const brw::fs_builder &bld,
214 nir_intrinsic_instr *instr);
215 void nir_emit_fs_intrinsic(const brw::fs_builder &bld,
216 nir_intrinsic_instr *instr);
217 void nir_emit_cs_intrinsic(const brw::fs_builder &bld,
218 nir_intrinsic_instr *instr);
219 void nir_emit_intrinsic(const brw::fs_builder &bld,
220 nir_intrinsic_instr *instr);
221 void nir_emit_tes_intrinsic(const brw::fs_builder &bld,
222 nir_intrinsic_instr *instr);
223 void nir_emit_ssbo_atomic(const brw::fs_builder &bld,
224 int op, nir_intrinsic_instr *instr);
225 void nir_emit_ssbo_atomic_float(const brw::fs_builder &bld,
226 int op, nir_intrinsic_instr *instr);
227 void nir_emit_shared_atomic(const brw::fs_builder &bld,
228 int op, nir_intrinsic_instr *instr);
229 void nir_emit_shared_atomic_float(const brw::fs_builder &bld,
230 int op, nir_intrinsic_instr *instr);
231 void nir_emit_texture(const brw::fs_builder &bld,
232 nir_tex_instr *instr);
233 void nir_emit_jump(const brw::fs_builder &bld,
234 nir_jump_instr *instr);
235 fs_reg get_nir_src(const nir_src &src);
236 fs_reg get_nir_src_imm(const nir_src &src);
237 fs_reg get_nir_dest(const nir_dest &dest);
238 fs_reg get_nir_image_deref(nir_deref_instr *deref);
239 fs_reg get_indirect_offset(nir_intrinsic_instr *instr);
240 void emit_percomp(const brw::fs_builder &bld, const fs_inst &inst,
241 unsigned wr_mask);
242
243 bool optimize_extract_to_float(nir_alu_instr *instr,
244 const fs_reg &result);
245 bool optimize_frontfacing_ternary(nir_alu_instr *instr,
246 const fs_reg &result);
247
248 void emit_alpha_test();
249 fs_inst *emit_single_fb_write(const brw::fs_builder &bld,
250 fs_reg color1, fs_reg color2,
251 fs_reg src0_alpha, unsigned components);
252 void emit_fb_writes();
253 fs_inst *emit_non_coherent_fb_read(const brw::fs_builder &bld,
254 const fs_reg &dst, unsigned target);
255 void emit_urb_writes(const fs_reg &gs_vertex_count = fs_reg());
256 void set_gs_stream_control_data_bits(const fs_reg &vertex_count,
257 unsigned stream_id);
258 void emit_gs_control_data_bits(const fs_reg &vertex_count);
259 void emit_gs_end_primitive(const nir_src &vertex_count_nir_src);
260 void emit_gs_vertex(const nir_src &vertex_count_nir_src,
261 unsigned stream_id);
262 void emit_gs_thread_end();
263 void emit_gs_input_load(const fs_reg &dst, const nir_src &vertex_src,
264 unsigned base_offset, const nir_src &offset_src,
265 unsigned num_components, unsigned first_component);
266 void emit_cs_terminate();
267 fs_reg *emit_cs_work_group_id_setup();
268
269 void emit_barrier();
270
271 void emit_shader_time_begin();
272 void emit_shader_time_end();
273 void SHADER_TIME_ADD(const brw::fs_builder &bld,
274 int shader_time_subindex,
275 fs_reg value);
276
277 fs_reg get_timestamp(const brw::fs_builder &bld);
278
279 fs_reg interp_reg(int location, int channel);
280
281 int implied_mrf_writes(fs_inst *inst) const;
282
283 virtual void dump_instructions();
284 virtual void dump_instructions(const char *name);
285 void dump_instruction(backend_instruction *inst);
286 void dump_instruction(backend_instruction *inst, FILE *file);
287
288 const void *const key;
289 const struct brw_sampler_prog_key_data *key_tex;
290
291 struct brw_gs_compile *gs_compile;
292
293 struct brw_stage_prog_data *prog_data;
294 struct gl_program *prog;
295
296 const struct brw_vue_map *input_vue_map;
297
298 int *virtual_grf_start;
299 int *virtual_grf_end;
300 brw::fs_live_variables *live_intervals;
301
302 int *regs_live_at_ip;
303
304 /** Number of uniform variable components visited. */
305 unsigned uniforms;
306
307 /** Byte-offset for the next available spot in the scratch space buffer. */
308 unsigned last_scratch;
309
310 /**
311 * Array mapping UNIFORM register numbers to the pull parameter index,
312 * or -1 if this uniform register isn't being uploaded as a pull constant.
313 */
314 int *pull_constant_loc;
315
316 /**
317 * Array mapping UNIFORM register numbers to the push parameter index,
318 * or -1 if this uniform register isn't being uploaded as a push constant.
319 */
320 int *push_constant_loc;
321
322 fs_reg subgroup_id;
323 fs_reg frag_depth;
324 fs_reg frag_stencil;
325 fs_reg sample_mask;
326 fs_reg outputs[VARYING_SLOT_MAX];
327 fs_reg dual_src_output;
328 int first_non_payload_grf;
329 /** Either BRW_MAX_GRF or GEN7_MRF_HACK_START */
330 unsigned max_grf;
331
332 fs_reg *nir_locals;
333 fs_reg *nir_ssa_values;
334 fs_reg *nir_system_values;
335
336 bool failed;
337 char *fail_msg;
338
339 /** Register numbers for thread payload fields. */
340 struct thread_payload {
341 uint8_t subspan_coord_reg[2];
342 uint8_t source_depth_reg[2];
343 uint8_t source_w_reg[2];
344 uint8_t aa_dest_stencil_reg[2];
345 uint8_t dest_depth_reg[2];
346 uint8_t sample_pos_reg[2];
347 uint8_t sample_mask_in_reg[2];
348 uint8_t barycentric_coord_reg[BRW_BARYCENTRIC_MODE_COUNT][2];
349 uint8_t local_invocation_id_reg[2];
350
351 /** The number of thread payload registers the hardware will supply. */
352 uint8_t num_regs;
353 } payload;
354
355 bool source_depth_to_render_target;
356 bool runtime_check_aads_emit;
357
358 fs_reg pixel_x;
359 fs_reg pixel_y;
360 fs_reg wpos_w;
361 fs_reg pixel_w;
362 fs_reg delta_xy[BRW_BARYCENTRIC_MODE_COUNT];
363 fs_reg shader_start_time;
364 fs_reg userplane[MAX_CLIP_PLANES];
365 fs_reg final_gs_vertex_count;
366 fs_reg control_data_bits;
367 fs_reg invocation_id;
368
369 unsigned grf_used;
370 bool spilled_any_registers;
371
372 const unsigned dispatch_width; /**< 8, 16 or 32 */
373 unsigned max_dispatch_width;
374
375 int shader_time_index;
376
377 unsigned promoted_constants;
378 brw::fs_builder bld;
379 };
380
381 /**
382 * The fragment shader code generator.
383 *
384 * Translates FS IR to actual i965 assembly code.
385 */
386 class fs_generator
387 {
388 public:
389 fs_generator(const struct brw_compiler *compiler, void *log_data,
390 void *mem_ctx,
391 struct brw_stage_prog_data *prog_data,
392 unsigned promoted_constants,
393 bool runtime_check_aads_emit,
394 gl_shader_stage stage);
395 ~fs_generator();
396
397 void enable_debug(const char *shader_name);
398 int generate_code(const cfg_t *cfg, int dispatch_width);
399 const unsigned *get_assembly();
400
401 private:
402 void fire_fb_write(fs_inst *inst,
403 struct brw_reg payload,
404 struct brw_reg implied_header,
405 GLuint nr);
406 void generate_fb_write(fs_inst *inst, struct brw_reg payload);
407 void generate_fb_read(fs_inst *inst, struct brw_reg dst,
408 struct brw_reg payload);
409 void generate_urb_read(fs_inst *inst, struct brw_reg dst, struct brw_reg payload);
410 void generate_urb_write(fs_inst *inst, struct brw_reg payload);
411 void generate_cs_terminate(fs_inst *inst, struct brw_reg payload);
412 void generate_barrier(fs_inst *inst, struct brw_reg src);
413 bool generate_linterp(fs_inst *inst, struct brw_reg dst,
414 struct brw_reg *src);
415 void generate_tex(fs_inst *inst, struct brw_reg dst, struct brw_reg src,
416 struct brw_reg surface_index,
417 struct brw_reg sampler_index);
418 void generate_get_buffer_size(fs_inst *inst, struct brw_reg dst,
419 struct brw_reg src,
420 struct brw_reg surf_index);
421 void generate_ddx(const fs_inst *inst,
422 struct brw_reg dst, struct brw_reg src);
423 void generate_ddy(const fs_inst *inst,
424 struct brw_reg dst, struct brw_reg src);
425 void generate_scratch_write(fs_inst *inst, struct brw_reg src);
426 void generate_scratch_read(fs_inst *inst, struct brw_reg dst);
427 void generate_scratch_read_gen7(fs_inst *inst, struct brw_reg dst);
428 void generate_uniform_pull_constant_load(fs_inst *inst, struct brw_reg dst,
429 struct brw_reg index,
430 struct brw_reg offset);
431 void generate_uniform_pull_constant_load_gen7(fs_inst *inst,
432 struct brw_reg dst,
433 struct brw_reg surf_index,
434 struct brw_reg payload);
435 void generate_varying_pull_constant_load_gen4(fs_inst *inst,
436 struct brw_reg dst,
437 struct brw_reg index);
438 void generate_varying_pull_constant_load_gen7(fs_inst *inst,
439 struct brw_reg dst,
440 struct brw_reg index,
441 struct brw_reg offset);
442 void generate_mov_dispatch_to_flags(fs_inst *inst);
443
444 void generate_pixel_interpolator_query(fs_inst *inst,
445 struct brw_reg dst,
446 struct brw_reg src,
447 struct brw_reg msg_data,
448 unsigned msg_type);
449
450 void generate_set_sample_id(fs_inst *inst,
451 struct brw_reg dst,
452 struct brw_reg src0,
453 struct brw_reg src1);
454
455 void generate_discard_jump(fs_inst *inst);
456
457 void generate_pack_half_2x16_split(fs_inst *inst,
458 struct brw_reg dst,
459 struct brw_reg x,
460 struct brw_reg y);
461 void generate_unpack_half_2x16_split(fs_inst *inst,
462 struct brw_reg dst,
463 struct brw_reg src);
464
465 void generate_shader_time_add(fs_inst *inst,
466 struct brw_reg payload,
467 struct brw_reg offset,
468 struct brw_reg value);
469
470 void generate_mov_indirect(fs_inst *inst,
471 struct brw_reg dst,
472 struct brw_reg reg,
473 struct brw_reg indirect_byte_offset);
474
475 void generate_shuffle(fs_inst *inst,
476 struct brw_reg dst,
477 struct brw_reg src,
478 struct brw_reg idx);
479
480 bool patch_discard_jumps_to_fb_writes();
481
482 const struct brw_compiler *compiler;
483 void *log_data; /* Passed to compiler->*_log functions */
484
485 const struct gen_device_info *devinfo;
486
487 struct brw_codegen *p;
488 struct brw_stage_prog_data * const prog_data;
489
490 unsigned dispatch_width; /**< 8, 16 or 32 */
491
492 exec_list discard_halt_patches;
493 unsigned promoted_constants;
494 bool runtime_check_aads_emit;
495 bool debug_flag;
496 const char *shader_name;
497 gl_shader_stage stage;
498 void *mem_ctx;
499 };
500
501 namespace brw {
502 inline fs_reg
503 fetch_payload_reg(const brw::fs_builder &bld, uint8_t regs[2],
504 brw_reg_type type = BRW_REGISTER_TYPE_F, unsigned n = 1)
505 {
506 if (!regs[0])
507 return fs_reg();
508
509 if (bld.dispatch_width() > 16) {
510 const fs_reg tmp = bld.vgrf(type, n);
511 const brw::fs_builder hbld = bld.exec_all().group(16, 0);
512 const unsigned m = bld.dispatch_width() / hbld.dispatch_width();
513 fs_reg *const components = new fs_reg[n * m];
514
515 for (unsigned c = 0; c < n; c++) {
516 for (unsigned g = 0; g < m; g++) {
517 components[c * m + g] =
518 offset(retype(brw_vec8_grf(regs[g], 0), type), hbld, c);
519 }
520 }
521
522 hbld.LOAD_PAYLOAD(tmp, components, n * m, 0);
523
524 delete[] components;
525 return tmp;
526
527 } else {
528 return fs_reg(retype(brw_vec8_grf(regs[0], 0), type));
529 }
530 }
531 }
532
533 void shuffle_from_32bit_read(const brw::fs_builder &bld,
534 const fs_reg &dst,
535 const fs_reg &src,
536 uint32_t first_component,
537 uint32_t components);
538
539 fs_reg shuffle_for_32bit_write(const brw::fs_builder &bld,
540 const fs_reg &src,
541 uint32_t first_component,
542 uint32_t components);
543
544 fs_reg setup_imm_df(const brw::fs_builder &bld,
545 double v);
546
547 fs_reg setup_imm_b(const brw::fs_builder &bld,
548 int8_t v);
549
550 fs_reg setup_imm_ub(const brw::fs_builder &bld,
551 uint8_t v);
552
553 enum brw_barycentric_mode brw_barycentric_mode(enum glsl_interp_mode mode,
554 nir_intrinsic_op op);
555
556 #endif /* BRW_FS_H */