intel/fs: Split fetch_payload_reg() into separate helper for barycentrics.
[mesa.git] / src / intel / compiler / brw_fs_visitor.cpp
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 /** @file brw_fs_visitor.cpp
25 *
26 * This file supports generating the FS LIR from the GLSL IR. The LIR
27 * makes it easier to do backend-specific optimizations than doing so
28 * in the GLSL IR or in the native code.
29 */
30 #include "brw_fs.h"
31 #include "compiler/glsl_types.h"
32
33 using namespace brw;
34
35 /* Sample from the MCS surface attached to this multisample texture. */
36 fs_reg
37 fs_visitor::emit_mcs_fetch(const fs_reg &coordinate, unsigned components,
38 const fs_reg &texture,
39 const fs_reg &texture_handle)
40 {
41 const fs_reg dest = vgrf(glsl_type::uvec4_type);
42
43 fs_reg srcs[TEX_LOGICAL_NUM_SRCS];
44 srcs[TEX_LOGICAL_SRC_COORDINATE] = coordinate;
45 srcs[TEX_LOGICAL_SRC_SURFACE] = texture;
46 srcs[TEX_LOGICAL_SRC_SAMPLER] = brw_imm_ud(0);
47 srcs[TEX_LOGICAL_SRC_SURFACE_HANDLE] = texture_handle;
48 srcs[TEX_LOGICAL_SRC_COORD_COMPONENTS] = brw_imm_d(components);
49 srcs[TEX_LOGICAL_SRC_GRAD_COMPONENTS] = brw_imm_d(0);
50
51 fs_inst *inst = bld.emit(SHADER_OPCODE_TXF_MCS_LOGICAL, dest, srcs,
52 ARRAY_SIZE(srcs));
53
54 /* We only care about one or two regs of response, but the sampler always
55 * writes 4/8.
56 */
57 inst->size_written = 4 * dest.component_size(inst->exec_size);
58
59 return dest;
60 }
61
62 /**
63 * Apply workarounds for Gen6 gather with UINT/SINT
64 */
65 void
66 fs_visitor::emit_gen6_gather_wa(uint8_t wa, fs_reg dst)
67 {
68 if (!wa)
69 return;
70
71 int width = (wa & WA_8BIT) ? 8 : 16;
72
73 for (int i = 0; i < 4; i++) {
74 fs_reg dst_f = retype(dst, BRW_REGISTER_TYPE_F);
75 /* Convert from UNORM to UINT */
76 bld.MUL(dst_f, dst_f, brw_imm_f((1 << width) - 1));
77 bld.MOV(dst, dst_f);
78
79 if (wa & WA_SIGN) {
80 /* Reinterpret the UINT value as a signed INT value by
81 * shifting the sign bit into place, then shifting back
82 * preserving sign.
83 */
84 bld.SHL(dst, dst, brw_imm_d(32 - width));
85 bld.ASR(dst, dst, brw_imm_d(32 - width));
86 }
87
88 dst = offset(dst, bld, 1);
89 }
90 }
91
92 /** Emits a dummy fragment shader consisting of magenta for bringup purposes. */
93 void
94 fs_visitor::emit_dummy_fs()
95 {
96 int reg_width = dispatch_width / 8;
97
98 /* Everyone's favorite color. */
99 const float color[4] = { 1.0, 0.0, 1.0, 0.0 };
100 for (int i = 0; i < 4; i++) {
101 bld.MOV(fs_reg(MRF, 2 + i * reg_width, BRW_REGISTER_TYPE_F),
102 brw_imm_f(color[i]));
103 }
104
105 fs_inst *write;
106 write = bld.emit(FS_OPCODE_FB_WRITE);
107 write->eot = true;
108 write->last_rt = true;
109 if (devinfo->gen >= 6) {
110 write->base_mrf = 2;
111 write->mlen = 4 * reg_width;
112 } else {
113 write->header_size = 2;
114 write->base_mrf = 0;
115 write->mlen = 2 + 4 * reg_width;
116 }
117
118 /* Tell the SF we don't have any inputs. Gen4-5 require at least one
119 * varying to avoid GPU hangs, so set that.
120 */
121 struct brw_wm_prog_data *wm_prog_data = brw_wm_prog_data(this->prog_data);
122 wm_prog_data->num_varying_inputs = devinfo->gen < 6 ? 1 : 0;
123 memset(wm_prog_data->urb_setup, -1,
124 sizeof(wm_prog_data->urb_setup[0]) * VARYING_SLOT_MAX);
125
126 /* We don't have any uniforms. */
127 stage_prog_data->nr_params = 0;
128 stage_prog_data->nr_pull_params = 0;
129 stage_prog_data->curb_read_length = 0;
130 stage_prog_data->dispatch_grf_start_reg = 2;
131 wm_prog_data->dispatch_grf_start_reg_16 = 2;
132 wm_prog_data->dispatch_grf_start_reg_32 = 2;
133 grf_used = 1; /* Gen4-5 don't allow zero GRF blocks */
134
135 calculate_cfg();
136 }
137
138 /* The register location here is relative to the start of the URB
139 * data. It will get adjusted to be a real location before
140 * generate_code() time.
141 */
142 fs_reg
143 fs_visitor::interp_reg(int location, int channel)
144 {
145 assert(stage == MESA_SHADER_FRAGMENT);
146 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
147 int regnr = prog_data->urb_setup[location] * 4 + channel;
148 assert(prog_data->urb_setup[location] != -1);
149
150 return fs_reg(ATTR, regnr, BRW_REGISTER_TYPE_F);
151 }
152
153 /** Emits the interpolation for the varying inputs. */
154 void
155 fs_visitor::emit_interpolation_setup_gen4()
156 {
157 struct brw_reg g1_uw = retype(brw_vec1_grf(1, 0), BRW_REGISTER_TYPE_UW);
158
159 fs_builder abld = bld.annotate("compute pixel centers");
160 this->pixel_x = vgrf(glsl_type::uint_type);
161 this->pixel_y = vgrf(glsl_type::uint_type);
162 this->pixel_x.type = BRW_REGISTER_TYPE_UW;
163 this->pixel_y.type = BRW_REGISTER_TYPE_UW;
164 abld.ADD(this->pixel_x,
165 fs_reg(stride(suboffset(g1_uw, 4), 2, 4, 0)),
166 fs_reg(brw_imm_v(0x10101010)));
167 abld.ADD(this->pixel_y,
168 fs_reg(stride(suboffset(g1_uw, 5), 2, 4, 0)),
169 fs_reg(brw_imm_v(0x11001100)));
170
171 abld = bld.annotate("compute pixel deltas from v0");
172
173 this->delta_xy[BRW_BARYCENTRIC_PERSPECTIVE_PIXEL] =
174 vgrf(glsl_type::vec2_type);
175 const fs_reg &delta_xy = this->delta_xy[BRW_BARYCENTRIC_PERSPECTIVE_PIXEL];
176 const fs_reg xstart(negate(brw_vec1_grf(1, 0)));
177 const fs_reg ystart(negate(brw_vec1_grf(1, 1)));
178
179 if (devinfo->has_pln && dispatch_width == 16) {
180 for (unsigned i = 0; i < 2; i++) {
181 abld.half(i).ADD(half(offset(delta_xy, abld, i), 0),
182 half(this->pixel_x, i), xstart);
183 abld.half(i).ADD(half(offset(delta_xy, abld, i), 1),
184 half(this->pixel_y, i), ystart);
185 }
186 } else {
187 abld.ADD(offset(delta_xy, abld, 0), this->pixel_x, xstart);
188 abld.ADD(offset(delta_xy, abld, 1), this->pixel_y, ystart);
189 }
190
191 abld = bld.annotate("compute pos.w and 1/pos.w");
192 /* Compute wpos.w. It's always in our setup, since it's needed to
193 * interpolate the other attributes.
194 */
195 this->wpos_w = vgrf(glsl_type::float_type);
196 abld.emit(FS_OPCODE_LINTERP, wpos_w, delta_xy,
197 component(interp_reg(VARYING_SLOT_POS, 3), 0));
198 /* Compute the pixel 1/W value from wpos.w. */
199 this->pixel_w = vgrf(glsl_type::float_type);
200 abld.emit(SHADER_OPCODE_RCP, this->pixel_w, wpos_w);
201 }
202
203 static unsigned
204 brw_rnd_mode_from_nir(unsigned mode, unsigned *mask)
205 {
206 unsigned brw_mode = 0;
207 *mask = 0;
208
209 if ((FLOAT_CONTROLS_ROUNDING_MODE_RTZ_FP16 |
210 FLOAT_CONTROLS_ROUNDING_MODE_RTZ_FP32 |
211 FLOAT_CONTROLS_ROUNDING_MODE_RTZ_FP64) &
212 mode) {
213 brw_mode |= BRW_RND_MODE_RTZ << BRW_CR0_RND_MODE_SHIFT;
214 *mask |= BRW_CR0_RND_MODE_MASK;
215 }
216 if ((FLOAT_CONTROLS_ROUNDING_MODE_RTE_FP16 |
217 FLOAT_CONTROLS_ROUNDING_MODE_RTE_FP32 |
218 FLOAT_CONTROLS_ROUNDING_MODE_RTE_FP64) &
219 mode) {
220 brw_mode |= BRW_RND_MODE_RTNE << BRW_CR0_RND_MODE_SHIFT;
221 *mask |= BRW_CR0_RND_MODE_MASK;
222 }
223 if (mode & FLOAT_CONTROLS_DENORM_PRESERVE_FP16) {
224 brw_mode |= BRW_CR0_FP16_DENORM_PRESERVE;
225 *mask |= BRW_CR0_FP16_DENORM_PRESERVE;
226 }
227 if (mode & FLOAT_CONTROLS_DENORM_PRESERVE_FP32) {
228 brw_mode |= BRW_CR0_FP32_DENORM_PRESERVE;
229 *mask |= BRW_CR0_FP32_DENORM_PRESERVE;
230 }
231 if (mode & FLOAT_CONTROLS_DENORM_PRESERVE_FP64) {
232 brw_mode |= BRW_CR0_FP64_DENORM_PRESERVE;
233 *mask |= BRW_CR0_FP64_DENORM_PRESERVE;
234 }
235 if (mode & FLOAT_CONTROLS_DENORM_FLUSH_TO_ZERO_FP16)
236 *mask |= BRW_CR0_FP16_DENORM_PRESERVE;
237 if (mode & FLOAT_CONTROLS_DENORM_FLUSH_TO_ZERO_FP32)
238 *mask |= BRW_CR0_FP32_DENORM_PRESERVE;
239 if (mode & FLOAT_CONTROLS_DENORM_FLUSH_TO_ZERO_FP64)
240 *mask |= BRW_CR0_FP64_DENORM_PRESERVE;
241 if (mode == FLOAT_CONTROLS_DEFAULT_FLOAT_CONTROL_MODE)
242 *mask |= BRW_CR0_FP_MODE_MASK;
243
244 return brw_mode;
245 }
246
247 void
248 fs_visitor::emit_shader_float_controls_execution_mode()
249 {
250 unsigned execution_mode = this->nir->info.float_controls_execution_mode;
251 if (execution_mode == FLOAT_CONTROLS_DEFAULT_FLOAT_CONTROL_MODE)
252 return;
253
254 fs_builder abld = bld.annotate("shader floats control execution mode");
255 unsigned mask = 0;
256 unsigned mode = brw_rnd_mode_from_nir(execution_mode, &mask);
257 abld.emit(SHADER_OPCODE_FLOAT_CONTROL_MODE, bld.null_reg_ud(),
258 brw_imm_d(mode), brw_imm_d(mask));
259 }
260
261 /** Emits the interpolation for the varying inputs. */
262 void
263 fs_visitor::emit_interpolation_setup_gen6()
264 {
265 fs_builder abld = bld.annotate("compute pixel centers");
266
267 this->pixel_x = vgrf(glsl_type::float_type);
268 this->pixel_y = vgrf(glsl_type::float_type);
269
270 for (unsigned i = 0; i < DIV_ROUND_UP(dispatch_width, 16); i++) {
271 const fs_builder hbld = abld.group(MIN2(16, dispatch_width), i);
272 struct brw_reg gi_uw = retype(brw_vec1_grf(1 + i, 0), BRW_REGISTER_TYPE_UW);
273
274 if (devinfo->gen >= 8 || dispatch_width == 8) {
275 /* The "Register Region Restrictions" page says for BDW (and newer,
276 * presumably):
277 *
278 * "When destination spans two registers, the source may be one or
279 * two registers. The destination elements must be evenly split
280 * between the two registers."
281 *
282 * Thus we can do a single add(16) in SIMD8 or an add(32) in SIMD16
283 * to compute our pixel centers.
284 */
285 const fs_builder dbld =
286 abld.exec_all().group(hbld.dispatch_width() * 2, 0);
287 fs_reg int_pixel_xy = dbld.vgrf(BRW_REGISTER_TYPE_UW);
288
289 dbld.ADD(int_pixel_xy,
290 fs_reg(stride(suboffset(gi_uw, 4), 1, 4, 0)),
291 fs_reg(brw_imm_v(0x11001010)));
292
293 hbld.emit(FS_OPCODE_PIXEL_X, offset(pixel_x, hbld, i), int_pixel_xy);
294 hbld.emit(FS_OPCODE_PIXEL_Y, offset(pixel_y, hbld, i), int_pixel_xy);
295 } else {
296 /* The "Register Region Restrictions" page says for SNB, IVB, HSW:
297 *
298 * "When destination spans two registers, the source MUST span
299 * two registers."
300 *
301 * Since the GRF source of the ADD will only read a single register,
302 * we must do two separate ADDs in SIMD16.
303 */
304 const fs_reg int_pixel_x = hbld.vgrf(BRW_REGISTER_TYPE_UW);
305 const fs_reg int_pixel_y = hbld.vgrf(BRW_REGISTER_TYPE_UW);
306
307 hbld.ADD(int_pixel_x,
308 fs_reg(stride(suboffset(gi_uw, 4), 2, 4, 0)),
309 fs_reg(brw_imm_v(0x10101010)));
310 hbld.ADD(int_pixel_y,
311 fs_reg(stride(suboffset(gi_uw, 5), 2, 4, 0)),
312 fs_reg(brw_imm_v(0x11001100)));
313
314 /* As of gen6, we can no longer mix float and int sources. We have
315 * to turn the integer pixel centers into floats for their actual
316 * use.
317 */
318 hbld.MOV(offset(pixel_x, hbld, i), int_pixel_x);
319 hbld.MOV(offset(pixel_y, hbld, i), int_pixel_y);
320 }
321 }
322
323 abld = bld.annotate("compute pos.w");
324 this->pixel_w = fetch_payload_reg(abld, payload.source_w_reg);
325 this->wpos_w = vgrf(glsl_type::float_type);
326 abld.emit(SHADER_OPCODE_RCP, this->wpos_w, this->pixel_w);
327
328 struct brw_wm_prog_data *wm_prog_data = brw_wm_prog_data(prog_data);
329
330 for (int i = 0; i < BRW_BARYCENTRIC_MODE_COUNT; ++i) {
331 this->delta_xy[i] = fetch_barycentric_reg(
332 bld, payload.barycentric_coord_reg[i]);
333 }
334
335 uint32_t centroid_modes = wm_prog_data->barycentric_interp_modes &
336 (1 << BRW_BARYCENTRIC_PERSPECTIVE_CENTROID |
337 1 << BRW_BARYCENTRIC_NONPERSPECTIVE_CENTROID);
338
339 if (devinfo->needs_unlit_centroid_workaround && centroid_modes) {
340 /* Get the pixel/sample mask into f0 so that we know which
341 * pixels are lit. Then, for each channel that is unlit,
342 * replace the centroid data with non-centroid data.
343 */
344 for (unsigned i = 0; i < DIV_ROUND_UP(dispatch_width, 16); i++) {
345 bld.exec_all().group(1, 0)
346 .MOV(retype(brw_flag_reg(0, i), BRW_REGISTER_TYPE_UW),
347 retype(brw_vec1_grf(1 + i, 7), BRW_REGISTER_TYPE_UW));
348 }
349
350 for (int i = 0; i < BRW_BARYCENTRIC_MODE_COUNT; ++i) {
351 if (!(centroid_modes & (1 << i)))
352 continue;
353
354 const fs_reg centroid_delta_xy = delta_xy[i];
355 const fs_reg &pixel_delta_xy = delta_xy[i - 1];
356
357 delta_xy[i] = bld.vgrf(BRW_REGISTER_TYPE_F, 2);
358
359 for (unsigned c = 0; c < 2; c++) {
360 for (unsigned q = 0; q < dispatch_width / 8; q++) {
361 const unsigned idx = c + (q & 2) + (q & 1) * dispatch_width / 8;
362 set_predicate(BRW_PREDICATE_NORMAL,
363 bld.half(q).SEL(horiz_offset(delta_xy[i], idx * 8),
364 horiz_offset(centroid_delta_xy, idx * 8),
365 horiz_offset(pixel_delta_xy, idx * 8)));
366 }
367 }
368 }
369 }
370 }
371
372 static enum brw_conditional_mod
373 cond_for_alpha_func(GLenum func)
374 {
375 switch(func) {
376 case GL_GREATER:
377 return BRW_CONDITIONAL_G;
378 case GL_GEQUAL:
379 return BRW_CONDITIONAL_GE;
380 case GL_LESS:
381 return BRW_CONDITIONAL_L;
382 case GL_LEQUAL:
383 return BRW_CONDITIONAL_LE;
384 case GL_EQUAL:
385 return BRW_CONDITIONAL_EQ;
386 case GL_NOTEQUAL:
387 return BRW_CONDITIONAL_NEQ;
388 default:
389 unreachable("Not reached");
390 }
391 }
392
393 /**
394 * Alpha test support for when we compile it into the shader instead
395 * of using the normal fixed-function alpha test.
396 */
397 void
398 fs_visitor::emit_alpha_test()
399 {
400 assert(stage == MESA_SHADER_FRAGMENT);
401 brw_wm_prog_key *key = (brw_wm_prog_key*) this->key;
402 const fs_builder abld = bld.annotate("Alpha test");
403
404 fs_inst *cmp;
405 if (key->alpha_test_func == GL_ALWAYS)
406 return;
407
408 if (key->alpha_test_func == GL_NEVER) {
409 /* f0.1 = 0 */
410 fs_reg some_reg = fs_reg(retype(brw_vec8_grf(0, 0),
411 BRW_REGISTER_TYPE_UW));
412 cmp = abld.CMP(bld.null_reg_f(), some_reg, some_reg,
413 BRW_CONDITIONAL_NEQ);
414 } else {
415 /* RT0 alpha */
416 fs_reg color = offset(outputs[0], bld, 3);
417
418 /* f0.1 &= func(color, ref) */
419 cmp = abld.CMP(bld.null_reg_f(), color, brw_imm_f(key->alpha_test_ref),
420 cond_for_alpha_func(key->alpha_test_func));
421 }
422 cmp->predicate = BRW_PREDICATE_NORMAL;
423 cmp->flag_subreg = 1;
424 }
425
426 fs_inst *
427 fs_visitor::emit_single_fb_write(const fs_builder &bld,
428 fs_reg color0, fs_reg color1,
429 fs_reg src0_alpha, unsigned components)
430 {
431 assert(stage == MESA_SHADER_FRAGMENT);
432 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
433
434 /* Hand over gl_FragDepth or the payload depth. */
435 const fs_reg dst_depth = fetch_payload_reg(bld, payload.dest_depth_reg);
436 fs_reg src_depth, src_stencil;
437
438 if (source_depth_to_render_target) {
439 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_DEPTH))
440 src_depth = frag_depth;
441 else
442 src_depth = fetch_payload_reg(bld, payload.source_depth_reg);
443 }
444
445 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_STENCIL))
446 src_stencil = frag_stencil;
447
448 const fs_reg sources[] = {
449 color0, color1, src0_alpha, src_depth, dst_depth, src_stencil,
450 (prog_data->uses_omask ? sample_mask : fs_reg()),
451 brw_imm_ud(components)
452 };
453 assert(ARRAY_SIZE(sources) - 1 == FB_WRITE_LOGICAL_SRC_COMPONENTS);
454 fs_inst *write = bld.emit(FS_OPCODE_FB_WRITE_LOGICAL, fs_reg(),
455 sources, ARRAY_SIZE(sources));
456
457 if (prog_data->uses_kill) {
458 write->predicate = BRW_PREDICATE_NORMAL;
459 write->flag_subreg = 1;
460 }
461
462 return write;
463 }
464
465 void
466 fs_visitor::emit_fb_writes()
467 {
468 assert(stage == MESA_SHADER_FRAGMENT);
469 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
470 brw_wm_prog_key *key = (brw_wm_prog_key*) this->key;
471
472 fs_inst *inst = NULL;
473
474 if (source_depth_to_render_target && devinfo->gen == 6) {
475 /* For outputting oDepth on gen6, SIMD8 writes have to be used. This
476 * would require SIMD8 moves of each half to message regs, e.g. by using
477 * the SIMD lowering pass. Unfortunately this is more difficult than it
478 * sounds because the SIMD8 single-source message lacks channel selects
479 * for the second and third subspans.
480 */
481 limit_dispatch_width(8, "Depth writes unsupported in SIMD16+ mode.\n");
482 }
483
484 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_STENCIL)) {
485 /* From the 'Render Target Write message' section of the docs:
486 * "Output Stencil is not supported with SIMD16 Render Target Write
487 * Messages."
488 */
489 limit_dispatch_width(8, "gl_FragStencilRefARB unsupported "
490 "in SIMD16+ mode.\n");
491 }
492
493 /* ANV doesn't know about sample mask output during the wm key creation
494 * so we compute if we need replicate alpha and emit alpha to coverage
495 * workaround here.
496 */
497 prog_data->replicate_alpha = key->alpha_test_replicate_alpha ||
498 (key->nr_color_regions > 1 && key->alpha_to_coverage &&
499 (sample_mask.file == BAD_FILE || devinfo->gen == 6));
500
501 for (int target = 0; target < key->nr_color_regions; target++) {
502 /* Skip over outputs that weren't written. */
503 if (this->outputs[target].file == BAD_FILE)
504 continue;
505
506 const fs_builder abld = bld.annotate(
507 ralloc_asprintf(this->mem_ctx, "FB write target %d", target));
508
509 fs_reg src0_alpha;
510 if (devinfo->gen >= 6 && prog_data->replicate_alpha && target != 0)
511 src0_alpha = offset(outputs[0], bld, 3);
512
513 inst = emit_single_fb_write(abld, this->outputs[target],
514 this->dual_src_output, src0_alpha, 4);
515 inst->target = target;
516 }
517
518 prog_data->dual_src_blend = (this->dual_src_output.file != BAD_FILE &&
519 this->outputs[0].file != BAD_FILE);
520 assert(!prog_data->dual_src_blend || key->nr_color_regions == 1);
521
522 if (inst == NULL) {
523 /* Even if there's no color buffers enabled, we still need to send
524 * alpha out the pipeline to our null renderbuffer to support
525 * alpha-testing, alpha-to-coverage, and so on.
526 */
527 /* FINISHME: Factor out this frequently recurring pattern into a
528 * helper function.
529 */
530 const fs_reg srcs[] = { reg_undef, reg_undef,
531 reg_undef, offset(this->outputs[0], bld, 3) };
532 const fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD, 4);
533 bld.LOAD_PAYLOAD(tmp, srcs, 4, 0);
534
535 inst = emit_single_fb_write(bld, tmp, reg_undef, reg_undef, 4);
536 inst->target = 0;
537 }
538
539 inst->last_rt = true;
540 inst->eot = true;
541 }
542
543 void
544 fs_visitor::emit_urb_writes(const fs_reg &gs_vertex_count)
545 {
546 int slot, urb_offset, length;
547 int starting_urb_offset = 0;
548 const struct brw_vue_prog_data *vue_prog_data =
549 brw_vue_prog_data(this->prog_data);
550 const struct brw_vs_prog_key *vs_key =
551 (const struct brw_vs_prog_key *) this->key;
552 const GLbitfield64 psiz_mask =
553 VARYING_BIT_LAYER | VARYING_BIT_VIEWPORT | VARYING_BIT_PSIZ;
554 const struct brw_vue_map *vue_map = &vue_prog_data->vue_map;
555 bool flush;
556 fs_reg sources[8];
557 fs_reg urb_handle;
558
559 if (stage == MESA_SHADER_TESS_EVAL)
560 urb_handle = fs_reg(retype(brw_vec8_grf(4, 0), BRW_REGISTER_TYPE_UD));
561 else
562 urb_handle = fs_reg(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD));
563
564 opcode opcode = SHADER_OPCODE_URB_WRITE_SIMD8;
565 int header_size = 1;
566 fs_reg per_slot_offsets;
567
568 if (stage == MESA_SHADER_GEOMETRY) {
569 const struct brw_gs_prog_data *gs_prog_data =
570 brw_gs_prog_data(this->prog_data);
571
572 /* We need to increment the Global Offset to skip over the control data
573 * header and the extra "Vertex Count" field (1 HWord) at the beginning
574 * of the VUE. We're counting in OWords, so the units are doubled.
575 */
576 starting_urb_offset = 2 * gs_prog_data->control_data_header_size_hwords;
577 if (gs_prog_data->static_vertex_count == -1)
578 starting_urb_offset += 2;
579
580 /* We also need to use per-slot offsets. The per-slot offset is the
581 * Vertex Count. SIMD8 mode processes 8 different primitives at a
582 * time; each may output a different number of vertices.
583 */
584 opcode = SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT;
585 header_size++;
586
587 /* The URB offset is in 128-bit units, so we need to multiply by 2 */
588 const int output_vertex_size_owords =
589 gs_prog_data->output_vertex_size_hwords * 2;
590
591 if (gs_vertex_count.file == IMM) {
592 per_slot_offsets = brw_imm_ud(output_vertex_size_owords *
593 gs_vertex_count.ud);
594 } else {
595 per_slot_offsets = vgrf(glsl_type::uint_type);
596 bld.MUL(per_slot_offsets, gs_vertex_count,
597 brw_imm_ud(output_vertex_size_owords));
598 }
599 }
600
601 length = 0;
602 urb_offset = starting_urb_offset;
603 flush = false;
604
605 /* SSO shaders can have VUE slots allocated which are never actually
606 * written to, so ignore them when looking for the last (written) slot.
607 */
608 int last_slot = vue_map->num_slots - 1;
609 while (last_slot > 0 &&
610 (vue_map->slot_to_varying[last_slot] == BRW_VARYING_SLOT_PAD ||
611 outputs[vue_map->slot_to_varying[last_slot]].file == BAD_FILE)) {
612 last_slot--;
613 }
614
615 bool urb_written = false;
616 for (slot = 0; slot < vue_map->num_slots; slot++) {
617 int varying = vue_map->slot_to_varying[slot];
618 switch (varying) {
619 case VARYING_SLOT_PSIZ: {
620 /* The point size varying slot is the vue header and is always in the
621 * vue map. But often none of the special varyings that live there
622 * are written and in that case we can skip writing to the vue
623 * header, provided the corresponding state properly clamps the
624 * values further down the pipeline. */
625 if ((vue_map->slots_valid & psiz_mask) == 0) {
626 assert(length == 0);
627 urb_offset++;
628 break;
629 }
630
631 fs_reg zero(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
632 bld.MOV(zero, brw_imm_ud(0u));
633
634 sources[length++] = zero;
635 if (vue_map->slots_valid & VARYING_BIT_LAYER)
636 sources[length++] = this->outputs[VARYING_SLOT_LAYER];
637 else
638 sources[length++] = zero;
639
640 if (vue_map->slots_valid & VARYING_BIT_VIEWPORT)
641 sources[length++] = this->outputs[VARYING_SLOT_VIEWPORT];
642 else
643 sources[length++] = zero;
644
645 if (vue_map->slots_valid & VARYING_BIT_PSIZ)
646 sources[length++] = this->outputs[VARYING_SLOT_PSIZ];
647 else
648 sources[length++] = zero;
649 break;
650 }
651 case BRW_VARYING_SLOT_NDC:
652 case VARYING_SLOT_EDGE:
653 unreachable("unexpected scalar vs output");
654 break;
655
656 default:
657 /* gl_Position is always in the vue map, but isn't always written by
658 * the shader. Other varyings (clip distances) get added to the vue
659 * map but don't always get written. In those cases, the
660 * corresponding this->output[] slot will be invalid we and can skip
661 * the urb write for the varying. If we've already queued up a vue
662 * slot for writing we flush a mlen 5 urb write, otherwise we just
663 * advance the urb_offset.
664 */
665 if (varying == BRW_VARYING_SLOT_PAD ||
666 this->outputs[varying].file == BAD_FILE) {
667 if (length > 0)
668 flush = true;
669 else
670 urb_offset++;
671 break;
672 }
673
674 if (stage == MESA_SHADER_VERTEX && vs_key->clamp_vertex_color &&
675 (varying == VARYING_SLOT_COL0 ||
676 varying == VARYING_SLOT_COL1 ||
677 varying == VARYING_SLOT_BFC0 ||
678 varying == VARYING_SLOT_BFC1)) {
679 /* We need to clamp these guys, so do a saturating MOV into a
680 * temp register and use that for the payload.
681 */
682 for (int i = 0; i < 4; i++) {
683 fs_reg reg = fs_reg(VGRF, alloc.allocate(1), outputs[varying].type);
684 fs_reg src = offset(this->outputs[varying], bld, i);
685 set_saturate(true, bld.MOV(reg, src));
686 sources[length++] = reg;
687 }
688 } else {
689 for (unsigned i = 0; i < 4; i++)
690 sources[length++] = offset(this->outputs[varying], bld, i);
691 }
692 break;
693 }
694
695 const fs_builder abld = bld.annotate("URB write");
696
697 /* If we've queued up 8 registers of payload (2 VUE slots), if this is
698 * the last slot or if we need to flush (see BAD_FILE varying case
699 * above), emit a URB write send now to flush out the data.
700 */
701 if (length == 8 || (length > 0 && slot == last_slot))
702 flush = true;
703 if (flush) {
704 fs_reg *payload_sources =
705 ralloc_array(mem_ctx, fs_reg, length + header_size);
706 fs_reg payload = fs_reg(VGRF, alloc.allocate(length + header_size),
707 BRW_REGISTER_TYPE_F);
708 payload_sources[0] = urb_handle;
709
710 if (opcode == SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT)
711 payload_sources[1] = per_slot_offsets;
712
713 memcpy(&payload_sources[header_size], sources,
714 length * sizeof sources[0]);
715
716 abld.LOAD_PAYLOAD(payload, payload_sources, length + header_size,
717 header_size);
718
719 fs_inst *inst = abld.emit(opcode, reg_undef, payload);
720
721 /* For ICL WA 1805992985 one needs additional write in the end. */
722 if (devinfo->gen == 11 && stage == MESA_SHADER_TESS_EVAL)
723 inst->eot = false;
724 else
725 inst->eot = slot == last_slot && stage != MESA_SHADER_GEOMETRY;
726
727 inst->mlen = length + header_size;
728 inst->offset = urb_offset;
729 urb_offset = starting_urb_offset + slot + 1;
730 length = 0;
731 flush = false;
732 urb_written = true;
733 }
734 }
735
736 /* If we don't have any valid slots to write, just do a minimal urb write
737 * send to terminate the shader. This includes 1 slot of undefined data,
738 * because it's invalid to write 0 data:
739 *
740 * From the Broadwell PRM, Volume 7: 3D Media GPGPU, Shared Functions -
741 * Unified Return Buffer (URB) > URB_SIMD8_Write and URB_SIMD8_Read >
742 * Write Data Payload:
743 *
744 * "The write data payload can be between 1 and 8 message phases long."
745 */
746 if (!urb_written) {
747 /* For GS, just turn EmitVertex() into a no-op. We don't want it to
748 * end the thread, and emit_gs_thread_end() already emits a SEND with
749 * EOT at the end of the program for us.
750 */
751 if (stage == MESA_SHADER_GEOMETRY)
752 return;
753
754 fs_reg payload = fs_reg(VGRF, alloc.allocate(2), BRW_REGISTER_TYPE_UD);
755 bld.exec_all().MOV(payload, urb_handle);
756
757 fs_inst *inst = bld.emit(SHADER_OPCODE_URB_WRITE_SIMD8, reg_undef, payload);
758 inst->eot = true;
759 inst->mlen = 2;
760 inst->offset = 1;
761 return;
762 }
763
764 /* ICL WA 1805992985:
765 *
766 * ICLLP GPU hangs on one of tessellation vkcts tests with DS not done. The
767 * send cycle, which is a urb write with an eot must be 4 phases long and
768 * all 8 lanes must valid.
769 */
770 if (devinfo->gen == 11 && stage == MESA_SHADER_TESS_EVAL) {
771 fs_reg payload = fs_reg(VGRF, alloc.allocate(6), BRW_REGISTER_TYPE_UD);
772
773 /* Workaround requires all 8 channels (lanes) to be valid. This is
774 * understood to mean they all need to be alive. First trick is to find
775 * a live channel and copy its urb handle for all the other channels to
776 * make sure all handles are valid.
777 */
778 bld.exec_all().MOV(payload, bld.emit_uniformize(urb_handle));
779
780 /* Second trick is to use masked URB write where one can tell the HW to
781 * actually write data only for selected channels even though all are
782 * active.
783 * Third trick is to take advantage of the must-be-zero (MBZ) area in
784 * the very beginning of the URB.
785 *
786 * One masks data to be written only for the first channel and uses
787 * offset zero explicitly to land data to the MBZ area avoiding trashing
788 * any other part of the URB.
789 *
790 * Since the WA says that the write needs to be 4 phases long one uses
791 * 4 slots data. All are explicitly zeros in order to to keep the MBZ
792 * area written as zeros.
793 */
794 bld.exec_all().MOV(offset(payload, bld, 1), brw_imm_ud(0x10000u));
795 bld.exec_all().MOV(offset(payload, bld, 2), brw_imm_ud(0u));
796 bld.exec_all().MOV(offset(payload, bld, 3), brw_imm_ud(0u));
797 bld.exec_all().MOV(offset(payload, bld, 4), brw_imm_ud(0u));
798 bld.exec_all().MOV(offset(payload, bld, 5), brw_imm_ud(0u));
799
800 fs_inst *inst = bld.exec_all().emit(SHADER_OPCODE_URB_WRITE_SIMD8_MASKED,
801 reg_undef, payload);
802 inst->eot = true;
803 inst->mlen = 6;
804 inst->offset = 0;
805 }
806 }
807
808 void
809 fs_visitor::emit_cs_terminate()
810 {
811 assert(devinfo->gen >= 7);
812
813 /* We are getting the thread ID from the compute shader header */
814 assert(stage == MESA_SHADER_COMPUTE);
815
816 /* We can't directly send from g0, since sends with EOT have to use
817 * g112-127. So, copy it to a virtual register, The register allocator will
818 * make sure it uses the appropriate register range.
819 */
820 struct brw_reg g0 = retype(brw_vec8_grf(0, 0), BRW_REGISTER_TYPE_UD);
821 fs_reg payload = fs_reg(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
822 bld.group(8, 0).exec_all().MOV(payload, g0);
823
824 /* Send a message to the thread spawner to terminate the thread. */
825 fs_inst *inst = bld.exec_all()
826 .emit(CS_OPCODE_CS_TERMINATE, reg_undef, payload);
827 inst->eot = true;
828 }
829
830 void
831 fs_visitor::emit_barrier()
832 {
833 uint32_t barrier_id_mask;
834 switch (devinfo->gen) {
835 case 7:
836 case 8:
837 barrier_id_mask = 0x0f000000u; break;
838 case 9:
839 case 10:
840 barrier_id_mask = 0x8f000000u; break;
841 case 11:
842 case 12:
843 barrier_id_mask = 0x7f000000u; break;
844 default:
845 unreachable("barrier is only available on gen >= 7");
846 }
847
848 /* We are getting the barrier ID from the compute shader header */
849 assert(stage == MESA_SHADER_COMPUTE);
850
851 fs_reg payload = fs_reg(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
852
853 /* Clear the message payload */
854 bld.exec_all().group(8, 0).MOV(payload, brw_imm_ud(0u));
855
856 /* Copy the barrier id from r0.2 to the message payload reg.2 */
857 fs_reg r0_2 = fs_reg(retype(brw_vec1_grf(0, 2), BRW_REGISTER_TYPE_UD));
858 bld.exec_all().group(1, 0).AND(component(payload, 2), r0_2,
859 brw_imm_ud(barrier_id_mask));
860
861 /* Emit a gateway "barrier" message using the payload we set up, followed
862 * by a wait instruction.
863 */
864 bld.exec_all().emit(SHADER_OPCODE_BARRIER, reg_undef, payload);
865 }
866
867 fs_visitor::fs_visitor(const struct brw_compiler *compiler, void *log_data,
868 void *mem_ctx,
869 const brw_base_prog_key *key,
870 struct brw_stage_prog_data *prog_data,
871 const nir_shader *shader,
872 unsigned dispatch_width,
873 int shader_time_index,
874 const struct brw_vue_map *input_vue_map)
875 : backend_shader(compiler, log_data, mem_ctx, shader, prog_data),
876 key(key), gs_compile(NULL), prog_data(prog_data),
877 input_vue_map(input_vue_map),
878 dispatch_width(dispatch_width),
879 shader_time_index(shader_time_index),
880 bld(fs_builder(this, dispatch_width).at_end())
881 {
882 init();
883 }
884
885 fs_visitor::fs_visitor(const struct brw_compiler *compiler, void *log_data,
886 void *mem_ctx,
887 struct brw_gs_compile *c,
888 struct brw_gs_prog_data *prog_data,
889 const nir_shader *shader,
890 int shader_time_index)
891 : backend_shader(compiler, log_data, mem_ctx, shader,
892 &prog_data->base.base),
893 key(&c->key.base), gs_compile(c),
894 prog_data(&prog_data->base.base),
895 dispatch_width(8),
896 shader_time_index(shader_time_index),
897 bld(fs_builder(this, dispatch_width).at_end())
898 {
899 init();
900 }
901
902
903 void
904 fs_visitor::init()
905 {
906 if (key)
907 this->key_tex = &key->tex;
908 else
909 this->key_tex = NULL;
910
911 this->max_dispatch_width = 32;
912 this->prog_data = this->stage_prog_data;
913
914 this->failed = false;
915
916 this->nir_locals = NULL;
917 this->nir_ssa_values = NULL;
918
919 memset(&this->payload, 0, sizeof(this->payload));
920 this->source_depth_to_render_target = false;
921 this->runtime_check_aads_emit = false;
922 this->first_non_payload_grf = 0;
923 this->max_grf = devinfo->gen >= 7 ? GEN7_MRF_HACK_START : BRW_MAX_GRF;
924
925 this->virtual_grf_start = NULL;
926 this->virtual_grf_end = NULL;
927 this->live_intervals = NULL;
928 this->regs_live_at_ip = NULL;
929
930 this->uniforms = 0;
931 this->last_scratch = 0;
932 this->pull_constant_loc = NULL;
933 this->push_constant_loc = NULL;
934
935 this->shader_stats.scheduler_mode = NULL;
936 this->shader_stats.promoted_constants = 0,
937
938 this->grf_used = 0;
939 this->spilled_any_registers = false;
940 }
941
942 fs_visitor::~fs_visitor()
943 {
944 }