intel/fs: Use fs_regs instead of brw_regs in the unlit centroid workaround
[mesa.git] / src / intel / compiler / brw_fs_visitor.cpp
1 /*
2 * Copyright © 2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 /** @file brw_fs_visitor.cpp
25 *
26 * This file supports generating the FS LIR from the GLSL IR. The LIR
27 * makes it easier to do backend-specific optimizations than doing so
28 * in the GLSL IR or in the native code.
29 */
30 #include "brw_fs.h"
31 #include "compiler/glsl_types.h"
32
33 using namespace brw;
34
35 /* Sample from the MCS surface attached to this multisample texture. */
36 fs_reg
37 fs_visitor::emit_mcs_fetch(const fs_reg &coordinate, unsigned components,
38 const fs_reg &texture)
39 {
40 const fs_reg dest = vgrf(glsl_type::uvec4_type);
41
42 fs_reg srcs[TEX_LOGICAL_NUM_SRCS];
43 srcs[TEX_LOGICAL_SRC_COORDINATE] = coordinate;
44 srcs[TEX_LOGICAL_SRC_SURFACE] = texture;
45 srcs[TEX_LOGICAL_SRC_SAMPLER] = texture;
46 srcs[TEX_LOGICAL_SRC_COORD_COMPONENTS] = brw_imm_d(components);
47 srcs[TEX_LOGICAL_SRC_GRAD_COMPONENTS] = brw_imm_d(0);
48
49 fs_inst *inst = bld.emit(SHADER_OPCODE_TXF_MCS_LOGICAL, dest, srcs,
50 ARRAY_SIZE(srcs));
51
52 /* We only care about one or two regs of response, but the sampler always
53 * writes 4/8.
54 */
55 inst->size_written = 4 * dest.component_size(inst->exec_size);
56
57 return dest;
58 }
59
60 /**
61 * Apply workarounds for Gen6 gather with UINT/SINT
62 */
63 void
64 fs_visitor::emit_gen6_gather_wa(uint8_t wa, fs_reg dst)
65 {
66 if (!wa)
67 return;
68
69 int width = (wa & WA_8BIT) ? 8 : 16;
70
71 for (int i = 0; i < 4; i++) {
72 fs_reg dst_f = retype(dst, BRW_REGISTER_TYPE_F);
73 /* Convert from UNORM to UINT */
74 bld.MUL(dst_f, dst_f, brw_imm_f((1 << width) - 1));
75 bld.MOV(dst, dst_f);
76
77 if (wa & WA_SIGN) {
78 /* Reinterpret the UINT value as a signed INT value by
79 * shifting the sign bit into place, then shifting back
80 * preserving sign.
81 */
82 bld.SHL(dst, dst, brw_imm_d(32 - width));
83 bld.ASR(dst, dst, brw_imm_d(32 - width));
84 }
85
86 dst = offset(dst, bld, 1);
87 }
88 }
89
90 /** Emits a dummy fragment shader consisting of magenta for bringup purposes. */
91 void
92 fs_visitor::emit_dummy_fs()
93 {
94 int reg_width = dispatch_width / 8;
95
96 /* Everyone's favorite color. */
97 const float color[4] = { 1.0, 0.0, 1.0, 0.0 };
98 for (int i = 0; i < 4; i++) {
99 bld.MOV(fs_reg(MRF, 2 + i * reg_width, BRW_REGISTER_TYPE_F),
100 brw_imm_f(color[i]));
101 }
102
103 fs_inst *write;
104 write = bld.emit(FS_OPCODE_FB_WRITE);
105 write->eot = true;
106 write->last_rt = true;
107 if (devinfo->gen >= 6) {
108 write->base_mrf = 2;
109 write->mlen = 4 * reg_width;
110 } else {
111 write->header_size = 2;
112 write->base_mrf = 0;
113 write->mlen = 2 + 4 * reg_width;
114 }
115
116 /* Tell the SF we don't have any inputs. Gen4-5 require at least one
117 * varying to avoid GPU hangs, so set that.
118 */
119 struct brw_wm_prog_data *wm_prog_data = brw_wm_prog_data(this->prog_data);
120 wm_prog_data->num_varying_inputs = devinfo->gen < 6 ? 1 : 0;
121 memset(wm_prog_data->urb_setup, -1,
122 sizeof(wm_prog_data->urb_setup[0]) * VARYING_SLOT_MAX);
123
124 /* We don't have any uniforms. */
125 stage_prog_data->nr_params = 0;
126 stage_prog_data->nr_pull_params = 0;
127 stage_prog_data->curb_read_length = 0;
128 stage_prog_data->dispatch_grf_start_reg = 2;
129 wm_prog_data->dispatch_grf_start_reg_16 = 2;
130 grf_used = 1; /* Gen4-5 don't allow zero GRF blocks */
131
132 calculate_cfg();
133 }
134
135 /* The register location here is relative to the start of the URB
136 * data. It will get adjusted to be a real location before
137 * generate_code() time.
138 */
139 fs_reg
140 fs_visitor::interp_reg(int location, int channel)
141 {
142 assert(stage == MESA_SHADER_FRAGMENT);
143 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
144 int regnr = prog_data->urb_setup[location] * 4 + channel;
145 assert(prog_data->urb_setup[location] != -1);
146
147 return fs_reg(ATTR, regnr, BRW_REGISTER_TYPE_F);
148 }
149
150 /** Emits the interpolation for the varying inputs. */
151 void
152 fs_visitor::emit_interpolation_setup_gen4()
153 {
154 struct brw_reg g1_uw = retype(brw_vec1_grf(1, 0), BRW_REGISTER_TYPE_UW);
155
156 fs_builder abld = bld.annotate("compute pixel centers");
157 this->pixel_x = vgrf(glsl_type::uint_type);
158 this->pixel_y = vgrf(glsl_type::uint_type);
159 this->pixel_x.type = BRW_REGISTER_TYPE_UW;
160 this->pixel_y.type = BRW_REGISTER_TYPE_UW;
161 abld.ADD(this->pixel_x,
162 fs_reg(stride(suboffset(g1_uw, 4), 2, 4, 0)),
163 fs_reg(brw_imm_v(0x10101010)));
164 abld.ADD(this->pixel_y,
165 fs_reg(stride(suboffset(g1_uw, 5), 2, 4, 0)),
166 fs_reg(brw_imm_v(0x11001100)));
167
168 abld = bld.annotate("compute pixel deltas from v0");
169
170 this->delta_xy[BRW_BARYCENTRIC_PERSPECTIVE_PIXEL] =
171 vgrf(glsl_type::vec2_type);
172 const fs_reg &delta_xy = this->delta_xy[BRW_BARYCENTRIC_PERSPECTIVE_PIXEL];
173 const fs_reg xstart(negate(brw_vec1_grf(1, 0)));
174 const fs_reg ystart(negate(brw_vec1_grf(1, 1)));
175
176 if (devinfo->has_pln && dispatch_width == 16) {
177 for (unsigned i = 0; i < 2; i++) {
178 abld.half(i).ADD(half(offset(delta_xy, abld, i), 0),
179 half(this->pixel_x, i), xstart);
180 abld.half(i).ADD(half(offset(delta_xy, abld, i), 1),
181 half(this->pixel_y, i), ystart);
182 }
183 } else {
184 abld.ADD(offset(delta_xy, abld, 0), this->pixel_x, xstart);
185 abld.ADD(offset(delta_xy, abld, 1), this->pixel_y, ystart);
186 }
187
188 abld = bld.annotate("compute pos.w and 1/pos.w");
189 /* Compute wpos.w. It's always in our setup, since it's needed to
190 * interpolate the other attributes.
191 */
192 this->wpos_w = vgrf(glsl_type::float_type);
193 abld.emit(FS_OPCODE_LINTERP, wpos_w, delta_xy,
194 component(interp_reg(VARYING_SLOT_POS, 3), 0));
195 /* Compute the pixel 1/W value from wpos.w. */
196 this->pixel_w = vgrf(glsl_type::float_type);
197 abld.emit(SHADER_OPCODE_RCP, this->pixel_w, wpos_w);
198 }
199
200 /** Emits the interpolation for the varying inputs. */
201 void
202 fs_visitor::emit_interpolation_setup_gen6()
203 {
204 struct brw_reg g1_uw = retype(brw_vec1_grf(1, 0), BRW_REGISTER_TYPE_UW);
205
206 fs_builder abld = bld.annotate("compute pixel centers");
207 if (devinfo->gen >= 8 || dispatch_width == 8) {
208 /* The "Register Region Restrictions" page says for BDW (and newer,
209 * presumably):
210 *
211 * "When destination spans two registers, the source may be one or
212 * two registers. The destination elements must be evenly split
213 * between the two registers."
214 *
215 * Thus we can do a single add(16) in SIMD8 or an add(32) in SIMD16 to
216 * compute our pixel centers.
217 */
218 fs_reg int_pixel_xy(VGRF, alloc.allocate(dispatch_width / 8),
219 BRW_REGISTER_TYPE_UW);
220
221 const fs_builder dbld = abld.exec_all().group(dispatch_width * 2, 0);
222 dbld.ADD(int_pixel_xy,
223 fs_reg(stride(suboffset(g1_uw, 4), 1, 4, 0)),
224 fs_reg(brw_imm_v(0x11001010)));
225
226 this->pixel_x = vgrf(glsl_type::float_type);
227 this->pixel_y = vgrf(glsl_type::float_type);
228 abld.emit(FS_OPCODE_PIXEL_X, this->pixel_x, int_pixel_xy);
229 abld.emit(FS_OPCODE_PIXEL_Y, this->pixel_y, int_pixel_xy);
230 } else {
231 /* The "Register Region Restrictions" page says for SNB, IVB, HSW:
232 *
233 * "When destination spans two registers, the source MUST span two
234 * registers."
235 *
236 * Since the GRF source of the ADD will only read a single register, we
237 * must do two separate ADDs in SIMD16.
238 */
239 fs_reg int_pixel_x = vgrf(glsl_type::uint_type);
240 fs_reg int_pixel_y = vgrf(glsl_type::uint_type);
241 int_pixel_x.type = BRW_REGISTER_TYPE_UW;
242 int_pixel_y.type = BRW_REGISTER_TYPE_UW;
243 abld.ADD(int_pixel_x,
244 fs_reg(stride(suboffset(g1_uw, 4), 2, 4, 0)),
245 fs_reg(brw_imm_v(0x10101010)));
246 abld.ADD(int_pixel_y,
247 fs_reg(stride(suboffset(g1_uw, 5), 2, 4, 0)),
248 fs_reg(brw_imm_v(0x11001100)));
249
250 /* As of gen6, we can no longer mix float and int sources. We have
251 * to turn the integer pixel centers into floats for their actual
252 * use.
253 */
254 this->pixel_x = vgrf(glsl_type::float_type);
255 this->pixel_y = vgrf(glsl_type::float_type);
256 abld.MOV(this->pixel_x, int_pixel_x);
257 abld.MOV(this->pixel_y, int_pixel_y);
258 }
259
260 abld = bld.annotate("compute pos.w");
261 this->pixel_w = fs_reg(brw_vec8_grf(payload.source_w_reg, 0));
262 this->wpos_w = vgrf(glsl_type::float_type);
263 abld.emit(SHADER_OPCODE_RCP, this->wpos_w, this->pixel_w);
264
265 struct brw_wm_prog_data *wm_prog_data = brw_wm_prog_data(prog_data);
266 uint32_t centroid_modes = wm_prog_data->barycentric_interp_modes &
267 (1 << BRW_BARYCENTRIC_PERSPECTIVE_CENTROID |
268 1 << BRW_BARYCENTRIC_NONPERSPECTIVE_CENTROID);
269
270 for (int i = 0; i < BRW_BARYCENTRIC_MODE_COUNT; ++i) {
271 this->delta_xy[i] =
272 fs_reg(brw_vec8_grf(payload.barycentric_coord_reg[i], 0));
273
274 if (devinfo->needs_unlit_centroid_workaround &&
275 (centroid_modes & (1 << i))) {
276 const fs_reg &pixel_delta_xy = delta_xy[i - 1];
277
278 /* Get the pixel/sample mask into f0 so that we know which
279 * pixels are lit. Then, for each channel that is unlit,
280 * replace the centroid data with non-centroid data.
281 */
282 bld.emit(FS_OPCODE_MOV_DISPATCH_TO_FLAGS);
283
284 set_predicate_inv(BRW_PREDICATE_NORMAL, true,
285 bld.half(0).MOV(horiz_offset(delta_xy[i], 0),
286 horiz_offset(pixel_delta_xy, 0)));
287 set_predicate_inv(BRW_PREDICATE_NORMAL, true,
288 bld.half(0).MOV(horiz_offset(delta_xy[i], 8),
289 horiz_offset(pixel_delta_xy, 8)));
290 if (dispatch_width == 16) {
291 set_predicate_inv(BRW_PREDICATE_NORMAL, true,
292 bld.half(1).MOV(horiz_offset(delta_xy[i], 16),
293 horiz_offset(pixel_delta_xy, 16)));
294 set_predicate_inv(BRW_PREDICATE_NORMAL, true,
295 bld.half(1).MOV(horiz_offset(delta_xy[i], 24),
296 horiz_offset(pixel_delta_xy, 24)));
297 }
298 assert(dispatch_width != 32); /* not implemented yet */
299 }
300 }
301 }
302
303 static enum brw_conditional_mod
304 cond_for_alpha_func(GLenum func)
305 {
306 switch(func) {
307 case GL_GREATER:
308 return BRW_CONDITIONAL_G;
309 case GL_GEQUAL:
310 return BRW_CONDITIONAL_GE;
311 case GL_LESS:
312 return BRW_CONDITIONAL_L;
313 case GL_LEQUAL:
314 return BRW_CONDITIONAL_LE;
315 case GL_EQUAL:
316 return BRW_CONDITIONAL_EQ;
317 case GL_NOTEQUAL:
318 return BRW_CONDITIONAL_NEQ;
319 default:
320 unreachable("Not reached");
321 }
322 }
323
324 /**
325 * Alpha test support for when we compile it into the shader instead
326 * of using the normal fixed-function alpha test.
327 */
328 void
329 fs_visitor::emit_alpha_test()
330 {
331 assert(stage == MESA_SHADER_FRAGMENT);
332 brw_wm_prog_key *key = (brw_wm_prog_key*) this->key;
333 const fs_builder abld = bld.annotate("Alpha test");
334
335 fs_inst *cmp;
336 if (key->alpha_test_func == GL_ALWAYS)
337 return;
338
339 if (key->alpha_test_func == GL_NEVER) {
340 /* f0.1 = 0 */
341 fs_reg some_reg = fs_reg(retype(brw_vec8_grf(0, 0),
342 BRW_REGISTER_TYPE_UW));
343 cmp = abld.CMP(bld.null_reg_f(), some_reg, some_reg,
344 BRW_CONDITIONAL_NEQ);
345 } else {
346 /* RT0 alpha */
347 fs_reg color = offset(outputs[0], bld, 3);
348
349 /* f0.1 &= func(color, ref) */
350 cmp = abld.CMP(bld.null_reg_f(), color, brw_imm_f(key->alpha_test_ref),
351 cond_for_alpha_func(key->alpha_test_func));
352 }
353 cmp->predicate = BRW_PREDICATE_NORMAL;
354 cmp->flag_subreg = 1;
355 }
356
357 fs_inst *
358 fs_visitor::emit_single_fb_write(const fs_builder &bld,
359 fs_reg color0, fs_reg color1,
360 fs_reg src0_alpha, unsigned components)
361 {
362 assert(stage == MESA_SHADER_FRAGMENT);
363 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
364
365 /* Hand over gl_FragDepth or the payload depth. */
366 const fs_reg dst_depth = (payload.dest_depth_reg ?
367 fs_reg(brw_vec8_grf(payload.dest_depth_reg, 0)) :
368 fs_reg());
369 fs_reg src_depth, src_stencil;
370
371 if (source_depth_to_render_target) {
372 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_DEPTH))
373 src_depth = frag_depth;
374 else
375 src_depth = fs_reg(brw_vec8_grf(payload.source_depth_reg, 0));
376 }
377
378 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_STENCIL))
379 src_stencil = frag_stencil;
380
381 const fs_reg sources[] = {
382 color0, color1, src0_alpha, src_depth, dst_depth, src_stencil,
383 (prog_data->uses_omask ? sample_mask : fs_reg()),
384 brw_imm_ud(components)
385 };
386 assert(ARRAY_SIZE(sources) - 1 == FB_WRITE_LOGICAL_SRC_COMPONENTS);
387 fs_inst *write = bld.emit(FS_OPCODE_FB_WRITE_LOGICAL, fs_reg(),
388 sources, ARRAY_SIZE(sources));
389
390 if (prog_data->uses_kill) {
391 write->predicate = BRW_PREDICATE_NORMAL;
392 write->flag_subreg = 1;
393 }
394
395 return write;
396 }
397
398 void
399 fs_visitor::emit_fb_writes()
400 {
401 assert(stage == MESA_SHADER_FRAGMENT);
402 struct brw_wm_prog_data *prog_data = brw_wm_prog_data(this->prog_data);
403 brw_wm_prog_key *key = (brw_wm_prog_key*) this->key;
404
405 fs_inst *inst = NULL;
406
407 if (source_depth_to_render_target && devinfo->gen == 6) {
408 /* For outputting oDepth on gen6, SIMD8 writes have to be used. This
409 * would require SIMD8 moves of each half to message regs, e.g. by using
410 * the SIMD lowering pass. Unfortunately this is more difficult than it
411 * sounds because the SIMD8 single-source message lacks channel selects
412 * for the second and third subspans.
413 */
414 limit_dispatch_width(8, "Depth writes unsupported in SIMD16+ mode.\n");
415 }
416
417 if (nir->info.outputs_written & BITFIELD64_BIT(FRAG_RESULT_STENCIL)) {
418 /* From the 'Render Target Write message' section of the docs:
419 * "Output Stencil is not supported with SIMD16 Render Target Write
420 * Messages."
421 */
422 limit_dispatch_width(8, "gl_FragStencilRefARB unsupported "
423 "in SIMD16+ mode.\n");
424 }
425
426 for (int target = 0; target < key->nr_color_regions; target++) {
427 /* Skip over outputs that weren't written. */
428 if (this->outputs[target].file == BAD_FILE)
429 continue;
430
431 const fs_builder abld = bld.annotate(
432 ralloc_asprintf(this->mem_ctx, "FB write target %d", target));
433
434 fs_reg src0_alpha;
435 if (devinfo->gen >= 6 && key->replicate_alpha && target != 0)
436 src0_alpha = offset(outputs[0], bld, 3);
437
438 inst = emit_single_fb_write(abld, this->outputs[target],
439 this->dual_src_output, src0_alpha, 4);
440 inst->target = target;
441 }
442
443 prog_data->dual_src_blend = (this->dual_src_output.file != BAD_FILE &&
444 this->outputs[0].file != BAD_FILE);
445 assert(!prog_data->dual_src_blend || key->nr_color_regions == 1);
446
447 if (inst == NULL) {
448 /* Even if there's no color buffers enabled, we still need to send
449 * alpha out the pipeline to our null renderbuffer to support
450 * alpha-testing, alpha-to-coverage, and so on.
451 */
452 /* FINISHME: Factor out this frequently recurring pattern into a
453 * helper function.
454 */
455 const fs_reg srcs[] = { reg_undef, reg_undef,
456 reg_undef, offset(this->outputs[0], bld, 3) };
457 const fs_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD, 4);
458 bld.LOAD_PAYLOAD(tmp, srcs, 4, 0);
459
460 inst = emit_single_fb_write(bld, tmp, reg_undef, reg_undef, 4);
461 inst->target = 0;
462 }
463
464 inst->last_rt = true;
465 inst->eot = true;
466 }
467
468 void
469 fs_visitor::setup_uniform_clipplane_values()
470 {
471 const struct brw_vs_prog_key *key =
472 (const struct brw_vs_prog_key *) this->key;
473
474 if (key->nr_userclip_plane_consts == 0)
475 return;
476
477 assert(stage_prog_data->nr_params == uniforms);
478 brw_stage_prog_data_add_params(stage_prog_data,
479 key->nr_userclip_plane_consts * 4);
480
481 for (int i = 0; i < key->nr_userclip_plane_consts; i++) {
482 this->userplane[i] = fs_reg(UNIFORM, uniforms);
483 for (int j = 0; j < 4; ++j) {
484 stage_prog_data->param[uniforms + j] =
485 BRW_PARAM_BUILTIN_CLIP_PLANE(i, j);
486 }
487 uniforms += 4;
488 }
489 }
490
491 /**
492 * Lower legacy fixed-function and gl_ClipVertex clipping to clip distances.
493 *
494 * This does nothing if the shader uses gl_ClipDistance or user clipping is
495 * disabled altogether.
496 */
497 void fs_visitor::compute_clip_distance()
498 {
499 struct brw_vue_prog_data *vue_prog_data = brw_vue_prog_data(prog_data);
500 const struct brw_vs_prog_key *key =
501 (const struct brw_vs_prog_key *) this->key;
502
503 /* Bail unless some sort of legacy clipping is enabled */
504 if (key->nr_userclip_plane_consts == 0)
505 return;
506
507 /* From the GLSL 1.30 spec, section 7.1 (Vertex Shader Special Variables):
508 *
509 * "If a linked set of shaders forming the vertex stage contains no
510 * static write to gl_ClipVertex or gl_ClipDistance, but the
511 * application has requested clipping against user clip planes through
512 * the API, then the coordinate written to gl_Position is used for
513 * comparison against the user clip planes."
514 *
515 * This function is only called if the shader didn't write to
516 * gl_ClipDistance. Accordingly, we use gl_ClipVertex to perform clipping
517 * if the user wrote to it; otherwise we use gl_Position.
518 */
519
520 gl_varying_slot clip_vertex = VARYING_SLOT_CLIP_VERTEX;
521 if (!(vue_prog_data->vue_map.slots_valid & VARYING_BIT_CLIP_VERTEX))
522 clip_vertex = VARYING_SLOT_POS;
523
524 /* If the clip vertex isn't written, skip this. Typically this means
525 * the GS will set up clipping. */
526 if (outputs[clip_vertex].file == BAD_FILE)
527 return;
528
529 setup_uniform_clipplane_values();
530
531 const fs_builder abld = bld.annotate("user clip distances");
532
533 this->outputs[VARYING_SLOT_CLIP_DIST0] = vgrf(glsl_type::vec4_type);
534 this->outputs[VARYING_SLOT_CLIP_DIST1] = vgrf(glsl_type::vec4_type);
535
536 for (int i = 0; i < key->nr_userclip_plane_consts; i++) {
537 fs_reg u = userplane[i];
538 const fs_reg output = offset(outputs[VARYING_SLOT_CLIP_DIST0 + i / 4],
539 bld, i & 3);
540
541 abld.MUL(output, outputs[clip_vertex], u);
542 for (int j = 1; j < 4; j++) {
543 u.nr = userplane[i].nr + j;
544 abld.MAD(output, output, offset(outputs[clip_vertex], bld, j), u);
545 }
546 }
547 }
548
549 void
550 fs_visitor::emit_urb_writes(const fs_reg &gs_vertex_count)
551 {
552 int slot, urb_offset, length;
553 int starting_urb_offset = 0;
554 const struct brw_vue_prog_data *vue_prog_data =
555 brw_vue_prog_data(this->prog_data);
556 const struct brw_vs_prog_key *vs_key =
557 (const struct brw_vs_prog_key *) this->key;
558 const GLbitfield64 psiz_mask =
559 VARYING_BIT_LAYER | VARYING_BIT_VIEWPORT | VARYING_BIT_PSIZ;
560 const struct brw_vue_map *vue_map = &vue_prog_data->vue_map;
561 bool flush;
562 fs_reg sources[8];
563 fs_reg urb_handle;
564
565 if (stage == MESA_SHADER_TESS_EVAL)
566 urb_handle = fs_reg(retype(brw_vec8_grf(4, 0), BRW_REGISTER_TYPE_UD));
567 else
568 urb_handle = fs_reg(retype(brw_vec8_grf(1, 0), BRW_REGISTER_TYPE_UD));
569
570 opcode opcode = SHADER_OPCODE_URB_WRITE_SIMD8;
571 int header_size = 1;
572 fs_reg per_slot_offsets;
573
574 if (stage == MESA_SHADER_GEOMETRY) {
575 const struct brw_gs_prog_data *gs_prog_data =
576 brw_gs_prog_data(this->prog_data);
577
578 /* We need to increment the Global Offset to skip over the control data
579 * header and the extra "Vertex Count" field (1 HWord) at the beginning
580 * of the VUE. We're counting in OWords, so the units are doubled.
581 */
582 starting_urb_offset = 2 * gs_prog_data->control_data_header_size_hwords;
583 if (gs_prog_data->static_vertex_count == -1)
584 starting_urb_offset += 2;
585
586 /* We also need to use per-slot offsets. The per-slot offset is the
587 * Vertex Count. SIMD8 mode processes 8 different primitives at a
588 * time; each may output a different number of vertices.
589 */
590 opcode = SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT;
591 header_size++;
592
593 /* The URB offset is in 128-bit units, so we need to multiply by 2 */
594 const int output_vertex_size_owords =
595 gs_prog_data->output_vertex_size_hwords * 2;
596
597 if (gs_vertex_count.file == IMM) {
598 per_slot_offsets = brw_imm_ud(output_vertex_size_owords *
599 gs_vertex_count.ud);
600 } else {
601 per_slot_offsets = vgrf(glsl_type::int_type);
602 bld.MUL(per_slot_offsets, gs_vertex_count,
603 brw_imm_ud(output_vertex_size_owords));
604 }
605 }
606
607 length = 0;
608 urb_offset = starting_urb_offset;
609 flush = false;
610
611 /* SSO shaders can have VUE slots allocated which are never actually
612 * written to, so ignore them when looking for the last (written) slot.
613 */
614 int last_slot = vue_map->num_slots - 1;
615 while (last_slot > 0 &&
616 (vue_map->slot_to_varying[last_slot] == BRW_VARYING_SLOT_PAD ||
617 outputs[vue_map->slot_to_varying[last_slot]].file == BAD_FILE)) {
618 last_slot--;
619 }
620
621 bool urb_written = false;
622 for (slot = 0; slot < vue_map->num_slots; slot++) {
623 int varying = vue_map->slot_to_varying[slot];
624 switch (varying) {
625 case VARYING_SLOT_PSIZ: {
626 /* The point size varying slot is the vue header and is always in the
627 * vue map. But often none of the special varyings that live there
628 * are written and in that case we can skip writing to the vue
629 * header, provided the corresponding state properly clamps the
630 * values further down the pipeline. */
631 if ((vue_map->slots_valid & psiz_mask) == 0) {
632 assert(length == 0);
633 urb_offset++;
634 break;
635 }
636
637 fs_reg zero(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
638 bld.MOV(zero, brw_imm_ud(0u));
639
640 sources[length++] = zero;
641 if (vue_map->slots_valid & VARYING_BIT_LAYER)
642 sources[length++] = this->outputs[VARYING_SLOT_LAYER];
643 else
644 sources[length++] = zero;
645
646 if (vue_map->slots_valid & VARYING_BIT_VIEWPORT)
647 sources[length++] = this->outputs[VARYING_SLOT_VIEWPORT];
648 else
649 sources[length++] = zero;
650
651 if (vue_map->slots_valid & VARYING_BIT_PSIZ)
652 sources[length++] = this->outputs[VARYING_SLOT_PSIZ];
653 else
654 sources[length++] = zero;
655 break;
656 }
657 case BRW_VARYING_SLOT_NDC:
658 case VARYING_SLOT_EDGE:
659 unreachable("unexpected scalar vs output");
660 break;
661
662 default:
663 /* gl_Position is always in the vue map, but isn't always written by
664 * the shader. Other varyings (clip distances) get added to the vue
665 * map but don't always get written. In those cases, the
666 * corresponding this->output[] slot will be invalid we and can skip
667 * the urb write for the varying. If we've already queued up a vue
668 * slot for writing we flush a mlen 5 urb write, otherwise we just
669 * advance the urb_offset.
670 */
671 if (varying == BRW_VARYING_SLOT_PAD ||
672 this->outputs[varying].file == BAD_FILE) {
673 if (length > 0)
674 flush = true;
675 else
676 urb_offset++;
677 break;
678 }
679
680 if (stage == MESA_SHADER_VERTEX && vs_key->clamp_vertex_color &&
681 (varying == VARYING_SLOT_COL0 ||
682 varying == VARYING_SLOT_COL1 ||
683 varying == VARYING_SLOT_BFC0 ||
684 varying == VARYING_SLOT_BFC1)) {
685 /* We need to clamp these guys, so do a saturating MOV into a
686 * temp register and use that for the payload.
687 */
688 for (int i = 0; i < 4; i++) {
689 fs_reg reg = fs_reg(VGRF, alloc.allocate(1), outputs[varying].type);
690 fs_reg src = offset(this->outputs[varying], bld, i);
691 set_saturate(true, bld.MOV(reg, src));
692 sources[length++] = reg;
693 }
694 } else {
695 for (unsigned i = 0; i < 4; i++)
696 sources[length++] = offset(this->outputs[varying], bld, i);
697 }
698 break;
699 }
700
701 const fs_builder abld = bld.annotate("URB write");
702
703 /* If we've queued up 8 registers of payload (2 VUE slots), if this is
704 * the last slot or if we need to flush (see BAD_FILE varying case
705 * above), emit a URB write send now to flush out the data.
706 */
707 if (length == 8 || (length > 0 && slot == last_slot))
708 flush = true;
709 if (flush) {
710 fs_reg *payload_sources =
711 ralloc_array(mem_ctx, fs_reg, length + header_size);
712 fs_reg payload = fs_reg(VGRF, alloc.allocate(length + header_size),
713 BRW_REGISTER_TYPE_F);
714 payload_sources[0] = urb_handle;
715
716 if (opcode == SHADER_OPCODE_URB_WRITE_SIMD8_PER_SLOT)
717 payload_sources[1] = per_slot_offsets;
718
719 memcpy(&payload_sources[header_size], sources,
720 length * sizeof sources[0]);
721
722 abld.LOAD_PAYLOAD(payload, payload_sources, length + header_size,
723 header_size);
724
725 fs_inst *inst = abld.emit(opcode, reg_undef, payload);
726 inst->eot = slot == last_slot && stage != MESA_SHADER_GEOMETRY;
727 inst->mlen = length + header_size;
728 inst->offset = urb_offset;
729 urb_offset = starting_urb_offset + slot + 1;
730 length = 0;
731 flush = false;
732 urb_written = true;
733 }
734 }
735
736 /* If we don't have any valid slots to write, just do a minimal urb write
737 * send to terminate the shader. This includes 1 slot of undefined data,
738 * because it's invalid to write 0 data:
739 *
740 * From the Broadwell PRM, Volume 7: 3D Media GPGPU, Shared Functions -
741 * Unified Return Buffer (URB) > URB_SIMD8_Write and URB_SIMD8_Read >
742 * Write Data Payload:
743 *
744 * "The write data payload can be between 1 and 8 message phases long."
745 */
746 if (!urb_written) {
747 /* For GS, just turn EmitVertex() into a no-op. We don't want it to
748 * end the thread, and emit_gs_thread_end() already emits a SEND with
749 * EOT at the end of the program for us.
750 */
751 if (stage == MESA_SHADER_GEOMETRY)
752 return;
753
754 fs_reg payload = fs_reg(VGRF, alloc.allocate(2), BRW_REGISTER_TYPE_UD);
755 bld.exec_all().MOV(payload, urb_handle);
756
757 fs_inst *inst = bld.emit(SHADER_OPCODE_URB_WRITE_SIMD8, reg_undef, payload);
758 inst->eot = true;
759 inst->mlen = 2;
760 inst->offset = 1;
761 return;
762 }
763 }
764
765 void
766 fs_visitor::emit_cs_terminate()
767 {
768 assert(devinfo->gen >= 7);
769
770 /* We are getting the thread ID from the compute shader header */
771 assert(stage == MESA_SHADER_COMPUTE);
772
773 /* We can't directly send from g0, since sends with EOT have to use
774 * g112-127. So, copy it to a virtual register, The register allocator will
775 * make sure it uses the appropriate register range.
776 */
777 struct brw_reg g0 = retype(brw_vec8_grf(0, 0), BRW_REGISTER_TYPE_UD);
778 fs_reg payload = fs_reg(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
779 bld.group(8, 0).exec_all().MOV(payload, g0);
780
781 /* Send a message to the thread spawner to terminate the thread. */
782 fs_inst *inst = bld.exec_all()
783 .emit(CS_OPCODE_CS_TERMINATE, reg_undef, payload);
784 inst->eot = true;
785 }
786
787 void
788 fs_visitor::emit_barrier()
789 {
790 assert(devinfo->gen >= 7);
791 const uint32_t barrier_id_mask =
792 devinfo->gen >= 9 ? 0x8f000000u : 0x0f000000u;
793
794 /* We are getting the barrier ID from the compute shader header */
795 assert(stage == MESA_SHADER_COMPUTE);
796
797 fs_reg payload = fs_reg(VGRF, alloc.allocate(1), BRW_REGISTER_TYPE_UD);
798
799 /* Clear the message payload */
800 bld.exec_all().group(8, 0).MOV(payload, brw_imm_ud(0u));
801
802 /* Copy the barrier id from r0.2 to the message payload reg.2 */
803 fs_reg r0_2 = fs_reg(retype(brw_vec1_grf(0, 2), BRW_REGISTER_TYPE_UD));
804 bld.exec_all().group(1, 0).AND(component(payload, 2), r0_2,
805 brw_imm_ud(barrier_id_mask));
806
807 /* Emit a gateway "barrier" message using the payload we set up, followed
808 * by a wait instruction.
809 */
810 bld.exec_all().emit(SHADER_OPCODE_BARRIER, reg_undef, payload);
811 }
812
813 fs_visitor::fs_visitor(const struct brw_compiler *compiler, void *log_data,
814 void *mem_ctx,
815 const void *key,
816 struct brw_stage_prog_data *prog_data,
817 struct gl_program *prog,
818 const nir_shader *shader,
819 unsigned dispatch_width,
820 int shader_time_index,
821 const struct brw_vue_map *input_vue_map)
822 : backend_shader(compiler, log_data, mem_ctx, shader, prog_data),
823 key(key), gs_compile(NULL), prog_data(prog_data), prog(prog),
824 input_vue_map(input_vue_map),
825 dispatch_width(dispatch_width),
826 shader_time_index(shader_time_index),
827 bld(fs_builder(this, dispatch_width).at_end())
828 {
829 init();
830 }
831
832 fs_visitor::fs_visitor(const struct brw_compiler *compiler, void *log_data,
833 void *mem_ctx,
834 struct brw_gs_compile *c,
835 struct brw_gs_prog_data *prog_data,
836 const nir_shader *shader,
837 int shader_time_index)
838 : backend_shader(compiler, log_data, mem_ctx, shader,
839 &prog_data->base.base),
840 key(&c->key), gs_compile(c),
841 prog_data(&prog_data->base.base), prog(NULL),
842 dispatch_width(8),
843 shader_time_index(shader_time_index),
844 bld(fs_builder(this, dispatch_width).at_end())
845 {
846 init();
847 }
848
849
850 void
851 fs_visitor::init()
852 {
853 switch (stage) {
854 case MESA_SHADER_FRAGMENT:
855 key_tex = &((const brw_wm_prog_key *) key)->tex;
856 break;
857 case MESA_SHADER_VERTEX:
858 key_tex = &((const brw_vs_prog_key *) key)->tex;
859 break;
860 case MESA_SHADER_TESS_CTRL:
861 key_tex = &((const brw_tcs_prog_key *) key)->tex;
862 break;
863 case MESA_SHADER_TESS_EVAL:
864 key_tex = &((const brw_tes_prog_key *) key)->tex;
865 break;
866 case MESA_SHADER_GEOMETRY:
867 key_tex = &((const brw_gs_prog_key *) key)->tex;
868 break;
869 case MESA_SHADER_COMPUTE:
870 key_tex = &((const brw_cs_prog_key*) key)->tex;
871 break;
872 default:
873 unreachable("unhandled shader stage");
874 }
875
876 this->max_dispatch_width = 32;
877 this->prog_data = this->stage_prog_data;
878
879 this->failed = false;
880
881 this->nir_locals = NULL;
882 this->nir_ssa_values = NULL;
883
884 memset(&this->payload, 0, sizeof(this->payload));
885 this->source_depth_to_render_target = false;
886 this->runtime_check_aads_emit = false;
887 this->first_non_payload_grf = 0;
888 this->max_grf = devinfo->gen >= 7 ? GEN7_MRF_HACK_START : BRW_MAX_GRF;
889
890 this->virtual_grf_start = NULL;
891 this->virtual_grf_end = NULL;
892 this->live_intervals = NULL;
893 this->regs_live_at_ip = NULL;
894
895 this->uniforms = 0;
896 this->last_scratch = 0;
897 this->pull_constant_loc = NULL;
898 this->push_constant_loc = NULL;
899
900 this->promoted_constants = 0,
901
902 this->grf_used = 0;
903 this->spilled_any_registers = false;
904 }
905
906 fs_visitor::~fs_visitor()
907 {
908 }