intel/vec4: Try to emit a single load for multiple 3-src instruction operands
[mesa.git] / src / intel / compiler / brw_vec4_nir.cpp
1 /*
2 * Copyright © 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include "brw_nir.h"
25 #include "brw_vec4.h"
26 #include "brw_vec4_builder.h"
27 #include "brw_vec4_surface_builder.h"
28 #include "brw_eu.h"
29
30 using namespace brw;
31 using namespace brw::surface_access;
32
33 namespace brw {
34
35 void
36 vec4_visitor::emit_nir_code()
37 {
38 if (nir->num_uniforms > 0)
39 nir_setup_uniforms();
40
41 nir_emit_impl(nir_shader_get_entrypoint((nir_shader *)nir));
42 }
43
44 void
45 vec4_visitor::nir_setup_uniforms()
46 {
47 uniforms = nir->num_uniforms / 16;
48 }
49
50 void
51 vec4_visitor::nir_emit_impl(nir_function_impl *impl)
52 {
53 nir_locals = ralloc_array(mem_ctx, dst_reg, impl->reg_alloc);
54 for (unsigned i = 0; i < impl->reg_alloc; i++) {
55 nir_locals[i] = dst_reg();
56 }
57
58 foreach_list_typed(nir_register, reg, node, &impl->registers) {
59 unsigned array_elems =
60 reg->num_array_elems == 0 ? 1 : reg->num_array_elems;
61 const unsigned num_regs = array_elems * DIV_ROUND_UP(reg->bit_size, 32);
62 nir_locals[reg->index] = dst_reg(VGRF, alloc.allocate(num_regs));
63
64 if (reg->bit_size == 64)
65 nir_locals[reg->index].type = BRW_REGISTER_TYPE_DF;
66 }
67
68 nir_ssa_values = ralloc_array(mem_ctx, dst_reg, impl->ssa_alloc);
69
70 nir_emit_cf_list(&impl->body);
71 }
72
73 void
74 vec4_visitor::nir_emit_cf_list(exec_list *list)
75 {
76 exec_list_validate(list);
77 foreach_list_typed(nir_cf_node, node, node, list) {
78 switch (node->type) {
79 case nir_cf_node_if:
80 nir_emit_if(nir_cf_node_as_if(node));
81 break;
82
83 case nir_cf_node_loop:
84 nir_emit_loop(nir_cf_node_as_loop(node));
85 break;
86
87 case nir_cf_node_block:
88 nir_emit_block(nir_cf_node_as_block(node));
89 break;
90
91 default:
92 unreachable("Invalid CFG node block");
93 }
94 }
95 }
96
97 void
98 vec4_visitor::nir_emit_if(nir_if *if_stmt)
99 {
100 /* First, put the condition in f0 */
101 src_reg condition = get_nir_src(if_stmt->condition, BRW_REGISTER_TYPE_D, 1);
102 vec4_instruction *inst = emit(MOV(dst_null_d(), condition));
103 inst->conditional_mod = BRW_CONDITIONAL_NZ;
104
105 /* We can just predicate based on the X channel, as the condition only
106 * goes on its own line */
107 emit(IF(BRW_PREDICATE_ALIGN16_REPLICATE_X));
108
109 nir_emit_cf_list(&if_stmt->then_list);
110
111 /* note: if the else is empty, dead CF elimination will remove it */
112 emit(BRW_OPCODE_ELSE);
113
114 nir_emit_cf_list(&if_stmt->else_list);
115
116 emit(BRW_OPCODE_ENDIF);
117 }
118
119 void
120 vec4_visitor::nir_emit_loop(nir_loop *loop)
121 {
122 emit(BRW_OPCODE_DO);
123
124 nir_emit_cf_list(&loop->body);
125
126 emit(BRW_OPCODE_WHILE);
127 }
128
129 void
130 vec4_visitor::nir_emit_block(nir_block *block)
131 {
132 nir_foreach_instr(instr, block) {
133 nir_emit_instr(instr);
134 }
135 }
136
137 void
138 vec4_visitor::nir_emit_instr(nir_instr *instr)
139 {
140 base_ir = instr;
141
142 switch (instr->type) {
143 case nir_instr_type_load_const:
144 nir_emit_load_const(nir_instr_as_load_const(instr));
145 break;
146
147 case nir_instr_type_intrinsic:
148 nir_emit_intrinsic(nir_instr_as_intrinsic(instr));
149 break;
150
151 case nir_instr_type_alu:
152 nir_emit_alu(nir_instr_as_alu(instr));
153 break;
154
155 case nir_instr_type_jump:
156 nir_emit_jump(nir_instr_as_jump(instr));
157 break;
158
159 case nir_instr_type_tex:
160 nir_emit_texture(nir_instr_as_tex(instr));
161 break;
162
163 case nir_instr_type_ssa_undef:
164 nir_emit_undef(nir_instr_as_ssa_undef(instr));
165 break;
166
167 default:
168 unreachable("VS instruction not yet implemented by NIR->vec4");
169 }
170 }
171
172 static dst_reg
173 dst_reg_for_nir_reg(vec4_visitor *v, nir_register *nir_reg,
174 unsigned base_offset, nir_src *indirect)
175 {
176 dst_reg reg;
177
178 reg = v->nir_locals[nir_reg->index];
179 if (nir_reg->bit_size == 64)
180 reg.type = BRW_REGISTER_TYPE_DF;
181 reg = offset(reg, 8, base_offset);
182 if (indirect) {
183 reg.reladdr =
184 new(v->mem_ctx) src_reg(v->get_nir_src(*indirect,
185 BRW_REGISTER_TYPE_D,
186 1));
187 }
188 return reg;
189 }
190
191 dst_reg
192 vec4_visitor::get_nir_dest(const nir_dest &dest)
193 {
194 if (dest.is_ssa) {
195 dst_reg dst =
196 dst_reg(VGRF, alloc.allocate(DIV_ROUND_UP(dest.ssa.bit_size, 32)));
197 if (dest.ssa.bit_size == 64)
198 dst.type = BRW_REGISTER_TYPE_DF;
199 nir_ssa_values[dest.ssa.index] = dst;
200 return dst;
201 } else {
202 return dst_reg_for_nir_reg(this, dest.reg.reg, dest.reg.base_offset,
203 dest.reg.indirect);
204 }
205 }
206
207 dst_reg
208 vec4_visitor::get_nir_dest(const nir_dest &dest, enum brw_reg_type type)
209 {
210 return retype(get_nir_dest(dest), type);
211 }
212
213 dst_reg
214 vec4_visitor::get_nir_dest(const nir_dest &dest, nir_alu_type type)
215 {
216 return get_nir_dest(dest, brw_type_for_nir_type(devinfo, type));
217 }
218
219 src_reg
220 vec4_visitor::get_nir_src(const nir_src &src, enum brw_reg_type type,
221 unsigned num_components)
222 {
223 dst_reg reg;
224
225 if (src.is_ssa) {
226 assert(src.ssa != NULL);
227 reg = nir_ssa_values[src.ssa->index];
228 }
229 else {
230 reg = dst_reg_for_nir_reg(this, src.reg.reg, src.reg.base_offset,
231 src.reg.indirect);
232 }
233
234 reg = retype(reg, type);
235
236 src_reg reg_as_src = src_reg(reg);
237 reg_as_src.swizzle = brw_swizzle_for_size(num_components);
238 return reg_as_src;
239 }
240
241 src_reg
242 vec4_visitor::get_nir_src(const nir_src &src, nir_alu_type type,
243 unsigned num_components)
244 {
245 return get_nir_src(src, brw_type_for_nir_type(devinfo, type),
246 num_components);
247 }
248
249 src_reg
250 vec4_visitor::get_nir_src(const nir_src &src, unsigned num_components)
251 {
252 /* if type is not specified, default to signed int */
253 return get_nir_src(src, nir_type_int32, num_components);
254 }
255
256 src_reg
257 vec4_visitor::get_nir_src_imm(const nir_src &src)
258 {
259 assert(nir_src_num_components(src) == 1);
260 assert(nir_src_bit_size(src) == 32);
261 return nir_src_is_const(src) ? src_reg(brw_imm_d(nir_src_as_int(src))) :
262 get_nir_src(src, 1);
263 }
264
265 src_reg
266 vec4_visitor::get_indirect_offset(nir_intrinsic_instr *instr)
267 {
268 nir_src *offset_src = nir_get_io_offset_src(instr);
269
270 if (nir_src_is_const(*offset_src)) {
271 /* The only constant offset we should find is 0. brw_nir.c's
272 * add_const_offset_to_base() will fold other constant offsets
273 * into instr->const_index[0].
274 */
275 assert(nir_src_as_uint(*offset_src) == 0);
276 return src_reg();
277 }
278
279 return get_nir_src(*offset_src, BRW_REGISTER_TYPE_UD, 1);
280 }
281
282 static src_reg
283 setup_imm_df(const vec4_builder &bld, double v)
284 {
285 const gen_device_info *devinfo = bld.shader->devinfo;
286 assert(devinfo->gen >= 7);
287
288 if (devinfo->gen >= 8)
289 return brw_imm_df(v);
290
291 /* gen7.5 does not support DF immediates straighforward but the DIM
292 * instruction allows to set the 64-bit immediate value.
293 */
294 if (devinfo->is_haswell) {
295 const vec4_builder ubld = bld.exec_all();
296 const dst_reg dst = bld.vgrf(BRW_REGISTER_TYPE_DF);
297 ubld.DIM(dst, brw_imm_df(v));
298 return swizzle(src_reg(dst), BRW_SWIZZLE_XXXX);
299 }
300
301 /* gen7 does not support DF immediates */
302 union {
303 double d;
304 struct {
305 uint32_t i1;
306 uint32_t i2;
307 };
308 } di;
309
310 di.d = v;
311
312 /* Write the low 32-bit of the constant to the X:UD channel and the
313 * high 32-bit to the Y:UD channel to build the constant in a VGRF.
314 * We have to do this twice (offset 0 and offset 1), since a DF VGRF takes
315 * two SIMD8 registers in SIMD4x2 execution. Finally, return a swizzle
316 * XXXX so any access to the VGRF only reads the constant data in these
317 * channels.
318 */
319 const dst_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
320 for (unsigned n = 0; n < 2; n++) {
321 const vec4_builder ubld = bld.exec_all().group(4, n);
322 ubld.MOV(writemask(offset(tmp, 8, n), WRITEMASK_X), brw_imm_ud(di.i1));
323 ubld.MOV(writemask(offset(tmp, 8, n), WRITEMASK_Y), brw_imm_ud(di.i2));
324 }
325
326 return swizzle(src_reg(retype(tmp, BRW_REGISTER_TYPE_DF)), BRW_SWIZZLE_XXXX);
327 }
328
329 void
330 vec4_visitor::nir_emit_load_const(nir_load_const_instr *instr)
331 {
332 dst_reg reg;
333
334 if (instr->def.bit_size == 64) {
335 reg = dst_reg(VGRF, alloc.allocate(2));
336 reg.type = BRW_REGISTER_TYPE_DF;
337 } else {
338 reg = dst_reg(VGRF, alloc.allocate(1));
339 reg.type = BRW_REGISTER_TYPE_D;
340 }
341
342 const vec4_builder ibld = vec4_builder(this).at_end();
343 unsigned remaining = brw_writemask_for_size(instr->def.num_components);
344
345 /* @FIXME: consider emitting vector operations to save some MOVs in
346 * cases where the components are representable in 8 bits.
347 * For now, we emit a MOV for each distinct value.
348 */
349 for (unsigned i = 0; i < instr->def.num_components; i++) {
350 unsigned writemask = 1 << i;
351
352 if ((remaining & writemask) == 0)
353 continue;
354
355 for (unsigned j = i; j < instr->def.num_components; j++) {
356 if ((instr->def.bit_size == 32 &&
357 instr->value[i].u32 == instr->value[j].u32) ||
358 (instr->def.bit_size == 64 &&
359 instr->value[i].f64 == instr->value[j].f64)) {
360 writemask |= 1 << j;
361 }
362 }
363
364 reg.writemask = writemask;
365 if (instr->def.bit_size == 64) {
366 emit(MOV(reg, setup_imm_df(ibld, instr->value[i].f64)));
367 } else {
368 emit(MOV(reg, brw_imm_d(instr->value[i].i32)));
369 }
370
371 remaining &= ~writemask;
372 }
373
374 /* Set final writemask */
375 reg.writemask = brw_writemask_for_size(instr->def.num_components);
376
377 nir_ssa_values[instr->def.index] = reg;
378 }
379
380 src_reg
381 vec4_visitor::get_nir_ssbo_intrinsic_index(nir_intrinsic_instr *instr)
382 {
383 /* SSBO stores are weird in that their index is in src[1] */
384 const unsigned src = instr->intrinsic == nir_intrinsic_store_ssbo ? 1 : 0;
385
386 src_reg surf_index;
387 if (nir_src_is_const(instr->src[src])) {
388 unsigned index = prog_data->base.binding_table.ssbo_start +
389 nir_src_as_uint(instr->src[src]);
390 surf_index = brw_imm_ud(index);
391 } else {
392 surf_index = src_reg(this, glsl_type::uint_type);
393 emit(ADD(dst_reg(surf_index), get_nir_src(instr->src[src], 1),
394 brw_imm_ud(prog_data->base.binding_table.ssbo_start)));
395 surf_index = emit_uniformize(surf_index);
396 }
397
398 return surf_index;
399 }
400
401 void
402 vec4_visitor::nir_emit_intrinsic(nir_intrinsic_instr *instr)
403 {
404 dst_reg dest;
405 src_reg src;
406
407 switch (instr->intrinsic) {
408
409 case nir_intrinsic_load_input: {
410 /* We set EmitNoIndirectInput for VS */
411 unsigned load_offset = nir_src_as_uint(instr->src[0]);
412
413 dest = get_nir_dest(instr->dest);
414 dest.writemask = brw_writemask_for_size(instr->num_components);
415
416 src = src_reg(ATTR, instr->const_index[0] + load_offset,
417 glsl_type::uvec4_type);
418 src = retype(src, dest.type);
419
420 bool is_64bit = nir_dest_bit_size(instr->dest) == 64;
421 if (is_64bit) {
422 dst_reg tmp = dst_reg(this, glsl_type::dvec4_type);
423 src.swizzle = BRW_SWIZZLE_XYZW;
424 shuffle_64bit_data(tmp, src, false);
425 emit(MOV(dest, src_reg(tmp)));
426 } else {
427 /* Swizzle source based on component layout qualifier */
428 src.swizzle = BRW_SWZ_COMP_INPUT(nir_intrinsic_component(instr));
429 emit(MOV(dest, src));
430 }
431 break;
432 }
433
434 case nir_intrinsic_store_output: {
435 unsigned store_offset = nir_src_as_uint(instr->src[1]);
436 int varying = instr->const_index[0] + store_offset;
437
438 bool is_64bit = nir_src_bit_size(instr->src[0]) == 64;
439 if (is_64bit) {
440 src_reg data;
441 src = get_nir_src(instr->src[0], BRW_REGISTER_TYPE_DF,
442 instr->num_components);
443 data = src_reg(this, glsl_type::dvec4_type);
444 shuffle_64bit_data(dst_reg(data), src, true);
445 src = retype(data, BRW_REGISTER_TYPE_F);
446 } else {
447 src = get_nir_src(instr->src[0], BRW_REGISTER_TYPE_F,
448 instr->num_components);
449 }
450
451 unsigned c = nir_intrinsic_component(instr);
452 output_reg[varying][c] = dst_reg(src);
453 output_num_components[varying][c] = instr->num_components;
454
455 unsigned num_components = instr->num_components;
456 if (is_64bit)
457 num_components *= 2;
458
459 output_reg[varying][c] = dst_reg(src);
460 output_num_components[varying][c] = MIN2(4, num_components);
461
462 if (is_64bit && num_components > 4) {
463 assert(num_components <= 8);
464 output_reg[varying + 1][c] = byte_offset(dst_reg(src), REG_SIZE);
465 output_num_components[varying + 1][c] = num_components - 4;
466 }
467 break;
468 }
469
470 case nir_intrinsic_get_buffer_size: {
471 assert(nir_src_num_components(instr->src[0]) == 1);
472 unsigned ssbo_index = nir_src_is_const(instr->src[0]) ?
473 nir_src_as_uint(instr->src[0]) : 0;
474
475 const unsigned index =
476 prog_data->base.binding_table.ssbo_start + ssbo_index;
477 dst_reg result_dst = get_nir_dest(instr->dest);
478 vec4_instruction *inst = new(mem_ctx)
479 vec4_instruction(SHADER_OPCODE_GET_BUFFER_SIZE, result_dst);
480
481 inst->base_mrf = 2;
482 inst->mlen = 1; /* always at least one */
483 inst->src[1] = brw_imm_ud(index);
484
485 /* MRF for the first parameter */
486 src_reg lod = brw_imm_d(0);
487 int param_base = inst->base_mrf;
488 int writemask = WRITEMASK_X;
489 emit(MOV(dst_reg(MRF, param_base, glsl_type::int_type, writemask), lod));
490
491 emit(inst);
492 break;
493 }
494
495 case nir_intrinsic_store_ssbo: {
496 assert(devinfo->gen >= 7);
497
498 /* brw_nir_lower_mem_access_bit_sizes takes care of this */
499 assert(nir_src_bit_size(instr->src[0]) == 32);
500 assert(nir_intrinsic_write_mask(instr) ==
501 (1u << instr->num_components) - 1);
502
503 src_reg surf_index = get_nir_ssbo_intrinsic_index(instr);
504 src_reg offset_reg = retype(get_nir_src_imm(instr->src[2]),
505 BRW_REGISTER_TYPE_UD);
506
507 /* Value */
508 src_reg val_reg = get_nir_src(instr->src[0], BRW_REGISTER_TYPE_F, 4);
509
510 /* IvyBridge does not have a native SIMD4x2 untyped write message so untyped
511 * writes will use SIMD8 mode. In order to hide this and keep symmetry across
512 * typed and untyped messages and across hardware platforms, the
513 * current implementation of the untyped messages will transparently convert
514 * the SIMD4x2 payload into an equivalent SIMD8 payload by transposing it
515 * and enabling only channel X on the SEND instruction.
516 *
517 * The above, works well for full vector writes, but not for partial writes
518 * where we want to write some channels and not others, like when we have
519 * code such as v.xyw = vec3(1,2,4). Because the untyped write messages are
520 * quite restrictive with regards to the channel enables we can configure in
521 * the message descriptor (not all combinations are allowed) we cannot simply
522 * implement these scenarios with a single message while keeping the
523 * aforementioned symmetry in the implementation. For now we de decided that
524 * it is better to keep the symmetry to reduce complexity, so in situations
525 * such as the one described we end up emitting two untyped write messages
526 * (one for xy and another for w).
527 *
528 * The code below packs consecutive channels into a single write message,
529 * detects gaps in the vector write and if needed, sends a second message
530 * with the remaining channels. If in the future we decide that we want to
531 * emit a single message at the expense of losing the symmetry in the
532 * implementation we can:
533 *
534 * 1) For IvyBridge: Only use the red channel of the untyped write SIMD8
535 * message payload. In this mode we can write up to 8 offsets and dwords
536 * to the red channel only (for the two vec4s in the SIMD4x2 execution)
537 * and select which of the 8 channels carry data to write by setting the
538 * appropriate writemask in the dst register of the SEND instruction.
539 * It would require to write a new generator opcode specifically for
540 * IvyBridge since we would need to prepare a SIMD8 payload that could
541 * use any channel, not just X.
542 *
543 * 2) For Haswell+: Simply send a single write message but set the writemask
544 * on the dst of the SEND instruction to select the channels we want to
545 * write. It would require to modify the current messages to receive
546 * and honor the writemask provided.
547 */
548 const vec4_builder bld = vec4_builder(this).at_end()
549 .annotate(current_annotation, base_ir);
550
551 emit_untyped_write(bld, surf_index, offset_reg, val_reg,
552 1 /* dims */, instr->num_components /* size */,
553 BRW_PREDICATE_NONE);
554 break;
555 }
556
557 case nir_intrinsic_load_ssbo: {
558 assert(devinfo->gen >= 7);
559
560 /* brw_nir_lower_mem_access_bit_sizes takes care of this */
561 assert(nir_dest_bit_size(instr->dest) == 32);
562
563 src_reg surf_index = get_nir_ssbo_intrinsic_index(instr);
564 src_reg offset_reg = retype(get_nir_src_imm(instr->src[1]),
565 BRW_REGISTER_TYPE_UD);
566
567 /* Read the vector */
568 const vec4_builder bld = vec4_builder(this).at_end()
569 .annotate(current_annotation, base_ir);
570
571 src_reg read_result = emit_untyped_read(bld, surf_index, offset_reg,
572 1 /* dims */, 4 /* size*/,
573 BRW_PREDICATE_NONE);
574 dst_reg dest = get_nir_dest(instr->dest);
575 read_result.type = dest.type;
576 read_result.swizzle = brw_swizzle_for_size(instr->num_components);
577 emit(MOV(dest, read_result));
578 break;
579 }
580
581 case nir_intrinsic_ssbo_atomic_add: {
582 int op = BRW_AOP_ADD;
583
584 if (nir_src_is_const(instr->src[2])) {
585 int add_val = nir_src_as_int(instr->src[2]);
586 if (add_val == 1)
587 op = BRW_AOP_INC;
588 else if (add_val == -1)
589 op = BRW_AOP_DEC;
590 }
591
592 nir_emit_ssbo_atomic(op, instr);
593 break;
594 }
595 case nir_intrinsic_ssbo_atomic_imin:
596 nir_emit_ssbo_atomic(BRW_AOP_IMIN, instr);
597 break;
598 case nir_intrinsic_ssbo_atomic_umin:
599 nir_emit_ssbo_atomic(BRW_AOP_UMIN, instr);
600 break;
601 case nir_intrinsic_ssbo_atomic_imax:
602 nir_emit_ssbo_atomic(BRW_AOP_IMAX, instr);
603 break;
604 case nir_intrinsic_ssbo_atomic_umax:
605 nir_emit_ssbo_atomic(BRW_AOP_UMAX, instr);
606 break;
607 case nir_intrinsic_ssbo_atomic_and:
608 nir_emit_ssbo_atomic(BRW_AOP_AND, instr);
609 break;
610 case nir_intrinsic_ssbo_atomic_or:
611 nir_emit_ssbo_atomic(BRW_AOP_OR, instr);
612 break;
613 case nir_intrinsic_ssbo_atomic_xor:
614 nir_emit_ssbo_atomic(BRW_AOP_XOR, instr);
615 break;
616 case nir_intrinsic_ssbo_atomic_exchange:
617 nir_emit_ssbo_atomic(BRW_AOP_MOV, instr);
618 break;
619 case nir_intrinsic_ssbo_atomic_comp_swap:
620 nir_emit_ssbo_atomic(BRW_AOP_CMPWR, instr);
621 break;
622
623 case nir_intrinsic_load_vertex_id:
624 unreachable("should be lowered by lower_vertex_id()");
625
626 case nir_intrinsic_load_vertex_id_zero_base:
627 case nir_intrinsic_load_base_vertex:
628 case nir_intrinsic_load_instance_id:
629 case nir_intrinsic_load_base_instance:
630 case nir_intrinsic_load_draw_id:
631 case nir_intrinsic_load_invocation_id:
632 unreachable("should be lowered by brw_nir_lower_vs_inputs()");
633
634 case nir_intrinsic_load_uniform: {
635 /* Offsets are in bytes but they should always be multiples of 4 */
636 assert(nir_intrinsic_base(instr) % 4 == 0);
637
638 dest = get_nir_dest(instr->dest);
639
640 src = src_reg(dst_reg(UNIFORM, nir_intrinsic_base(instr) / 16));
641 src.type = dest.type;
642
643 /* Uniforms don't actually have to be vec4 aligned. In the case that
644 * it isn't, we have to use a swizzle to shift things around. They
645 * do still have the std140 alignment requirement that vec2's have to
646 * be vec2-aligned and vec3's and vec4's have to be vec4-aligned.
647 *
648 * The swizzle also works in the indirect case as the generator adds
649 * the swizzle to the offset for us.
650 */
651 const int type_size = type_sz(src.type);
652 unsigned shift = (nir_intrinsic_base(instr) % 16) / type_size;
653 assert(shift + instr->num_components <= 4);
654
655 if (nir_src_is_const(instr->src[0])) {
656 const unsigned load_offset = nir_src_as_uint(instr->src[0]);
657 /* Offsets are in bytes but they should always be multiples of 4 */
658 assert(load_offset % 4 == 0);
659
660 src.swizzle = brw_swizzle_for_size(instr->num_components);
661 dest.writemask = brw_writemask_for_size(instr->num_components);
662 unsigned offset = load_offset + shift * type_size;
663 src.offset = ROUND_DOWN_TO(offset, 16);
664 shift = (offset % 16) / type_size;
665 assert(shift + instr->num_components <= 4);
666 src.swizzle += BRW_SWIZZLE4(shift, shift, shift, shift);
667
668 emit(MOV(dest, src));
669 } else {
670 /* Uniform arrays are vec4 aligned, because of std140 alignment
671 * rules.
672 */
673 assert(shift == 0);
674
675 src_reg indirect = get_nir_src(instr->src[0], BRW_REGISTER_TYPE_UD, 1);
676
677 /* MOV_INDIRECT is going to stomp the whole thing anyway */
678 dest.writemask = WRITEMASK_XYZW;
679
680 emit(SHADER_OPCODE_MOV_INDIRECT, dest, src,
681 indirect, brw_imm_ud(instr->const_index[1]));
682 }
683 break;
684 }
685
686 case nir_intrinsic_load_ubo: {
687 src_reg surf_index;
688
689 dest = get_nir_dest(instr->dest);
690
691 if (nir_src_is_const(instr->src[0])) {
692 /* The block index is a constant, so just emit the binding table entry
693 * as an immediate.
694 */
695 const unsigned index = prog_data->base.binding_table.ubo_start +
696 nir_src_as_uint(instr->src[0]);
697 surf_index = brw_imm_ud(index);
698 } else {
699 /* The block index is not a constant. Evaluate the index expression
700 * per-channel and add the base UBO index; we have to select a value
701 * from any live channel.
702 */
703 surf_index = src_reg(this, glsl_type::uint_type);
704 emit(ADD(dst_reg(surf_index), get_nir_src(instr->src[0], nir_type_int32,
705 instr->num_components),
706 brw_imm_ud(prog_data->base.binding_table.ubo_start)));
707 surf_index = emit_uniformize(surf_index);
708 }
709
710 src_reg offset_reg;
711 if (nir_src_is_const(instr->src[1])) {
712 unsigned load_offset = nir_src_as_uint(instr->src[1]);
713 offset_reg = brw_imm_ud(load_offset & ~15);
714 } else {
715 offset_reg = src_reg(this, glsl_type::uint_type);
716 emit(MOV(dst_reg(offset_reg),
717 get_nir_src(instr->src[1], nir_type_uint32, 1)));
718 }
719
720 src_reg packed_consts;
721 if (nir_dest_bit_size(instr->dest) == 32) {
722 packed_consts = src_reg(this, glsl_type::vec4_type);
723 emit_pull_constant_load_reg(dst_reg(packed_consts),
724 surf_index,
725 offset_reg,
726 NULL, NULL /* before_block/inst */);
727 } else {
728 src_reg temp = src_reg(this, glsl_type::dvec4_type);
729 src_reg temp_float = retype(temp, BRW_REGISTER_TYPE_F);
730
731 emit_pull_constant_load_reg(dst_reg(temp_float),
732 surf_index, offset_reg, NULL, NULL);
733 if (offset_reg.file == IMM)
734 offset_reg.ud += 16;
735 else
736 emit(ADD(dst_reg(offset_reg), offset_reg, brw_imm_ud(16u)));
737 emit_pull_constant_load_reg(dst_reg(byte_offset(temp_float, REG_SIZE)),
738 surf_index, offset_reg, NULL, NULL);
739
740 packed_consts = src_reg(this, glsl_type::dvec4_type);
741 shuffle_64bit_data(dst_reg(packed_consts), temp, false);
742 }
743
744 packed_consts.swizzle = brw_swizzle_for_size(instr->num_components);
745 if (nir_src_is_const(instr->src[1])) {
746 unsigned load_offset = nir_src_as_uint(instr->src[1]);
747 unsigned type_size = type_sz(dest.type);
748 packed_consts.swizzle +=
749 BRW_SWIZZLE4(load_offset % 16 / type_size,
750 load_offset % 16 / type_size,
751 load_offset % 16 / type_size,
752 load_offset % 16 / type_size);
753 }
754
755 emit(MOV(dest, retype(packed_consts, dest.type)));
756
757 break;
758 }
759
760 case nir_intrinsic_memory_barrier: {
761 const vec4_builder bld =
762 vec4_builder(this).at_end().annotate(current_annotation, base_ir);
763 const dst_reg tmp = bld.vgrf(BRW_REGISTER_TYPE_UD, 2);
764 bld.emit(SHADER_OPCODE_MEMORY_FENCE, tmp, brw_vec8_grf(0, 0))
765 ->size_written = 2 * REG_SIZE;
766 break;
767 }
768
769 case nir_intrinsic_shader_clock: {
770 /* We cannot do anything if there is an event, so ignore it for now */
771 const src_reg shader_clock = get_timestamp();
772 const enum brw_reg_type type = brw_type_for_base_type(glsl_type::uvec2_type);
773
774 dest = get_nir_dest(instr->dest, type);
775 emit(MOV(dest, shader_clock));
776 break;
777 }
778
779 default:
780 unreachable("Unknown intrinsic");
781 }
782 }
783
784 void
785 vec4_visitor::nir_emit_ssbo_atomic(int op, nir_intrinsic_instr *instr)
786 {
787 dst_reg dest;
788 if (nir_intrinsic_infos[instr->intrinsic].has_dest)
789 dest = get_nir_dest(instr->dest);
790
791 src_reg surface = get_nir_ssbo_intrinsic_index(instr);
792 src_reg offset = get_nir_src(instr->src[1], 1);
793 src_reg data1;
794 if (op != BRW_AOP_INC && op != BRW_AOP_DEC && op != BRW_AOP_PREDEC)
795 data1 = get_nir_src(instr->src[2], 1);
796 src_reg data2;
797 if (op == BRW_AOP_CMPWR)
798 data2 = get_nir_src(instr->src[3], 1);
799
800 /* Emit the actual atomic operation operation */
801 const vec4_builder bld =
802 vec4_builder(this).at_end().annotate(current_annotation, base_ir);
803
804 src_reg atomic_result = emit_untyped_atomic(bld, surface, offset,
805 data1, data2,
806 1 /* dims */, 1 /* rsize */,
807 op,
808 BRW_PREDICATE_NONE);
809 dest.type = atomic_result.type;
810 bld.MOV(dest, atomic_result);
811 }
812
813 static unsigned
814 brw_swizzle_for_nir_swizzle(uint8_t swizzle[4])
815 {
816 return BRW_SWIZZLE4(swizzle[0], swizzle[1], swizzle[2], swizzle[3]);
817 }
818
819 static enum brw_conditional_mod
820 brw_conditional_for_nir_comparison(nir_op op)
821 {
822 switch (op) {
823 case nir_op_flt32:
824 case nir_op_ilt32:
825 case nir_op_ult32:
826 return BRW_CONDITIONAL_L;
827
828 case nir_op_fge32:
829 case nir_op_ige32:
830 case nir_op_uge32:
831 return BRW_CONDITIONAL_GE;
832
833 case nir_op_feq32:
834 case nir_op_ieq32:
835 case nir_op_b32all_fequal2:
836 case nir_op_b32all_iequal2:
837 case nir_op_b32all_fequal3:
838 case nir_op_b32all_iequal3:
839 case nir_op_b32all_fequal4:
840 case nir_op_b32all_iequal4:
841 return BRW_CONDITIONAL_Z;
842
843 case nir_op_fne32:
844 case nir_op_ine32:
845 case nir_op_b32any_fnequal2:
846 case nir_op_b32any_inequal2:
847 case nir_op_b32any_fnequal3:
848 case nir_op_b32any_inequal3:
849 case nir_op_b32any_fnequal4:
850 case nir_op_b32any_inequal4:
851 return BRW_CONDITIONAL_NZ;
852
853 default:
854 unreachable("not reached: bad operation for comparison");
855 }
856 }
857
858 bool
859 vec4_visitor::optimize_predicate(nir_alu_instr *instr,
860 enum brw_predicate *predicate)
861 {
862 if (!instr->src[0].src.is_ssa ||
863 instr->src[0].src.ssa->parent_instr->type != nir_instr_type_alu)
864 return false;
865
866 nir_alu_instr *cmp_instr =
867 nir_instr_as_alu(instr->src[0].src.ssa->parent_instr);
868
869 switch (cmp_instr->op) {
870 case nir_op_b32any_fnequal2:
871 case nir_op_b32any_inequal2:
872 case nir_op_b32any_fnequal3:
873 case nir_op_b32any_inequal3:
874 case nir_op_b32any_fnequal4:
875 case nir_op_b32any_inequal4:
876 *predicate = BRW_PREDICATE_ALIGN16_ANY4H;
877 break;
878 case nir_op_b32all_fequal2:
879 case nir_op_b32all_iequal2:
880 case nir_op_b32all_fequal3:
881 case nir_op_b32all_iequal3:
882 case nir_op_b32all_fequal4:
883 case nir_op_b32all_iequal4:
884 *predicate = BRW_PREDICATE_ALIGN16_ALL4H;
885 break;
886 default:
887 return false;
888 }
889
890 unsigned size_swizzle =
891 brw_swizzle_for_size(nir_op_infos[cmp_instr->op].input_sizes[0]);
892
893 src_reg op[2];
894 assert(nir_op_infos[cmp_instr->op].num_inputs == 2);
895 for (unsigned i = 0; i < 2; i++) {
896 nir_alu_type type = nir_op_infos[cmp_instr->op].input_types[i];
897 unsigned bit_size = nir_src_bit_size(cmp_instr->src[i].src);
898 type = (nir_alu_type) (((unsigned) type) | bit_size);
899 op[i] = get_nir_src(cmp_instr->src[i].src, type, 4);
900 unsigned base_swizzle =
901 brw_swizzle_for_nir_swizzle(cmp_instr->src[i].swizzle);
902 op[i].swizzle = brw_compose_swizzle(size_swizzle, base_swizzle);
903 op[i].abs = cmp_instr->src[i].abs;
904 op[i].negate = cmp_instr->src[i].negate;
905 }
906
907 emit(CMP(dst_null_d(), op[0], op[1],
908 brw_conditional_for_nir_comparison(cmp_instr->op)));
909
910 return true;
911 }
912
913 static void
914 emit_find_msb_using_lzd(const vec4_builder &bld,
915 const dst_reg &dst,
916 const src_reg &src,
917 bool is_signed)
918 {
919 vec4_instruction *inst;
920 src_reg temp = src;
921
922 if (is_signed) {
923 /* LZD of an absolute value source almost always does the right
924 * thing. There are two problem values:
925 *
926 * * 0x80000000. Since abs(0x80000000) == 0x80000000, LZD returns
927 * 0. However, findMSB(int(0x80000000)) == 30.
928 *
929 * * 0xffffffff. Since abs(0xffffffff) == 1, LZD returns
930 * 31. Section 8.8 (Integer Functions) of the GLSL 4.50 spec says:
931 *
932 * For a value of zero or negative one, -1 will be returned.
933 *
934 * * Negative powers of two. LZD(abs(-(1<<x))) returns x, but
935 * findMSB(-(1<<x)) should return x-1.
936 *
937 * For all negative number cases, including 0x80000000 and
938 * 0xffffffff, the correct value is obtained from LZD if instead of
939 * negating the (already negative) value the logical-not is used. A
940 * conditonal logical-not can be achieved in two instructions.
941 */
942 temp = src_reg(bld.vgrf(BRW_REGISTER_TYPE_D));
943
944 bld.ASR(dst_reg(temp), src, brw_imm_d(31));
945 bld.XOR(dst_reg(temp), temp, src);
946 }
947
948 bld.LZD(retype(dst, BRW_REGISTER_TYPE_UD),
949 retype(temp, BRW_REGISTER_TYPE_UD));
950
951 /* LZD counts from the MSB side, while GLSL's findMSB() wants the count
952 * from the LSB side. Subtract the result from 31 to convert the MSB count
953 * into an LSB count. If no bits are set, LZD will return 32. 31-32 = -1,
954 * which is exactly what findMSB() is supposed to return.
955 */
956 inst = bld.ADD(dst, retype(src_reg(dst), BRW_REGISTER_TYPE_D),
957 brw_imm_d(31));
958 inst->src[0].negate = true;
959 }
960
961 void
962 vec4_visitor::emit_conversion_from_double(dst_reg dst, src_reg src,
963 bool saturate)
964 {
965 /* BDW PRM vol 15 - workarounds:
966 * DF->f format conversion for Align16 has wrong emask calculation when
967 * source is immediate.
968 */
969 if (devinfo->gen == 8 && dst.type == BRW_REGISTER_TYPE_F &&
970 src.file == BRW_IMMEDIATE_VALUE) {
971 vec4_instruction *inst = emit(MOV(dst, brw_imm_f(src.df)));
972 inst->saturate = saturate;
973 return;
974 }
975
976 enum opcode op;
977 switch (dst.type) {
978 case BRW_REGISTER_TYPE_D:
979 op = VEC4_OPCODE_DOUBLE_TO_D32;
980 break;
981 case BRW_REGISTER_TYPE_UD:
982 op = VEC4_OPCODE_DOUBLE_TO_U32;
983 break;
984 case BRW_REGISTER_TYPE_F:
985 op = VEC4_OPCODE_DOUBLE_TO_F32;
986 break;
987 default:
988 unreachable("Unknown conversion");
989 }
990
991 dst_reg temp = dst_reg(this, glsl_type::dvec4_type);
992 emit(MOV(temp, src));
993 dst_reg temp2 = dst_reg(this, glsl_type::dvec4_type);
994 emit(op, temp2, src_reg(temp));
995
996 emit(VEC4_OPCODE_PICK_LOW_32BIT, retype(temp2, dst.type), src_reg(temp2));
997 vec4_instruction *inst = emit(MOV(dst, src_reg(retype(temp2, dst.type))));
998 inst->saturate = saturate;
999 }
1000
1001 void
1002 vec4_visitor::emit_conversion_to_double(dst_reg dst, src_reg src,
1003 bool saturate)
1004 {
1005 dst_reg tmp_dst = dst_reg(src_reg(this, glsl_type::dvec4_type));
1006 src_reg tmp_src = retype(src_reg(this, glsl_type::vec4_type), src.type);
1007 emit(MOV(dst_reg(tmp_src), src));
1008 emit(VEC4_OPCODE_TO_DOUBLE, tmp_dst, tmp_src);
1009 vec4_instruction *inst = emit(MOV(dst, src_reg(tmp_dst)));
1010 inst->saturate = saturate;
1011 }
1012
1013 /**
1014 * Try to use an immediate value for a source
1015 *
1016 * In cases of flow control, constant propagation is sometimes unable to
1017 * determine that a register contains a constant value. To work around this,
1018 * try to emit a literal as one of the sources. If \c try_src0_also is set,
1019 * \c op[0] will also be tried for an immediate value.
1020 *
1021 * If \c op[0] is modified, the operands will be exchanged so that \c op[1]
1022 * will always be the immediate value.
1023 *
1024 * \return The index of the source that was modified, 0 or 1, if successful.
1025 * Otherwise, -1.
1026 *
1027 * \param op - Operands to the instruction
1028 * \param try_src0_also - True if \c op[0] should also be a candidate for
1029 * getting an immediate value. This should only be set
1030 * for commutative operations.
1031 */
1032 static int
1033 try_immediate_source(const nir_alu_instr *instr, src_reg *op,
1034 bool try_src0_also,
1035 MAYBE_UNUSED const gen_device_info *devinfo)
1036 {
1037 unsigned idx;
1038
1039 if (nir_src_bit_size(instr->src[1].src) == 32 &&
1040 nir_src_is_const(instr->src[1].src)) {
1041 idx = 1;
1042 } else if (try_src0_also &&
1043 nir_src_bit_size(instr->src[0].src) == 32 &&
1044 nir_src_is_const(instr->src[0].src)) {
1045 idx = 0;
1046 } else {
1047 return -1;
1048 }
1049
1050 const enum brw_reg_type old_type = op[idx].type;
1051
1052 switch (old_type) {
1053 case BRW_REGISTER_TYPE_D:
1054 case BRW_REGISTER_TYPE_UD: {
1055 int first_comp = -1;
1056 int d;
1057
1058 for (unsigned i = 0; i < NIR_MAX_VEC_COMPONENTS; i++) {
1059 if (nir_alu_instr_channel_used(instr, idx, i)) {
1060 if (first_comp < 0) {
1061 first_comp = i;
1062 d = nir_src_comp_as_int(instr->src[idx].src,
1063 instr->src[idx].swizzle[i]);
1064 } else if (d != nir_src_comp_as_int(instr->src[idx].src,
1065 instr->src[idx].swizzle[i])) {
1066 return -1;
1067 }
1068 }
1069 }
1070
1071 if (op[idx].abs)
1072 d = MAX2(-d, d);
1073
1074 if (op[idx].negate) {
1075 /* On Gen8+ a negation source modifier on a logical operation means
1076 * something different. Nothing should generate this, so assert that
1077 * it does not occur.
1078 */
1079 assert(devinfo->gen < 8 || (instr->op != nir_op_iand &&
1080 instr->op != nir_op_ior &&
1081 instr->op != nir_op_ixor));
1082 d = -d;
1083 }
1084
1085 op[idx] = retype(src_reg(brw_imm_d(d)), old_type);
1086 break;
1087 }
1088
1089 case BRW_REGISTER_TYPE_F: {
1090 int first_comp = -1;
1091 float f;
1092
1093 for (unsigned i = 0; i < NIR_MAX_VEC_COMPONENTS; i++) {
1094 if (nir_alu_instr_channel_used(instr, idx, i)) {
1095 if (first_comp < 0) {
1096 first_comp = i;
1097 f = nir_src_comp_as_float(instr->src[idx].src,
1098 instr->src[idx].swizzle[i]);
1099 } else if (f != nir_src_comp_as_float(instr->src[idx].src,
1100 instr->src[idx].swizzle[i])) {
1101 return -1;
1102 }
1103 }
1104 }
1105
1106 if (op[idx].abs)
1107 f = fabs(f);
1108
1109 if (op[idx].negate)
1110 f = -f;
1111
1112 op[idx] = src_reg(brw_imm_f(f));
1113 assert(op[idx].type == old_type);
1114 break;
1115 }
1116
1117 default:
1118 unreachable("Non-32bit type.");
1119 }
1120
1121 /* The instruction format only allows source 1 to be an immediate value.
1122 * If the immediate value was source 0, then the sources must be exchanged.
1123 */
1124 if (idx == 0) {
1125 src_reg tmp = op[0];
1126 op[0] = op[1];
1127 op[1] = tmp;
1128 }
1129
1130 return idx;
1131 }
1132
1133 void
1134 vec4_visitor::fix_float_operands(src_reg op[3], nir_alu_instr *instr)
1135 {
1136 bool fixed[3] = { false, false, false };
1137
1138 for (unsigned i = 0; i < 2; i++) {
1139 if (!nir_src_is_const(instr->src[i].src))
1140 continue;
1141
1142 for (unsigned j = i + 1; j < 3; j++) {
1143 if (fixed[j])
1144 continue;
1145
1146 if (!nir_src_is_const(instr->src[j].src))
1147 continue;
1148
1149 if (nir_alu_srcs_equal(instr, instr, i, j)) {
1150 if (!fixed[i])
1151 op[i] = fix_3src_operand(op[i]);
1152
1153 op[j] = op[i];
1154
1155 fixed[i] = true;
1156 fixed[j] = true;
1157 } else if (nir_alu_srcs_negative_equal(instr, instr, i, j)) {
1158 if (!fixed[i])
1159 op[i] = fix_3src_operand(op[i]);
1160
1161 op[j] = op[i];
1162 op[j].negate = !op[j].negate;
1163
1164 fixed[i] = true;
1165 fixed[j] = true;
1166 }
1167 }
1168 }
1169
1170 for (unsigned i = 0; i < 3; i++) {
1171 if (!fixed[i])
1172 op[i] = fix_3src_operand(op[i]);
1173 }
1174 }
1175
1176 void
1177 vec4_visitor::nir_emit_alu(nir_alu_instr *instr)
1178 {
1179 vec4_instruction *inst;
1180
1181 nir_alu_type dst_type = (nir_alu_type) (nir_op_infos[instr->op].output_type |
1182 nir_dest_bit_size(instr->dest.dest));
1183 dst_reg dst = get_nir_dest(instr->dest.dest, dst_type);
1184 dst.writemask = instr->dest.write_mask;
1185
1186 src_reg op[4];
1187 for (unsigned i = 0; i < nir_op_infos[instr->op].num_inputs; i++) {
1188 nir_alu_type src_type = (nir_alu_type)
1189 (nir_op_infos[instr->op].input_types[i] |
1190 nir_src_bit_size(instr->src[i].src));
1191 op[i] = get_nir_src(instr->src[i].src, src_type, 4);
1192 op[i].swizzle = brw_swizzle_for_nir_swizzle(instr->src[i].swizzle);
1193 op[i].abs = instr->src[i].abs;
1194 op[i].negate = instr->src[i].negate;
1195 }
1196
1197 switch (instr->op) {
1198 case nir_op_mov:
1199 inst = emit(MOV(dst, op[0]));
1200 inst->saturate = instr->dest.saturate;
1201 break;
1202
1203 case nir_op_vec2:
1204 case nir_op_vec3:
1205 case nir_op_vec4:
1206 unreachable("not reached: should be handled by lower_vec_to_movs()");
1207
1208 case nir_op_i2f32:
1209 case nir_op_u2f32:
1210 inst = emit(MOV(dst, op[0]));
1211 inst->saturate = instr->dest.saturate;
1212 break;
1213
1214 case nir_op_f2f32:
1215 case nir_op_f2i32:
1216 case nir_op_f2u32:
1217 if (nir_src_bit_size(instr->src[0].src) == 64)
1218 emit_conversion_from_double(dst, op[0], instr->dest.saturate);
1219 else
1220 inst = emit(MOV(dst, op[0]));
1221 break;
1222
1223 case nir_op_f2f64:
1224 case nir_op_i2f64:
1225 case nir_op_u2f64:
1226 emit_conversion_to_double(dst, op[0], instr->dest.saturate);
1227 break;
1228
1229 case nir_op_fsat:
1230 inst = emit(MOV(dst, op[0]));
1231 inst->saturate = true;
1232 break;
1233
1234 case nir_op_fneg:
1235 case nir_op_ineg:
1236 op[0].negate = true;
1237 inst = emit(MOV(dst, op[0]));
1238 if (instr->op == nir_op_fneg)
1239 inst->saturate = instr->dest.saturate;
1240 break;
1241
1242 case nir_op_fabs:
1243 case nir_op_iabs:
1244 op[0].negate = false;
1245 op[0].abs = true;
1246 inst = emit(MOV(dst, op[0]));
1247 if (instr->op == nir_op_fabs)
1248 inst->saturate = instr->dest.saturate;
1249 break;
1250
1251 case nir_op_iadd:
1252 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1253 /* fall through */
1254 case nir_op_fadd:
1255 try_immediate_source(instr, op, true, devinfo);
1256 inst = emit(ADD(dst, op[0], op[1]));
1257 inst->saturate = instr->dest.saturate;
1258 break;
1259
1260 case nir_op_uadd_sat:
1261 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1262 inst = emit(ADD(dst, op[0], op[1]));
1263 inst->saturate = true;
1264 break;
1265
1266 case nir_op_fmul:
1267 try_immediate_source(instr, op, true, devinfo);
1268 inst = emit(MUL(dst, op[0], op[1]));
1269 inst->saturate = instr->dest.saturate;
1270 break;
1271
1272 case nir_op_imul: {
1273 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1274 if (devinfo->gen < 8) {
1275 /* For integer multiplication, the MUL uses the low 16 bits of one of
1276 * the operands (src0 through SNB, src1 on IVB and later). The MACH
1277 * accumulates in the contribution of the upper 16 bits of that
1278 * operand. If we can determine that one of the args is in the low
1279 * 16 bits, though, we can just emit a single MUL.
1280 */
1281 if (nir_src_is_const(instr->src[0].src) &&
1282 nir_alu_instr_src_read_mask(instr, 0) == 1 &&
1283 nir_src_comp_as_uint(instr->src[0].src, 0) < (1 << 16)) {
1284 if (devinfo->gen < 7)
1285 emit(MUL(dst, op[0], op[1]));
1286 else
1287 emit(MUL(dst, op[1], op[0]));
1288 } else if (nir_src_is_const(instr->src[1].src) &&
1289 nir_alu_instr_src_read_mask(instr, 1) == 1 &&
1290 nir_src_comp_as_uint(instr->src[1].src, 0) < (1 << 16)) {
1291 if (devinfo->gen < 7)
1292 emit(MUL(dst, op[1], op[0]));
1293 else
1294 emit(MUL(dst, op[0], op[1]));
1295 } else {
1296 struct brw_reg acc = retype(brw_acc_reg(8), dst.type);
1297
1298 emit(MUL(acc, op[0], op[1]));
1299 emit(MACH(dst_null_d(), op[0], op[1]));
1300 emit(MOV(dst, src_reg(acc)));
1301 }
1302 } else {
1303 emit(MUL(dst, op[0], op[1]));
1304 }
1305 break;
1306 }
1307
1308 case nir_op_imul_high:
1309 case nir_op_umul_high: {
1310 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1311 struct brw_reg acc = retype(brw_acc_reg(8), dst.type);
1312
1313 if (devinfo->gen >= 8)
1314 emit(MUL(acc, op[0], retype(op[1], BRW_REGISTER_TYPE_UW)));
1315 else
1316 emit(MUL(acc, op[0], op[1]));
1317
1318 emit(MACH(dst, op[0], op[1]));
1319 break;
1320 }
1321
1322 case nir_op_frcp:
1323 inst = emit_math(SHADER_OPCODE_RCP, dst, op[0]);
1324 inst->saturate = instr->dest.saturate;
1325 break;
1326
1327 case nir_op_fexp2:
1328 inst = emit_math(SHADER_OPCODE_EXP2, dst, op[0]);
1329 inst->saturate = instr->dest.saturate;
1330 break;
1331
1332 case nir_op_flog2:
1333 inst = emit_math(SHADER_OPCODE_LOG2, dst, op[0]);
1334 inst->saturate = instr->dest.saturate;
1335 break;
1336
1337 case nir_op_fsin:
1338 inst = emit_math(SHADER_OPCODE_SIN, dst, op[0]);
1339 inst->saturate = instr->dest.saturate;
1340 break;
1341
1342 case nir_op_fcos:
1343 inst = emit_math(SHADER_OPCODE_COS, dst, op[0]);
1344 inst->saturate = instr->dest.saturate;
1345 break;
1346
1347 case nir_op_idiv:
1348 case nir_op_udiv:
1349 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1350 emit_math(SHADER_OPCODE_INT_QUOTIENT, dst, op[0], op[1]);
1351 break;
1352
1353 case nir_op_umod:
1354 case nir_op_irem:
1355 /* According to the sign table for INT DIV in the Ivy Bridge PRM, it
1356 * appears that our hardware just does the right thing for signed
1357 * remainder.
1358 */
1359 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1360 emit_math(SHADER_OPCODE_INT_REMAINDER, dst, op[0], op[1]);
1361 break;
1362
1363 case nir_op_imod: {
1364 /* Get a regular C-style remainder. If a % b == 0, set the predicate. */
1365 inst = emit_math(SHADER_OPCODE_INT_REMAINDER, dst, op[0], op[1]);
1366
1367 /* Math instructions don't support conditional mod */
1368 inst = emit(MOV(dst_null_d(), src_reg(dst)));
1369 inst->conditional_mod = BRW_CONDITIONAL_NZ;
1370
1371 /* Now, we need to determine if signs of the sources are different.
1372 * When we XOR the sources, the top bit is 0 if they are the same and 1
1373 * if they are different. We can then use a conditional modifier to
1374 * turn that into a predicate. This leads us to an XOR.l instruction.
1375 *
1376 * Technically, according to the PRM, you're not allowed to use .l on a
1377 * XOR instruction. However, emperical experiments and Curro's reading
1378 * of the simulator source both indicate that it's safe.
1379 */
1380 src_reg tmp = src_reg(this, glsl_type::ivec4_type);
1381 inst = emit(XOR(dst_reg(tmp), op[0], op[1]));
1382 inst->predicate = BRW_PREDICATE_NORMAL;
1383 inst->conditional_mod = BRW_CONDITIONAL_L;
1384
1385 /* If the result of the initial remainder operation is non-zero and the
1386 * two sources have different signs, add in a copy of op[1] to get the
1387 * final integer modulus value.
1388 */
1389 inst = emit(ADD(dst, src_reg(dst), op[1]));
1390 inst->predicate = BRW_PREDICATE_NORMAL;
1391 break;
1392 }
1393
1394 case nir_op_ldexp:
1395 unreachable("not reached: should be handled by ldexp_to_arith()");
1396
1397 case nir_op_fsqrt:
1398 inst = emit_math(SHADER_OPCODE_SQRT, dst, op[0]);
1399 inst->saturate = instr->dest.saturate;
1400 break;
1401
1402 case nir_op_frsq:
1403 inst = emit_math(SHADER_OPCODE_RSQ, dst, op[0]);
1404 inst->saturate = instr->dest.saturate;
1405 break;
1406
1407 case nir_op_fpow:
1408 inst = emit_math(SHADER_OPCODE_POW, dst, op[0], op[1]);
1409 inst->saturate = instr->dest.saturate;
1410 break;
1411
1412 case nir_op_uadd_carry: {
1413 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1414 struct brw_reg acc = retype(brw_acc_reg(8), BRW_REGISTER_TYPE_UD);
1415
1416 emit(ADDC(dst_null_ud(), op[0], op[1]));
1417 emit(MOV(dst, src_reg(acc)));
1418 break;
1419 }
1420
1421 case nir_op_usub_borrow: {
1422 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1423 struct brw_reg acc = retype(brw_acc_reg(8), BRW_REGISTER_TYPE_UD);
1424
1425 emit(SUBB(dst_null_ud(), op[0], op[1]));
1426 emit(MOV(dst, src_reg(acc)));
1427 break;
1428 }
1429
1430 case nir_op_ftrunc:
1431 inst = emit(RNDZ(dst, op[0]));
1432 inst->saturate = instr->dest.saturate;
1433 break;
1434
1435 case nir_op_fceil: {
1436 src_reg tmp = src_reg(this, glsl_type::float_type);
1437 tmp.swizzle =
1438 brw_swizzle_for_size(instr->src[0].src.is_ssa ?
1439 instr->src[0].src.ssa->num_components :
1440 instr->src[0].src.reg.reg->num_components);
1441
1442 op[0].negate = !op[0].negate;
1443 emit(RNDD(dst_reg(tmp), op[0]));
1444 tmp.negate = true;
1445 inst = emit(MOV(dst, tmp));
1446 inst->saturate = instr->dest.saturate;
1447 break;
1448 }
1449
1450 case nir_op_ffloor:
1451 inst = emit(RNDD(dst, op[0]));
1452 inst->saturate = instr->dest.saturate;
1453 break;
1454
1455 case nir_op_ffract:
1456 inst = emit(FRC(dst, op[0]));
1457 inst->saturate = instr->dest.saturate;
1458 break;
1459
1460 case nir_op_fround_even:
1461 inst = emit(RNDE(dst, op[0]));
1462 inst->saturate = instr->dest.saturate;
1463 break;
1464
1465 case nir_op_fquantize2f16: {
1466 /* See also vec4_visitor::emit_pack_half_2x16() */
1467 src_reg tmp16 = src_reg(this, glsl_type::uvec4_type);
1468 src_reg tmp32 = src_reg(this, glsl_type::vec4_type);
1469 src_reg zero = src_reg(this, glsl_type::vec4_type);
1470
1471 /* Check for denormal */
1472 src_reg abs_src0 = op[0];
1473 abs_src0.abs = true;
1474 emit(CMP(dst_null_f(), abs_src0, brw_imm_f(ldexpf(1.0, -14)),
1475 BRW_CONDITIONAL_L));
1476 /* Get the appropriately signed zero */
1477 emit(AND(retype(dst_reg(zero), BRW_REGISTER_TYPE_UD),
1478 retype(op[0], BRW_REGISTER_TYPE_UD),
1479 brw_imm_ud(0x80000000)));
1480 /* Do the actual F32 -> F16 -> F32 conversion */
1481 emit(F32TO16(dst_reg(tmp16), op[0]));
1482 emit(F16TO32(dst_reg(tmp32), tmp16));
1483 /* Select that or zero based on normal status */
1484 inst = emit(BRW_OPCODE_SEL, dst, zero, tmp32);
1485 inst->predicate = BRW_PREDICATE_NORMAL;
1486 inst->saturate = instr->dest.saturate;
1487 break;
1488 }
1489
1490 case nir_op_imin:
1491 case nir_op_umin:
1492 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1493 /* fall through */
1494 case nir_op_fmin:
1495 try_immediate_source(instr, op, true, devinfo);
1496 inst = emit_minmax(BRW_CONDITIONAL_L, dst, op[0], op[1]);
1497 inst->saturate = instr->dest.saturate;
1498 break;
1499
1500 case nir_op_imax:
1501 case nir_op_umax:
1502 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1503 /* fall through */
1504 case nir_op_fmax:
1505 try_immediate_source(instr, op, true, devinfo);
1506 inst = emit_minmax(BRW_CONDITIONAL_GE, dst, op[0], op[1]);
1507 inst->saturate = instr->dest.saturate;
1508 break;
1509
1510 case nir_op_fddx:
1511 case nir_op_fddx_coarse:
1512 case nir_op_fddx_fine:
1513 case nir_op_fddy:
1514 case nir_op_fddy_coarse:
1515 case nir_op_fddy_fine:
1516 unreachable("derivatives are not valid in vertex shaders");
1517
1518 case nir_op_ilt32:
1519 case nir_op_ult32:
1520 case nir_op_ige32:
1521 case nir_op_uge32:
1522 case nir_op_ieq32:
1523 case nir_op_ine32:
1524 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1525 /* Fallthrough */
1526 case nir_op_flt32:
1527 case nir_op_fge32:
1528 case nir_op_feq32:
1529 case nir_op_fne32: {
1530 enum brw_conditional_mod conditional_mod =
1531 brw_conditional_for_nir_comparison(instr->op);
1532
1533 if (nir_src_bit_size(instr->src[0].src) < 64) {
1534 /* If the order of the sources is changed due to an immediate value,
1535 * then the condition must also be changed.
1536 */
1537 if (try_immediate_source(instr, op, true, devinfo) == 0)
1538 conditional_mod = brw_swap_cmod(conditional_mod);
1539
1540 emit(CMP(dst, op[0], op[1], conditional_mod));
1541 } else {
1542 /* Produce a 32-bit boolean result from the DF comparison by selecting
1543 * only the low 32-bit in each DF produced. Do this in a temporary
1544 * so we can then move from there to the result using align16 again
1545 * to honor the original writemask.
1546 */
1547 dst_reg temp = dst_reg(this, glsl_type::dvec4_type);
1548 emit(CMP(temp, op[0], op[1], conditional_mod));
1549 dst_reg result = dst_reg(this, glsl_type::bvec4_type);
1550 emit(VEC4_OPCODE_PICK_LOW_32BIT, result, src_reg(temp));
1551 emit(MOV(dst, src_reg(result)));
1552 }
1553 break;
1554 }
1555
1556 case nir_op_b32all_iequal2:
1557 case nir_op_b32all_iequal3:
1558 case nir_op_b32all_iequal4:
1559 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1560 /* Fallthrough */
1561 case nir_op_b32all_fequal2:
1562 case nir_op_b32all_fequal3:
1563 case nir_op_b32all_fequal4: {
1564 unsigned swiz =
1565 brw_swizzle_for_size(nir_op_infos[instr->op].input_sizes[0]);
1566
1567 emit(CMP(dst_null_d(), swizzle(op[0], swiz), swizzle(op[1], swiz),
1568 brw_conditional_for_nir_comparison(instr->op)));
1569 emit(MOV(dst, brw_imm_d(0)));
1570 inst = emit(MOV(dst, brw_imm_d(~0)));
1571 inst->predicate = BRW_PREDICATE_ALIGN16_ALL4H;
1572 break;
1573 }
1574
1575 case nir_op_b32any_inequal2:
1576 case nir_op_b32any_inequal3:
1577 case nir_op_b32any_inequal4:
1578 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1579 /* Fallthrough */
1580 case nir_op_b32any_fnequal2:
1581 case nir_op_b32any_fnequal3:
1582 case nir_op_b32any_fnequal4: {
1583 unsigned swiz =
1584 brw_swizzle_for_size(nir_op_infos[instr->op].input_sizes[0]);
1585
1586 emit(CMP(dst_null_d(), swizzle(op[0], swiz), swizzle(op[1], swiz),
1587 brw_conditional_for_nir_comparison(instr->op)));
1588
1589 emit(MOV(dst, brw_imm_d(0)));
1590 inst = emit(MOV(dst, brw_imm_d(~0)));
1591 inst->predicate = BRW_PREDICATE_ALIGN16_ANY4H;
1592 break;
1593 }
1594
1595 case nir_op_inot:
1596 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1597 if (devinfo->gen >= 8) {
1598 op[0] = resolve_source_modifiers(op[0]);
1599 }
1600 emit(NOT(dst, op[0]));
1601 break;
1602
1603 case nir_op_ixor:
1604 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1605 if (devinfo->gen >= 8) {
1606 op[0] = resolve_source_modifiers(op[0]);
1607 op[1] = resolve_source_modifiers(op[1]);
1608 }
1609 try_immediate_source(instr, op, true, devinfo);
1610 emit(XOR(dst, op[0], op[1]));
1611 break;
1612
1613 case nir_op_ior:
1614 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1615 if (devinfo->gen >= 8) {
1616 op[0] = resolve_source_modifiers(op[0]);
1617 op[1] = resolve_source_modifiers(op[1]);
1618 }
1619 try_immediate_source(instr, op, true, devinfo);
1620 emit(OR(dst, op[0], op[1]));
1621 break;
1622
1623 case nir_op_iand:
1624 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1625 if (devinfo->gen >= 8) {
1626 op[0] = resolve_source_modifiers(op[0]);
1627 op[1] = resolve_source_modifiers(op[1]);
1628 }
1629 try_immediate_source(instr, op, true, devinfo);
1630 emit(AND(dst, op[0], op[1]));
1631 break;
1632
1633 case nir_op_b2i32:
1634 case nir_op_b2f32:
1635 case nir_op_b2f64:
1636 if (nir_dest_bit_size(instr->dest.dest) > 32) {
1637 assert(dst.type == BRW_REGISTER_TYPE_DF);
1638 emit_conversion_to_double(dst, negate(op[0]), false);
1639 } else {
1640 emit(MOV(dst, negate(op[0])));
1641 }
1642 break;
1643
1644 case nir_op_f2b32:
1645 if (nir_src_bit_size(instr->src[0].src) == 64) {
1646 /* We use a MOV with conditional_mod to check if the provided value is
1647 * 0.0. We want this to flush denormalized numbers to zero, so we set a
1648 * source modifier on the source operand to trigger this, as source
1649 * modifiers don't affect the result of the testing against 0.0.
1650 */
1651 src_reg value = op[0];
1652 value.abs = true;
1653 vec4_instruction *inst = emit(MOV(dst_null_df(), value));
1654 inst->conditional_mod = BRW_CONDITIONAL_NZ;
1655
1656 src_reg one = src_reg(this, glsl_type::ivec4_type);
1657 emit(MOV(dst_reg(one), brw_imm_d(~0)));
1658 inst = emit(BRW_OPCODE_SEL, dst, one, brw_imm_d(0));
1659 inst->predicate = BRW_PREDICATE_NORMAL;
1660 } else {
1661 emit(CMP(dst, op[0], brw_imm_f(0.0f), BRW_CONDITIONAL_NZ));
1662 }
1663 break;
1664
1665 case nir_op_i2b32:
1666 emit(CMP(dst, op[0], brw_imm_d(0), BRW_CONDITIONAL_NZ));
1667 break;
1668
1669 case nir_op_fnoise1_1:
1670 case nir_op_fnoise1_2:
1671 case nir_op_fnoise1_3:
1672 case nir_op_fnoise1_4:
1673 case nir_op_fnoise2_1:
1674 case nir_op_fnoise2_2:
1675 case nir_op_fnoise2_3:
1676 case nir_op_fnoise2_4:
1677 case nir_op_fnoise3_1:
1678 case nir_op_fnoise3_2:
1679 case nir_op_fnoise3_3:
1680 case nir_op_fnoise3_4:
1681 case nir_op_fnoise4_1:
1682 case nir_op_fnoise4_2:
1683 case nir_op_fnoise4_3:
1684 case nir_op_fnoise4_4:
1685 unreachable("not reached: should be handled by lower_noise");
1686
1687 case nir_op_unpack_half_2x16_split_x:
1688 case nir_op_unpack_half_2x16_split_y:
1689 case nir_op_pack_half_2x16_split:
1690 unreachable("not reached: should not occur in vertex shader");
1691
1692 case nir_op_unpack_snorm_2x16:
1693 case nir_op_unpack_unorm_2x16:
1694 case nir_op_pack_snorm_2x16:
1695 case nir_op_pack_unorm_2x16:
1696 unreachable("not reached: should be handled by lower_packing_builtins");
1697
1698 case nir_op_pack_uvec4_to_uint:
1699 unreachable("not reached");
1700
1701 case nir_op_pack_uvec2_to_uint: {
1702 dst_reg tmp1 = dst_reg(this, glsl_type::uint_type);
1703 tmp1.writemask = WRITEMASK_X;
1704 op[0].swizzle = BRW_SWIZZLE_YYYY;
1705 emit(SHL(tmp1, op[0], src_reg(brw_imm_ud(16u))));
1706
1707 dst_reg tmp2 = dst_reg(this, glsl_type::uint_type);
1708 tmp2.writemask = WRITEMASK_X;
1709 op[0].swizzle = BRW_SWIZZLE_XXXX;
1710 emit(AND(tmp2, op[0], src_reg(brw_imm_ud(0xffffu))));
1711
1712 emit(OR(dst, src_reg(tmp1), src_reg(tmp2)));
1713 break;
1714 }
1715
1716 case nir_op_pack_64_2x32_split: {
1717 dst_reg result = dst_reg(this, glsl_type::dvec4_type);
1718 dst_reg tmp = dst_reg(this, glsl_type::uvec4_type);
1719 emit(MOV(tmp, retype(op[0], BRW_REGISTER_TYPE_UD)));
1720 emit(VEC4_OPCODE_SET_LOW_32BIT, result, src_reg(tmp));
1721 emit(MOV(tmp, retype(op[1], BRW_REGISTER_TYPE_UD)));
1722 emit(VEC4_OPCODE_SET_HIGH_32BIT, result, src_reg(tmp));
1723 emit(MOV(dst, src_reg(result)));
1724 break;
1725 }
1726
1727 case nir_op_unpack_64_2x32_split_x:
1728 case nir_op_unpack_64_2x32_split_y: {
1729 enum opcode oper = (instr->op == nir_op_unpack_64_2x32_split_x) ?
1730 VEC4_OPCODE_PICK_LOW_32BIT : VEC4_OPCODE_PICK_HIGH_32BIT;
1731 dst_reg tmp = dst_reg(this, glsl_type::dvec4_type);
1732 emit(MOV(tmp, op[0]));
1733 dst_reg tmp2 = dst_reg(this, glsl_type::uvec4_type);
1734 emit(oper, tmp2, src_reg(tmp));
1735 emit(MOV(dst, src_reg(tmp2)));
1736 break;
1737 }
1738
1739 case nir_op_unpack_half_2x16:
1740 /* As NIR does not guarantee that we have a correct swizzle outside the
1741 * boundaries of a vector, and the implementation of emit_unpack_half_2x16
1742 * uses the source operand in an operation with WRITEMASK_Y while our
1743 * source operand has only size 1, it accessed incorrect data producing
1744 * regressions in Piglit. We repeat the swizzle of the first component on the
1745 * rest of components to avoid regressions. In the vec4_visitor IR code path
1746 * this is not needed because the operand has already the correct swizzle.
1747 */
1748 op[0].swizzle = brw_compose_swizzle(BRW_SWIZZLE_XXXX, op[0].swizzle);
1749 emit_unpack_half_2x16(dst, op[0]);
1750 break;
1751
1752 case nir_op_pack_half_2x16:
1753 emit_pack_half_2x16(dst, op[0]);
1754 break;
1755
1756 case nir_op_unpack_unorm_4x8:
1757 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1758 emit_unpack_unorm_4x8(dst, op[0]);
1759 break;
1760
1761 case nir_op_pack_unorm_4x8:
1762 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1763 emit_pack_unorm_4x8(dst, op[0]);
1764 break;
1765
1766 case nir_op_unpack_snorm_4x8:
1767 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1768 emit_unpack_snorm_4x8(dst, op[0]);
1769 break;
1770
1771 case nir_op_pack_snorm_4x8:
1772 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1773 emit_pack_snorm_4x8(dst, op[0]);
1774 break;
1775
1776 case nir_op_bitfield_reverse:
1777 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1778 emit(BFREV(dst, op[0]));
1779 break;
1780
1781 case nir_op_bit_count:
1782 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1783 emit(CBIT(dst, op[0]));
1784 break;
1785
1786 case nir_op_ufind_msb:
1787 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1788 emit_find_msb_using_lzd(vec4_builder(this).at_end(), dst, op[0], false);
1789 break;
1790
1791 case nir_op_ifind_msb: {
1792 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1793 vec4_builder bld = vec4_builder(this).at_end();
1794 src_reg src(dst);
1795
1796 if (devinfo->gen < 7) {
1797 emit_find_msb_using_lzd(bld, dst, op[0], true);
1798 } else {
1799 emit(FBH(retype(dst, BRW_REGISTER_TYPE_UD), op[0]));
1800
1801 /* FBH counts from the MSB side, while GLSL's findMSB() wants the
1802 * count from the LSB side. If FBH didn't return an error
1803 * (0xFFFFFFFF), then subtract the result from 31 to convert the MSB
1804 * count into an LSB count.
1805 */
1806 bld.CMP(dst_null_d(), src, brw_imm_d(-1), BRW_CONDITIONAL_NZ);
1807
1808 inst = bld.ADD(dst, src, brw_imm_d(31));
1809 inst->predicate = BRW_PREDICATE_NORMAL;
1810 inst->src[0].negate = true;
1811 }
1812 break;
1813 }
1814
1815 case nir_op_find_lsb: {
1816 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1817 vec4_builder bld = vec4_builder(this).at_end();
1818
1819 if (devinfo->gen < 7) {
1820 dst_reg temp = bld.vgrf(BRW_REGISTER_TYPE_D);
1821
1822 /* (x & -x) generates a value that consists of only the LSB of x.
1823 * For all powers of 2, findMSB(y) == findLSB(y).
1824 */
1825 src_reg src = src_reg(retype(op[0], BRW_REGISTER_TYPE_D));
1826 src_reg negated_src = src;
1827
1828 /* One must be negated, and the other must be non-negated. It
1829 * doesn't matter which is which.
1830 */
1831 negated_src.negate = true;
1832 src.negate = false;
1833
1834 bld.AND(temp, src, negated_src);
1835 emit_find_msb_using_lzd(bld, dst, src_reg(temp), false);
1836 } else {
1837 bld.FBL(dst, op[0]);
1838 }
1839 break;
1840 }
1841
1842 case nir_op_ubitfield_extract:
1843 case nir_op_ibitfield_extract:
1844 unreachable("should have been lowered");
1845 case nir_op_ubfe:
1846 case nir_op_ibfe:
1847 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1848 op[0] = fix_3src_operand(op[0]);
1849 op[1] = fix_3src_operand(op[1]);
1850 op[2] = fix_3src_operand(op[2]);
1851
1852 emit(BFE(dst, op[2], op[1], op[0]));
1853 break;
1854
1855 case nir_op_bfm:
1856 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1857 emit(BFI1(dst, op[0], op[1]));
1858 break;
1859
1860 case nir_op_bfi:
1861 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1862 op[0] = fix_3src_operand(op[0]);
1863 op[1] = fix_3src_operand(op[1]);
1864 op[2] = fix_3src_operand(op[2]);
1865
1866 emit(BFI2(dst, op[0], op[1], op[2]));
1867 break;
1868
1869 case nir_op_bitfield_insert:
1870 unreachable("not reached: should have been lowered");
1871
1872 case nir_op_fsign:
1873 assert(!instr->dest.saturate);
1874 if (op[0].abs) {
1875 /* Straightforward since the source can be assumed to be either
1876 * strictly >= 0 or strictly <= 0 depending on the setting of the
1877 * negate flag.
1878 */
1879 inst = emit(MOV(dst, op[0]));
1880 inst->conditional_mod = BRW_CONDITIONAL_NZ;
1881
1882 inst = (op[0].negate)
1883 ? emit(MOV(dst, brw_imm_f(-1.0f)))
1884 : emit(MOV(dst, brw_imm_f(1.0f)));
1885 inst->predicate = BRW_PREDICATE_NORMAL;
1886 } else if (type_sz(op[0].type) < 8) {
1887 /* AND(val, 0x80000000) gives the sign bit.
1888 *
1889 * Predicated OR ORs 1.0 (0x3f800000) with the sign bit if val is not
1890 * zero.
1891 */
1892 emit(CMP(dst_null_f(), op[0], brw_imm_f(0.0f), BRW_CONDITIONAL_NZ));
1893
1894 op[0].type = BRW_REGISTER_TYPE_UD;
1895 dst.type = BRW_REGISTER_TYPE_UD;
1896 emit(AND(dst, op[0], brw_imm_ud(0x80000000u)));
1897
1898 inst = emit(OR(dst, src_reg(dst), brw_imm_ud(0x3f800000u)));
1899 inst->predicate = BRW_PREDICATE_NORMAL;
1900 dst.type = BRW_REGISTER_TYPE_F;
1901 } else {
1902 /* For doubles we do the same but we need to consider:
1903 *
1904 * - We use a MOV with conditional_mod instead of a CMP so that we can
1905 * skip loading a 0.0 immediate. We use a source modifier on the
1906 * source of the MOV so that we flush denormalized values to 0.
1907 * Since we want to compare against 0, this won't alter the result.
1908 * - We need to extract the high 32-bit of each DF where the sign
1909 * is stored.
1910 * - We need to produce a DF result.
1911 */
1912
1913 /* Check for zero */
1914 src_reg value = op[0];
1915 value.abs = true;
1916 inst = emit(MOV(dst_null_df(), value));
1917 inst->conditional_mod = BRW_CONDITIONAL_NZ;
1918
1919 /* AND each high 32-bit channel with 0x80000000u */
1920 dst_reg tmp = dst_reg(this, glsl_type::uvec4_type);
1921 emit(VEC4_OPCODE_PICK_HIGH_32BIT, tmp, op[0]);
1922 emit(AND(tmp, src_reg(tmp), brw_imm_ud(0x80000000u)));
1923
1924 /* Add 1.0 to each channel, predicated to skip the cases where the
1925 * channel's value was 0
1926 */
1927 inst = emit(OR(tmp, src_reg(tmp), brw_imm_ud(0x3f800000u)));
1928 inst->predicate = BRW_PREDICATE_NORMAL;
1929
1930 /* Now convert the result from float to double */
1931 emit_conversion_to_double(dst, retype(src_reg(tmp),
1932 BRW_REGISTER_TYPE_F),
1933 false);
1934 }
1935 break;
1936
1937 case nir_op_ishl:
1938 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1939 try_immediate_source(instr, op, false, devinfo);
1940 emit(SHL(dst, op[0], op[1]));
1941 break;
1942
1943 case nir_op_ishr:
1944 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1945 try_immediate_source(instr, op, false, devinfo);
1946 emit(ASR(dst, op[0], op[1]));
1947 break;
1948
1949 case nir_op_ushr:
1950 assert(nir_dest_bit_size(instr->dest.dest) < 64);
1951 try_immediate_source(instr, op, false, devinfo);
1952 emit(SHR(dst, op[0], op[1]));
1953 break;
1954
1955 case nir_op_ffma:
1956 if (type_sz(dst.type) == 8) {
1957 dst_reg mul_dst = dst_reg(this, glsl_type::dvec4_type);
1958 emit(MUL(mul_dst, op[1], op[0]));
1959 inst = emit(ADD(dst, src_reg(mul_dst), op[2]));
1960 inst->saturate = instr->dest.saturate;
1961 } else {
1962 fix_float_operands(op, instr);
1963 inst = emit(MAD(dst, op[2], op[1], op[0]));
1964 inst->saturate = instr->dest.saturate;
1965 }
1966 break;
1967
1968 case nir_op_flrp:
1969 fix_float_operands(op, instr);
1970 inst = emit(LRP(dst, op[2], op[1], op[0]));
1971 inst->saturate = instr->dest.saturate;
1972 break;
1973
1974 case nir_op_b32csel:
1975 enum brw_predicate predicate;
1976 if (!optimize_predicate(instr, &predicate)) {
1977 emit(CMP(dst_null_d(), op[0], brw_imm_d(0), BRW_CONDITIONAL_NZ));
1978 switch (dst.writemask) {
1979 case WRITEMASK_X:
1980 predicate = BRW_PREDICATE_ALIGN16_REPLICATE_X;
1981 break;
1982 case WRITEMASK_Y:
1983 predicate = BRW_PREDICATE_ALIGN16_REPLICATE_Y;
1984 break;
1985 case WRITEMASK_Z:
1986 predicate = BRW_PREDICATE_ALIGN16_REPLICATE_Z;
1987 break;
1988 case WRITEMASK_W:
1989 predicate = BRW_PREDICATE_ALIGN16_REPLICATE_W;
1990 break;
1991 default:
1992 predicate = BRW_PREDICATE_NORMAL;
1993 break;
1994 }
1995 }
1996 inst = emit(BRW_OPCODE_SEL, dst, op[1], op[2]);
1997 inst->predicate = predicate;
1998 break;
1999
2000 case nir_op_fdot_replicated2:
2001 try_immediate_source(instr, op, true, devinfo);
2002 inst = emit(BRW_OPCODE_DP2, dst, op[0], op[1]);
2003 inst->saturate = instr->dest.saturate;
2004 break;
2005
2006 case nir_op_fdot_replicated3:
2007 try_immediate_source(instr, op, true, devinfo);
2008 inst = emit(BRW_OPCODE_DP3, dst, op[0], op[1]);
2009 inst->saturate = instr->dest.saturate;
2010 break;
2011
2012 case nir_op_fdot_replicated4:
2013 try_immediate_source(instr, op, true, devinfo);
2014 inst = emit(BRW_OPCODE_DP4, dst, op[0], op[1]);
2015 inst->saturate = instr->dest.saturate;
2016 break;
2017
2018 case nir_op_fdph_replicated:
2019 try_immediate_source(instr, op, true, devinfo);
2020 inst = emit(BRW_OPCODE_DPH, dst, op[0], op[1]);
2021 inst->saturate = instr->dest.saturate;
2022 break;
2023
2024 case nir_op_fdiv:
2025 unreachable("not reached: should be lowered by DIV_TO_MUL_RCP in the compiler");
2026
2027 case nir_op_fmod:
2028 unreachable("not reached: should be lowered by MOD_TO_FLOOR in the compiler");
2029
2030 case nir_op_fsub:
2031 case nir_op_isub:
2032 unreachable("not reached: should be handled by ir_sub_to_add_neg");
2033
2034 default:
2035 unreachable("Unimplemented ALU operation");
2036 }
2037
2038 /* If we need to do a boolean resolve, replace the result with -(x & 1)
2039 * to sign extend the low bit to 0/~0
2040 */
2041 if (devinfo->gen <= 5 &&
2042 (instr->instr.pass_flags & BRW_NIR_BOOLEAN_MASK) ==
2043 BRW_NIR_BOOLEAN_NEEDS_RESOLVE) {
2044 dst_reg masked = dst_reg(this, glsl_type::int_type);
2045 masked.writemask = dst.writemask;
2046 emit(AND(masked, src_reg(dst), brw_imm_d(1)));
2047 src_reg masked_neg = src_reg(masked);
2048 masked_neg.negate = true;
2049 emit(MOV(retype(dst, BRW_REGISTER_TYPE_D), masked_neg));
2050 }
2051 }
2052
2053 void
2054 vec4_visitor::nir_emit_jump(nir_jump_instr *instr)
2055 {
2056 switch (instr->type) {
2057 case nir_jump_break:
2058 emit(BRW_OPCODE_BREAK);
2059 break;
2060
2061 case nir_jump_continue:
2062 emit(BRW_OPCODE_CONTINUE);
2063 break;
2064
2065 case nir_jump_return:
2066 /* fall through */
2067 default:
2068 unreachable("unknown jump");
2069 }
2070 }
2071
2072 static enum ir_texture_opcode
2073 ir_texture_opcode_for_nir_texop(nir_texop texop)
2074 {
2075 enum ir_texture_opcode op;
2076
2077 switch (texop) {
2078 case nir_texop_lod: op = ir_lod; break;
2079 case nir_texop_query_levels: op = ir_query_levels; break;
2080 case nir_texop_texture_samples: op = ir_texture_samples; break;
2081 case nir_texop_tex: op = ir_tex; break;
2082 case nir_texop_tg4: op = ir_tg4; break;
2083 case nir_texop_txb: op = ir_txb; break;
2084 case nir_texop_txd: op = ir_txd; break;
2085 case nir_texop_txf: op = ir_txf; break;
2086 case nir_texop_txf_ms: op = ir_txf_ms; break;
2087 case nir_texop_txl: op = ir_txl; break;
2088 case nir_texop_txs: op = ir_txs; break;
2089 case nir_texop_samples_identical: op = ir_samples_identical; break;
2090 default:
2091 unreachable("unknown texture opcode");
2092 }
2093
2094 return op;
2095 }
2096
2097 static const glsl_type *
2098 glsl_type_for_nir_alu_type(nir_alu_type alu_type,
2099 unsigned components)
2100 {
2101 return glsl_type::get_instance(brw_glsl_base_type_for_nir_type(alu_type),
2102 components, 1);
2103 }
2104
2105 void
2106 vec4_visitor::nir_emit_texture(nir_tex_instr *instr)
2107 {
2108 unsigned texture = instr->texture_index;
2109 unsigned sampler = instr->sampler_index;
2110 src_reg texture_reg = brw_imm_ud(texture);
2111 src_reg sampler_reg = brw_imm_ud(sampler);
2112 src_reg coordinate;
2113 const glsl_type *coord_type = NULL;
2114 src_reg shadow_comparator;
2115 src_reg offset_value;
2116 src_reg lod, lod2;
2117 src_reg sample_index;
2118 src_reg mcs;
2119
2120 const glsl_type *dest_type =
2121 glsl_type_for_nir_alu_type(instr->dest_type,
2122 nir_tex_instr_dest_size(instr));
2123 dst_reg dest = get_nir_dest(instr->dest, instr->dest_type);
2124
2125 /* The hardware requires a LOD for buffer textures */
2126 if (instr->sampler_dim == GLSL_SAMPLER_DIM_BUF)
2127 lod = brw_imm_d(0);
2128
2129 /* Load the texture operation sources */
2130 uint32_t constant_offset = 0;
2131 for (unsigned i = 0; i < instr->num_srcs; i++) {
2132 switch (instr->src[i].src_type) {
2133 case nir_tex_src_comparator:
2134 shadow_comparator = get_nir_src(instr->src[i].src,
2135 BRW_REGISTER_TYPE_F, 1);
2136 break;
2137
2138 case nir_tex_src_coord: {
2139 unsigned src_size = nir_tex_instr_src_size(instr, i);
2140
2141 switch (instr->op) {
2142 case nir_texop_txf:
2143 case nir_texop_txf_ms:
2144 case nir_texop_samples_identical:
2145 coordinate = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_D,
2146 src_size);
2147 coord_type = glsl_type::ivec(src_size);
2148 break;
2149
2150 default:
2151 coordinate = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_F,
2152 src_size);
2153 coord_type = glsl_type::vec(src_size);
2154 break;
2155 }
2156 break;
2157 }
2158
2159 case nir_tex_src_ddx:
2160 lod = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_F,
2161 nir_tex_instr_src_size(instr, i));
2162 break;
2163
2164 case nir_tex_src_ddy:
2165 lod2 = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_F,
2166 nir_tex_instr_src_size(instr, i));
2167 break;
2168
2169 case nir_tex_src_lod:
2170 switch (instr->op) {
2171 case nir_texop_txs:
2172 case nir_texop_txf:
2173 lod = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_D, 1);
2174 break;
2175
2176 default:
2177 lod = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_F, 1);
2178 break;
2179 }
2180 break;
2181
2182 case nir_tex_src_ms_index: {
2183 sample_index = get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_D, 1);
2184 break;
2185 }
2186
2187 case nir_tex_src_offset:
2188 if (!brw_texture_offset(instr, i, &constant_offset)) {
2189 offset_value =
2190 get_nir_src(instr->src[i].src, BRW_REGISTER_TYPE_D, 2);
2191 }
2192 break;
2193
2194 case nir_tex_src_texture_offset: {
2195 /* Emit code to evaluate the actual indexing expression */
2196 src_reg src = get_nir_src(instr->src[i].src, 1);
2197 src_reg temp(this, glsl_type::uint_type);
2198 emit(ADD(dst_reg(temp), src, brw_imm_ud(texture)));
2199 texture_reg = emit_uniformize(temp);
2200 break;
2201 }
2202
2203 case nir_tex_src_sampler_offset: {
2204 /* Emit code to evaluate the actual indexing expression */
2205 src_reg src = get_nir_src(instr->src[i].src, 1);
2206 src_reg temp(this, glsl_type::uint_type);
2207 emit(ADD(dst_reg(temp), src, brw_imm_ud(sampler)));
2208 sampler_reg = emit_uniformize(temp);
2209 break;
2210 }
2211
2212 case nir_tex_src_projector:
2213 unreachable("Should be lowered by do_lower_texture_projection");
2214
2215 case nir_tex_src_bias:
2216 unreachable("LOD bias is not valid for vertex shaders.\n");
2217
2218 default:
2219 unreachable("unknown texture source");
2220 }
2221 }
2222
2223 if (instr->op == nir_texop_txf_ms ||
2224 instr->op == nir_texop_samples_identical) {
2225 assert(coord_type != NULL);
2226 if (devinfo->gen >= 7 &&
2227 key_tex->compressed_multisample_layout_mask & (1 << texture)) {
2228 mcs = emit_mcs_fetch(coord_type, coordinate, texture_reg);
2229 } else {
2230 mcs = brw_imm_ud(0u);
2231 }
2232 }
2233
2234 /* Stuff the channel select bits in the top of the texture offset */
2235 if (instr->op == nir_texop_tg4) {
2236 if (instr->component == 1 &&
2237 (key_tex->gather_channel_quirk_mask & (1 << texture))) {
2238 /* gather4 sampler is broken for green channel on RG32F --
2239 * we must ask for blue instead.
2240 */
2241 constant_offset |= 2 << 16;
2242 } else {
2243 constant_offset |= instr->component << 16;
2244 }
2245 }
2246
2247 ir_texture_opcode op = ir_texture_opcode_for_nir_texop(instr->op);
2248
2249 emit_texture(op, dest, dest_type, coordinate, instr->coord_components,
2250 shadow_comparator,
2251 lod, lod2, sample_index,
2252 constant_offset, offset_value, mcs,
2253 texture, texture_reg, sampler_reg);
2254 }
2255
2256 void
2257 vec4_visitor::nir_emit_undef(nir_ssa_undef_instr *instr)
2258 {
2259 nir_ssa_values[instr->def.index] =
2260 dst_reg(VGRF, alloc.allocate(DIV_ROUND_UP(instr->def.bit_size, 32)));
2261 }
2262
2263 /* SIMD4x2 64bit data is stored in register space like this:
2264 *
2265 * r0.0:DF x0 y0 z0 w0
2266 * r1.0:DF x1 y1 z1 w1
2267 *
2268 * When we need to write data such as this to memory using 32-bit write
2269 * messages we need to shuffle it in this fashion:
2270 *
2271 * r0.0:DF x0 y0 x1 y1 (to be written at base offset)
2272 * r0.0:DF z0 w0 z1 w1 (to be written at base offset + 16)
2273 *
2274 * We need to do the inverse operation when we read using 32-bit messages,
2275 * which we can do by applying the same exact shuffling on the 64-bit data
2276 * read, only that because the data for each vertex is positioned differently
2277 * we need to apply different channel enables.
2278 *
2279 * This function takes 64bit data and shuffles it as explained above.
2280 *
2281 * The @for_write parameter is used to specify if the shuffling is being done
2282 * for proper SIMD4x2 64-bit data that needs to be shuffled prior to a 32-bit
2283 * write message (for_write = true), or instead we are doing the inverse
2284 * operation and we have just read 64-bit data using a 32-bit messages that we
2285 * need to shuffle to create valid SIMD4x2 64-bit data (for_write = false).
2286 *
2287 * If @block and @ref are non-NULL, then the shuffling is done after @ref,
2288 * otherwise the instructions are emitted normally at the end. The function
2289 * returns the last instruction inserted.
2290 *
2291 * Notice that @src and @dst cannot be the same register.
2292 */
2293 vec4_instruction *
2294 vec4_visitor::shuffle_64bit_data(dst_reg dst, src_reg src, bool for_write,
2295 bblock_t *block, vec4_instruction *ref)
2296 {
2297 assert(type_sz(src.type) == 8);
2298 assert(type_sz(dst.type) == 8);
2299 assert(!regions_overlap(dst, 2 * REG_SIZE, src, 2 * REG_SIZE));
2300 assert(!ref == !block);
2301
2302 const vec4_builder bld = !ref ? vec4_builder(this).at_end() :
2303 vec4_builder(this).at(block, ref->next);
2304
2305 /* Resolve swizzle in src */
2306 vec4_instruction *inst;
2307 if (src.swizzle != BRW_SWIZZLE_XYZW) {
2308 dst_reg data = dst_reg(this, glsl_type::dvec4_type);
2309 inst = bld.MOV(data, src);
2310 src = src_reg(data);
2311 }
2312
2313 /* dst+0.XY = src+0.XY */
2314 inst = bld.group(4, 0).MOV(writemask(dst, WRITEMASK_XY), src);
2315
2316 /* dst+0.ZW = src+1.XY */
2317 inst = bld.group(4, for_write ? 1 : 0)
2318 .MOV(writemask(dst, WRITEMASK_ZW),
2319 swizzle(byte_offset(src, REG_SIZE), BRW_SWIZZLE_XYXY));
2320
2321 /* dst+1.XY = src+0.ZW */
2322 inst = bld.group(4, for_write ? 0 : 1)
2323 .MOV(writemask(byte_offset(dst, REG_SIZE), WRITEMASK_XY),
2324 swizzle(src, BRW_SWIZZLE_ZWZW));
2325
2326 /* dst+1.ZW = src+1.ZW */
2327 inst = bld.group(4, 1)
2328 .MOV(writemask(byte_offset(dst, REG_SIZE), WRITEMASK_ZW),
2329 byte_offset(src, REG_SIZE));
2330
2331 return inst;
2332 }
2333
2334 }