anv: Remove unused field `urb.total_size`
[mesa.git] / src / intel / vulkan / genX_cmd_buffer.c
1 /*
2 * Copyright © 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24 #include <assert.h>
25 #include <stdbool.h>
26
27 #include "anv_private.h"
28 #include "vk_format_info.h"
29 #include "vk_util.h"
30 #include "util/fast_idiv_by_const.h"
31
32 #include "common/gen_aux_map.h"
33 #include "common/gen_l3_config.h"
34 #include "genxml/gen_macros.h"
35 #include "genxml/genX_pack.h"
36
37 /* We reserve GPR 14 and 15 for conditional rendering */
38 #define GEN_MI_BUILDER_NUM_ALLOC_GPRS 14
39 #define __gen_get_batch_dwords anv_batch_emit_dwords
40 #define __gen_address_offset anv_address_add
41 #include "common/gen_mi_builder.h"
42
43 static void genX(flush_pipeline_select)(struct anv_cmd_buffer *cmd_buffer,
44 uint32_t pipeline);
45
46 static void
47 emit_lri(struct anv_batch *batch, uint32_t reg, uint32_t imm)
48 {
49 anv_batch_emit(batch, GENX(MI_LOAD_REGISTER_IMM), lri) {
50 lri.RegisterOffset = reg;
51 lri.DataDWord = imm;
52 }
53 }
54
55 void
56 genX(cmd_buffer_emit_state_base_address)(struct anv_cmd_buffer *cmd_buffer)
57 {
58 struct anv_device *device = cmd_buffer->device;
59 UNUSED const struct gen_device_info *devinfo = &device->info;
60 uint32_t mocs = device->isl_dev.mocs.internal;
61
62 /* If we are emitting a new state base address we probably need to re-emit
63 * binding tables.
64 */
65 cmd_buffer->state.descriptors_dirty |= ~0;
66
67 /* Emit a render target cache flush.
68 *
69 * This isn't documented anywhere in the PRM. However, it seems to be
70 * necessary prior to changing the surface state base adress. Without
71 * this, we get GPU hangs when using multi-level command buffers which
72 * clear depth, reset state base address, and then go render stuff.
73 */
74 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
75 pc.DCFlushEnable = true;
76 pc.RenderTargetCacheFlushEnable = true;
77 pc.CommandStreamerStallEnable = true;
78 #if GEN_GEN >= 12
79 pc.TileCacheFlushEnable = true;
80 #endif
81 #if GEN_GEN == 12
82 /* GEN:BUG:1606662791:
83 *
84 * Software must program PIPE_CONTROL command with "HDC Pipeline
85 * Flush" prior to programming of the below two non-pipeline state :
86 * * STATE_BASE_ADDRESS
87 * * 3DSTATE_BINDING_TABLE_POOL_ALLOC
88 */
89 if (devinfo->revision == 0 /* A0 */)
90 pc.HDCPipelineFlushEnable = true;
91 #endif
92 }
93
94 #if GEN_GEN == 12
95 /* GEN:BUG:1607854226:
96 *
97 * Workaround the non pipelined state not applying in MEDIA/GPGPU pipeline
98 * mode by putting the pipeline temporarily in 3D mode.
99 */
100 uint32_t gen12_wa_pipeline = cmd_buffer->state.current_pipeline;
101 genX(flush_pipeline_select_3d)(cmd_buffer);
102 #endif
103
104 anv_batch_emit(&cmd_buffer->batch, GENX(STATE_BASE_ADDRESS), sba) {
105 sba.GeneralStateBaseAddress = (struct anv_address) { NULL, 0 };
106 sba.GeneralStateMOCS = mocs;
107 sba.GeneralStateBaseAddressModifyEnable = true;
108
109 sba.StatelessDataPortAccessMOCS = mocs;
110
111 sba.SurfaceStateBaseAddress =
112 anv_cmd_buffer_surface_base_address(cmd_buffer);
113 sba.SurfaceStateMOCS = mocs;
114 sba.SurfaceStateBaseAddressModifyEnable = true;
115
116 sba.DynamicStateBaseAddress =
117 (struct anv_address) { device->dynamic_state_pool.block_pool.bo, 0 };
118 sba.DynamicStateMOCS = mocs;
119 sba.DynamicStateBaseAddressModifyEnable = true;
120
121 sba.IndirectObjectBaseAddress = (struct anv_address) { NULL, 0 };
122 sba.IndirectObjectMOCS = mocs;
123 sba.IndirectObjectBaseAddressModifyEnable = true;
124
125 sba.InstructionBaseAddress =
126 (struct anv_address) { device->instruction_state_pool.block_pool.bo, 0 };
127 sba.InstructionMOCS = mocs;
128 sba.InstructionBaseAddressModifyEnable = true;
129
130 # if (GEN_GEN >= 8)
131 /* Broadwell requires that we specify a buffer size for a bunch of
132 * these fields. However, since we will be growing the BO's live, we
133 * just set them all to the maximum.
134 */
135 sba.GeneralStateBufferSize = 0xfffff;
136 sba.IndirectObjectBufferSize = 0xfffff;
137 if (device->physical->use_softpin) {
138 /* With softpin, we use fixed addresses so we actually know how big
139 * our base addresses are.
140 */
141 sba.DynamicStateBufferSize = DYNAMIC_STATE_POOL_SIZE / 4096;
142 sba.InstructionBufferSize = INSTRUCTION_STATE_POOL_SIZE / 4096;
143 } else {
144 sba.DynamicStateBufferSize = 0xfffff;
145 sba.InstructionBufferSize = 0xfffff;
146 }
147 sba.GeneralStateBufferSizeModifyEnable = true;
148 sba.IndirectObjectBufferSizeModifyEnable = true;
149 sba.DynamicStateBufferSizeModifyEnable = true;
150 sba.InstructionBuffersizeModifyEnable = true;
151 # else
152 /* On gen7, we have upper bounds instead. According to the docs,
153 * setting an upper bound of zero means that no bounds checking is
154 * performed so, in theory, we should be able to leave them zero.
155 * However, border color is broken and the GPU bounds-checks anyway.
156 * To avoid this and other potential problems, we may as well set it
157 * for everything.
158 */
159 sba.GeneralStateAccessUpperBound =
160 (struct anv_address) { .bo = NULL, .offset = 0xfffff000 };
161 sba.GeneralStateAccessUpperBoundModifyEnable = true;
162 sba.DynamicStateAccessUpperBound =
163 (struct anv_address) { .bo = NULL, .offset = 0xfffff000 };
164 sba.DynamicStateAccessUpperBoundModifyEnable = true;
165 sba.InstructionAccessUpperBound =
166 (struct anv_address) { .bo = NULL, .offset = 0xfffff000 };
167 sba.InstructionAccessUpperBoundModifyEnable = true;
168 # endif
169 # if (GEN_GEN >= 9)
170 if (cmd_buffer->device->physical->use_softpin) {
171 sba.BindlessSurfaceStateBaseAddress = (struct anv_address) {
172 .bo = device->surface_state_pool.block_pool.bo,
173 .offset = 0,
174 };
175 sba.BindlessSurfaceStateSize = (1 << 20) - 1;
176 } else {
177 sba.BindlessSurfaceStateBaseAddress = ANV_NULL_ADDRESS;
178 sba.BindlessSurfaceStateSize = 0;
179 }
180 sba.BindlessSurfaceStateMOCS = mocs;
181 sba.BindlessSurfaceStateBaseAddressModifyEnable = true;
182 # endif
183 # if (GEN_GEN >= 10)
184 sba.BindlessSamplerStateBaseAddress = (struct anv_address) { NULL, 0 };
185 sba.BindlessSamplerStateMOCS = mocs;
186 sba.BindlessSamplerStateBaseAddressModifyEnable = true;
187 sba.BindlessSamplerStateBufferSize = 0;
188 # endif
189 }
190
191 #if GEN_GEN == 12
192 /* GEN:BUG:1607854226:
193 *
194 * Put the pipeline back into its current mode.
195 */
196 if (gen12_wa_pipeline != UINT32_MAX)
197 genX(flush_pipeline_select)(cmd_buffer, gen12_wa_pipeline);
198 #endif
199
200 /* After re-setting the surface state base address, we have to do some
201 * cache flusing so that the sampler engine will pick up the new
202 * SURFACE_STATE objects and binding tables. From the Broadwell PRM,
203 * Shared Function > 3D Sampler > State > State Caching (page 96):
204 *
205 * Coherency with system memory in the state cache, like the texture
206 * cache is handled partially by software. It is expected that the
207 * command stream or shader will issue Cache Flush operation or
208 * Cache_Flush sampler message to ensure that the L1 cache remains
209 * coherent with system memory.
210 *
211 * [...]
212 *
213 * Whenever the value of the Dynamic_State_Base_Addr,
214 * Surface_State_Base_Addr are altered, the L1 state cache must be
215 * invalidated to ensure the new surface or sampler state is fetched
216 * from system memory.
217 *
218 * The PIPE_CONTROL command has a "State Cache Invalidation Enable" bit
219 * which, according the PIPE_CONTROL instruction documentation in the
220 * Broadwell PRM:
221 *
222 * Setting this bit is independent of any other bit in this packet.
223 * This bit controls the invalidation of the L1 and L2 state caches
224 * at the top of the pipe i.e. at the parsing time.
225 *
226 * Unfortunately, experimentation seems to indicate that state cache
227 * invalidation through a PIPE_CONTROL does nothing whatsoever in
228 * regards to surface state and binding tables. In stead, it seems that
229 * invalidating the texture cache is what is actually needed.
230 *
231 * XXX: As far as we have been able to determine through
232 * experimentation, shows that flush the texture cache appears to be
233 * sufficient. The theory here is that all of the sampling/rendering
234 * units cache the binding table in the texture cache. However, we have
235 * yet to be able to actually confirm this.
236 */
237 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
238 pc.TextureCacheInvalidationEnable = true;
239 pc.ConstantCacheInvalidationEnable = true;
240 pc.StateCacheInvalidationEnable = true;
241 }
242 }
243
244 static void
245 add_surface_reloc(struct anv_cmd_buffer *cmd_buffer,
246 struct anv_state state, struct anv_address addr)
247 {
248 const struct isl_device *isl_dev = &cmd_buffer->device->isl_dev;
249
250 VkResult result =
251 anv_reloc_list_add(&cmd_buffer->surface_relocs, &cmd_buffer->pool->alloc,
252 state.offset + isl_dev->ss.addr_offset,
253 addr.bo, addr.offset, NULL);
254 if (result != VK_SUCCESS)
255 anv_batch_set_error(&cmd_buffer->batch, result);
256 }
257
258 static void
259 add_surface_state_relocs(struct anv_cmd_buffer *cmd_buffer,
260 struct anv_surface_state state)
261 {
262 const struct isl_device *isl_dev = &cmd_buffer->device->isl_dev;
263
264 assert(!anv_address_is_null(state.address));
265 add_surface_reloc(cmd_buffer, state.state, state.address);
266
267 if (!anv_address_is_null(state.aux_address)) {
268 VkResult result =
269 anv_reloc_list_add(&cmd_buffer->surface_relocs,
270 &cmd_buffer->pool->alloc,
271 state.state.offset + isl_dev->ss.aux_addr_offset,
272 state.aux_address.bo,
273 state.aux_address.offset,
274 NULL);
275 if (result != VK_SUCCESS)
276 anv_batch_set_error(&cmd_buffer->batch, result);
277 }
278
279 if (!anv_address_is_null(state.clear_address)) {
280 VkResult result =
281 anv_reloc_list_add(&cmd_buffer->surface_relocs,
282 &cmd_buffer->pool->alloc,
283 state.state.offset +
284 isl_dev->ss.clear_color_state_offset,
285 state.clear_address.bo,
286 state.clear_address.offset,
287 NULL);
288 if (result != VK_SUCCESS)
289 anv_batch_set_error(&cmd_buffer->batch, result);
290 }
291 }
292
293 static void
294 color_attachment_compute_aux_usage(struct anv_device * device,
295 struct anv_cmd_state * cmd_state,
296 uint32_t att, VkRect2D render_area,
297 union isl_color_value *fast_clear_color)
298 {
299 struct anv_attachment_state *att_state = &cmd_state->attachments[att];
300 struct anv_image_view *iview = cmd_state->attachments[att].image_view;
301
302 assert(iview->n_planes == 1);
303
304 if (iview->planes[0].isl.base_array_layer >=
305 anv_image_aux_layers(iview->image, VK_IMAGE_ASPECT_COLOR_BIT,
306 iview->planes[0].isl.base_level)) {
307 /* There is no aux buffer which corresponds to the level and layer(s)
308 * being accessed.
309 */
310 att_state->aux_usage = ISL_AUX_USAGE_NONE;
311 att_state->input_aux_usage = ISL_AUX_USAGE_NONE;
312 att_state->fast_clear = false;
313 return;
314 }
315
316 att_state->aux_usage =
317 anv_layout_to_aux_usage(&device->info, iview->image,
318 VK_IMAGE_ASPECT_COLOR_BIT,
319 VK_IMAGE_USAGE_COLOR_ATTACHMENT_BIT,
320 VK_IMAGE_LAYOUT_COLOR_ATTACHMENT_OPTIMAL);
321
322 /* If we don't have aux, then we should have returned early in the layer
323 * check above. If we got here, we must have something.
324 */
325 assert(att_state->aux_usage != ISL_AUX_USAGE_NONE);
326
327 if (att_state->aux_usage == ISL_AUX_USAGE_CCS_E ||
328 att_state->aux_usage == ISL_AUX_USAGE_MCS) {
329 att_state->input_aux_usage = att_state->aux_usage;
330 } else {
331 /* From the Sky Lake PRM, RENDER_SURFACE_STATE::AuxiliarySurfaceMode:
332 *
333 * "If Number of Multisamples is MULTISAMPLECOUNT_1, AUX_CCS_D
334 * setting is only allowed if Surface Format supported for Fast
335 * Clear. In addition, if the surface is bound to the sampling
336 * engine, Surface Format must be supported for Render Target
337 * Compression for surfaces bound to the sampling engine."
338 *
339 * In other words, we can only sample from a fast-cleared image if it
340 * also supports color compression.
341 */
342 if (isl_format_supports_ccs_e(&device->info, iview->planes[0].isl.format) &&
343 isl_format_supports_ccs_d(&device->info, iview->planes[0].isl.format)) {
344 att_state->input_aux_usage = ISL_AUX_USAGE_CCS_D;
345
346 /* While fast-clear resolves and partial resolves are fairly cheap in the
347 * case where you render to most of the pixels, full resolves are not
348 * because they potentially involve reading and writing the entire
349 * framebuffer. If we can't texture with CCS_E, we should leave it off and
350 * limit ourselves to fast clears.
351 */
352 if (cmd_state->pass->attachments[att].first_subpass_layout ==
353 VK_IMAGE_LAYOUT_COLOR_ATTACHMENT_OPTIMAL) {
354 anv_perf_warn(device, iview->image,
355 "Not temporarily enabling CCS_E.");
356 }
357 } else {
358 att_state->input_aux_usage = ISL_AUX_USAGE_NONE;
359 }
360 }
361
362 assert(iview->image->planes[0].aux_surface.isl.usage &
363 (ISL_SURF_USAGE_CCS_BIT | ISL_SURF_USAGE_MCS_BIT));
364
365 union isl_color_value clear_color = {};
366 anv_clear_color_from_att_state(&clear_color, att_state, iview);
367
368 att_state->clear_color_is_zero_one =
369 isl_color_value_is_zero_one(clear_color, iview->planes[0].isl.format);
370 att_state->clear_color_is_zero =
371 isl_color_value_is_zero(clear_color, iview->planes[0].isl.format);
372
373 if (att_state->pending_clear_aspects == VK_IMAGE_ASPECT_COLOR_BIT) {
374 /* Start by getting the fast clear type. We use the first subpass
375 * layout here because we don't want to fast-clear if the first subpass
376 * to use the attachment can't handle fast-clears.
377 */
378 enum anv_fast_clear_type fast_clear_type =
379 anv_layout_to_fast_clear_type(&device->info, iview->image,
380 VK_IMAGE_ASPECT_COLOR_BIT,
381 cmd_state->pass->attachments[att].first_subpass_layout);
382 switch (fast_clear_type) {
383 case ANV_FAST_CLEAR_NONE:
384 att_state->fast_clear = false;
385 break;
386 case ANV_FAST_CLEAR_DEFAULT_VALUE:
387 att_state->fast_clear = att_state->clear_color_is_zero;
388 break;
389 case ANV_FAST_CLEAR_ANY:
390 att_state->fast_clear = true;
391 break;
392 }
393
394 /* Potentially, we could do partial fast-clears but doing so has crazy
395 * alignment restrictions. It's easier to just restrict to full size
396 * fast clears for now.
397 */
398 if (render_area.offset.x != 0 ||
399 render_area.offset.y != 0 ||
400 render_area.extent.width != iview->extent.width ||
401 render_area.extent.height != iview->extent.height)
402 att_state->fast_clear = false;
403
404 /* On Broadwell and earlier, we can only handle 0/1 clear colors */
405 if (GEN_GEN <= 8 && !att_state->clear_color_is_zero_one)
406 att_state->fast_clear = false;
407
408 /* We only allow fast clears to the first slice of an image (level 0,
409 * layer 0) and only for the entire slice. This guarantees us that, at
410 * any given time, there is only one clear color on any given image at
411 * any given time. At the time of our testing (Jan 17, 2018), there
412 * were no known applications which would benefit from fast-clearing
413 * more than just the first slice.
414 */
415 if (att_state->fast_clear &&
416 (iview->planes[0].isl.base_level > 0 ||
417 iview->planes[0].isl.base_array_layer > 0)) {
418 anv_perf_warn(device, iview->image,
419 "Rendering with multi-lod or multi-layer framebuffer "
420 "with LOAD_OP_LOAD and baseMipLevel > 0 or "
421 "baseArrayLayer > 0. Not fast clearing.");
422 att_state->fast_clear = false;
423 } else if (att_state->fast_clear && cmd_state->framebuffer->layers > 1) {
424 anv_perf_warn(device, iview->image,
425 "Rendering to a multi-layer framebuffer with "
426 "LOAD_OP_CLEAR. Only fast-clearing the first slice");
427 }
428
429 if (att_state->fast_clear)
430 *fast_clear_color = clear_color;
431 } else {
432 att_state->fast_clear = false;
433 }
434 }
435
436 static void
437 depth_stencil_attachment_compute_aux_usage(struct anv_device *device,
438 struct anv_cmd_state *cmd_state,
439 uint32_t att, VkRect2D render_area)
440 {
441 struct anv_render_pass_attachment *pass_att =
442 &cmd_state->pass->attachments[att];
443 struct anv_attachment_state *att_state = &cmd_state->attachments[att];
444 struct anv_image_view *iview = cmd_state->attachments[att].image_view;
445
446 /* These will be initialized after the first subpass transition. */
447 att_state->aux_usage = ISL_AUX_USAGE_NONE;
448 att_state->input_aux_usage = ISL_AUX_USAGE_NONE;
449
450 /* This is unused for depth/stencil but valgrind complains if it
451 * isn't initialized
452 */
453 att_state->clear_color_is_zero_one = false;
454
455 if (GEN_GEN == 7) {
456 /* We don't do any HiZ or depth fast-clears on gen7 yet */
457 att_state->fast_clear = false;
458 return;
459 }
460
461 if (!(att_state->pending_clear_aspects & VK_IMAGE_ASPECT_DEPTH_BIT)) {
462 /* If we're just clearing stencil, we can always HiZ clear */
463 att_state->fast_clear = true;
464 return;
465 }
466
467 /* Default to false for now */
468 att_state->fast_clear = false;
469
470 /* We must have depth in order to have HiZ */
471 if (!(iview->image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT))
472 return;
473
474 const enum isl_aux_usage first_subpass_aux_usage =
475 anv_layout_to_aux_usage(&device->info, iview->image,
476 VK_IMAGE_ASPECT_DEPTH_BIT,
477 VK_IMAGE_USAGE_DEPTH_STENCIL_ATTACHMENT_BIT,
478 pass_att->first_subpass_layout);
479 if (!blorp_can_hiz_clear_depth(&device->info,
480 &iview->image->planes[0].surface.isl,
481 first_subpass_aux_usage,
482 iview->planes[0].isl.base_level,
483 iview->planes[0].isl.base_array_layer,
484 render_area.offset.x,
485 render_area.offset.y,
486 render_area.offset.x +
487 render_area.extent.width,
488 render_area.offset.y +
489 render_area.extent.height))
490 return;
491
492 if (att_state->clear_value.depthStencil.depth != ANV_HZ_FC_VAL)
493 return;
494
495 if (GEN_GEN == 8 && anv_can_sample_with_hiz(&device->info, iview->image)) {
496 /* Only gen9+ supports returning ANV_HZ_FC_VAL when sampling a
497 * fast-cleared portion of a HiZ buffer. Testing has revealed that Gen8
498 * only supports returning 0.0f. Gens prior to gen8 do not support this
499 * feature at all.
500 */
501 return;
502 }
503
504 /* If we got here, then we can fast clear */
505 att_state->fast_clear = true;
506 }
507
508 static bool
509 need_input_attachment_state(const struct anv_render_pass_attachment *att)
510 {
511 if (!(att->usage & VK_IMAGE_USAGE_INPUT_ATTACHMENT_BIT))
512 return false;
513
514 /* We only allocate input attachment states for color surfaces. Compression
515 * is not yet enabled for depth textures and stencil doesn't allow
516 * compression so we can just use the texture surface state from the view.
517 */
518 return vk_format_is_color(att->format);
519 }
520
521 /* Transitions a HiZ-enabled depth buffer from one layout to another. Unless
522 * the initial layout is undefined, the HiZ buffer and depth buffer will
523 * represent the same data at the end of this operation.
524 */
525 static void
526 transition_depth_buffer(struct anv_cmd_buffer *cmd_buffer,
527 const struct anv_image *image,
528 VkImageLayout initial_layout,
529 VkImageLayout final_layout)
530 {
531 uint32_t depth_plane =
532 anv_image_aspect_to_plane(image->aspects, VK_IMAGE_ASPECT_DEPTH_BIT);
533 if (image->planes[depth_plane].aux_usage == ISL_AUX_USAGE_NONE)
534 return;
535
536 const enum isl_aux_state initial_state =
537 anv_layout_to_aux_state(&cmd_buffer->device->info, image,
538 VK_IMAGE_ASPECT_DEPTH_BIT,
539 initial_layout);
540 const enum isl_aux_state final_state =
541 anv_layout_to_aux_state(&cmd_buffer->device->info, image,
542 VK_IMAGE_ASPECT_DEPTH_BIT,
543 final_layout);
544
545 const bool initial_depth_valid =
546 isl_aux_state_has_valid_primary(initial_state);
547 const bool initial_hiz_valid =
548 isl_aux_state_has_valid_aux(initial_state);
549 const bool final_needs_depth =
550 isl_aux_state_has_valid_primary(final_state);
551 const bool final_needs_hiz =
552 isl_aux_state_has_valid_aux(final_state);
553
554 /* Getting into the pass-through state for Depth is tricky and involves
555 * both a resolve and an ambiguate. We don't handle that state right now
556 * as anv_layout_to_aux_state never returns it.
557 */
558 assert(final_state != ISL_AUX_STATE_PASS_THROUGH);
559
560 if (final_needs_depth && !initial_depth_valid) {
561 assert(initial_hiz_valid);
562 anv_image_hiz_op(cmd_buffer, image, VK_IMAGE_ASPECT_DEPTH_BIT,
563 0, 0, 1, ISL_AUX_OP_FULL_RESOLVE);
564 } else if (final_needs_hiz && !initial_hiz_valid) {
565 assert(initial_depth_valid);
566 anv_image_hiz_op(cmd_buffer, image, VK_IMAGE_ASPECT_DEPTH_BIT,
567 0, 0, 1, ISL_AUX_OP_AMBIGUATE);
568 }
569 }
570
571 static inline bool
572 vk_image_layout_stencil_write_optimal(VkImageLayout layout)
573 {
574 return layout == VK_IMAGE_LAYOUT_DEPTH_STENCIL_ATTACHMENT_OPTIMAL ||
575 layout == VK_IMAGE_LAYOUT_DEPTH_READ_ONLY_STENCIL_ATTACHMENT_OPTIMAL ||
576 layout == VK_IMAGE_LAYOUT_STENCIL_ATTACHMENT_OPTIMAL_KHR;
577 }
578
579 /* Transitions a HiZ-enabled depth buffer from one layout to another. Unless
580 * the initial layout is undefined, the HiZ buffer and depth buffer will
581 * represent the same data at the end of this operation.
582 */
583 static void
584 transition_stencil_buffer(struct anv_cmd_buffer *cmd_buffer,
585 const struct anv_image *image,
586 uint32_t base_level, uint32_t level_count,
587 uint32_t base_layer, uint32_t layer_count,
588 VkImageLayout initial_layout,
589 VkImageLayout final_layout)
590 {
591 #if GEN_GEN == 7
592 uint32_t plane = anv_image_aspect_to_plane(image->aspects,
593 VK_IMAGE_ASPECT_STENCIL_BIT);
594
595 /* On gen7, we have to store a texturable version of the stencil buffer in
596 * a shadow whenever VK_IMAGE_USAGE_SAMPLED_BIT is set and copy back and
597 * forth at strategic points. Stencil writes are only allowed in following
598 * layouts:
599 *
600 * - VK_IMAGE_LAYOUT_GENERAL
601 * - VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL
602 * - VK_IMAGE_LAYOUT_DEPTH_STENCIL_ATTACHMENT_OPTIMAL
603 * - VK_IMAGE_LAYOUT_DEPTH_READ_ONLY_STENCIL_ATTACHMENT_OPTIMAL
604 * - VK_IMAGE_LAYOUT_STENCIL_ATTACHMENT_OPTIMAL_KHR
605 *
606 * For general, we have no nice opportunity to transition so we do the copy
607 * to the shadow unconditionally at the end of the subpass. For transfer
608 * destinations, we can update it as part of the transfer op. For the other
609 * layouts, we delay the copy until a transition into some other layout.
610 */
611 if (image->planes[plane].shadow_surface.isl.size_B > 0 &&
612 vk_image_layout_stencil_write_optimal(initial_layout) &&
613 !vk_image_layout_stencil_write_optimal(final_layout)) {
614 anv_image_copy_to_shadow(cmd_buffer, image,
615 VK_IMAGE_ASPECT_STENCIL_BIT,
616 base_level, level_count,
617 base_layer, layer_count);
618 }
619 #endif /* GEN_GEN == 7 */
620 }
621
622 #define MI_PREDICATE_SRC0 0x2400
623 #define MI_PREDICATE_SRC1 0x2408
624 #define MI_PREDICATE_RESULT 0x2418
625
626 static void
627 set_image_compressed_bit(struct anv_cmd_buffer *cmd_buffer,
628 const struct anv_image *image,
629 VkImageAspectFlagBits aspect,
630 uint32_t level,
631 uint32_t base_layer, uint32_t layer_count,
632 bool compressed)
633 {
634 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
635
636 /* We only have compression tracking for CCS_E */
637 if (image->planes[plane].aux_usage != ISL_AUX_USAGE_CCS_E)
638 return;
639
640 for (uint32_t a = 0; a < layer_count; a++) {
641 uint32_t layer = base_layer + a;
642 anv_batch_emit(&cmd_buffer->batch, GENX(MI_STORE_DATA_IMM), sdi) {
643 sdi.Address = anv_image_get_compression_state_addr(cmd_buffer->device,
644 image, aspect,
645 level, layer);
646 sdi.ImmediateData = compressed ? UINT32_MAX : 0;
647 }
648 }
649 }
650
651 static void
652 set_image_fast_clear_state(struct anv_cmd_buffer *cmd_buffer,
653 const struct anv_image *image,
654 VkImageAspectFlagBits aspect,
655 enum anv_fast_clear_type fast_clear)
656 {
657 anv_batch_emit(&cmd_buffer->batch, GENX(MI_STORE_DATA_IMM), sdi) {
658 sdi.Address = anv_image_get_fast_clear_type_addr(cmd_buffer->device,
659 image, aspect);
660 sdi.ImmediateData = fast_clear;
661 }
662
663 /* Whenever we have fast-clear, we consider that slice to be compressed.
664 * This makes building predicates much easier.
665 */
666 if (fast_clear != ANV_FAST_CLEAR_NONE)
667 set_image_compressed_bit(cmd_buffer, image, aspect, 0, 0, 1, true);
668 }
669
670 /* This is only really practical on haswell and above because it requires
671 * MI math in order to get it correct.
672 */
673 #if GEN_GEN >= 8 || GEN_IS_HASWELL
674 static void
675 anv_cmd_compute_resolve_predicate(struct anv_cmd_buffer *cmd_buffer,
676 const struct anv_image *image,
677 VkImageAspectFlagBits aspect,
678 uint32_t level, uint32_t array_layer,
679 enum isl_aux_op resolve_op,
680 enum anv_fast_clear_type fast_clear_supported)
681 {
682 struct gen_mi_builder b;
683 gen_mi_builder_init(&b, &cmd_buffer->batch);
684
685 const struct gen_mi_value fast_clear_type =
686 gen_mi_mem32(anv_image_get_fast_clear_type_addr(cmd_buffer->device,
687 image, aspect));
688
689 if (resolve_op == ISL_AUX_OP_FULL_RESOLVE) {
690 /* In this case, we're doing a full resolve which means we want the
691 * resolve to happen if any compression (including fast-clears) is
692 * present.
693 *
694 * In order to simplify the logic a bit, we make the assumption that,
695 * if the first slice has been fast-cleared, it is also marked as
696 * compressed. See also set_image_fast_clear_state.
697 */
698 const struct gen_mi_value compression_state =
699 gen_mi_mem32(anv_image_get_compression_state_addr(cmd_buffer->device,
700 image, aspect,
701 level, array_layer));
702 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0),
703 compression_state);
704 gen_mi_store(&b, compression_state, gen_mi_imm(0));
705
706 if (level == 0 && array_layer == 0) {
707 /* If the predicate is true, we want to write 0 to the fast clear type
708 * and, if it's false, leave it alone. We can do this by writing
709 *
710 * clear_type = clear_type & ~predicate;
711 */
712 struct gen_mi_value new_fast_clear_type =
713 gen_mi_iand(&b, fast_clear_type,
714 gen_mi_inot(&b, gen_mi_reg64(MI_PREDICATE_SRC0)));
715 gen_mi_store(&b, fast_clear_type, new_fast_clear_type);
716 }
717 } else if (level == 0 && array_layer == 0) {
718 /* In this case, we are doing a partial resolve to get rid of fast-clear
719 * colors. We don't care about the compression state but we do care
720 * about how much fast clear is allowed by the final layout.
721 */
722 assert(resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE);
723 assert(fast_clear_supported < ANV_FAST_CLEAR_ANY);
724
725 /* We need to compute (fast_clear_supported < image->fast_clear) */
726 struct gen_mi_value pred =
727 gen_mi_ult(&b, gen_mi_imm(fast_clear_supported), fast_clear_type);
728 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0),
729 gen_mi_value_ref(&b, pred));
730
731 /* If the predicate is true, we want to write 0 to the fast clear type
732 * and, if it's false, leave it alone. We can do this by writing
733 *
734 * clear_type = clear_type & ~predicate;
735 */
736 struct gen_mi_value new_fast_clear_type =
737 gen_mi_iand(&b, fast_clear_type, gen_mi_inot(&b, pred));
738 gen_mi_store(&b, fast_clear_type, new_fast_clear_type);
739 } else {
740 /* In this case, we're trying to do a partial resolve on a slice that
741 * doesn't have clear color. There's nothing to do.
742 */
743 assert(resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE);
744 return;
745 }
746
747 /* Set src1 to 0 and use a != condition */
748 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC1), gen_mi_imm(0));
749
750 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
751 mip.LoadOperation = LOAD_LOADINV;
752 mip.CombineOperation = COMBINE_SET;
753 mip.CompareOperation = COMPARE_SRCS_EQUAL;
754 }
755 }
756 #endif /* GEN_GEN >= 8 || GEN_IS_HASWELL */
757
758 #if GEN_GEN <= 8
759 static void
760 anv_cmd_simple_resolve_predicate(struct anv_cmd_buffer *cmd_buffer,
761 const struct anv_image *image,
762 VkImageAspectFlagBits aspect,
763 uint32_t level, uint32_t array_layer,
764 enum isl_aux_op resolve_op,
765 enum anv_fast_clear_type fast_clear_supported)
766 {
767 struct gen_mi_builder b;
768 gen_mi_builder_init(&b, &cmd_buffer->batch);
769
770 struct gen_mi_value fast_clear_type_mem =
771 gen_mi_mem32(anv_image_get_fast_clear_type_addr(cmd_buffer->device,
772 image, aspect));
773
774 /* This only works for partial resolves and only when the clear color is
775 * all or nothing. On the upside, this emits less command streamer code
776 * and works on Ivybridge and Bay Trail.
777 */
778 assert(resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE);
779 assert(fast_clear_supported != ANV_FAST_CLEAR_ANY);
780
781 /* We don't support fast clears on anything other than the first slice. */
782 if (level > 0 || array_layer > 0)
783 return;
784
785 /* On gen8, we don't have a concept of default clear colors because we
786 * can't sample from CCS surfaces. It's enough to just load the fast clear
787 * state into the predicate register.
788 */
789 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0), fast_clear_type_mem);
790 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC1), gen_mi_imm(0));
791 gen_mi_store(&b, fast_clear_type_mem, gen_mi_imm(0));
792
793 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
794 mip.LoadOperation = LOAD_LOADINV;
795 mip.CombineOperation = COMBINE_SET;
796 mip.CompareOperation = COMPARE_SRCS_EQUAL;
797 }
798 }
799 #endif /* GEN_GEN <= 8 */
800
801 static void
802 anv_cmd_predicated_ccs_resolve(struct anv_cmd_buffer *cmd_buffer,
803 const struct anv_image *image,
804 enum isl_format format,
805 VkImageAspectFlagBits aspect,
806 uint32_t level, uint32_t array_layer,
807 enum isl_aux_op resolve_op,
808 enum anv_fast_clear_type fast_clear_supported)
809 {
810 const uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
811
812 #if GEN_GEN >= 9
813 anv_cmd_compute_resolve_predicate(cmd_buffer, image,
814 aspect, level, array_layer,
815 resolve_op, fast_clear_supported);
816 #else /* GEN_GEN <= 8 */
817 anv_cmd_simple_resolve_predicate(cmd_buffer, image,
818 aspect, level, array_layer,
819 resolve_op, fast_clear_supported);
820 #endif
821
822 /* CCS_D only supports full resolves and BLORP will assert on us if we try
823 * to do a partial resolve on a CCS_D surface.
824 */
825 if (resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE &&
826 image->planes[plane].aux_usage == ISL_AUX_USAGE_CCS_D)
827 resolve_op = ISL_AUX_OP_FULL_RESOLVE;
828
829 anv_image_ccs_op(cmd_buffer, image, format, aspect, level,
830 array_layer, 1, resolve_op, NULL, true);
831 }
832
833 static void
834 anv_cmd_predicated_mcs_resolve(struct anv_cmd_buffer *cmd_buffer,
835 const struct anv_image *image,
836 enum isl_format format,
837 VkImageAspectFlagBits aspect,
838 uint32_t array_layer,
839 enum isl_aux_op resolve_op,
840 enum anv_fast_clear_type fast_clear_supported)
841 {
842 assert(aspect == VK_IMAGE_ASPECT_COLOR_BIT);
843 assert(resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE);
844
845 #if GEN_GEN >= 8 || GEN_IS_HASWELL
846 anv_cmd_compute_resolve_predicate(cmd_buffer, image,
847 aspect, 0, array_layer,
848 resolve_op, fast_clear_supported);
849
850 anv_image_mcs_op(cmd_buffer, image, format, aspect,
851 array_layer, 1, resolve_op, NULL, true);
852 #else
853 unreachable("MCS resolves are unsupported on Ivybridge and Bay Trail");
854 #endif
855 }
856
857 void
858 genX(cmd_buffer_mark_image_written)(struct anv_cmd_buffer *cmd_buffer,
859 const struct anv_image *image,
860 VkImageAspectFlagBits aspect,
861 enum isl_aux_usage aux_usage,
862 uint32_t level,
863 uint32_t base_layer,
864 uint32_t layer_count)
865 {
866 /* The aspect must be exactly one of the image aspects. */
867 assert(util_bitcount(aspect) == 1 && (aspect & image->aspects));
868
869 /* The only compression types with more than just fast-clears are MCS,
870 * CCS_E, and HiZ. With HiZ we just trust the layout and don't actually
871 * track the current fast-clear and compression state. This leaves us
872 * with just MCS and CCS_E.
873 */
874 if (aux_usage != ISL_AUX_USAGE_CCS_E &&
875 aux_usage != ISL_AUX_USAGE_MCS)
876 return;
877
878 set_image_compressed_bit(cmd_buffer, image, aspect,
879 level, base_layer, layer_count, true);
880 }
881
882 static void
883 init_fast_clear_color(struct anv_cmd_buffer *cmd_buffer,
884 const struct anv_image *image,
885 VkImageAspectFlagBits aspect)
886 {
887 assert(cmd_buffer && image);
888 assert(image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV);
889
890 set_image_fast_clear_state(cmd_buffer, image, aspect,
891 ANV_FAST_CLEAR_NONE);
892
893 /* Initialize the struct fields that are accessed for fast-clears so that
894 * the HW restrictions on the field values are satisfied.
895 */
896 struct anv_address addr =
897 anv_image_get_clear_color_addr(cmd_buffer->device, image, aspect);
898
899 if (GEN_GEN >= 9) {
900 const struct isl_device *isl_dev = &cmd_buffer->device->isl_dev;
901 const unsigned num_dwords = GEN_GEN >= 10 ?
902 isl_dev->ss.clear_color_state_size / 4 :
903 isl_dev->ss.clear_value_size / 4;
904 for (unsigned i = 0; i < num_dwords; i++) {
905 anv_batch_emit(&cmd_buffer->batch, GENX(MI_STORE_DATA_IMM), sdi) {
906 sdi.Address = addr;
907 sdi.Address.offset += i * 4;
908 sdi.ImmediateData = 0;
909 }
910 }
911 } else {
912 anv_batch_emit(&cmd_buffer->batch, GENX(MI_STORE_DATA_IMM), sdi) {
913 sdi.Address = addr;
914 if (GEN_GEN >= 8 || GEN_IS_HASWELL) {
915 /* Pre-SKL, the dword containing the clear values also contains
916 * other fields, so we need to initialize those fields to match the
917 * values that would be in a color attachment.
918 */
919 sdi.ImmediateData = ISL_CHANNEL_SELECT_RED << 25 |
920 ISL_CHANNEL_SELECT_GREEN << 22 |
921 ISL_CHANNEL_SELECT_BLUE << 19 |
922 ISL_CHANNEL_SELECT_ALPHA << 16;
923 } else if (GEN_GEN == 7) {
924 /* On IVB, the dword containing the clear values also contains
925 * other fields that must be zero or can be zero.
926 */
927 sdi.ImmediateData = 0;
928 }
929 }
930 }
931 }
932
933 /* Copy the fast-clear value dword(s) between a surface state object and an
934 * image's fast clear state buffer.
935 */
936 static void
937 genX(copy_fast_clear_dwords)(struct anv_cmd_buffer *cmd_buffer,
938 struct anv_state surface_state,
939 const struct anv_image *image,
940 VkImageAspectFlagBits aspect,
941 bool copy_from_surface_state)
942 {
943 assert(cmd_buffer && image);
944 assert(image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV);
945
946 struct anv_address ss_clear_addr = {
947 .bo = cmd_buffer->device->surface_state_pool.block_pool.bo,
948 .offset = surface_state.offset +
949 cmd_buffer->device->isl_dev.ss.clear_value_offset,
950 };
951 const struct anv_address entry_addr =
952 anv_image_get_clear_color_addr(cmd_buffer->device, image, aspect);
953 unsigned copy_size = cmd_buffer->device->isl_dev.ss.clear_value_size;
954
955 #if GEN_GEN == 7
956 /* On gen7, the combination of commands used here(MI_LOAD_REGISTER_MEM
957 * and MI_STORE_REGISTER_MEM) can cause GPU hangs if any rendering is
958 * in-flight when they are issued even if the memory touched is not
959 * currently active for rendering. The weird bit is that it is not the
960 * MI_LOAD/STORE_REGISTER_MEM commands which hang but rather the in-flight
961 * rendering hangs such that the next stalling command after the
962 * MI_LOAD/STORE_REGISTER_MEM commands will catch the hang.
963 *
964 * It is unclear exactly why this hang occurs. Both MI commands come with
965 * warnings about the 3D pipeline but that doesn't seem to fully explain
966 * it. My (Jason's) best theory is that it has something to do with the
967 * fact that we're using a GPU state register as our temporary and that
968 * something with reading/writing it is causing problems.
969 *
970 * In order to work around this issue, we emit a PIPE_CONTROL with the
971 * command streamer stall bit set.
972 */
973 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
974 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
975 #endif
976
977 struct gen_mi_builder b;
978 gen_mi_builder_init(&b, &cmd_buffer->batch);
979
980 if (copy_from_surface_state) {
981 gen_mi_memcpy(&b, entry_addr, ss_clear_addr, copy_size);
982 } else {
983 gen_mi_memcpy(&b, ss_clear_addr, entry_addr, copy_size);
984
985 /* Updating a surface state object may require that the state cache be
986 * invalidated. From the SKL PRM, Shared Functions -> State -> State
987 * Caching:
988 *
989 * Whenever the RENDER_SURFACE_STATE object in memory pointed to by
990 * the Binding Table Pointer (BTP) and Binding Table Index (BTI) is
991 * modified [...], the L1 state cache must be invalidated to ensure
992 * the new surface or sampler state is fetched from system memory.
993 *
994 * In testing, SKL doesn't actually seem to need this, but HSW does.
995 */
996 cmd_buffer->state.pending_pipe_bits |=
997 ANV_PIPE_STATE_CACHE_INVALIDATE_BIT;
998 }
999 }
1000
1001 #define READ_ONCE(x) (*(volatile __typeof__(x) *)&(x))
1002
1003 #if GEN_GEN == 12
1004 static void
1005 anv_image_init_aux_tt(struct anv_cmd_buffer *cmd_buffer,
1006 const struct anv_image *image,
1007 VkImageAspectFlagBits aspect,
1008 uint32_t base_level, uint32_t level_count,
1009 uint32_t base_layer, uint32_t layer_count)
1010 {
1011 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
1012
1013 uint64_t base_address =
1014 anv_address_physical(image->planes[plane].address);
1015
1016 const struct isl_surf *isl_surf = &image->planes[plane].surface.isl;
1017 uint64_t format_bits = gen_aux_map_format_bits_for_isl_surf(isl_surf);
1018
1019 /* We're about to live-update the AUX-TT. We really don't want anyone else
1020 * trying to read it while we're doing this. We could probably get away
1021 * with not having this stall in some cases if we were really careful but
1022 * it's better to play it safe. Full stall the GPU.
1023 */
1024 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
1025 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
1026
1027 struct gen_mi_builder b;
1028 gen_mi_builder_init(&b, &cmd_buffer->batch);
1029
1030 for (uint32_t a = 0; a < layer_count; a++) {
1031 const uint32_t layer = base_layer + a;
1032
1033 uint64_t start_offset_B = UINT64_MAX, end_offset_B = 0;
1034 for (uint32_t l = 0; l < level_count; l++) {
1035 const uint32_t level = base_level + l;
1036
1037 uint32_t logical_array_layer, logical_z_offset_px;
1038 if (image->type == VK_IMAGE_TYPE_3D) {
1039 logical_array_layer = 0;
1040
1041 /* If the given miplevel does not have this layer, then any higher
1042 * miplevels won't either because miplevels only get smaller the
1043 * higher the LOD.
1044 */
1045 assert(layer < image->extent.depth);
1046 if (layer >= anv_minify(image->extent.depth, level))
1047 break;
1048 logical_z_offset_px = layer;
1049 } else {
1050 assert(layer < image->array_size);
1051 logical_array_layer = layer;
1052 logical_z_offset_px = 0;
1053 }
1054
1055 uint32_t slice_start_offset_B, slice_end_offset_B;
1056 isl_surf_get_image_range_B_tile(isl_surf, level,
1057 logical_array_layer,
1058 logical_z_offset_px,
1059 &slice_start_offset_B,
1060 &slice_end_offset_B);
1061
1062 start_offset_B = MIN2(start_offset_B, slice_start_offset_B);
1063 end_offset_B = MAX2(end_offset_B, slice_end_offset_B);
1064 }
1065
1066 /* Aux operates 64K at a time */
1067 start_offset_B = align_down_u64(start_offset_B, 64 * 1024);
1068 end_offset_B = align_u64(end_offset_B, 64 * 1024);
1069
1070 for (uint64_t offset = start_offset_B;
1071 offset < end_offset_B; offset += 64 * 1024) {
1072 uint64_t address = base_address + offset;
1073
1074 uint64_t aux_entry_addr64, *aux_entry_map;
1075 aux_entry_map = gen_aux_map_get_entry(cmd_buffer->device->aux_map_ctx,
1076 address, &aux_entry_addr64);
1077
1078 assert(cmd_buffer->device->physical->use_softpin);
1079 struct anv_address aux_entry_address = {
1080 .bo = NULL,
1081 .offset = aux_entry_addr64,
1082 };
1083
1084 const uint64_t old_aux_entry = READ_ONCE(*aux_entry_map);
1085 uint64_t new_aux_entry =
1086 (old_aux_entry & GEN_AUX_MAP_ADDRESS_MASK) | format_bits;
1087
1088 if (isl_aux_usage_has_ccs(image->planes[plane].aux_usage))
1089 new_aux_entry |= GEN_AUX_MAP_ENTRY_VALID_BIT;
1090
1091 gen_mi_store(&b, gen_mi_mem64(aux_entry_address),
1092 gen_mi_imm(new_aux_entry));
1093 }
1094 }
1095
1096 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_AUX_TABLE_INVALIDATE_BIT;
1097 }
1098 #endif /* GEN_GEN == 12 */
1099
1100 /**
1101 * @brief Transitions a color buffer from one layout to another.
1102 *
1103 * See section 6.1.1. Image Layout Transitions of the Vulkan 1.0.50 spec for
1104 * more information.
1105 *
1106 * @param level_count VK_REMAINING_MIP_LEVELS isn't supported.
1107 * @param layer_count VK_REMAINING_ARRAY_LAYERS isn't supported. For 3D images,
1108 * this represents the maximum layers to transition at each
1109 * specified miplevel.
1110 */
1111 static void
1112 transition_color_buffer(struct anv_cmd_buffer *cmd_buffer,
1113 const struct anv_image *image,
1114 VkImageAspectFlagBits aspect,
1115 const uint32_t base_level, uint32_t level_count,
1116 uint32_t base_layer, uint32_t layer_count,
1117 VkImageLayout initial_layout,
1118 VkImageLayout final_layout)
1119 {
1120 struct anv_device *device = cmd_buffer->device;
1121 const struct gen_device_info *devinfo = &device->info;
1122 /* Validate the inputs. */
1123 assert(cmd_buffer);
1124 assert(image && image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV);
1125 /* These values aren't supported for simplicity's sake. */
1126 assert(level_count != VK_REMAINING_MIP_LEVELS &&
1127 layer_count != VK_REMAINING_ARRAY_LAYERS);
1128 /* Ensure the subresource range is valid. */
1129 UNUSED uint64_t last_level_num = base_level + level_count;
1130 const uint32_t max_depth = anv_minify(image->extent.depth, base_level);
1131 UNUSED const uint32_t image_layers = MAX2(image->array_size, max_depth);
1132 assert((uint64_t)base_layer + layer_count <= image_layers);
1133 assert(last_level_num <= image->levels);
1134 /* The spec disallows these final layouts. */
1135 assert(final_layout != VK_IMAGE_LAYOUT_UNDEFINED &&
1136 final_layout != VK_IMAGE_LAYOUT_PREINITIALIZED);
1137
1138 /* No work is necessary if the layout stays the same or if this subresource
1139 * range lacks auxiliary data.
1140 */
1141 if (initial_layout == final_layout)
1142 return;
1143
1144 uint32_t plane = anv_image_aspect_to_plane(image->aspects, aspect);
1145
1146 if (image->planes[plane].shadow_surface.isl.size_B > 0 &&
1147 final_layout == VK_IMAGE_LAYOUT_SHADER_READ_ONLY_OPTIMAL) {
1148 /* This surface is a linear compressed image with a tiled shadow surface
1149 * for texturing. The client is about to use it in READ_ONLY_OPTIMAL so
1150 * we need to ensure the shadow copy is up-to-date.
1151 */
1152 assert(image->aspects == VK_IMAGE_ASPECT_COLOR_BIT);
1153 assert(image->planes[plane].surface.isl.tiling == ISL_TILING_LINEAR);
1154 assert(image->planes[plane].shadow_surface.isl.tiling != ISL_TILING_LINEAR);
1155 assert(isl_format_is_compressed(image->planes[plane].surface.isl.format));
1156 assert(plane == 0);
1157 anv_image_copy_to_shadow(cmd_buffer, image,
1158 VK_IMAGE_ASPECT_COLOR_BIT,
1159 base_level, level_count,
1160 base_layer, layer_count);
1161 }
1162
1163 if (base_layer >= anv_image_aux_layers(image, aspect, base_level))
1164 return;
1165
1166 assert(image->planes[plane].surface.isl.tiling != ISL_TILING_LINEAR);
1167
1168 if (initial_layout == VK_IMAGE_LAYOUT_UNDEFINED ||
1169 initial_layout == VK_IMAGE_LAYOUT_PREINITIALIZED) {
1170 #if GEN_GEN == 12
1171 if (device->physical->has_implicit_ccs && devinfo->has_aux_map) {
1172 anv_image_init_aux_tt(cmd_buffer, image, aspect,
1173 base_level, level_count,
1174 base_layer, layer_count);
1175 }
1176 #else
1177 assert(!(device->physical->has_implicit_ccs && devinfo->has_aux_map));
1178 #endif
1179
1180 /* A subresource in the undefined layout may have been aliased and
1181 * populated with any arrangement of bits. Therefore, we must initialize
1182 * the related aux buffer and clear buffer entry with desirable values.
1183 * An initial layout of PREINITIALIZED is the same as UNDEFINED for
1184 * images with VK_IMAGE_TILING_OPTIMAL.
1185 *
1186 * Initialize the relevant clear buffer entries.
1187 */
1188 if (base_level == 0 && base_layer == 0)
1189 init_fast_clear_color(cmd_buffer, image, aspect);
1190
1191 /* Initialize the aux buffers to enable correct rendering. In order to
1192 * ensure that things such as storage images work correctly, aux buffers
1193 * need to be initialized to valid data.
1194 *
1195 * Having an aux buffer with invalid data is a problem for two reasons:
1196 *
1197 * 1) Having an invalid value in the buffer can confuse the hardware.
1198 * For instance, with CCS_E on SKL, a two-bit CCS value of 2 is
1199 * invalid and leads to the hardware doing strange things. It
1200 * doesn't hang as far as we can tell but rendering corruption can
1201 * occur.
1202 *
1203 * 2) If this transition is into the GENERAL layout and we then use the
1204 * image as a storage image, then we must have the aux buffer in the
1205 * pass-through state so that, if we then go to texture from the
1206 * image, we get the results of our storage image writes and not the
1207 * fast clear color or other random data.
1208 *
1209 * For CCS both of the problems above are real demonstrable issues. In
1210 * that case, the only thing we can do is to perform an ambiguate to
1211 * transition the aux surface into the pass-through state.
1212 *
1213 * For MCS, (2) is never an issue because we don't support multisampled
1214 * storage images. In theory, issue (1) is a problem with MCS but we've
1215 * never seen it in the wild. For 4x and 16x, all bit patters could, in
1216 * theory, be interpreted as something but we don't know that all bit
1217 * patterns are actually valid. For 2x and 8x, you could easily end up
1218 * with the MCS referring to an invalid plane because not all bits of
1219 * the MCS value are actually used. Even though we've never seen issues
1220 * in the wild, it's best to play it safe and initialize the MCS. We
1221 * can use a fast-clear for MCS because we only ever touch from render
1222 * and texture (no image load store).
1223 */
1224 if (image->samples == 1) {
1225 for (uint32_t l = 0; l < level_count; l++) {
1226 const uint32_t level = base_level + l;
1227
1228 uint32_t aux_layers = anv_image_aux_layers(image, aspect, level);
1229 if (base_layer >= aux_layers)
1230 break; /* We will only get fewer layers as level increases */
1231 uint32_t level_layer_count =
1232 MIN2(layer_count, aux_layers - base_layer);
1233
1234 anv_image_ccs_op(cmd_buffer, image,
1235 image->planes[plane].surface.isl.format,
1236 aspect, level, base_layer, level_layer_count,
1237 ISL_AUX_OP_AMBIGUATE, NULL, false);
1238
1239 if (image->planes[plane].aux_usage == ISL_AUX_USAGE_CCS_E) {
1240 set_image_compressed_bit(cmd_buffer, image, aspect,
1241 level, base_layer, level_layer_count,
1242 false);
1243 }
1244 }
1245 } else {
1246 if (image->samples == 4 || image->samples == 16) {
1247 anv_perf_warn(cmd_buffer->device, image,
1248 "Doing a potentially unnecessary fast-clear to "
1249 "define an MCS buffer.");
1250 }
1251
1252 assert(base_level == 0 && level_count == 1);
1253 anv_image_mcs_op(cmd_buffer, image,
1254 image->planes[plane].surface.isl.format,
1255 aspect, base_layer, layer_count,
1256 ISL_AUX_OP_FAST_CLEAR, NULL, false);
1257 }
1258 return;
1259 }
1260
1261 const enum isl_aux_usage initial_aux_usage =
1262 anv_layout_to_aux_usage(devinfo, image, aspect, 0, initial_layout);
1263 const enum isl_aux_usage final_aux_usage =
1264 anv_layout_to_aux_usage(devinfo, image, aspect, 0, final_layout);
1265
1266 /* The current code assumes that there is no mixing of CCS_E and CCS_D.
1267 * We can handle transitions between CCS_D/E to and from NONE. What we
1268 * don't yet handle is switching between CCS_E and CCS_D within a given
1269 * image. Doing so in a performant way requires more detailed aux state
1270 * tracking such as what is done in i965. For now, just assume that we
1271 * only have one type of compression.
1272 */
1273 assert(initial_aux_usage == ISL_AUX_USAGE_NONE ||
1274 final_aux_usage == ISL_AUX_USAGE_NONE ||
1275 initial_aux_usage == final_aux_usage);
1276
1277 /* If initial aux usage is NONE, there is nothing to resolve */
1278 if (initial_aux_usage == ISL_AUX_USAGE_NONE)
1279 return;
1280
1281 enum isl_aux_op resolve_op = ISL_AUX_OP_NONE;
1282
1283 /* If the initial layout supports more fast clear than the final layout
1284 * then we need at least a partial resolve.
1285 */
1286 const enum anv_fast_clear_type initial_fast_clear =
1287 anv_layout_to_fast_clear_type(devinfo, image, aspect, initial_layout);
1288 const enum anv_fast_clear_type final_fast_clear =
1289 anv_layout_to_fast_clear_type(devinfo, image, aspect, final_layout);
1290 if (final_fast_clear < initial_fast_clear)
1291 resolve_op = ISL_AUX_OP_PARTIAL_RESOLVE;
1292
1293 if (initial_aux_usage == ISL_AUX_USAGE_CCS_E &&
1294 final_aux_usage != ISL_AUX_USAGE_CCS_E)
1295 resolve_op = ISL_AUX_OP_FULL_RESOLVE;
1296
1297 if (resolve_op == ISL_AUX_OP_NONE)
1298 return;
1299
1300 /* Perform a resolve to synchronize data between the main and aux buffer.
1301 * Before we begin, we must satisfy the cache flushing requirement specified
1302 * in the Sky Lake PRM Vol. 7, "MCS Buffer for Render Target(s)":
1303 *
1304 * Any transition from any value in {Clear, Render, Resolve} to a
1305 * different value in {Clear, Render, Resolve} requires end of pipe
1306 * synchronization.
1307 *
1308 * We perform a flush of the write cache before and after the clear and
1309 * resolve operations to meet this requirement.
1310 *
1311 * Unlike other drawing, fast clear operations are not properly
1312 * synchronized. The first PIPE_CONTROL here likely ensures that the
1313 * contents of the previous render or clear hit the render target before we
1314 * resolve and the second likely ensures that the resolve is complete before
1315 * we do any more rendering or clearing.
1316 */
1317 cmd_buffer->state.pending_pipe_bits |=
1318 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT | ANV_PIPE_CS_STALL_BIT;
1319
1320 for (uint32_t l = 0; l < level_count; l++) {
1321 uint32_t level = base_level + l;
1322
1323 uint32_t aux_layers = anv_image_aux_layers(image, aspect, level);
1324 if (base_layer >= aux_layers)
1325 break; /* We will only get fewer layers as level increases */
1326 uint32_t level_layer_count =
1327 MIN2(layer_count, aux_layers - base_layer);
1328
1329 for (uint32_t a = 0; a < level_layer_count; a++) {
1330 uint32_t array_layer = base_layer + a;
1331 if (image->samples == 1) {
1332 anv_cmd_predicated_ccs_resolve(cmd_buffer, image,
1333 image->planes[plane].surface.isl.format,
1334 aspect, level, array_layer, resolve_op,
1335 final_fast_clear);
1336 } else {
1337 /* We only support fast-clear on the first layer so partial
1338 * resolves should not be used on other layers as they will use
1339 * the clear color stored in memory that is only valid for layer0.
1340 */
1341 if (resolve_op == ISL_AUX_OP_PARTIAL_RESOLVE &&
1342 array_layer != 0)
1343 continue;
1344
1345 anv_cmd_predicated_mcs_resolve(cmd_buffer, image,
1346 image->planes[plane].surface.isl.format,
1347 aspect, array_layer, resolve_op,
1348 final_fast_clear);
1349 }
1350 }
1351 }
1352
1353 cmd_buffer->state.pending_pipe_bits |=
1354 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT | ANV_PIPE_CS_STALL_BIT;
1355 }
1356
1357 /**
1358 * Setup anv_cmd_state::attachments for vkCmdBeginRenderPass.
1359 */
1360 static VkResult
1361 genX(cmd_buffer_setup_attachments)(struct anv_cmd_buffer *cmd_buffer,
1362 struct anv_render_pass *pass,
1363 const VkRenderPassBeginInfo *begin)
1364 {
1365 const struct isl_device *isl_dev = &cmd_buffer->device->isl_dev;
1366 struct anv_cmd_state *state = &cmd_buffer->state;
1367 struct anv_framebuffer *framebuffer = cmd_buffer->state.framebuffer;
1368
1369 vk_free(&cmd_buffer->pool->alloc, state->attachments);
1370
1371 if (pass->attachment_count > 0) {
1372 state->attachments = vk_alloc(&cmd_buffer->pool->alloc,
1373 pass->attachment_count *
1374 sizeof(state->attachments[0]),
1375 8, VK_SYSTEM_ALLOCATION_SCOPE_OBJECT);
1376 if (state->attachments == NULL) {
1377 /* Propagate VK_ERROR_OUT_OF_HOST_MEMORY to vkEndCommandBuffer */
1378 return anv_batch_set_error(&cmd_buffer->batch,
1379 VK_ERROR_OUT_OF_HOST_MEMORY);
1380 }
1381 } else {
1382 state->attachments = NULL;
1383 }
1384
1385 /* Reserve one for the NULL state. */
1386 unsigned num_states = 1;
1387 for (uint32_t i = 0; i < pass->attachment_count; ++i) {
1388 if (vk_format_is_color(pass->attachments[i].format))
1389 num_states++;
1390
1391 if (need_input_attachment_state(&pass->attachments[i]))
1392 num_states++;
1393 }
1394
1395 const uint32_t ss_stride = align_u32(isl_dev->ss.size, isl_dev->ss.align);
1396 state->render_pass_states =
1397 anv_state_stream_alloc(&cmd_buffer->surface_state_stream,
1398 num_states * ss_stride, isl_dev->ss.align);
1399
1400 struct anv_state next_state = state->render_pass_states;
1401 next_state.alloc_size = isl_dev->ss.size;
1402
1403 state->null_surface_state = next_state;
1404 next_state.offset += ss_stride;
1405 next_state.map += ss_stride;
1406
1407 const VkRenderPassAttachmentBeginInfoKHR *begin_attachment =
1408 vk_find_struct_const(begin, RENDER_PASS_ATTACHMENT_BEGIN_INFO_KHR);
1409
1410 if (begin && !begin_attachment)
1411 assert(pass->attachment_count == framebuffer->attachment_count);
1412
1413 for (uint32_t i = 0; i < pass->attachment_count; ++i) {
1414 if (vk_format_is_color(pass->attachments[i].format)) {
1415 state->attachments[i].color.state = next_state;
1416 next_state.offset += ss_stride;
1417 next_state.map += ss_stride;
1418 }
1419
1420 if (need_input_attachment_state(&pass->attachments[i])) {
1421 state->attachments[i].input.state = next_state;
1422 next_state.offset += ss_stride;
1423 next_state.map += ss_stride;
1424 }
1425
1426 if (begin_attachment && begin_attachment->attachmentCount != 0) {
1427 assert(begin_attachment->attachmentCount == pass->attachment_count);
1428 ANV_FROM_HANDLE(anv_image_view, iview, begin_attachment->pAttachments[i]);
1429 cmd_buffer->state.attachments[i].image_view = iview;
1430 } else if (framebuffer && i < framebuffer->attachment_count) {
1431 cmd_buffer->state.attachments[i].image_view = framebuffer->attachments[i];
1432 }
1433 }
1434 assert(next_state.offset == state->render_pass_states.offset +
1435 state->render_pass_states.alloc_size);
1436
1437 if (begin) {
1438 isl_null_fill_state(isl_dev, state->null_surface_state.map,
1439 isl_extent3d(framebuffer->width,
1440 framebuffer->height,
1441 framebuffer->layers));
1442
1443 for (uint32_t i = 0; i < pass->attachment_count; ++i) {
1444 struct anv_render_pass_attachment *att = &pass->attachments[i];
1445 VkImageAspectFlags att_aspects = vk_format_aspects(att->format);
1446 VkImageAspectFlags clear_aspects = 0;
1447 VkImageAspectFlags load_aspects = 0;
1448
1449 if (att_aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
1450 /* color attachment */
1451 if (att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1452 clear_aspects |= VK_IMAGE_ASPECT_COLOR_BIT;
1453 } else if (att->load_op == VK_ATTACHMENT_LOAD_OP_LOAD) {
1454 load_aspects |= VK_IMAGE_ASPECT_COLOR_BIT;
1455 }
1456 } else {
1457 /* depthstencil attachment */
1458 if (att_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) {
1459 if (att->load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1460 clear_aspects |= VK_IMAGE_ASPECT_DEPTH_BIT;
1461 } else if (att->load_op == VK_ATTACHMENT_LOAD_OP_LOAD) {
1462 load_aspects |= VK_IMAGE_ASPECT_DEPTH_BIT;
1463 }
1464 }
1465 if (att_aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
1466 if (att->stencil_load_op == VK_ATTACHMENT_LOAD_OP_CLEAR) {
1467 clear_aspects |= VK_IMAGE_ASPECT_STENCIL_BIT;
1468 } else if (att->stencil_load_op == VK_ATTACHMENT_LOAD_OP_LOAD) {
1469 load_aspects |= VK_IMAGE_ASPECT_STENCIL_BIT;
1470 }
1471 }
1472 }
1473
1474 state->attachments[i].current_layout = att->initial_layout;
1475 state->attachments[i].current_stencil_layout = att->stencil_initial_layout;
1476 state->attachments[i].pending_clear_aspects = clear_aspects;
1477 state->attachments[i].pending_load_aspects = load_aspects;
1478 if (clear_aspects)
1479 state->attachments[i].clear_value = begin->pClearValues[i];
1480
1481 struct anv_image_view *iview = cmd_buffer->state.attachments[i].image_view;
1482 anv_assert(iview->vk_format == att->format);
1483
1484 const uint32_t num_layers = iview->planes[0].isl.array_len;
1485 state->attachments[i].pending_clear_views = (1 << num_layers) - 1;
1486
1487 union isl_color_value clear_color = { .u32 = { 0, } };
1488 if (att_aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
1489 anv_assert(iview->n_planes == 1);
1490 assert(att_aspects == VK_IMAGE_ASPECT_COLOR_BIT);
1491 color_attachment_compute_aux_usage(cmd_buffer->device,
1492 state, i, begin->renderArea,
1493 &clear_color);
1494
1495 anv_image_fill_surface_state(cmd_buffer->device,
1496 iview->image,
1497 VK_IMAGE_ASPECT_COLOR_BIT,
1498 &iview->planes[0].isl,
1499 ISL_SURF_USAGE_RENDER_TARGET_BIT,
1500 state->attachments[i].aux_usage,
1501 &clear_color,
1502 0,
1503 &state->attachments[i].color,
1504 NULL);
1505
1506 add_surface_state_relocs(cmd_buffer, state->attachments[i].color);
1507 } else {
1508 depth_stencil_attachment_compute_aux_usage(cmd_buffer->device,
1509 state, i,
1510 begin->renderArea);
1511 }
1512
1513 if (need_input_attachment_state(&pass->attachments[i])) {
1514 anv_image_fill_surface_state(cmd_buffer->device,
1515 iview->image,
1516 VK_IMAGE_ASPECT_COLOR_BIT,
1517 &iview->planes[0].isl,
1518 ISL_SURF_USAGE_TEXTURE_BIT,
1519 state->attachments[i].input_aux_usage,
1520 &clear_color,
1521 0,
1522 &state->attachments[i].input,
1523 NULL);
1524
1525 add_surface_state_relocs(cmd_buffer, state->attachments[i].input);
1526 }
1527 }
1528 }
1529
1530 return VK_SUCCESS;
1531 }
1532
1533 VkResult
1534 genX(BeginCommandBuffer)(
1535 VkCommandBuffer commandBuffer,
1536 const VkCommandBufferBeginInfo* pBeginInfo)
1537 {
1538 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
1539
1540 /* If this is the first vkBeginCommandBuffer, we must *initialize* the
1541 * command buffer's state. Otherwise, we must *reset* its state. In both
1542 * cases we reset it.
1543 *
1544 * From the Vulkan 1.0 spec:
1545 *
1546 * If a command buffer is in the executable state and the command buffer
1547 * was allocated from a command pool with the
1548 * VK_COMMAND_POOL_CREATE_RESET_COMMAND_BUFFER_BIT flag set, then
1549 * vkBeginCommandBuffer implicitly resets the command buffer, behaving
1550 * as if vkResetCommandBuffer had been called with
1551 * VK_COMMAND_BUFFER_RESET_RELEASE_RESOURCES_BIT not set. It then puts
1552 * the command buffer in the recording state.
1553 */
1554 anv_cmd_buffer_reset(cmd_buffer);
1555
1556 cmd_buffer->usage_flags = pBeginInfo->flags;
1557
1558 assert(cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_SECONDARY ||
1559 !(cmd_buffer->usage_flags & VK_COMMAND_BUFFER_USAGE_RENDER_PASS_CONTINUE_BIT));
1560
1561 genX(cmd_buffer_emit_state_base_address)(cmd_buffer);
1562
1563 /* We sometimes store vertex data in the dynamic state buffer for blorp
1564 * operations and our dynamic state stream may re-use data from previous
1565 * command buffers. In order to prevent stale cache data, we flush the VF
1566 * cache. We could do this on every blorp call but that's not really
1567 * needed as all of the data will get written by the CPU prior to the GPU
1568 * executing anything. The chances are fairly high that they will use
1569 * blorp at least once per primary command buffer so it shouldn't be
1570 * wasted.
1571 *
1572 * There is also a workaround on gen8 which requires us to invalidate the
1573 * VF cache occasionally. It's easier if we can assume we start with a
1574 * fresh cache (See also genX(cmd_buffer_set_binding_for_gen8_vb_flush).)
1575 */
1576 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
1577
1578 /* Re-emit the aux table register in every command buffer. This way we're
1579 * ensured that we have the table even if this command buffer doesn't
1580 * initialize any images.
1581 */
1582 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_AUX_TABLE_INVALIDATE_BIT;
1583
1584 /* We send an "Indirect State Pointers Disable" packet at
1585 * EndCommandBuffer, so all push contant packets are ignored during a
1586 * context restore. Documentation says after that command, we need to
1587 * emit push constants again before any rendering operation. So we
1588 * flag them dirty here to make sure they get emitted.
1589 */
1590 cmd_buffer->state.push_constants_dirty |= VK_SHADER_STAGE_ALL_GRAPHICS;
1591
1592 VkResult result = VK_SUCCESS;
1593 if (cmd_buffer->usage_flags &
1594 VK_COMMAND_BUFFER_USAGE_RENDER_PASS_CONTINUE_BIT) {
1595 assert(pBeginInfo->pInheritanceInfo);
1596 cmd_buffer->state.pass =
1597 anv_render_pass_from_handle(pBeginInfo->pInheritanceInfo->renderPass);
1598 cmd_buffer->state.subpass =
1599 &cmd_buffer->state.pass->subpasses[pBeginInfo->pInheritanceInfo->subpass];
1600
1601 /* This is optional in the inheritance info. */
1602 cmd_buffer->state.framebuffer =
1603 anv_framebuffer_from_handle(pBeginInfo->pInheritanceInfo->framebuffer);
1604
1605 result = genX(cmd_buffer_setup_attachments)(cmd_buffer,
1606 cmd_buffer->state.pass, NULL);
1607
1608 /* Record that HiZ is enabled if we can. */
1609 if (cmd_buffer->state.framebuffer) {
1610 const struct anv_image_view * const iview =
1611 anv_cmd_buffer_get_depth_stencil_view(cmd_buffer);
1612
1613 if (iview) {
1614 VkImageLayout layout =
1615 cmd_buffer->state.subpass->depth_stencil_attachment->layout;
1616
1617 enum isl_aux_usage aux_usage =
1618 anv_layout_to_aux_usage(&cmd_buffer->device->info, iview->image,
1619 VK_IMAGE_ASPECT_DEPTH_BIT,
1620 VK_IMAGE_USAGE_DEPTH_STENCIL_ATTACHMENT_BIT,
1621 layout);
1622
1623 cmd_buffer->state.hiz_enabled = aux_usage == ISL_AUX_USAGE_HIZ;
1624 }
1625 }
1626
1627 cmd_buffer->state.gfx.dirty |= ANV_CMD_DIRTY_RENDER_TARGETS;
1628 }
1629
1630 #if GEN_GEN >= 8 || GEN_IS_HASWELL
1631 if (cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_SECONDARY) {
1632 const VkCommandBufferInheritanceConditionalRenderingInfoEXT *conditional_rendering_info =
1633 vk_find_struct_const(pBeginInfo->pInheritanceInfo->pNext, COMMAND_BUFFER_INHERITANCE_CONDITIONAL_RENDERING_INFO_EXT);
1634
1635 /* If secondary buffer supports conditional rendering
1636 * we should emit commands as if conditional rendering is enabled.
1637 */
1638 cmd_buffer->state.conditional_render_enabled =
1639 conditional_rendering_info && conditional_rendering_info->conditionalRenderingEnable;
1640 }
1641 #endif
1642
1643 return result;
1644 }
1645
1646 /* From the PRM, Volume 2a:
1647 *
1648 * "Indirect State Pointers Disable
1649 *
1650 * At the completion of the post-sync operation associated with this pipe
1651 * control packet, the indirect state pointers in the hardware are
1652 * considered invalid; the indirect pointers are not saved in the context.
1653 * If any new indirect state commands are executed in the command stream
1654 * while the pipe control is pending, the new indirect state commands are
1655 * preserved.
1656 *
1657 * [DevIVB+]: Using Invalidate State Pointer (ISP) only inhibits context
1658 * restoring of Push Constant (3DSTATE_CONSTANT_*) commands. Push Constant
1659 * commands are only considered as Indirect State Pointers. Once ISP is
1660 * issued in a context, SW must initialize by programming push constant
1661 * commands for all the shaders (at least to zero length) before attempting
1662 * any rendering operation for the same context."
1663 *
1664 * 3DSTATE_CONSTANT_* packets are restored during a context restore,
1665 * even though they point to a BO that has been already unreferenced at
1666 * the end of the previous batch buffer. This has been fine so far since
1667 * we are protected by these scratch page (every address not covered by
1668 * a BO should be pointing to the scratch page). But on CNL, it is
1669 * causing a GPU hang during context restore at the 3DSTATE_CONSTANT_*
1670 * instruction.
1671 *
1672 * The flag "Indirect State Pointers Disable" in PIPE_CONTROL tells the
1673 * hardware to ignore previous 3DSTATE_CONSTANT_* packets during a
1674 * context restore, so the mentioned hang doesn't happen. However,
1675 * software must program push constant commands for all stages prior to
1676 * rendering anything. So we flag them dirty in BeginCommandBuffer.
1677 *
1678 * Finally, we also make sure to stall at pixel scoreboard to make sure the
1679 * constants have been loaded into the EUs prior to disable the push constants
1680 * so that it doesn't hang a previous 3DPRIMITIVE.
1681 */
1682 static void
1683 emit_isp_disable(struct anv_cmd_buffer *cmd_buffer)
1684 {
1685 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
1686 pc.StallAtPixelScoreboard = true;
1687 pc.CommandStreamerStallEnable = true;
1688 }
1689 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
1690 pc.IndirectStatePointersDisable = true;
1691 pc.CommandStreamerStallEnable = true;
1692 }
1693 }
1694
1695 VkResult
1696 genX(EndCommandBuffer)(
1697 VkCommandBuffer commandBuffer)
1698 {
1699 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
1700
1701 if (anv_batch_has_error(&cmd_buffer->batch))
1702 return cmd_buffer->batch.status;
1703
1704 /* We want every command buffer to start with the PMA fix in a known state,
1705 * so we disable it at the end of the command buffer.
1706 */
1707 genX(cmd_buffer_enable_pma_fix)(cmd_buffer, false);
1708
1709 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
1710
1711 emit_isp_disable(cmd_buffer);
1712
1713 anv_cmd_buffer_end_batch_buffer(cmd_buffer);
1714
1715 return VK_SUCCESS;
1716 }
1717
1718 void
1719 genX(CmdExecuteCommands)(
1720 VkCommandBuffer commandBuffer,
1721 uint32_t commandBufferCount,
1722 const VkCommandBuffer* pCmdBuffers)
1723 {
1724 ANV_FROM_HANDLE(anv_cmd_buffer, primary, commandBuffer);
1725
1726 assert(primary->level == VK_COMMAND_BUFFER_LEVEL_PRIMARY);
1727
1728 if (anv_batch_has_error(&primary->batch))
1729 return;
1730
1731 /* The secondary command buffers will assume that the PMA fix is disabled
1732 * when they begin executing. Make sure this is true.
1733 */
1734 genX(cmd_buffer_enable_pma_fix)(primary, false);
1735
1736 /* The secondary command buffer doesn't know which textures etc. have been
1737 * flushed prior to their execution. Apply those flushes now.
1738 */
1739 genX(cmd_buffer_apply_pipe_flushes)(primary);
1740
1741 for (uint32_t i = 0; i < commandBufferCount; i++) {
1742 ANV_FROM_HANDLE(anv_cmd_buffer, secondary, pCmdBuffers[i]);
1743
1744 assert(secondary->level == VK_COMMAND_BUFFER_LEVEL_SECONDARY);
1745 assert(!anv_batch_has_error(&secondary->batch));
1746
1747 #if GEN_GEN >= 8 || GEN_IS_HASWELL
1748 if (secondary->state.conditional_render_enabled) {
1749 if (!primary->state.conditional_render_enabled) {
1750 /* Secondary buffer is constructed as if it will be executed
1751 * with conditional rendering, we should satisfy this dependency
1752 * regardless of conditional rendering being enabled in primary.
1753 */
1754 struct gen_mi_builder b;
1755 gen_mi_builder_init(&b, &primary->batch);
1756 gen_mi_store(&b, gen_mi_reg64(ANV_PREDICATE_RESULT_REG),
1757 gen_mi_imm(UINT64_MAX));
1758 }
1759 }
1760 #endif
1761
1762 if (secondary->usage_flags &
1763 VK_COMMAND_BUFFER_USAGE_RENDER_PASS_CONTINUE_BIT) {
1764 /* If we're continuing a render pass from the primary, we need to
1765 * copy the surface states for the current subpass into the storage
1766 * we allocated for them in BeginCommandBuffer.
1767 */
1768 struct anv_bo *ss_bo =
1769 primary->device->surface_state_pool.block_pool.bo;
1770 struct anv_state src_state = primary->state.render_pass_states;
1771 struct anv_state dst_state = secondary->state.render_pass_states;
1772 assert(src_state.alloc_size == dst_state.alloc_size);
1773
1774 genX(cmd_buffer_so_memcpy)(primary,
1775 (struct anv_address) {
1776 .bo = ss_bo,
1777 .offset = dst_state.offset,
1778 },
1779 (struct anv_address) {
1780 .bo = ss_bo,
1781 .offset = src_state.offset,
1782 },
1783 src_state.alloc_size);
1784 }
1785
1786 anv_cmd_buffer_add_secondary(primary, secondary);
1787 }
1788
1789 /* The secondary isn't counted in our VF cache tracking so we need to
1790 * invalidate the whole thing.
1791 */
1792 if (GEN_GEN >= 8 && GEN_GEN <= 9) {
1793 primary->state.pending_pipe_bits |=
1794 ANV_PIPE_CS_STALL_BIT | ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
1795 }
1796
1797 /* The secondary may have selected a different pipeline (3D or compute) and
1798 * may have changed the current L3$ configuration. Reset our tracking
1799 * variables to invalid values to ensure that we re-emit these in the case
1800 * where we do any draws or compute dispatches from the primary after the
1801 * secondary has returned.
1802 */
1803 primary->state.current_pipeline = UINT32_MAX;
1804 primary->state.current_l3_config = NULL;
1805 primary->state.current_hash_scale = 0;
1806
1807 /* Each of the secondary command buffers will use its own state base
1808 * address. We need to re-emit state base address for the primary after
1809 * all of the secondaries are done.
1810 *
1811 * TODO: Maybe we want to make this a dirty bit to avoid extra state base
1812 * address calls?
1813 */
1814 genX(cmd_buffer_emit_state_base_address)(primary);
1815 }
1816
1817 #define IVB_L3SQCREG1_SQGHPCI_DEFAULT 0x00730000
1818 #define VLV_L3SQCREG1_SQGHPCI_DEFAULT 0x00d30000
1819 #define HSW_L3SQCREG1_SQGHPCI_DEFAULT 0x00610000
1820
1821 /**
1822 * Program the hardware to use the specified L3 configuration.
1823 */
1824 void
1825 genX(cmd_buffer_config_l3)(struct anv_cmd_buffer *cmd_buffer,
1826 const struct gen_l3_config *cfg)
1827 {
1828 assert(cfg);
1829 if (cfg == cmd_buffer->state.current_l3_config)
1830 return;
1831
1832 if (unlikely(INTEL_DEBUG & DEBUG_L3)) {
1833 intel_logd("L3 config transition: ");
1834 gen_dump_l3_config(cfg, stderr);
1835 }
1836
1837 UNUSED const bool has_slm = cfg->n[GEN_L3P_SLM];
1838
1839 /* According to the hardware docs, the L3 partitioning can only be changed
1840 * while the pipeline is completely drained and the caches are flushed,
1841 * which involves a first PIPE_CONTROL flush which stalls the pipeline...
1842 */
1843 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
1844 pc.DCFlushEnable = true;
1845 pc.PostSyncOperation = NoWrite;
1846 pc.CommandStreamerStallEnable = true;
1847 }
1848
1849 /* ...followed by a second pipelined PIPE_CONTROL that initiates
1850 * invalidation of the relevant caches. Note that because RO invalidation
1851 * happens at the top of the pipeline (i.e. right away as the PIPE_CONTROL
1852 * command is processed by the CS) we cannot combine it with the previous
1853 * stalling flush as the hardware documentation suggests, because that
1854 * would cause the CS to stall on previous rendering *after* RO
1855 * invalidation and wouldn't prevent the RO caches from being polluted by
1856 * concurrent rendering before the stall completes. This intentionally
1857 * doesn't implement the SKL+ hardware workaround suggesting to enable CS
1858 * stall on PIPE_CONTROLs with the texture cache invalidation bit set for
1859 * GPGPU workloads because the previous and subsequent PIPE_CONTROLs
1860 * already guarantee that there is no concurrent GPGPU kernel execution
1861 * (see SKL HSD 2132585).
1862 */
1863 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
1864 pc.TextureCacheInvalidationEnable = true;
1865 pc.ConstantCacheInvalidationEnable = true;
1866 pc.InstructionCacheInvalidateEnable = true;
1867 pc.StateCacheInvalidationEnable = true;
1868 pc.PostSyncOperation = NoWrite;
1869 }
1870
1871 /* Now send a third stalling flush to make sure that invalidation is
1872 * complete when the L3 configuration registers are modified.
1873 */
1874 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
1875 pc.DCFlushEnable = true;
1876 pc.PostSyncOperation = NoWrite;
1877 pc.CommandStreamerStallEnable = true;
1878 }
1879
1880 #if GEN_GEN >= 8
1881
1882 assert(!cfg->n[GEN_L3P_IS] && !cfg->n[GEN_L3P_C] && !cfg->n[GEN_L3P_T]);
1883
1884 #if GEN_GEN >= 12
1885 #define L3_ALLOCATION_REG GENX(L3ALLOC)
1886 #define L3_ALLOCATION_REG_num GENX(L3ALLOC_num)
1887 #else
1888 #define L3_ALLOCATION_REG GENX(L3CNTLREG)
1889 #define L3_ALLOCATION_REG_num GENX(L3CNTLREG_num)
1890 #endif
1891
1892 uint32_t l3cr;
1893 anv_pack_struct(&l3cr, L3_ALLOCATION_REG,
1894 #if GEN_GEN < 11
1895 .SLMEnable = has_slm,
1896 #endif
1897 #if GEN_GEN == 11
1898 /* WA_1406697149: Bit 9 "Error Detection Behavior Control" must be set
1899 * in L3CNTLREG register. The default setting of the bit is not the
1900 * desirable behavior.
1901 */
1902 .ErrorDetectionBehaviorControl = true,
1903 .UseFullWays = true,
1904 #endif
1905 .URBAllocation = cfg->n[GEN_L3P_URB],
1906 .ROAllocation = cfg->n[GEN_L3P_RO],
1907 .DCAllocation = cfg->n[GEN_L3P_DC],
1908 .AllAllocation = cfg->n[GEN_L3P_ALL]);
1909
1910 /* Set up the L3 partitioning. */
1911 emit_lri(&cmd_buffer->batch, L3_ALLOCATION_REG_num, l3cr);
1912
1913 #else
1914
1915 const bool has_dc = cfg->n[GEN_L3P_DC] || cfg->n[GEN_L3P_ALL];
1916 const bool has_is = cfg->n[GEN_L3P_IS] || cfg->n[GEN_L3P_RO] ||
1917 cfg->n[GEN_L3P_ALL];
1918 const bool has_c = cfg->n[GEN_L3P_C] || cfg->n[GEN_L3P_RO] ||
1919 cfg->n[GEN_L3P_ALL];
1920 const bool has_t = cfg->n[GEN_L3P_T] || cfg->n[GEN_L3P_RO] ||
1921 cfg->n[GEN_L3P_ALL];
1922
1923 assert(!cfg->n[GEN_L3P_ALL]);
1924
1925 /* When enabled SLM only uses a portion of the L3 on half of the banks,
1926 * the matching space on the remaining banks has to be allocated to a
1927 * client (URB for all validated configurations) set to the
1928 * lower-bandwidth 2-bank address hashing mode.
1929 */
1930 const struct gen_device_info *devinfo = &cmd_buffer->device->info;
1931 const bool urb_low_bw = has_slm && !devinfo->is_baytrail;
1932 assert(!urb_low_bw || cfg->n[GEN_L3P_URB] == cfg->n[GEN_L3P_SLM]);
1933
1934 /* Minimum number of ways that can be allocated to the URB. */
1935 const unsigned n0_urb = devinfo->is_baytrail ? 32 : 0;
1936 assert(cfg->n[GEN_L3P_URB] >= n0_urb);
1937
1938 uint32_t l3sqcr1, l3cr2, l3cr3;
1939 anv_pack_struct(&l3sqcr1, GENX(L3SQCREG1),
1940 .ConvertDC_UC = !has_dc,
1941 .ConvertIS_UC = !has_is,
1942 .ConvertC_UC = !has_c,
1943 .ConvertT_UC = !has_t);
1944 l3sqcr1 |=
1945 GEN_IS_HASWELL ? HSW_L3SQCREG1_SQGHPCI_DEFAULT :
1946 devinfo->is_baytrail ? VLV_L3SQCREG1_SQGHPCI_DEFAULT :
1947 IVB_L3SQCREG1_SQGHPCI_DEFAULT;
1948
1949 anv_pack_struct(&l3cr2, GENX(L3CNTLREG2),
1950 .SLMEnable = has_slm,
1951 .URBLowBandwidth = urb_low_bw,
1952 .URBAllocation = cfg->n[GEN_L3P_URB] - n0_urb,
1953 #if !GEN_IS_HASWELL
1954 .ALLAllocation = cfg->n[GEN_L3P_ALL],
1955 #endif
1956 .ROAllocation = cfg->n[GEN_L3P_RO],
1957 .DCAllocation = cfg->n[GEN_L3P_DC]);
1958
1959 anv_pack_struct(&l3cr3, GENX(L3CNTLREG3),
1960 .ISAllocation = cfg->n[GEN_L3P_IS],
1961 .ISLowBandwidth = 0,
1962 .CAllocation = cfg->n[GEN_L3P_C],
1963 .CLowBandwidth = 0,
1964 .TAllocation = cfg->n[GEN_L3P_T],
1965 .TLowBandwidth = 0);
1966
1967 /* Set up the L3 partitioning. */
1968 emit_lri(&cmd_buffer->batch, GENX(L3SQCREG1_num), l3sqcr1);
1969 emit_lri(&cmd_buffer->batch, GENX(L3CNTLREG2_num), l3cr2);
1970 emit_lri(&cmd_buffer->batch, GENX(L3CNTLREG3_num), l3cr3);
1971
1972 #if GEN_IS_HASWELL
1973 if (cmd_buffer->device->physical->cmd_parser_version >= 4) {
1974 /* Enable L3 atomics on HSW if we have a DC partition, otherwise keep
1975 * them disabled to avoid crashing the system hard.
1976 */
1977 uint32_t scratch1, chicken3;
1978 anv_pack_struct(&scratch1, GENX(SCRATCH1),
1979 .L3AtomicDisable = !has_dc);
1980 anv_pack_struct(&chicken3, GENX(CHICKEN3),
1981 .L3AtomicDisableMask = true,
1982 .L3AtomicDisable = !has_dc);
1983 emit_lri(&cmd_buffer->batch, GENX(SCRATCH1_num), scratch1);
1984 emit_lri(&cmd_buffer->batch, GENX(CHICKEN3_num), chicken3);
1985 }
1986 #endif
1987
1988 #endif
1989
1990 cmd_buffer->state.current_l3_config = cfg;
1991 }
1992
1993 void
1994 genX(cmd_buffer_apply_pipe_flushes)(struct anv_cmd_buffer *cmd_buffer)
1995 {
1996 UNUSED const struct gen_device_info *devinfo = &cmd_buffer->device->info;
1997 enum anv_pipe_bits bits = cmd_buffer->state.pending_pipe_bits;
1998
1999 if (cmd_buffer->device->physical->always_flush_cache)
2000 bits |= ANV_PIPE_FLUSH_BITS | ANV_PIPE_INVALIDATE_BITS;
2001
2002 /* Flushes are pipelined while invalidations are handled immediately.
2003 * Therefore, if we're flushing anything then we need to schedule a stall
2004 * before any invalidations can happen.
2005 */
2006 if (bits & ANV_PIPE_FLUSH_BITS)
2007 bits |= ANV_PIPE_NEEDS_CS_STALL_BIT;
2008
2009 /* If we're going to do an invalidate and we have a pending CS stall that
2010 * has yet to be resolved, we do the CS stall now.
2011 */
2012 if ((bits & ANV_PIPE_INVALIDATE_BITS) &&
2013 (bits & ANV_PIPE_NEEDS_CS_STALL_BIT)) {
2014 bits |= ANV_PIPE_CS_STALL_BIT;
2015 bits &= ~ANV_PIPE_NEEDS_CS_STALL_BIT;
2016 }
2017
2018 if (GEN_GEN >= 12 &&
2019 ((bits & ANV_PIPE_DEPTH_CACHE_FLUSH_BIT) ||
2020 (bits & ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT))) {
2021 /* From the PIPE_CONTROL instruction table, bit 28 (Tile Cache Flush
2022 * Enable):
2023 *
2024 * Unified Cache (Tile Cache Disabled):
2025 *
2026 * When the Color and Depth (Z) streams are enabled to be cached in
2027 * the DC space of L2, Software must use "Render Target Cache Flush
2028 * Enable" and "Depth Cache Flush Enable" along with "Tile Cache
2029 * Flush" for getting the color and depth (Z) write data to be
2030 * globally observable. In this mode of operation it is not required
2031 * to set "CS Stall" upon setting "Tile Cache Flush" bit.
2032 */
2033 bits |= ANV_PIPE_TILE_CACHE_FLUSH_BIT;
2034 }
2035
2036 /* GEN:BUG:1409226450, Wait for EU to be idle before pipe control which
2037 * invalidates the instruction cache
2038 */
2039 if (GEN_GEN == 12 && (bits & ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT))
2040 bits |= ANV_PIPE_CS_STALL_BIT | ANV_PIPE_STALL_AT_SCOREBOARD_BIT;
2041
2042 if ((GEN_GEN >= 8 && GEN_GEN <= 9) &&
2043 (bits & ANV_PIPE_CS_STALL_BIT) &&
2044 (bits & ANV_PIPE_VF_CACHE_INVALIDATE_BIT)) {
2045 /* If we are doing a VF cache invalidate AND a CS stall (it must be
2046 * both) then we can reset our vertex cache tracking.
2047 */
2048 memset(cmd_buffer->state.gfx.vb_dirty_ranges, 0,
2049 sizeof(cmd_buffer->state.gfx.vb_dirty_ranges));
2050 memset(&cmd_buffer->state.gfx.ib_dirty_range, 0,
2051 sizeof(cmd_buffer->state.gfx.ib_dirty_range));
2052 }
2053
2054 /* Project: SKL / Argument: LRI Post Sync Operation [23]
2055 *
2056 * "PIPECONTROL command with “Command Streamer Stall Enable” must be
2057 * programmed prior to programming a PIPECONTROL command with "LRI
2058 * Post Sync Operation" in GPGPU mode of operation (i.e when
2059 * PIPELINE_SELECT command is set to GPGPU mode of operation)."
2060 *
2061 * The same text exists a few rows below for Post Sync Op.
2062 *
2063 * On Gen12 this is GEN:BUG:1607156449.
2064 */
2065 if (bits & ANV_PIPE_POST_SYNC_BIT) {
2066 if ((GEN_GEN == 9 || (GEN_GEN == 12 && devinfo->revision == 0 /* A0 */)) &&
2067 cmd_buffer->state.current_pipeline == GPGPU)
2068 bits |= ANV_PIPE_CS_STALL_BIT;
2069 bits &= ~ANV_PIPE_POST_SYNC_BIT;
2070 }
2071
2072 if (bits & (ANV_PIPE_FLUSH_BITS | ANV_PIPE_CS_STALL_BIT)) {
2073 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe) {
2074 #if GEN_GEN >= 12
2075 pipe.TileCacheFlushEnable = bits & ANV_PIPE_TILE_CACHE_FLUSH_BIT;
2076 #endif
2077 pipe.DepthCacheFlushEnable = bits & ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
2078 pipe.DCFlushEnable = bits & ANV_PIPE_DATA_CACHE_FLUSH_BIT;
2079 pipe.RenderTargetCacheFlushEnable =
2080 bits & ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
2081
2082 /* GEN:BUG:1409600907: "PIPE_CONTROL with Depth Stall Enable bit must
2083 * be set with any PIPE_CONTROL with Depth Flush Enable bit set.
2084 */
2085 #if GEN_GEN >= 12
2086 pipe.DepthStallEnable =
2087 pipe.DepthCacheFlushEnable || (bits & ANV_PIPE_DEPTH_STALL_BIT);
2088 #else
2089 pipe.DepthStallEnable = bits & ANV_PIPE_DEPTH_STALL_BIT;
2090 #endif
2091
2092 pipe.CommandStreamerStallEnable = bits & ANV_PIPE_CS_STALL_BIT;
2093 pipe.StallAtPixelScoreboard = bits & ANV_PIPE_STALL_AT_SCOREBOARD_BIT;
2094
2095 /*
2096 * According to the Broadwell documentation, any PIPE_CONTROL with the
2097 * "Command Streamer Stall" bit set must also have another bit set,
2098 * with five different options:
2099 *
2100 * - Render Target Cache Flush
2101 * - Depth Cache Flush
2102 * - Stall at Pixel Scoreboard
2103 * - Post-Sync Operation
2104 * - Depth Stall
2105 * - DC Flush Enable
2106 *
2107 * I chose "Stall at Pixel Scoreboard" since that's what we use in
2108 * mesa and it seems to work fine. The choice is fairly arbitrary.
2109 */
2110 if ((bits & ANV_PIPE_CS_STALL_BIT) &&
2111 !(bits & (ANV_PIPE_FLUSH_BITS | ANV_PIPE_DEPTH_STALL_BIT |
2112 ANV_PIPE_STALL_AT_SCOREBOARD_BIT)))
2113 pipe.StallAtPixelScoreboard = true;
2114 }
2115
2116 /* If a render target flush was emitted, then we can toggle off the bit
2117 * saying that render target writes are ongoing.
2118 */
2119 if (bits & ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT)
2120 bits &= ~(ANV_PIPE_RENDER_TARGET_BUFFER_WRITES);
2121
2122 bits &= ~(ANV_PIPE_FLUSH_BITS | ANV_PIPE_CS_STALL_BIT);
2123 }
2124
2125 if (bits & ANV_PIPE_INVALIDATE_BITS) {
2126 /* From the SKL PRM, Vol. 2a, "PIPE_CONTROL",
2127 *
2128 * "If the VF Cache Invalidation Enable is set to a 1 in a
2129 * PIPE_CONTROL, a separate Null PIPE_CONTROL, all bitfields sets to
2130 * 0, with the VF Cache Invalidation Enable set to 0 needs to be sent
2131 * prior to the PIPE_CONTROL with VF Cache Invalidation Enable set to
2132 * a 1."
2133 *
2134 * This appears to hang Broadwell, so we restrict it to just gen9.
2135 */
2136 if (GEN_GEN == 9 && (bits & ANV_PIPE_VF_CACHE_INVALIDATE_BIT))
2137 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe);
2138
2139 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe) {
2140 pipe.StateCacheInvalidationEnable =
2141 bits & ANV_PIPE_STATE_CACHE_INVALIDATE_BIT;
2142 pipe.ConstantCacheInvalidationEnable =
2143 bits & ANV_PIPE_CONSTANT_CACHE_INVALIDATE_BIT;
2144 pipe.VFCacheInvalidationEnable =
2145 bits & ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
2146 pipe.TextureCacheInvalidationEnable =
2147 bits & ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT;
2148 pipe.InstructionCacheInvalidateEnable =
2149 bits & ANV_PIPE_INSTRUCTION_CACHE_INVALIDATE_BIT;
2150
2151 /* From the SKL PRM, Vol. 2a, "PIPE_CONTROL",
2152 *
2153 * "When VF Cache Invalidate is set “Post Sync Operation” must be
2154 * enabled to “Write Immediate Data” or “Write PS Depth Count” or
2155 * “Write Timestamp”.
2156 */
2157 if (GEN_GEN == 9 && pipe.VFCacheInvalidationEnable) {
2158 pipe.PostSyncOperation = WriteImmediateData;
2159 pipe.Address =
2160 (struct anv_address) { cmd_buffer->device->workaround_bo, 0 };
2161 }
2162 }
2163
2164 #if GEN_GEN == 12
2165 if ((bits & ANV_PIPE_AUX_TABLE_INVALIDATE_BIT) &&
2166 cmd_buffer->device->info.has_aux_map) {
2167 anv_batch_emit(&cmd_buffer->batch, GENX(MI_LOAD_REGISTER_IMM), lri) {
2168 lri.RegisterOffset = GENX(GFX_CCS_AUX_INV_num);
2169 lri.DataDWord = 1;
2170 }
2171 }
2172 #endif
2173
2174 bits &= ~ANV_PIPE_INVALIDATE_BITS;
2175 }
2176
2177 cmd_buffer->state.pending_pipe_bits = bits;
2178 }
2179
2180 void genX(CmdPipelineBarrier)(
2181 VkCommandBuffer commandBuffer,
2182 VkPipelineStageFlags srcStageMask,
2183 VkPipelineStageFlags destStageMask,
2184 VkBool32 byRegion,
2185 uint32_t memoryBarrierCount,
2186 const VkMemoryBarrier* pMemoryBarriers,
2187 uint32_t bufferMemoryBarrierCount,
2188 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
2189 uint32_t imageMemoryBarrierCount,
2190 const VkImageMemoryBarrier* pImageMemoryBarriers)
2191 {
2192 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
2193
2194 /* XXX: Right now, we're really dumb and just flush whatever categories
2195 * the app asks for. One of these days we may make this a bit better
2196 * but right now that's all the hardware allows for in most areas.
2197 */
2198 VkAccessFlags src_flags = 0;
2199 VkAccessFlags dst_flags = 0;
2200
2201 for (uint32_t i = 0; i < memoryBarrierCount; i++) {
2202 src_flags |= pMemoryBarriers[i].srcAccessMask;
2203 dst_flags |= pMemoryBarriers[i].dstAccessMask;
2204 }
2205
2206 for (uint32_t i = 0; i < bufferMemoryBarrierCount; i++) {
2207 src_flags |= pBufferMemoryBarriers[i].srcAccessMask;
2208 dst_flags |= pBufferMemoryBarriers[i].dstAccessMask;
2209 }
2210
2211 for (uint32_t i = 0; i < imageMemoryBarrierCount; i++) {
2212 src_flags |= pImageMemoryBarriers[i].srcAccessMask;
2213 dst_flags |= pImageMemoryBarriers[i].dstAccessMask;
2214 ANV_FROM_HANDLE(anv_image, image, pImageMemoryBarriers[i].image);
2215 const VkImageSubresourceRange *range =
2216 &pImageMemoryBarriers[i].subresourceRange;
2217
2218 uint32_t base_layer, layer_count;
2219 if (image->type == VK_IMAGE_TYPE_3D) {
2220 base_layer = 0;
2221 layer_count = anv_minify(image->extent.depth, range->baseMipLevel);
2222 } else {
2223 base_layer = range->baseArrayLayer;
2224 layer_count = anv_get_layerCount(image, range);
2225 }
2226
2227 if (range->aspectMask & VK_IMAGE_ASPECT_DEPTH_BIT) {
2228 transition_depth_buffer(cmd_buffer, image,
2229 pImageMemoryBarriers[i].oldLayout,
2230 pImageMemoryBarriers[i].newLayout);
2231 }
2232
2233 if (range->aspectMask & VK_IMAGE_ASPECT_STENCIL_BIT) {
2234 transition_stencil_buffer(cmd_buffer, image,
2235 range->baseMipLevel,
2236 anv_get_levelCount(image, range),
2237 base_layer, layer_count,
2238 pImageMemoryBarriers[i].oldLayout,
2239 pImageMemoryBarriers[i].newLayout);
2240 }
2241
2242 if (range->aspectMask & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
2243 VkImageAspectFlags color_aspects =
2244 anv_image_expand_aspects(image, range->aspectMask);
2245 uint32_t aspect_bit;
2246 anv_foreach_image_aspect_bit(aspect_bit, image, color_aspects) {
2247 transition_color_buffer(cmd_buffer, image, 1UL << aspect_bit,
2248 range->baseMipLevel,
2249 anv_get_levelCount(image, range),
2250 base_layer, layer_count,
2251 pImageMemoryBarriers[i].oldLayout,
2252 pImageMemoryBarriers[i].newLayout);
2253 }
2254 }
2255 }
2256
2257 cmd_buffer->state.pending_pipe_bits |=
2258 anv_pipe_flush_bits_for_access_flags(src_flags) |
2259 anv_pipe_invalidate_bits_for_access_flags(dst_flags);
2260 }
2261
2262 static void
2263 cmd_buffer_alloc_push_constants(struct anv_cmd_buffer *cmd_buffer)
2264 {
2265 VkShaderStageFlags stages =
2266 cmd_buffer->state.gfx.base.pipeline->active_stages;
2267
2268 /* In order to avoid thrash, we assume that vertex and fragment stages
2269 * always exist. In the rare case where one is missing *and* the other
2270 * uses push concstants, this may be suboptimal. However, avoiding stalls
2271 * seems more important.
2272 */
2273 stages |= VK_SHADER_STAGE_FRAGMENT_BIT | VK_SHADER_STAGE_VERTEX_BIT;
2274
2275 if (stages == cmd_buffer->state.push_constant_stages)
2276 return;
2277
2278 #if GEN_GEN >= 8
2279 const unsigned push_constant_kb = 32;
2280 #elif GEN_IS_HASWELL
2281 const unsigned push_constant_kb = cmd_buffer->device->info.gt == 3 ? 32 : 16;
2282 #else
2283 const unsigned push_constant_kb = 16;
2284 #endif
2285
2286 const unsigned num_stages =
2287 util_bitcount(stages & VK_SHADER_STAGE_ALL_GRAPHICS);
2288 unsigned size_per_stage = push_constant_kb / num_stages;
2289
2290 /* Broadwell+ and Haswell gt3 require that the push constant sizes be in
2291 * units of 2KB. Incidentally, these are the same platforms that have
2292 * 32KB worth of push constant space.
2293 */
2294 if (push_constant_kb == 32)
2295 size_per_stage &= ~1u;
2296
2297 uint32_t kb_used = 0;
2298 for (int i = MESA_SHADER_VERTEX; i < MESA_SHADER_FRAGMENT; i++) {
2299 unsigned push_size = (stages & (1 << i)) ? size_per_stage : 0;
2300 anv_batch_emit(&cmd_buffer->batch,
2301 GENX(3DSTATE_PUSH_CONSTANT_ALLOC_VS), alloc) {
2302 alloc._3DCommandSubOpcode = 18 + i;
2303 alloc.ConstantBufferOffset = (push_size > 0) ? kb_used : 0;
2304 alloc.ConstantBufferSize = push_size;
2305 }
2306 kb_used += push_size;
2307 }
2308
2309 anv_batch_emit(&cmd_buffer->batch,
2310 GENX(3DSTATE_PUSH_CONSTANT_ALLOC_PS), alloc) {
2311 alloc.ConstantBufferOffset = kb_used;
2312 alloc.ConstantBufferSize = push_constant_kb - kb_used;
2313 }
2314
2315 cmd_buffer->state.push_constant_stages = stages;
2316
2317 /* From the BDW PRM for 3DSTATE_PUSH_CONSTANT_ALLOC_VS:
2318 *
2319 * "The 3DSTATE_CONSTANT_VS must be reprogrammed prior to
2320 * the next 3DPRIMITIVE command after programming the
2321 * 3DSTATE_PUSH_CONSTANT_ALLOC_VS"
2322 *
2323 * Since 3DSTATE_PUSH_CONSTANT_ALLOC_VS is programmed as part of
2324 * pipeline setup, we need to dirty push constants.
2325 */
2326 cmd_buffer->state.push_constants_dirty |= VK_SHADER_STAGE_ALL_GRAPHICS;
2327 }
2328
2329 static struct anv_address
2330 anv_descriptor_set_address(struct anv_cmd_buffer *cmd_buffer,
2331 struct anv_descriptor_set *set)
2332 {
2333 if (set->pool) {
2334 /* This is a normal descriptor set */
2335 return (struct anv_address) {
2336 .bo = set->pool->bo,
2337 .offset = set->desc_mem.offset,
2338 };
2339 } else {
2340 /* This is a push descriptor set. We have to flag it as used on the GPU
2341 * so that the next time we push descriptors, we grab a new memory.
2342 */
2343 struct anv_push_descriptor_set *push_set =
2344 (struct anv_push_descriptor_set *)set;
2345 push_set->set_used_on_gpu = true;
2346
2347 return (struct anv_address) {
2348 .bo = cmd_buffer->dynamic_state_stream.state_pool->block_pool.bo,
2349 .offset = set->desc_mem.offset,
2350 };
2351 }
2352 }
2353
2354 static struct anv_cmd_pipeline_state *
2355 pipe_state_for_stage(struct anv_cmd_buffer *cmd_buffer,
2356 gl_shader_stage stage)
2357 {
2358 switch (stage) {
2359 case MESA_SHADER_COMPUTE:
2360 return &cmd_buffer->state.compute.base;
2361
2362 case MESA_SHADER_VERTEX:
2363 case MESA_SHADER_TESS_CTRL:
2364 case MESA_SHADER_TESS_EVAL:
2365 case MESA_SHADER_GEOMETRY:
2366 case MESA_SHADER_FRAGMENT:
2367 return &cmd_buffer->state.gfx.base;
2368
2369 default:
2370 unreachable("invalid stage");
2371 }
2372 }
2373
2374 static VkResult
2375 emit_binding_table(struct anv_cmd_buffer *cmd_buffer,
2376 gl_shader_stage stage,
2377 struct anv_state *bt_state)
2378 {
2379 struct anv_subpass *subpass = cmd_buffer->state.subpass;
2380 uint32_t state_offset;
2381
2382 struct anv_cmd_pipeline_state *pipe_state =
2383 pipe_state_for_stage(cmd_buffer, stage);
2384 struct anv_pipeline *pipeline = pipe_state->pipeline;
2385
2386 if (!anv_pipeline_has_stage(pipeline, stage)) {
2387 *bt_state = (struct anv_state) { 0, };
2388 return VK_SUCCESS;
2389 }
2390
2391 struct anv_pipeline_bind_map *map = &pipeline->shaders[stage]->bind_map;
2392 if (map->surface_count == 0) {
2393 *bt_state = (struct anv_state) { 0, };
2394 return VK_SUCCESS;
2395 }
2396
2397 *bt_state = anv_cmd_buffer_alloc_binding_table(cmd_buffer,
2398 map->surface_count,
2399 &state_offset);
2400 uint32_t *bt_map = bt_state->map;
2401
2402 if (bt_state->map == NULL)
2403 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
2404
2405 /* We only need to emit relocs if we're not using softpin. If we are using
2406 * softpin then we always keep all user-allocated memory objects resident.
2407 */
2408 const bool need_client_mem_relocs =
2409 !cmd_buffer->device->physical->use_softpin;
2410
2411 for (uint32_t s = 0; s < map->surface_count; s++) {
2412 struct anv_pipeline_binding *binding = &map->surface_to_descriptor[s];
2413
2414 struct anv_state surface_state;
2415
2416 switch (binding->set) {
2417 case ANV_DESCRIPTOR_SET_NULL:
2418 bt_map[s] = 0;
2419 break;
2420
2421 case ANV_DESCRIPTOR_SET_COLOR_ATTACHMENTS:
2422 /* Color attachment binding */
2423 assert(stage == MESA_SHADER_FRAGMENT);
2424 if (binding->index < subpass->color_count) {
2425 const unsigned att =
2426 subpass->color_attachments[binding->index].attachment;
2427
2428 /* From the Vulkan 1.0.46 spec:
2429 *
2430 * "If any color or depth/stencil attachments are
2431 * VK_ATTACHMENT_UNUSED, then no writes occur for those
2432 * attachments."
2433 */
2434 if (att == VK_ATTACHMENT_UNUSED) {
2435 surface_state = cmd_buffer->state.null_surface_state;
2436 } else {
2437 surface_state = cmd_buffer->state.attachments[att].color.state;
2438 }
2439 } else {
2440 surface_state = cmd_buffer->state.null_surface_state;
2441 }
2442
2443 bt_map[s] = surface_state.offset + state_offset;
2444 break;
2445
2446 case ANV_DESCRIPTOR_SET_SHADER_CONSTANTS: {
2447 struct anv_state surface_state =
2448 anv_cmd_buffer_alloc_surface_state(cmd_buffer);
2449
2450 struct anv_address constant_data = {
2451 .bo = pipeline->device->dynamic_state_pool.block_pool.bo,
2452 .offset = pipeline->shaders[stage]->constant_data.offset,
2453 };
2454 unsigned constant_data_size =
2455 pipeline->shaders[stage]->constant_data_size;
2456
2457 const enum isl_format format =
2458 anv_isl_format_for_descriptor_type(VK_DESCRIPTOR_TYPE_UNIFORM_BUFFER);
2459 anv_fill_buffer_surface_state(cmd_buffer->device,
2460 surface_state, format,
2461 constant_data, constant_data_size, 1);
2462
2463 bt_map[s] = surface_state.offset + state_offset;
2464 add_surface_reloc(cmd_buffer, surface_state, constant_data);
2465 break;
2466 }
2467
2468 case ANV_DESCRIPTOR_SET_NUM_WORK_GROUPS: {
2469 /* This is always the first binding for compute shaders */
2470 assert(stage == MESA_SHADER_COMPUTE && s == 0);
2471
2472 struct anv_state surface_state =
2473 anv_cmd_buffer_alloc_surface_state(cmd_buffer);
2474
2475 const enum isl_format format =
2476 anv_isl_format_for_descriptor_type(VK_DESCRIPTOR_TYPE_STORAGE_BUFFER);
2477 anv_fill_buffer_surface_state(cmd_buffer->device, surface_state,
2478 format,
2479 cmd_buffer->state.compute.num_workgroups,
2480 12, 1);
2481 bt_map[s] = surface_state.offset + state_offset;
2482 if (need_client_mem_relocs) {
2483 add_surface_reloc(cmd_buffer, surface_state,
2484 cmd_buffer->state.compute.num_workgroups);
2485 }
2486 break;
2487 }
2488
2489 case ANV_DESCRIPTOR_SET_DESCRIPTORS: {
2490 /* This is a descriptor set buffer so the set index is actually
2491 * given by binding->binding. (Yes, that's confusing.)
2492 */
2493 struct anv_descriptor_set *set =
2494 pipe_state->descriptors[binding->index];
2495 assert(set->desc_mem.alloc_size);
2496 assert(set->desc_surface_state.alloc_size);
2497 bt_map[s] = set->desc_surface_state.offset + state_offset;
2498 add_surface_reloc(cmd_buffer, set->desc_surface_state,
2499 anv_descriptor_set_address(cmd_buffer, set));
2500 break;
2501 }
2502
2503 default: {
2504 assert(binding->set < MAX_SETS);
2505 const struct anv_descriptor *desc =
2506 &pipe_state->descriptors[binding->set]->descriptors[binding->index];
2507
2508 switch (desc->type) {
2509 case VK_DESCRIPTOR_TYPE_SAMPLER:
2510 /* Nothing for us to do here */
2511 continue;
2512
2513 case VK_DESCRIPTOR_TYPE_COMBINED_IMAGE_SAMPLER:
2514 case VK_DESCRIPTOR_TYPE_SAMPLED_IMAGE: {
2515 struct anv_surface_state sstate =
2516 (desc->layout == VK_IMAGE_LAYOUT_GENERAL) ?
2517 desc->image_view->planes[binding->plane].general_sampler_surface_state :
2518 desc->image_view->planes[binding->plane].optimal_sampler_surface_state;
2519 surface_state = sstate.state;
2520 assert(surface_state.alloc_size);
2521 if (need_client_mem_relocs)
2522 add_surface_state_relocs(cmd_buffer, sstate);
2523 break;
2524 }
2525 case VK_DESCRIPTOR_TYPE_INPUT_ATTACHMENT:
2526 assert(stage == MESA_SHADER_FRAGMENT);
2527 if ((desc->image_view->aspect_mask & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) == 0) {
2528 /* For depth and stencil input attachments, we treat it like any
2529 * old texture that a user may have bound.
2530 */
2531 assert(desc->image_view->n_planes == 1);
2532 struct anv_surface_state sstate =
2533 (desc->layout == VK_IMAGE_LAYOUT_GENERAL) ?
2534 desc->image_view->planes[0].general_sampler_surface_state :
2535 desc->image_view->planes[0].optimal_sampler_surface_state;
2536 surface_state = sstate.state;
2537 assert(surface_state.alloc_size);
2538 if (need_client_mem_relocs)
2539 add_surface_state_relocs(cmd_buffer, sstate);
2540 } else {
2541 /* For color input attachments, we create the surface state at
2542 * vkBeginRenderPass time so that we can include aux and clear
2543 * color information.
2544 */
2545 assert(binding->input_attachment_index < subpass->input_count);
2546 const unsigned subpass_att = binding->input_attachment_index;
2547 const unsigned att = subpass->input_attachments[subpass_att].attachment;
2548 surface_state = cmd_buffer->state.attachments[att].input.state;
2549 }
2550 break;
2551
2552 case VK_DESCRIPTOR_TYPE_STORAGE_IMAGE: {
2553 struct anv_surface_state sstate = (binding->write_only)
2554 ? desc->image_view->planes[binding->plane].writeonly_storage_surface_state
2555 : desc->image_view->planes[binding->plane].storage_surface_state;
2556 surface_state = sstate.state;
2557 assert(surface_state.alloc_size);
2558 if (need_client_mem_relocs)
2559 add_surface_state_relocs(cmd_buffer, sstate);
2560 break;
2561 }
2562
2563 case VK_DESCRIPTOR_TYPE_UNIFORM_BUFFER:
2564 case VK_DESCRIPTOR_TYPE_STORAGE_BUFFER:
2565 case VK_DESCRIPTOR_TYPE_UNIFORM_TEXEL_BUFFER:
2566 surface_state = desc->buffer_view->surface_state;
2567 assert(surface_state.alloc_size);
2568 if (need_client_mem_relocs) {
2569 add_surface_reloc(cmd_buffer, surface_state,
2570 desc->buffer_view->address);
2571 }
2572 break;
2573
2574 case VK_DESCRIPTOR_TYPE_UNIFORM_BUFFER_DYNAMIC:
2575 case VK_DESCRIPTOR_TYPE_STORAGE_BUFFER_DYNAMIC: {
2576 /* Compute the offset within the buffer */
2577 struct anv_push_constants *push =
2578 &cmd_buffer->state.push_constants[stage];
2579
2580 uint32_t dynamic_offset =
2581 push->dynamic_offsets[binding->dynamic_offset_index];
2582 uint64_t offset = desc->offset + dynamic_offset;
2583 /* Clamp to the buffer size */
2584 offset = MIN2(offset, desc->buffer->size);
2585 /* Clamp the range to the buffer size */
2586 uint32_t range = MIN2(desc->range, desc->buffer->size - offset);
2587
2588 struct anv_address address =
2589 anv_address_add(desc->buffer->address, offset);
2590
2591 surface_state =
2592 anv_state_stream_alloc(&cmd_buffer->surface_state_stream, 64, 64);
2593 enum isl_format format =
2594 anv_isl_format_for_descriptor_type(desc->type);
2595
2596 anv_fill_buffer_surface_state(cmd_buffer->device, surface_state,
2597 format, address, range, 1);
2598 if (need_client_mem_relocs)
2599 add_surface_reloc(cmd_buffer, surface_state, address);
2600 break;
2601 }
2602
2603 case VK_DESCRIPTOR_TYPE_STORAGE_TEXEL_BUFFER:
2604 surface_state = (binding->write_only)
2605 ? desc->buffer_view->writeonly_storage_surface_state
2606 : desc->buffer_view->storage_surface_state;
2607 assert(surface_state.alloc_size);
2608 if (need_client_mem_relocs) {
2609 add_surface_reloc(cmd_buffer, surface_state,
2610 desc->buffer_view->address);
2611 }
2612 break;
2613
2614 default:
2615 assert(!"Invalid descriptor type");
2616 continue;
2617 }
2618 bt_map[s] = surface_state.offset + state_offset;
2619 break;
2620 }
2621 }
2622 }
2623
2624 return VK_SUCCESS;
2625 }
2626
2627 static VkResult
2628 emit_samplers(struct anv_cmd_buffer *cmd_buffer,
2629 gl_shader_stage stage,
2630 struct anv_state *state)
2631 {
2632 struct anv_cmd_pipeline_state *pipe_state =
2633 pipe_state_for_stage(cmd_buffer, stage);
2634 struct anv_pipeline *pipeline = pipe_state->pipeline;
2635
2636 if (!anv_pipeline_has_stage(pipeline, stage)) {
2637 *state = (struct anv_state) { 0, };
2638 return VK_SUCCESS;
2639 }
2640
2641 struct anv_pipeline_bind_map *map = &pipeline->shaders[stage]->bind_map;
2642 if (map->sampler_count == 0) {
2643 *state = (struct anv_state) { 0, };
2644 return VK_SUCCESS;
2645 }
2646
2647 uint32_t size = map->sampler_count * 16;
2648 *state = anv_cmd_buffer_alloc_dynamic_state(cmd_buffer, size, 32);
2649
2650 if (state->map == NULL)
2651 return VK_ERROR_OUT_OF_DEVICE_MEMORY;
2652
2653 for (uint32_t s = 0; s < map->sampler_count; s++) {
2654 struct anv_pipeline_binding *binding = &map->sampler_to_descriptor[s];
2655 const struct anv_descriptor *desc =
2656 &pipe_state->descriptors[binding->set]->descriptors[binding->index];
2657
2658 if (desc->type != VK_DESCRIPTOR_TYPE_SAMPLER &&
2659 desc->type != VK_DESCRIPTOR_TYPE_COMBINED_IMAGE_SAMPLER)
2660 continue;
2661
2662 struct anv_sampler *sampler = desc->sampler;
2663
2664 /* This can happen if we have an unfilled slot since TYPE_SAMPLER
2665 * happens to be zero.
2666 */
2667 if (sampler == NULL)
2668 continue;
2669
2670 memcpy(state->map + (s * 16),
2671 sampler->state[binding->plane], sizeof(sampler->state[0]));
2672 }
2673
2674 return VK_SUCCESS;
2675 }
2676
2677 static uint32_t
2678 flush_descriptor_sets(struct anv_cmd_buffer *cmd_buffer,
2679 struct anv_pipeline *pipeline)
2680 {
2681 VkShaderStageFlags dirty = cmd_buffer->state.descriptors_dirty &
2682 pipeline->active_stages;
2683
2684 VkResult result = VK_SUCCESS;
2685 anv_foreach_stage(s, dirty) {
2686 result = emit_samplers(cmd_buffer, s, &cmd_buffer->state.samplers[s]);
2687 if (result != VK_SUCCESS)
2688 break;
2689 result = emit_binding_table(cmd_buffer, s,
2690 &cmd_buffer->state.binding_tables[s]);
2691 if (result != VK_SUCCESS)
2692 break;
2693 }
2694
2695 if (result != VK_SUCCESS) {
2696 assert(result == VK_ERROR_OUT_OF_DEVICE_MEMORY);
2697
2698 result = anv_cmd_buffer_new_binding_table_block(cmd_buffer);
2699 if (result != VK_SUCCESS)
2700 return 0;
2701
2702 /* Re-emit state base addresses so we get the new surface state base
2703 * address before we start emitting binding tables etc.
2704 */
2705 genX(cmd_buffer_emit_state_base_address)(cmd_buffer);
2706
2707 /* Re-emit all active binding tables */
2708 dirty |= pipeline->active_stages;
2709 anv_foreach_stage(s, dirty) {
2710 result = emit_samplers(cmd_buffer, s, &cmd_buffer->state.samplers[s]);
2711 if (result != VK_SUCCESS) {
2712 anv_batch_set_error(&cmd_buffer->batch, result);
2713 return 0;
2714 }
2715 result = emit_binding_table(cmd_buffer, s,
2716 &cmd_buffer->state.binding_tables[s]);
2717 if (result != VK_SUCCESS) {
2718 anv_batch_set_error(&cmd_buffer->batch, result);
2719 return 0;
2720 }
2721 }
2722 }
2723
2724 cmd_buffer->state.descriptors_dirty &= ~dirty;
2725
2726 return dirty;
2727 }
2728
2729 static void
2730 cmd_buffer_emit_descriptor_pointers(struct anv_cmd_buffer *cmd_buffer,
2731 uint32_t stages)
2732 {
2733 static const uint32_t sampler_state_opcodes[] = {
2734 [MESA_SHADER_VERTEX] = 43,
2735 [MESA_SHADER_TESS_CTRL] = 44, /* HS */
2736 [MESA_SHADER_TESS_EVAL] = 45, /* DS */
2737 [MESA_SHADER_GEOMETRY] = 46,
2738 [MESA_SHADER_FRAGMENT] = 47,
2739 [MESA_SHADER_COMPUTE] = 0,
2740 };
2741
2742 static const uint32_t binding_table_opcodes[] = {
2743 [MESA_SHADER_VERTEX] = 38,
2744 [MESA_SHADER_TESS_CTRL] = 39,
2745 [MESA_SHADER_TESS_EVAL] = 40,
2746 [MESA_SHADER_GEOMETRY] = 41,
2747 [MESA_SHADER_FRAGMENT] = 42,
2748 [MESA_SHADER_COMPUTE] = 0,
2749 };
2750
2751 anv_foreach_stage(s, stages) {
2752 assert(s < ARRAY_SIZE(binding_table_opcodes));
2753 assert(binding_table_opcodes[s] > 0);
2754
2755 if (cmd_buffer->state.samplers[s].alloc_size > 0) {
2756 anv_batch_emit(&cmd_buffer->batch,
2757 GENX(3DSTATE_SAMPLER_STATE_POINTERS_VS), ssp) {
2758 ssp._3DCommandSubOpcode = sampler_state_opcodes[s];
2759 ssp.PointertoVSSamplerState = cmd_buffer->state.samplers[s].offset;
2760 }
2761 }
2762
2763 /* Always emit binding table pointers if we're asked to, since on SKL
2764 * this is what flushes push constants. */
2765 anv_batch_emit(&cmd_buffer->batch,
2766 GENX(3DSTATE_BINDING_TABLE_POINTERS_VS), btp) {
2767 btp._3DCommandSubOpcode = binding_table_opcodes[s];
2768 btp.PointertoVSBindingTable = cmd_buffer->state.binding_tables[s].offset;
2769 }
2770 }
2771 }
2772
2773 #if GEN_GEN >= 8 || GEN_IS_HASWELL
2774 static struct anv_address
2775 get_push_range_address(struct anv_cmd_buffer *cmd_buffer,
2776 gl_shader_stage stage,
2777 const struct anv_push_range *range)
2778 {
2779 const struct anv_cmd_graphics_state *gfx_state = &cmd_buffer->state.gfx;
2780 switch (range->set) {
2781 case ANV_DESCRIPTOR_SET_DESCRIPTORS: {
2782 /* This is a descriptor set buffer so the set index is
2783 * actually given by binding->binding. (Yes, that's
2784 * confusing.)
2785 */
2786 struct anv_descriptor_set *set =
2787 gfx_state->base.descriptors[range->index];
2788 return anv_descriptor_set_address(cmd_buffer, set);
2789 break;
2790 }
2791
2792 case ANV_DESCRIPTOR_SET_PUSH_CONSTANTS: {
2793 struct anv_state state =
2794 anv_cmd_buffer_push_constants(cmd_buffer, stage);
2795 return (struct anv_address) {
2796 .bo = cmd_buffer->device->dynamic_state_pool.block_pool.bo,
2797 .offset = state.offset,
2798 };
2799 break;
2800 }
2801
2802 default: {
2803 assert(range->set < MAX_SETS);
2804 struct anv_descriptor_set *set =
2805 gfx_state->base.descriptors[range->set];
2806 const struct anv_descriptor *desc =
2807 &set->descriptors[range->index];
2808
2809 if (desc->type == VK_DESCRIPTOR_TYPE_UNIFORM_BUFFER) {
2810 return desc->buffer_view->address;
2811 } else {
2812 assert(desc->type == VK_DESCRIPTOR_TYPE_UNIFORM_BUFFER_DYNAMIC);
2813 struct anv_push_constants *push =
2814 &cmd_buffer->state.push_constants[stage];
2815 uint32_t dynamic_offset =
2816 push->dynamic_offsets[range->dynamic_offset_index];
2817 return anv_address_add(desc->buffer->address,
2818 desc->offset + dynamic_offset);
2819 }
2820 }
2821 }
2822 }
2823 #endif
2824
2825 static void
2826 cmd_buffer_emit_push_constant(struct anv_cmd_buffer *cmd_buffer,
2827 gl_shader_stage stage, unsigned buffer_count)
2828 {
2829 const struct anv_cmd_graphics_state *gfx_state = &cmd_buffer->state.gfx;
2830 const struct anv_pipeline *pipeline = gfx_state->base.pipeline;
2831
2832 static const uint32_t push_constant_opcodes[] = {
2833 [MESA_SHADER_VERTEX] = 21,
2834 [MESA_SHADER_TESS_CTRL] = 25, /* HS */
2835 [MESA_SHADER_TESS_EVAL] = 26, /* DS */
2836 [MESA_SHADER_GEOMETRY] = 22,
2837 [MESA_SHADER_FRAGMENT] = 23,
2838 [MESA_SHADER_COMPUTE] = 0,
2839 };
2840
2841 assert(stage < ARRAY_SIZE(push_constant_opcodes));
2842 assert(push_constant_opcodes[stage] > 0);
2843
2844 anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_CONSTANT_VS), c) {
2845 c._3DCommandSubOpcode = push_constant_opcodes[stage];
2846
2847 if (anv_pipeline_has_stage(pipeline, stage)) {
2848 const struct anv_pipeline_bind_map *bind_map =
2849 &pipeline->shaders[stage]->bind_map;
2850
2851 #if GEN_GEN >= 12
2852 c.MOCS = cmd_buffer->device->isl_dev.mocs.internal;
2853 #endif
2854
2855 #if GEN_GEN >= 8 || GEN_IS_HASWELL
2856 /* The Skylake PRM contains the following restriction:
2857 *
2858 * "The driver must ensure The following case does not occur
2859 * without a flush to the 3D engine: 3DSTATE_CONSTANT_* with
2860 * buffer 3 read length equal to zero committed followed by a
2861 * 3DSTATE_CONSTANT_* with buffer 0 read length not equal to
2862 * zero committed."
2863 *
2864 * To avoid this, we program the buffers in the highest slots.
2865 * This way, slot 0 is only used if slot 3 is also used.
2866 */
2867 assert(buffer_count <= 4);
2868 const unsigned shift = 4 - buffer_count;
2869 for (unsigned i = 0; i < buffer_count; i++) {
2870 const struct anv_push_range *range = &bind_map->push_ranges[i];
2871
2872 /* At this point we only have non-empty ranges */
2873 assert(range->length > 0);
2874
2875 /* For Ivy Bridge, make sure we only set the first range (actual
2876 * push constants)
2877 */
2878 assert((GEN_GEN >= 8 || GEN_IS_HASWELL) || i == 0);
2879
2880 const struct anv_address addr =
2881 get_push_range_address(cmd_buffer, stage, range);
2882 c.ConstantBody.ReadLength[i + shift] = range->length;
2883 c.ConstantBody.Buffer[i + shift] =
2884 anv_address_add(addr, range->start * 32);
2885 }
2886 #else
2887 /* For Ivy Bridge, push constants are relative to dynamic state
2888 * base address and we only ever push actual push constants.
2889 */
2890 if (bind_map->push_ranges[0].length > 0) {
2891 assert(bind_map->push_ranges[0].set ==
2892 ANV_DESCRIPTOR_SET_PUSH_CONSTANTS);
2893 struct anv_state state =
2894 anv_cmd_buffer_push_constants(cmd_buffer, stage);
2895 c.ConstantBody.ReadLength[0] = bind_map->push_ranges[0].length;
2896 c.ConstantBody.Buffer[0].bo = NULL;
2897 c.ConstantBody.Buffer[0].offset = state.offset;
2898 }
2899 assert(bind_map->push_ranges[1].length == 0);
2900 assert(bind_map->push_ranges[2].length == 0);
2901 assert(bind_map->push_ranges[3].length == 0);
2902 #endif
2903 }
2904 }
2905 }
2906
2907 #if GEN_GEN >= 12
2908 static void
2909 cmd_buffer_emit_push_constant_all(struct anv_cmd_buffer *cmd_buffer,
2910 uint32_t shader_mask, uint32_t count)
2911 {
2912 if (count == 0) {
2913 anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_CONSTANT_ALL), c) {
2914 c.ShaderUpdateEnable = shader_mask;
2915 c.MOCS = cmd_buffer->device->isl_dev.mocs.internal;
2916 }
2917 return;
2918 }
2919
2920 const struct anv_cmd_graphics_state *gfx_state = &cmd_buffer->state.gfx;
2921 const struct anv_pipeline *pipeline = gfx_state->base.pipeline;
2922
2923 static const uint32_t push_constant_opcodes[] = {
2924 [MESA_SHADER_VERTEX] = 21,
2925 [MESA_SHADER_TESS_CTRL] = 25, /* HS */
2926 [MESA_SHADER_TESS_EVAL] = 26, /* DS */
2927 [MESA_SHADER_GEOMETRY] = 22,
2928 [MESA_SHADER_FRAGMENT] = 23,
2929 [MESA_SHADER_COMPUTE] = 0,
2930 };
2931
2932 gl_shader_stage stage = vk_to_mesa_shader_stage(shader_mask);
2933 assert(stage < ARRAY_SIZE(push_constant_opcodes));
2934 assert(push_constant_opcodes[stage] > 0);
2935
2936 const struct anv_pipeline_bind_map *bind_map =
2937 &pipeline->shaders[stage]->bind_map;
2938
2939 uint32_t *dw;
2940 const uint32_t buffers = (1 << count) - 1;
2941 const uint32_t num_dwords = 2 + 2 * count;
2942
2943 dw = anv_batch_emitn(&cmd_buffer->batch, num_dwords,
2944 GENX(3DSTATE_CONSTANT_ALL),
2945 .ShaderUpdateEnable = shader_mask,
2946 .PointerBufferMask = buffers,
2947 .MOCS = cmd_buffer->device->isl_dev.mocs.internal);
2948
2949 for (int i = 0; i < count; i++) {
2950 const struct anv_push_range *range = &bind_map->push_ranges[i];
2951 const struct anv_address addr =
2952 get_push_range_address(cmd_buffer, stage, range);
2953
2954 GENX(3DSTATE_CONSTANT_ALL_DATA_pack)(
2955 &cmd_buffer->batch, dw + 2 + i * 2,
2956 &(struct GENX(3DSTATE_CONSTANT_ALL_DATA)) {
2957 .PointerToConstantBuffer = anv_address_add(addr, range->start * 32),
2958 .ConstantBufferReadLength = range->length,
2959 });
2960 }
2961 }
2962 #endif
2963
2964 static void
2965 cmd_buffer_flush_push_constants(struct anv_cmd_buffer *cmd_buffer,
2966 VkShaderStageFlags dirty_stages)
2967 {
2968 VkShaderStageFlags flushed = 0;
2969 const struct anv_cmd_graphics_state *gfx_state = &cmd_buffer->state.gfx;
2970 const struct anv_pipeline *pipeline = gfx_state->base.pipeline;
2971
2972 #if GEN_GEN >= 12
2973 uint32_t nobuffer_stages = 0;
2974 #endif
2975
2976 anv_foreach_stage(stage, dirty_stages) {
2977 unsigned buffer_count = 0;
2978 flushed |= mesa_to_vk_shader_stage(stage);
2979 uint32_t max_push_range = 0;
2980
2981 if (anv_pipeline_has_stage(pipeline, stage)) {
2982 const struct anv_pipeline_bind_map *bind_map =
2983 &pipeline->shaders[stage]->bind_map;
2984
2985 for (unsigned i = 0; i < 4; i++) {
2986 const struct anv_push_range *range = &bind_map->push_ranges[i];
2987 if (range->length > 0) {
2988 buffer_count++;
2989 if (GEN_GEN >= 12 && range->length > max_push_range)
2990 max_push_range = range->length;
2991 }
2992 }
2993 }
2994
2995 #if GEN_GEN >= 12
2996 /* If this stage doesn't have any push constants, emit it later in a
2997 * single CONSTANT_ALL packet.
2998 */
2999 if (buffer_count == 0) {
3000 nobuffer_stages |= 1 << stage;
3001 continue;
3002 }
3003
3004 /* The Constant Buffer Read Length field from 3DSTATE_CONSTANT_ALL
3005 * contains only 5 bits, so we can only use it for buffers smaller than
3006 * 32.
3007 */
3008 if (max_push_range < 32) {
3009 cmd_buffer_emit_push_constant_all(cmd_buffer, 1 << stage,
3010 buffer_count);
3011 continue;
3012 }
3013 #endif
3014
3015 cmd_buffer_emit_push_constant(cmd_buffer, stage, buffer_count);
3016 }
3017
3018 #if GEN_GEN >= 12
3019 if (nobuffer_stages)
3020 cmd_buffer_emit_push_constant_all(cmd_buffer, nobuffer_stages, 0);
3021 #endif
3022
3023 cmd_buffer->state.push_constants_dirty &= ~flushed;
3024 }
3025
3026 void
3027 genX(cmd_buffer_flush_state)(struct anv_cmd_buffer *cmd_buffer)
3028 {
3029 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3030 uint32_t *p;
3031
3032 uint32_t vb_emit = cmd_buffer->state.gfx.vb_dirty & pipeline->vb_used;
3033 if (cmd_buffer->state.gfx.dirty & ANV_CMD_DIRTY_PIPELINE)
3034 vb_emit |= pipeline->vb_used;
3035
3036 assert((pipeline->active_stages & VK_SHADER_STAGE_COMPUTE_BIT) == 0);
3037
3038 genX(cmd_buffer_config_l3)(cmd_buffer, pipeline->l3_config);
3039
3040 genX(cmd_buffer_emit_hashing_mode)(cmd_buffer, UINT_MAX, UINT_MAX, 1);
3041
3042 genX(flush_pipeline_select_3d)(cmd_buffer);
3043
3044 if (vb_emit) {
3045 const uint32_t num_buffers = __builtin_popcount(vb_emit);
3046 const uint32_t num_dwords = 1 + num_buffers * 4;
3047
3048 p = anv_batch_emitn(&cmd_buffer->batch, num_dwords,
3049 GENX(3DSTATE_VERTEX_BUFFERS));
3050 uint32_t vb, i = 0;
3051 for_each_bit(vb, vb_emit) {
3052 struct anv_buffer *buffer = cmd_buffer->state.vertex_bindings[vb].buffer;
3053 uint32_t offset = cmd_buffer->state.vertex_bindings[vb].offset;
3054
3055 struct GENX(VERTEX_BUFFER_STATE) state = {
3056 .VertexBufferIndex = vb,
3057
3058 .MOCS = anv_mocs_for_bo(cmd_buffer->device, buffer->address.bo),
3059 #if GEN_GEN <= 7
3060 .BufferAccessType = pipeline->vb[vb].instanced ? INSTANCEDATA : VERTEXDATA,
3061 .InstanceDataStepRate = pipeline->vb[vb].instance_divisor,
3062 #endif
3063
3064 .AddressModifyEnable = true,
3065 .BufferPitch = pipeline->vb[vb].stride,
3066 .BufferStartingAddress = anv_address_add(buffer->address, offset),
3067
3068 #if GEN_GEN >= 8
3069 .BufferSize = buffer->size - offset
3070 #else
3071 .EndAddress = anv_address_add(buffer->address, buffer->size - 1),
3072 #endif
3073 };
3074
3075 #if GEN_GEN >= 8 && GEN_GEN <= 9
3076 genX(cmd_buffer_set_binding_for_gen8_vb_flush)(cmd_buffer, vb,
3077 state.BufferStartingAddress,
3078 state.BufferSize);
3079 #endif
3080
3081 GENX(VERTEX_BUFFER_STATE_pack)(&cmd_buffer->batch, &p[1 + i * 4], &state);
3082 i++;
3083 }
3084 }
3085
3086 cmd_buffer->state.gfx.vb_dirty &= ~vb_emit;
3087
3088 #if GEN_GEN >= 8
3089 if (cmd_buffer->state.gfx.dirty & ANV_CMD_DIRTY_XFB_ENABLE) {
3090 /* We don't need any per-buffer dirty tracking because you're not
3091 * allowed to bind different XFB buffers while XFB is enabled.
3092 */
3093 for (unsigned idx = 0; idx < MAX_XFB_BUFFERS; idx++) {
3094 struct anv_xfb_binding *xfb = &cmd_buffer->state.xfb_bindings[idx];
3095 anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_SO_BUFFER), sob) {
3096 #if GEN_GEN < 12
3097 sob.SOBufferIndex = idx;
3098 #else
3099 sob._3DCommandOpcode = 0;
3100 sob._3DCommandSubOpcode = SO_BUFFER_INDEX_0_CMD + idx;
3101 #endif
3102
3103 if (cmd_buffer->state.xfb_enabled && xfb->buffer && xfb->size != 0) {
3104 sob.SOBufferEnable = true;
3105 sob.MOCS = cmd_buffer->device->isl_dev.mocs.internal,
3106 sob.StreamOffsetWriteEnable = false;
3107 sob.SurfaceBaseAddress = anv_address_add(xfb->buffer->address,
3108 xfb->offset);
3109 /* Size is in DWords - 1 */
3110 sob.SurfaceSize = xfb->size / 4 - 1;
3111 }
3112 }
3113 }
3114
3115 /* CNL and later require a CS stall after 3DSTATE_SO_BUFFER */
3116 if (GEN_GEN >= 10)
3117 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
3118 }
3119 #endif
3120
3121 if (cmd_buffer->state.gfx.dirty & ANV_CMD_DIRTY_PIPELINE) {
3122 anv_batch_emit_batch(&cmd_buffer->batch, &pipeline->batch);
3123
3124 /* If the pipeline changed, we may need to re-allocate push constant
3125 * space in the URB.
3126 */
3127 cmd_buffer_alloc_push_constants(cmd_buffer);
3128 }
3129
3130 #if GEN_GEN <= 7
3131 if (cmd_buffer->state.descriptors_dirty & VK_SHADER_STAGE_VERTEX_BIT ||
3132 cmd_buffer->state.push_constants_dirty & VK_SHADER_STAGE_VERTEX_BIT) {
3133 /* From the IVB PRM Vol. 2, Part 1, Section 3.2.1:
3134 *
3135 * "A PIPE_CONTROL with Post-Sync Operation set to 1h and a depth
3136 * stall needs to be sent just prior to any 3DSTATE_VS,
3137 * 3DSTATE_URB_VS, 3DSTATE_CONSTANT_VS,
3138 * 3DSTATE_BINDING_TABLE_POINTER_VS,
3139 * 3DSTATE_SAMPLER_STATE_POINTER_VS command. Only one
3140 * PIPE_CONTROL needs to be sent before any combination of VS
3141 * associated 3DSTATE."
3142 */
3143 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
3144 pc.DepthStallEnable = true;
3145 pc.PostSyncOperation = WriteImmediateData;
3146 pc.Address =
3147 (struct anv_address) { cmd_buffer->device->workaround_bo, 0 };
3148 }
3149 }
3150 #endif
3151
3152 /* Render targets live in the same binding table as fragment descriptors */
3153 if (cmd_buffer->state.gfx.dirty & ANV_CMD_DIRTY_RENDER_TARGETS)
3154 cmd_buffer->state.descriptors_dirty |= VK_SHADER_STAGE_FRAGMENT_BIT;
3155
3156 /* We emit the binding tables and sampler tables first, then emit push
3157 * constants and then finally emit binding table and sampler table
3158 * pointers. It has to happen in this order, since emitting the binding
3159 * tables may change the push constants (in case of storage images). After
3160 * emitting push constants, on SKL+ we have to emit the corresponding
3161 * 3DSTATE_BINDING_TABLE_POINTER_* for the push constants to take effect.
3162 */
3163 uint32_t dirty = 0;
3164 if (cmd_buffer->state.descriptors_dirty)
3165 dirty = flush_descriptor_sets(cmd_buffer, pipeline);
3166
3167 if (dirty || cmd_buffer->state.push_constants_dirty) {
3168 /* Because we're pushing UBOs, we have to push whenever either
3169 * descriptors or push constants is dirty.
3170 */
3171 dirty |= cmd_buffer->state.push_constants_dirty;
3172 dirty &= ANV_STAGE_MASK & VK_SHADER_STAGE_ALL_GRAPHICS;
3173 cmd_buffer_flush_push_constants(cmd_buffer, dirty);
3174 }
3175
3176 if (dirty)
3177 cmd_buffer_emit_descriptor_pointers(cmd_buffer, dirty);
3178
3179 if (cmd_buffer->state.gfx.dirty & ANV_CMD_DIRTY_DYNAMIC_VIEWPORT)
3180 gen8_cmd_buffer_emit_viewport(cmd_buffer);
3181
3182 if (cmd_buffer->state.gfx.dirty & (ANV_CMD_DIRTY_DYNAMIC_VIEWPORT |
3183 ANV_CMD_DIRTY_PIPELINE)) {
3184 gen8_cmd_buffer_emit_depth_viewport(cmd_buffer,
3185 pipeline->depth_clamp_enable);
3186 }
3187
3188 if (cmd_buffer->state.gfx.dirty & (ANV_CMD_DIRTY_DYNAMIC_SCISSOR |
3189 ANV_CMD_DIRTY_RENDER_TARGETS))
3190 gen7_cmd_buffer_emit_scissor(cmd_buffer);
3191
3192 genX(cmd_buffer_flush_dynamic_state)(cmd_buffer);
3193 }
3194
3195 static void
3196 emit_vertex_bo(struct anv_cmd_buffer *cmd_buffer,
3197 struct anv_address addr,
3198 uint32_t size, uint32_t index)
3199 {
3200 uint32_t *p = anv_batch_emitn(&cmd_buffer->batch, 5,
3201 GENX(3DSTATE_VERTEX_BUFFERS));
3202
3203 GENX(VERTEX_BUFFER_STATE_pack)(&cmd_buffer->batch, p + 1,
3204 &(struct GENX(VERTEX_BUFFER_STATE)) {
3205 .VertexBufferIndex = index,
3206 .AddressModifyEnable = true,
3207 .BufferPitch = 0,
3208 .MOCS = addr.bo ? anv_mocs_for_bo(cmd_buffer->device, addr.bo) : 0,
3209 .NullVertexBuffer = size == 0,
3210 #if (GEN_GEN >= 8)
3211 .BufferStartingAddress = addr,
3212 .BufferSize = size
3213 #else
3214 .BufferStartingAddress = addr,
3215 .EndAddress = anv_address_add(addr, size),
3216 #endif
3217 });
3218
3219 genX(cmd_buffer_set_binding_for_gen8_vb_flush)(cmd_buffer,
3220 index, addr, size);
3221 }
3222
3223 static void
3224 emit_base_vertex_instance_bo(struct anv_cmd_buffer *cmd_buffer,
3225 struct anv_address addr)
3226 {
3227 emit_vertex_bo(cmd_buffer, addr, addr.bo ? 8 : 0, ANV_SVGS_VB_INDEX);
3228 }
3229
3230 static void
3231 emit_base_vertex_instance(struct anv_cmd_buffer *cmd_buffer,
3232 uint32_t base_vertex, uint32_t base_instance)
3233 {
3234 if (base_vertex == 0 && base_instance == 0) {
3235 emit_base_vertex_instance_bo(cmd_buffer, ANV_NULL_ADDRESS);
3236 } else {
3237 struct anv_state id_state =
3238 anv_cmd_buffer_alloc_dynamic_state(cmd_buffer, 8, 4);
3239
3240 ((uint32_t *)id_state.map)[0] = base_vertex;
3241 ((uint32_t *)id_state.map)[1] = base_instance;
3242
3243 struct anv_address addr = {
3244 .bo = cmd_buffer->device->dynamic_state_pool.block_pool.bo,
3245 .offset = id_state.offset,
3246 };
3247
3248 emit_base_vertex_instance_bo(cmd_buffer, addr);
3249 }
3250 }
3251
3252 static void
3253 emit_draw_index(struct anv_cmd_buffer *cmd_buffer, uint32_t draw_index)
3254 {
3255 struct anv_state state =
3256 anv_cmd_buffer_alloc_dynamic_state(cmd_buffer, 4, 4);
3257
3258 ((uint32_t *)state.map)[0] = draw_index;
3259
3260 struct anv_address addr = {
3261 .bo = cmd_buffer->device->dynamic_state_pool.block_pool.bo,
3262 .offset = state.offset,
3263 };
3264
3265 emit_vertex_bo(cmd_buffer, addr, 4, ANV_DRAWID_VB_INDEX);
3266 }
3267
3268 static void
3269 update_dirty_vbs_for_gen8_vb_flush(struct anv_cmd_buffer *cmd_buffer,
3270 uint32_t access_type)
3271 {
3272 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3273 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3274
3275 uint64_t vb_used = pipeline->vb_used;
3276 if (vs_prog_data->uses_firstvertex ||
3277 vs_prog_data->uses_baseinstance)
3278 vb_used |= 1ull << ANV_SVGS_VB_INDEX;
3279 if (vs_prog_data->uses_drawid)
3280 vb_used |= 1ull << ANV_DRAWID_VB_INDEX;
3281
3282 genX(cmd_buffer_update_dirty_vbs_for_gen8_vb_flush)(cmd_buffer,
3283 access_type == RANDOM,
3284 vb_used);
3285 }
3286
3287 void genX(CmdDraw)(
3288 VkCommandBuffer commandBuffer,
3289 uint32_t vertexCount,
3290 uint32_t instanceCount,
3291 uint32_t firstVertex,
3292 uint32_t firstInstance)
3293 {
3294 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3295 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3296 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3297
3298 if (anv_batch_has_error(&cmd_buffer->batch))
3299 return;
3300
3301 genX(cmd_buffer_flush_state)(cmd_buffer);
3302
3303 if (cmd_buffer->state.conditional_render_enabled)
3304 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
3305
3306 if (vs_prog_data->uses_firstvertex ||
3307 vs_prog_data->uses_baseinstance)
3308 emit_base_vertex_instance(cmd_buffer, firstVertex, firstInstance);
3309 if (vs_prog_data->uses_drawid)
3310 emit_draw_index(cmd_buffer, 0);
3311
3312 /* Emitting draw index or vertex index BOs may result in needing
3313 * additional VF cache flushes.
3314 */
3315 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3316
3317 /* Our implementation of VK_KHR_multiview uses instancing to draw the
3318 * different views. We need to multiply instanceCount by the view count.
3319 */
3320 instanceCount *= anv_subpass_view_count(cmd_buffer->state.subpass);
3321
3322 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3323 prim.PredicateEnable = cmd_buffer->state.conditional_render_enabled;
3324 prim.VertexAccessType = SEQUENTIAL;
3325 prim.PrimitiveTopologyType = pipeline->topology;
3326 prim.VertexCountPerInstance = vertexCount;
3327 prim.StartVertexLocation = firstVertex;
3328 prim.InstanceCount = instanceCount;
3329 prim.StartInstanceLocation = firstInstance;
3330 prim.BaseVertexLocation = 0;
3331 }
3332
3333 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, SEQUENTIAL);
3334 }
3335
3336 void genX(CmdDrawIndexed)(
3337 VkCommandBuffer commandBuffer,
3338 uint32_t indexCount,
3339 uint32_t instanceCount,
3340 uint32_t firstIndex,
3341 int32_t vertexOffset,
3342 uint32_t firstInstance)
3343 {
3344 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3345 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3346 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3347
3348 if (anv_batch_has_error(&cmd_buffer->batch))
3349 return;
3350
3351 genX(cmd_buffer_flush_state)(cmd_buffer);
3352
3353 if (cmd_buffer->state.conditional_render_enabled)
3354 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
3355
3356 if (vs_prog_data->uses_firstvertex ||
3357 vs_prog_data->uses_baseinstance)
3358 emit_base_vertex_instance(cmd_buffer, vertexOffset, firstInstance);
3359 if (vs_prog_data->uses_drawid)
3360 emit_draw_index(cmd_buffer, 0);
3361
3362 /* Emitting draw index or vertex index BOs may result in needing
3363 * additional VF cache flushes.
3364 */
3365 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3366
3367 /* Our implementation of VK_KHR_multiview uses instancing to draw the
3368 * different views. We need to multiply instanceCount by the view count.
3369 */
3370 instanceCount *= anv_subpass_view_count(cmd_buffer->state.subpass);
3371
3372 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3373 prim.PredicateEnable = cmd_buffer->state.conditional_render_enabled;
3374 prim.VertexAccessType = RANDOM;
3375 prim.PrimitiveTopologyType = pipeline->topology;
3376 prim.VertexCountPerInstance = indexCount;
3377 prim.StartVertexLocation = firstIndex;
3378 prim.InstanceCount = instanceCount;
3379 prim.StartInstanceLocation = firstInstance;
3380 prim.BaseVertexLocation = vertexOffset;
3381 }
3382
3383 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, RANDOM);
3384 }
3385
3386 /* Auto-Draw / Indirect Registers */
3387 #define GEN7_3DPRIM_END_OFFSET 0x2420
3388 #define GEN7_3DPRIM_START_VERTEX 0x2430
3389 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
3390 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
3391 #define GEN7_3DPRIM_START_INSTANCE 0x243C
3392 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
3393
3394 void genX(CmdDrawIndirectByteCountEXT)(
3395 VkCommandBuffer commandBuffer,
3396 uint32_t instanceCount,
3397 uint32_t firstInstance,
3398 VkBuffer counterBuffer,
3399 VkDeviceSize counterBufferOffset,
3400 uint32_t counterOffset,
3401 uint32_t vertexStride)
3402 {
3403 #if GEN_IS_HASWELL || GEN_GEN >= 8
3404 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3405 ANV_FROM_HANDLE(anv_buffer, counter_buffer, counterBuffer);
3406 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3407 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3408
3409 /* firstVertex is always zero for this draw function */
3410 const uint32_t firstVertex = 0;
3411
3412 if (anv_batch_has_error(&cmd_buffer->batch))
3413 return;
3414
3415 genX(cmd_buffer_flush_state)(cmd_buffer);
3416
3417 if (vs_prog_data->uses_firstvertex ||
3418 vs_prog_data->uses_baseinstance)
3419 emit_base_vertex_instance(cmd_buffer, firstVertex, firstInstance);
3420 if (vs_prog_data->uses_drawid)
3421 emit_draw_index(cmd_buffer, 0);
3422
3423 /* Emitting draw index or vertex index BOs may result in needing
3424 * additional VF cache flushes.
3425 */
3426 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3427
3428 /* Our implementation of VK_KHR_multiview uses instancing to draw the
3429 * different views. We need to multiply instanceCount by the view count.
3430 */
3431 instanceCount *= anv_subpass_view_count(cmd_buffer->state.subpass);
3432
3433 struct gen_mi_builder b;
3434 gen_mi_builder_init(&b, &cmd_buffer->batch);
3435 struct gen_mi_value count =
3436 gen_mi_mem32(anv_address_add(counter_buffer->address,
3437 counterBufferOffset));
3438 if (counterOffset)
3439 count = gen_mi_isub(&b, count, gen_mi_imm(counterOffset));
3440 count = gen_mi_udiv32_imm(&b, count, vertexStride);
3441 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_VERTEX_COUNT), count);
3442
3443 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_START_VERTEX),
3444 gen_mi_imm(firstVertex));
3445 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_INSTANCE_COUNT),
3446 gen_mi_imm(instanceCount));
3447 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_START_INSTANCE),
3448 gen_mi_imm(firstInstance));
3449 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_BASE_VERTEX), gen_mi_imm(0));
3450
3451 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3452 prim.IndirectParameterEnable = true;
3453 prim.VertexAccessType = SEQUENTIAL;
3454 prim.PrimitiveTopologyType = pipeline->topology;
3455 }
3456
3457 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, SEQUENTIAL);
3458 #endif /* GEN_IS_HASWELL || GEN_GEN >= 8 */
3459 }
3460
3461 static void
3462 load_indirect_parameters(struct anv_cmd_buffer *cmd_buffer,
3463 struct anv_address addr,
3464 bool indexed)
3465 {
3466 struct gen_mi_builder b;
3467 gen_mi_builder_init(&b, &cmd_buffer->batch);
3468
3469 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_VERTEX_COUNT),
3470 gen_mi_mem32(anv_address_add(addr, 0)));
3471
3472 struct gen_mi_value instance_count = gen_mi_mem32(anv_address_add(addr, 4));
3473 unsigned view_count = anv_subpass_view_count(cmd_buffer->state.subpass);
3474 if (view_count > 1) {
3475 #if GEN_IS_HASWELL || GEN_GEN >= 8
3476 instance_count = gen_mi_imul_imm(&b, instance_count, view_count);
3477 #else
3478 anv_finishme("Multiview + indirect draw requires MI_MATH; "
3479 "MI_MATH is not supported on Ivy Bridge");
3480 #endif
3481 }
3482 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_INSTANCE_COUNT), instance_count);
3483
3484 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_START_VERTEX),
3485 gen_mi_mem32(anv_address_add(addr, 8)));
3486
3487 if (indexed) {
3488 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_BASE_VERTEX),
3489 gen_mi_mem32(anv_address_add(addr, 12)));
3490 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_START_INSTANCE),
3491 gen_mi_mem32(anv_address_add(addr, 16)));
3492 } else {
3493 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_START_INSTANCE),
3494 gen_mi_mem32(anv_address_add(addr, 12)));
3495 gen_mi_store(&b, gen_mi_reg32(GEN7_3DPRIM_BASE_VERTEX), gen_mi_imm(0));
3496 }
3497 }
3498
3499 void genX(CmdDrawIndirect)(
3500 VkCommandBuffer commandBuffer,
3501 VkBuffer _buffer,
3502 VkDeviceSize offset,
3503 uint32_t drawCount,
3504 uint32_t stride)
3505 {
3506 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3507 ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
3508 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3509 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3510
3511 if (anv_batch_has_error(&cmd_buffer->batch))
3512 return;
3513
3514 genX(cmd_buffer_flush_state)(cmd_buffer);
3515
3516 if (cmd_buffer->state.conditional_render_enabled)
3517 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
3518
3519 for (uint32_t i = 0; i < drawCount; i++) {
3520 struct anv_address draw = anv_address_add(buffer->address, offset);
3521
3522 if (vs_prog_data->uses_firstvertex ||
3523 vs_prog_data->uses_baseinstance)
3524 emit_base_vertex_instance_bo(cmd_buffer, anv_address_add(draw, 8));
3525 if (vs_prog_data->uses_drawid)
3526 emit_draw_index(cmd_buffer, i);
3527
3528 /* Emitting draw index or vertex index BOs may result in needing
3529 * additional VF cache flushes.
3530 */
3531 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3532
3533 load_indirect_parameters(cmd_buffer, draw, false);
3534
3535 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3536 prim.IndirectParameterEnable = true;
3537 prim.PredicateEnable = cmd_buffer->state.conditional_render_enabled;
3538 prim.VertexAccessType = SEQUENTIAL;
3539 prim.PrimitiveTopologyType = pipeline->topology;
3540 }
3541
3542 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, SEQUENTIAL);
3543
3544 offset += stride;
3545 }
3546 }
3547
3548 void genX(CmdDrawIndexedIndirect)(
3549 VkCommandBuffer commandBuffer,
3550 VkBuffer _buffer,
3551 VkDeviceSize offset,
3552 uint32_t drawCount,
3553 uint32_t stride)
3554 {
3555 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3556 ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
3557 struct anv_pipeline *pipeline = cmd_buffer->state.gfx.base.pipeline;
3558 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3559
3560 if (anv_batch_has_error(&cmd_buffer->batch))
3561 return;
3562
3563 genX(cmd_buffer_flush_state)(cmd_buffer);
3564
3565 if (cmd_buffer->state.conditional_render_enabled)
3566 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
3567
3568 for (uint32_t i = 0; i < drawCount; i++) {
3569 struct anv_address draw = anv_address_add(buffer->address, offset);
3570
3571 /* TODO: We need to stomp base vertex to 0 somehow */
3572 if (vs_prog_data->uses_firstvertex ||
3573 vs_prog_data->uses_baseinstance)
3574 emit_base_vertex_instance_bo(cmd_buffer, anv_address_add(draw, 12));
3575 if (vs_prog_data->uses_drawid)
3576 emit_draw_index(cmd_buffer, i);
3577
3578 /* Emitting draw index or vertex index BOs may result in needing
3579 * additional VF cache flushes.
3580 */
3581 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3582
3583 load_indirect_parameters(cmd_buffer, draw, true);
3584
3585 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3586 prim.IndirectParameterEnable = true;
3587 prim.PredicateEnable = cmd_buffer->state.conditional_render_enabled;
3588 prim.VertexAccessType = RANDOM;
3589 prim.PrimitiveTopologyType = pipeline->topology;
3590 }
3591
3592 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, RANDOM);
3593
3594 offset += stride;
3595 }
3596 }
3597
3598 #define TMP_DRAW_COUNT_REG 0x2670 /* MI_ALU_REG14 */
3599
3600 static void
3601 prepare_for_draw_count_predicate(struct anv_cmd_buffer *cmd_buffer,
3602 struct anv_address count_address,
3603 const bool conditional_render_enabled)
3604 {
3605 struct gen_mi_builder b;
3606 gen_mi_builder_init(&b, &cmd_buffer->batch);
3607
3608 if (conditional_render_enabled) {
3609 #if GEN_GEN >= 8 || GEN_IS_HASWELL
3610 gen_mi_store(&b, gen_mi_reg64(TMP_DRAW_COUNT_REG),
3611 gen_mi_mem32(count_address));
3612 #endif
3613 } else {
3614 /* Upload the current draw count from the draw parameters buffer to
3615 * MI_PREDICATE_SRC0.
3616 */
3617 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0),
3618 gen_mi_mem32(count_address));
3619
3620 gen_mi_store(&b, gen_mi_reg32(MI_PREDICATE_SRC1 + 4), gen_mi_imm(0));
3621 }
3622 }
3623
3624 static void
3625 emit_draw_count_predicate(struct anv_cmd_buffer *cmd_buffer,
3626 uint32_t draw_index)
3627 {
3628 struct gen_mi_builder b;
3629 gen_mi_builder_init(&b, &cmd_buffer->batch);
3630
3631 /* Upload the index of the current primitive to MI_PREDICATE_SRC1. */
3632 gen_mi_store(&b, gen_mi_reg32(MI_PREDICATE_SRC1), gen_mi_imm(draw_index));
3633
3634 if (draw_index == 0) {
3635 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
3636 mip.LoadOperation = LOAD_LOADINV;
3637 mip.CombineOperation = COMBINE_SET;
3638 mip.CompareOperation = COMPARE_SRCS_EQUAL;
3639 }
3640 } else {
3641 /* While draw_index < draw_count the predicate's result will be
3642 * (draw_index == draw_count) ^ TRUE = TRUE
3643 * When draw_index == draw_count the result is
3644 * (TRUE) ^ TRUE = FALSE
3645 * After this all results will be:
3646 * (FALSE) ^ FALSE = FALSE
3647 */
3648 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
3649 mip.LoadOperation = LOAD_LOAD;
3650 mip.CombineOperation = COMBINE_XOR;
3651 mip.CompareOperation = COMPARE_SRCS_EQUAL;
3652 }
3653 }
3654 }
3655
3656 #if GEN_GEN >= 8 || GEN_IS_HASWELL
3657 static void
3658 emit_draw_count_predicate_with_conditional_render(
3659 struct anv_cmd_buffer *cmd_buffer,
3660 uint32_t draw_index)
3661 {
3662 struct gen_mi_builder b;
3663 gen_mi_builder_init(&b, &cmd_buffer->batch);
3664
3665 struct gen_mi_value pred = gen_mi_ult(&b, gen_mi_imm(draw_index),
3666 gen_mi_reg64(TMP_DRAW_COUNT_REG));
3667 pred = gen_mi_iand(&b, pred, gen_mi_reg64(ANV_PREDICATE_RESULT_REG));
3668
3669 #if GEN_GEN >= 8
3670 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_RESULT), pred);
3671 #else
3672 /* MI_PREDICATE_RESULT is not whitelisted in i915 command parser
3673 * so we emit MI_PREDICATE to set it.
3674 */
3675
3676 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0), pred);
3677 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC1), gen_mi_imm(0));
3678
3679 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
3680 mip.LoadOperation = LOAD_LOADINV;
3681 mip.CombineOperation = COMBINE_SET;
3682 mip.CompareOperation = COMPARE_SRCS_EQUAL;
3683 }
3684 #endif
3685 }
3686 #endif
3687
3688 void genX(CmdDrawIndirectCount)(
3689 VkCommandBuffer commandBuffer,
3690 VkBuffer _buffer,
3691 VkDeviceSize offset,
3692 VkBuffer _countBuffer,
3693 VkDeviceSize countBufferOffset,
3694 uint32_t maxDrawCount,
3695 uint32_t stride)
3696 {
3697 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3698 ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
3699 ANV_FROM_HANDLE(anv_buffer, count_buffer, _countBuffer);
3700 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
3701 struct anv_pipeline *pipeline = cmd_state->gfx.base.pipeline;
3702 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3703
3704 if (anv_batch_has_error(&cmd_buffer->batch))
3705 return;
3706
3707 genX(cmd_buffer_flush_state)(cmd_buffer);
3708
3709 struct anv_address count_address =
3710 anv_address_add(count_buffer->address, countBufferOffset);
3711
3712 prepare_for_draw_count_predicate(cmd_buffer, count_address,
3713 cmd_state->conditional_render_enabled);
3714
3715 for (uint32_t i = 0; i < maxDrawCount; i++) {
3716 struct anv_address draw = anv_address_add(buffer->address, offset);
3717
3718 #if GEN_GEN >= 8 || GEN_IS_HASWELL
3719 if (cmd_state->conditional_render_enabled) {
3720 emit_draw_count_predicate_with_conditional_render(cmd_buffer, i);
3721 } else {
3722 emit_draw_count_predicate(cmd_buffer, i);
3723 }
3724 #else
3725 emit_draw_count_predicate(cmd_buffer, i);
3726 #endif
3727
3728 if (vs_prog_data->uses_firstvertex ||
3729 vs_prog_data->uses_baseinstance)
3730 emit_base_vertex_instance_bo(cmd_buffer, anv_address_add(draw, 8));
3731 if (vs_prog_data->uses_drawid)
3732 emit_draw_index(cmd_buffer, i);
3733
3734 /* Emitting draw index or vertex index BOs may result in needing
3735 * additional VF cache flushes.
3736 */
3737 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3738
3739 load_indirect_parameters(cmd_buffer, draw, false);
3740
3741 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3742 prim.IndirectParameterEnable = true;
3743 prim.PredicateEnable = true;
3744 prim.VertexAccessType = SEQUENTIAL;
3745 prim.PrimitiveTopologyType = pipeline->topology;
3746 }
3747
3748 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, SEQUENTIAL);
3749
3750 offset += stride;
3751 }
3752 }
3753
3754 void genX(CmdDrawIndexedIndirectCount)(
3755 VkCommandBuffer commandBuffer,
3756 VkBuffer _buffer,
3757 VkDeviceSize offset,
3758 VkBuffer _countBuffer,
3759 VkDeviceSize countBufferOffset,
3760 uint32_t maxDrawCount,
3761 uint32_t stride)
3762 {
3763 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3764 ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
3765 ANV_FROM_HANDLE(anv_buffer, count_buffer, _countBuffer);
3766 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
3767 struct anv_pipeline *pipeline = cmd_state->gfx.base.pipeline;
3768 const struct brw_vs_prog_data *vs_prog_data = get_vs_prog_data(pipeline);
3769
3770 if (anv_batch_has_error(&cmd_buffer->batch))
3771 return;
3772
3773 genX(cmd_buffer_flush_state)(cmd_buffer);
3774
3775 struct anv_address count_address =
3776 anv_address_add(count_buffer->address, countBufferOffset);
3777
3778 prepare_for_draw_count_predicate(cmd_buffer, count_address,
3779 cmd_state->conditional_render_enabled);
3780
3781 for (uint32_t i = 0; i < maxDrawCount; i++) {
3782 struct anv_address draw = anv_address_add(buffer->address, offset);
3783
3784 #if GEN_GEN >= 8 || GEN_IS_HASWELL
3785 if (cmd_state->conditional_render_enabled) {
3786 emit_draw_count_predicate_with_conditional_render(cmd_buffer, i);
3787 } else {
3788 emit_draw_count_predicate(cmd_buffer, i);
3789 }
3790 #else
3791 emit_draw_count_predicate(cmd_buffer, i);
3792 #endif
3793
3794 /* TODO: We need to stomp base vertex to 0 somehow */
3795 if (vs_prog_data->uses_firstvertex ||
3796 vs_prog_data->uses_baseinstance)
3797 emit_base_vertex_instance_bo(cmd_buffer, anv_address_add(draw, 12));
3798 if (vs_prog_data->uses_drawid)
3799 emit_draw_index(cmd_buffer, i);
3800
3801 /* Emitting draw index or vertex index BOs may result in needing
3802 * additional VF cache flushes.
3803 */
3804 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3805
3806 load_indirect_parameters(cmd_buffer, draw, true);
3807
3808 anv_batch_emit(&cmd_buffer->batch, GENX(3DPRIMITIVE), prim) {
3809 prim.IndirectParameterEnable = true;
3810 prim.PredicateEnable = true;
3811 prim.VertexAccessType = RANDOM;
3812 prim.PrimitiveTopologyType = pipeline->topology;
3813 }
3814
3815 update_dirty_vbs_for_gen8_vb_flush(cmd_buffer, RANDOM);
3816
3817 offset += stride;
3818 }
3819 }
3820
3821 void genX(CmdBeginTransformFeedbackEXT)(
3822 VkCommandBuffer commandBuffer,
3823 uint32_t firstCounterBuffer,
3824 uint32_t counterBufferCount,
3825 const VkBuffer* pCounterBuffers,
3826 const VkDeviceSize* pCounterBufferOffsets)
3827 {
3828 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3829
3830 assert(firstCounterBuffer < MAX_XFB_BUFFERS);
3831 assert(counterBufferCount <= MAX_XFB_BUFFERS);
3832 assert(firstCounterBuffer + counterBufferCount <= MAX_XFB_BUFFERS);
3833
3834 /* From the SKL PRM Vol. 2c, SO_WRITE_OFFSET:
3835 *
3836 * "Ssoftware must ensure that no HW stream output operations can be in
3837 * process or otherwise pending at the point that the MI_LOAD/STORE
3838 * commands are processed. This will likely require a pipeline flush."
3839 */
3840 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
3841 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3842
3843 for (uint32_t idx = 0; idx < MAX_XFB_BUFFERS; idx++) {
3844 /* If we have a counter buffer, this is a resume so we need to load the
3845 * value into the streamout offset register. Otherwise, this is a begin
3846 * and we need to reset it to zero.
3847 */
3848 if (pCounterBuffers &&
3849 idx >= firstCounterBuffer &&
3850 idx - firstCounterBuffer < counterBufferCount &&
3851 pCounterBuffers[idx - firstCounterBuffer] != VK_NULL_HANDLE) {
3852 uint32_t cb_idx = idx - firstCounterBuffer;
3853 ANV_FROM_HANDLE(anv_buffer, counter_buffer, pCounterBuffers[cb_idx]);
3854 uint64_t offset = pCounterBufferOffsets ?
3855 pCounterBufferOffsets[cb_idx] : 0;
3856
3857 anv_batch_emit(&cmd_buffer->batch, GENX(MI_LOAD_REGISTER_MEM), lrm) {
3858 lrm.RegisterAddress = GENX(SO_WRITE_OFFSET0_num) + idx * 4;
3859 lrm.MemoryAddress = anv_address_add(counter_buffer->address,
3860 offset);
3861 }
3862 } else {
3863 anv_batch_emit(&cmd_buffer->batch, GENX(MI_LOAD_REGISTER_IMM), lri) {
3864 lri.RegisterOffset = GENX(SO_WRITE_OFFSET0_num) + idx * 4;
3865 lri.DataDWord = 0;
3866 }
3867 }
3868 }
3869
3870 cmd_buffer->state.xfb_enabled = true;
3871 cmd_buffer->state.gfx.dirty |= ANV_CMD_DIRTY_XFB_ENABLE;
3872 }
3873
3874 void genX(CmdEndTransformFeedbackEXT)(
3875 VkCommandBuffer commandBuffer,
3876 uint32_t firstCounterBuffer,
3877 uint32_t counterBufferCount,
3878 const VkBuffer* pCounterBuffers,
3879 const VkDeviceSize* pCounterBufferOffsets)
3880 {
3881 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
3882
3883 assert(firstCounterBuffer < MAX_XFB_BUFFERS);
3884 assert(counterBufferCount <= MAX_XFB_BUFFERS);
3885 assert(firstCounterBuffer + counterBufferCount <= MAX_XFB_BUFFERS);
3886
3887 /* From the SKL PRM Vol. 2c, SO_WRITE_OFFSET:
3888 *
3889 * "Ssoftware must ensure that no HW stream output operations can be in
3890 * process or otherwise pending at the point that the MI_LOAD/STORE
3891 * commands are processed. This will likely require a pipeline flush."
3892 */
3893 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
3894 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3895
3896 for (uint32_t cb_idx = 0; cb_idx < counterBufferCount; cb_idx++) {
3897 unsigned idx = firstCounterBuffer + cb_idx;
3898
3899 /* If we have a counter buffer, this is a resume so we need to load the
3900 * value into the streamout offset register. Otherwise, this is a begin
3901 * and we need to reset it to zero.
3902 */
3903 if (pCounterBuffers &&
3904 cb_idx < counterBufferCount &&
3905 pCounterBuffers[cb_idx] != VK_NULL_HANDLE) {
3906 ANV_FROM_HANDLE(anv_buffer, counter_buffer, pCounterBuffers[cb_idx]);
3907 uint64_t offset = pCounterBufferOffsets ?
3908 pCounterBufferOffsets[cb_idx] : 0;
3909
3910 anv_batch_emit(&cmd_buffer->batch, GENX(MI_STORE_REGISTER_MEM), srm) {
3911 srm.MemoryAddress = anv_address_add(counter_buffer->address,
3912 offset);
3913 srm.RegisterAddress = GENX(SO_WRITE_OFFSET0_num) + idx * 4;
3914 }
3915 }
3916 }
3917
3918 cmd_buffer->state.xfb_enabled = false;
3919 cmd_buffer->state.gfx.dirty |= ANV_CMD_DIRTY_XFB_ENABLE;
3920 }
3921
3922 void
3923 genX(cmd_buffer_flush_compute_state)(struct anv_cmd_buffer *cmd_buffer)
3924 {
3925 struct anv_pipeline *pipeline = cmd_buffer->state.compute.base.pipeline;
3926
3927 assert(pipeline->active_stages == VK_SHADER_STAGE_COMPUTE_BIT);
3928
3929 genX(cmd_buffer_config_l3)(cmd_buffer, pipeline->l3_config);
3930
3931 genX(flush_pipeline_select_gpgpu)(cmd_buffer);
3932
3933 if (cmd_buffer->state.compute.pipeline_dirty) {
3934 /* From the Sky Lake PRM Vol 2a, MEDIA_VFE_STATE:
3935 *
3936 * "A stalling PIPE_CONTROL is required before MEDIA_VFE_STATE unless
3937 * the only bits that are changed are scoreboard related: Scoreboard
3938 * Enable, Scoreboard Type, Scoreboard Mask, Scoreboard * Delta. For
3939 * these scoreboard related states, a MEDIA_STATE_FLUSH is
3940 * sufficient."
3941 */
3942 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_CS_STALL_BIT;
3943 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3944
3945 anv_batch_emit_batch(&cmd_buffer->batch, &pipeline->batch);
3946
3947 /* The workgroup size of the pipeline affects our push constant layout
3948 * so flag push constants as dirty if we change the pipeline.
3949 */
3950 cmd_buffer->state.push_constants_dirty |= VK_SHADER_STAGE_COMPUTE_BIT;
3951 }
3952
3953 if ((cmd_buffer->state.descriptors_dirty & VK_SHADER_STAGE_COMPUTE_BIT) ||
3954 cmd_buffer->state.compute.pipeline_dirty) {
3955 flush_descriptor_sets(cmd_buffer, pipeline);
3956
3957 uint32_t iface_desc_data_dw[GENX(INTERFACE_DESCRIPTOR_DATA_length)];
3958 struct GENX(INTERFACE_DESCRIPTOR_DATA) desc = {
3959 .BindingTablePointer =
3960 cmd_buffer->state.binding_tables[MESA_SHADER_COMPUTE].offset,
3961 .SamplerStatePointer =
3962 cmd_buffer->state.samplers[MESA_SHADER_COMPUTE].offset,
3963 };
3964 GENX(INTERFACE_DESCRIPTOR_DATA_pack)(NULL, iface_desc_data_dw, &desc);
3965
3966 struct anv_state state =
3967 anv_cmd_buffer_merge_dynamic(cmd_buffer, iface_desc_data_dw,
3968 pipeline->interface_descriptor_data,
3969 GENX(INTERFACE_DESCRIPTOR_DATA_length),
3970 64);
3971
3972 uint32_t size = GENX(INTERFACE_DESCRIPTOR_DATA_length) * sizeof(uint32_t);
3973 anv_batch_emit(&cmd_buffer->batch,
3974 GENX(MEDIA_INTERFACE_DESCRIPTOR_LOAD), mid) {
3975 mid.InterfaceDescriptorTotalLength = size;
3976 mid.InterfaceDescriptorDataStartAddress = state.offset;
3977 }
3978 }
3979
3980 if (cmd_buffer->state.push_constants_dirty & VK_SHADER_STAGE_COMPUTE_BIT) {
3981 struct anv_state push_state =
3982 anv_cmd_buffer_cs_push_constants(cmd_buffer);
3983
3984 if (push_state.alloc_size) {
3985 anv_batch_emit(&cmd_buffer->batch, GENX(MEDIA_CURBE_LOAD), curbe) {
3986 curbe.CURBETotalDataLength = push_state.alloc_size;
3987 curbe.CURBEDataStartAddress = push_state.offset;
3988 }
3989 }
3990
3991 cmd_buffer->state.push_constants_dirty &= ~VK_SHADER_STAGE_COMPUTE_BIT;
3992 }
3993
3994 cmd_buffer->state.compute.pipeline_dirty = false;
3995
3996 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
3997 }
3998
3999 #if GEN_GEN == 7
4000
4001 static VkResult
4002 verify_cmd_parser(const struct anv_device *device,
4003 int required_version,
4004 const char *function)
4005 {
4006 if (device->physical->cmd_parser_version < required_version) {
4007 return vk_errorf(device, device->physical,
4008 VK_ERROR_FEATURE_NOT_PRESENT,
4009 "cmd parser version %d is required for %s",
4010 required_version, function);
4011 } else {
4012 return VK_SUCCESS;
4013 }
4014 }
4015
4016 #endif
4017
4018 static void
4019 anv_cmd_buffer_push_base_group_id(struct anv_cmd_buffer *cmd_buffer,
4020 uint32_t baseGroupX,
4021 uint32_t baseGroupY,
4022 uint32_t baseGroupZ)
4023 {
4024 if (anv_batch_has_error(&cmd_buffer->batch))
4025 return;
4026
4027 struct anv_push_constants *push =
4028 &cmd_buffer->state.push_constants[MESA_SHADER_COMPUTE];
4029 if (push->cs.base_work_group_id[0] != baseGroupX ||
4030 push->cs.base_work_group_id[1] != baseGroupY ||
4031 push->cs.base_work_group_id[2] != baseGroupZ) {
4032 push->cs.base_work_group_id[0] = baseGroupX;
4033 push->cs.base_work_group_id[1] = baseGroupY;
4034 push->cs.base_work_group_id[2] = baseGroupZ;
4035
4036 cmd_buffer->state.push_constants_dirty |= VK_SHADER_STAGE_COMPUTE_BIT;
4037 }
4038 }
4039
4040 void genX(CmdDispatch)(
4041 VkCommandBuffer commandBuffer,
4042 uint32_t x,
4043 uint32_t y,
4044 uint32_t z)
4045 {
4046 genX(CmdDispatchBase)(commandBuffer, 0, 0, 0, x, y, z);
4047 }
4048
4049 void genX(CmdDispatchBase)(
4050 VkCommandBuffer commandBuffer,
4051 uint32_t baseGroupX,
4052 uint32_t baseGroupY,
4053 uint32_t baseGroupZ,
4054 uint32_t groupCountX,
4055 uint32_t groupCountY,
4056 uint32_t groupCountZ)
4057 {
4058 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
4059 struct anv_pipeline *pipeline = cmd_buffer->state.compute.base.pipeline;
4060 const struct brw_cs_prog_data *prog_data = get_cs_prog_data(pipeline);
4061
4062 anv_cmd_buffer_push_base_group_id(cmd_buffer, baseGroupX,
4063 baseGroupY, baseGroupZ);
4064
4065 if (anv_batch_has_error(&cmd_buffer->batch))
4066 return;
4067
4068 if (prog_data->uses_num_work_groups) {
4069 struct anv_state state =
4070 anv_cmd_buffer_alloc_dynamic_state(cmd_buffer, 12, 4);
4071 uint32_t *sizes = state.map;
4072 sizes[0] = groupCountX;
4073 sizes[1] = groupCountY;
4074 sizes[2] = groupCountZ;
4075 cmd_buffer->state.compute.num_workgroups = (struct anv_address) {
4076 .bo = cmd_buffer->device->dynamic_state_pool.block_pool.bo,
4077 .offset = state.offset,
4078 };
4079
4080 /* The num_workgroups buffer goes in the binding table */
4081 cmd_buffer->state.descriptors_dirty |= VK_SHADER_STAGE_COMPUTE_BIT;
4082 }
4083
4084 genX(cmd_buffer_flush_compute_state)(cmd_buffer);
4085
4086 if (cmd_buffer->state.conditional_render_enabled)
4087 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
4088
4089 anv_batch_emit(&cmd_buffer->batch, GENX(GPGPU_WALKER), ggw) {
4090 ggw.PredicateEnable = cmd_buffer->state.conditional_render_enabled;
4091 ggw.SIMDSize = prog_data->simd_size / 16;
4092 ggw.ThreadDepthCounterMaximum = 0;
4093 ggw.ThreadHeightCounterMaximum = 0;
4094 ggw.ThreadWidthCounterMaximum = prog_data->threads - 1;
4095 ggw.ThreadGroupIDXDimension = groupCountX;
4096 ggw.ThreadGroupIDYDimension = groupCountY;
4097 ggw.ThreadGroupIDZDimension = groupCountZ;
4098 ggw.RightExecutionMask = pipeline->cs_right_mask;
4099 ggw.BottomExecutionMask = 0xffffffff;
4100 }
4101
4102 anv_batch_emit(&cmd_buffer->batch, GENX(MEDIA_STATE_FLUSH), msf);
4103 }
4104
4105 #define GPGPU_DISPATCHDIMX 0x2500
4106 #define GPGPU_DISPATCHDIMY 0x2504
4107 #define GPGPU_DISPATCHDIMZ 0x2508
4108
4109 void genX(CmdDispatchIndirect)(
4110 VkCommandBuffer commandBuffer,
4111 VkBuffer _buffer,
4112 VkDeviceSize offset)
4113 {
4114 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
4115 ANV_FROM_HANDLE(anv_buffer, buffer, _buffer);
4116 struct anv_pipeline *pipeline = cmd_buffer->state.compute.base.pipeline;
4117 const struct brw_cs_prog_data *prog_data = get_cs_prog_data(pipeline);
4118 struct anv_address addr = anv_address_add(buffer->address, offset);
4119 struct anv_batch *batch = &cmd_buffer->batch;
4120
4121 anv_cmd_buffer_push_base_group_id(cmd_buffer, 0, 0, 0);
4122
4123 #if GEN_GEN == 7
4124 /* Linux 4.4 added command parser version 5 which allows the GPGPU
4125 * indirect dispatch registers to be written.
4126 */
4127 if (verify_cmd_parser(cmd_buffer->device, 5,
4128 "vkCmdDispatchIndirect") != VK_SUCCESS)
4129 return;
4130 #endif
4131
4132 if (prog_data->uses_num_work_groups) {
4133 cmd_buffer->state.compute.num_workgroups = addr;
4134
4135 /* The num_workgroups buffer goes in the binding table */
4136 cmd_buffer->state.descriptors_dirty |= VK_SHADER_STAGE_COMPUTE_BIT;
4137 }
4138
4139 genX(cmd_buffer_flush_compute_state)(cmd_buffer);
4140
4141 struct gen_mi_builder b;
4142 gen_mi_builder_init(&b, &cmd_buffer->batch);
4143
4144 struct gen_mi_value size_x = gen_mi_mem32(anv_address_add(addr, 0));
4145 struct gen_mi_value size_y = gen_mi_mem32(anv_address_add(addr, 4));
4146 struct gen_mi_value size_z = gen_mi_mem32(anv_address_add(addr, 8));
4147
4148 gen_mi_store(&b, gen_mi_reg32(GPGPU_DISPATCHDIMX), size_x);
4149 gen_mi_store(&b, gen_mi_reg32(GPGPU_DISPATCHDIMY), size_y);
4150 gen_mi_store(&b, gen_mi_reg32(GPGPU_DISPATCHDIMZ), size_z);
4151
4152 #if GEN_GEN <= 7
4153 /* predicate = (compute_dispatch_indirect_x_size == 0); */
4154 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0), size_x);
4155 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC1), gen_mi_imm(0));
4156 anv_batch_emit(batch, GENX(MI_PREDICATE), mip) {
4157 mip.LoadOperation = LOAD_LOAD;
4158 mip.CombineOperation = COMBINE_SET;
4159 mip.CompareOperation = COMPARE_SRCS_EQUAL;
4160 }
4161
4162 /* predicate |= (compute_dispatch_indirect_y_size == 0); */
4163 gen_mi_store(&b, gen_mi_reg32(MI_PREDICATE_SRC0), size_y);
4164 anv_batch_emit(batch, GENX(MI_PREDICATE), mip) {
4165 mip.LoadOperation = LOAD_LOAD;
4166 mip.CombineOperation = COMBINE_OR;
4167 mip.CompareOperation = COMPARE_SRCS_EQUAL;
4168 }
4169
4170 /* predicate |= (compute_dispatch_indirect_z_size == 0); */
4171 gen_mi_store(&b, gen_mi_reg32(MI_PREDICATE_SRC0), size_z);
4172 anv_batch_emit(batch, GENX(MI_PREDICATE), mip) {
4173 mip.LoadOperation = LOAD_LOAD;
4174 mip.CombineOperation = COMBINE_OR;
4175 mip.CompareOperation = COMPARE_SRCS_EQUAL;
4176 }
4177
4178 /* predicate = !predicate; */
4179 anv_batch_emit(batch, GENX(MI_PREDICATE), mip) {
4180 mip.LoadOperation = LOAD_LOADINV;
4181 mip.CombineOperation = COMBINE_OR;
4182 mip.CompareOperation = COMPARE_FALSE;
4183 }
4184
4185 #if GEN_IS_HASWELL
4186 if (cmd_buffer->state.conditional_render_enabled) {
4187 /* predicate &= !(conditional_rendering_predicate == 0); */
4188 gen_mi_store(&b, gen_mi_reg32(MI_PREDICATE_SRC0),
4189 gen_mi_reg32(ANV_PREDICATE_RESULT_REG));
4190 anv_batch_emit(batch, GENX(MI_PREDICATE), mip) {
4191 mip.LoadOperation = LOAD_LOADINV;
4192 mip.CombineOperation = COMBINE_AND;
4193 mip.CompareOperation = COMPARE_SRCS_EQUAL;
4194 }
4195 }
4196 #endif
4197
4198 #else /* GEN_GEN > 7 */
4199 if (cmd_buffer->state.conditional_render_enabled)
4200 genX(cmd_emit_conditional_render_predicate)(cmd_buffer);
4201 #endif
4202
4203 anv_batch_emit(batch, GENX(GPGPU_WALKER), ggw) {
4204 ggw.IndirectParameterEnable = true;
4205 ggw.PredicateEnable = GEN_GEN <= 7 ||
4206 cmd_buffer->state.conditional_render_enabled;
4207 ggw.SIMDSize = prog_data->simd_size / 16;
4208 ggw.ThreadDepthCounterMaximum = 0;
4209 ggw.ThreadHeightCounterMaximum = 0;
4210 ggw.ThreadWidthCounterMaximum = prog_data->threads - 1;
4211 ggw.RightExecutionMask = pipeline->cs_right_mask;
4212 ggw.BottomExecutionMask = 0xffffffff;
4213 }
4214
4215 anv_batch_emit(batch, GENX(MEDIA_STATE_FLUSH), msf);
4216 }
4217
4218 static void
4219 genX(flush_pipeline_select)(struct anv_cmd_buffer *cmd_buffer,
4220 uint32_t pipeline)
4221 {
4222 UNUSED const struct gen_device_info *devinfo = &cmd_buffer->device->info;
4223
4224 if (cmd_buffer->state.current_pipeline == pipeline)
4225 return;
4226
4227 #if GEN_GEN >= 8 && GEN_GEN < 10
4228 /* From the Broadwell PRM, Volume 2a: Instructions, PIPELINE_SELECT:
4229 *
4230 * Software must clear the COLOR_CALC_STATE Valid field in
4231 * 3DSTATE_CC_STATE_POINTERS command prior to send a PIPELINE_SELECT
4232 * with Pipeline Select set to GPGPU.
4233 *
4234 * The internal hardware docs recommend the same workaround for Gen9
4235 * hardware too.
4236 */
4237 if (pipeline == GPGPU)
4238 anv_batch_emit(&cmd_buffer->batch, GENX(3DSTATE_CC_STATE_POINTERS), t);
4239 #endif
4240
4241 #if GEN_GEN == 9
4242 if (pipeline == _3D) {
4243 /* There is a mid-object preemption workaround which requires you to
4244 * re-emit MEDIA_VFE_STATE after switching from GPGPU to 3D. However,
4245 * even without preemption, we have issues with geometry flickering when
4246 * GPGPU and 3D are back-to-back and this seems to fix it. We don't
4247 * really know why.
4248 */
4249 const uint32_t subslices =
4250 MAX2(cmd_buffer->device->physical->subslice_total, 1);
4251 anv_batch_emit(&cmd_buffer->batch, GENX(MEDIA_VFE_STATE), vfe) {
4252 vfe.MaximumNumberofThreads =
4253 devinfo->max_cs_threads * subslices - 1;
4254 vfe.NumberofURBEntries = 2;
4255 vfe.URBEntryAllocationSize = 2;
4256 }
4257
4258 /* We just emitted a dummy MEDIA_VFE_STATE so now that packet is
4259 * invalid. Set the compute pipeline to dirty to force a re-emit of the
4260 * pipeline in case we get back-to-back dispatch calls with the same
4261 * pipeline and a PIPELINE_SELECT in between.
4262 */
4263 cmd_buffer->state.compute.pipeline_dirty = true;
4264 }
4265 #endif
4266
4267 /* From "BXML » GT » MI » vol1a GPU Overview » [Instruction]
4268 * PIPELINE_SELECT [DevBWR+]":
4269 *
4270 * Project: DEVSNB+
4271 *
4272 * Software must ensure all the write caches are flushed through a
4273 * stalling PIPE_CONTROL command followed by another PIPE_CONTROL
4274 * command to invalidate read only caches prior to programming
4275 * MI_PIPELINE_SELECT command to change the Pipeline Select Mode.
4276 */
4277 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
4278 pc.RenderTargetCacheFlushEnable = true;
4279 pc.DepthCacheFlushEnable = true;
4280 pc.DCFlushEnable = true;
4281 pc.PostSyncOperation = NoWrite;
4282 pc.CommandStreamerStallEnable = true;
4283 #if GEN_GEN >= 12
4284 pc.TileCacheFlushEnable = true;
4285
4286 /* GEN:BUG:1409600907: "PIPE_CONTROL with Depth Stall Enable bit must be
4287 * set with any PIPE_CONTROL with Depth Flush Enable bit set.
4288 */
4289 pc.DepthStallEnable = true;
4290 #endif
4291 }
4292
4293 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
4294 pc.TextureCacheInvalidationEnable = true;
4295 pc.ConstantCacheInvalidationEnable = true;
4296 pc.StateCacheInvalidationEnable = true;
4297 pc.InstructionCacheInvalidateEnable = true;
4298 pc.PostSyncOperation = NoWrite;
4299 #if GEN_GEN >= 12
4300 pc.TileCacheFlushEnable = true;
4301 #endif
4302 }
4303
4304 anv_batch_emit(&cmd_buffer->batch, GENX(PIPELINE_SELECT), ps) {
4305 #if GEN_GEN >= 9
4306 ps.MaskBits = 3;
4307 #endif
4308 ps.PipelineSelection = pipeline;
4309 }
4310
4311 #if GEN_GEN == 9
4312 if (devinfo->is_geminilake) {
4313 /* Project: DevGLK
4314 *
4315 * "This chicken bit works around a hardware issue with barrier logic
4316 * encountered when switching between GPGPU and 3D pipelines. To
4317 * workaround the issue, this mode bit should be set after a pipeline
4318 * is selected."
4319 */
4320 uint32_t scec;
4321 anv_pack_struct(&scec, GENX(SLICE_COMMON_ECO_CHICKEN1),
4322 .GLKBarrierMode =
4323 pipeline == GPGPU ? GLK_BARRIER_MODE_GPGPU
4324 : GLK_BARRIER_MODE_3D_HULL,
4325 .GLKBarrierModeMask = 1);
4326 emit_lri(&cmd_buffer->batch, GENX(SLICE_COMMON_ECO_CHICKEN1_num), scec);
4327 }
4328 #endif
4329
4330 cmd_buffer->state.current_pipeline = pipeline;
4331 }
4332
4333 void
4334 genX(flush_pipeline_select_3d)(struct anv_cmd_buffer *cmd_buffer)
4335 {
4336 genX(flush_pipeline_select)(cmd_buffer, _3D);
4337 }
4338
4339 void
4340 genX(flush_pipeline_select_gpgpu)(struct anv_cmd_buffer *cmd_buffer)
4341 {
4342 genX(flush_pipeline_select)(cmd_buffer, GPGPU);
4343 }
4344
4345 void
4346 genX(cmd_buffer_emit_gen7_depth_flush)(struct anv_cmd_buffer *cmd_buffer)
4347 {
4348 if (GEN_GEN >= 8)
4349 return;
4350
4351 /* From the Haswell PRM, documentation for 3DSTATE_DEPTH_BUFFER:
4352 *
4353 * "Restriction: Prior to changing Depth/Stencil Buffer state (i.e., any
4354 * combination of 3DSTATE_DEPTH_BUFFER, 3DSTATE_CLEAR_PARAMS,
4355 * 3DSTATE_STENCIL_BUFFER, 3DSTATE_HIER_DEPTH_BUFFER) SW must first
4356 * issue a pipelined depth stall (PIPE_CONTROL with Depth Stall bit
4357 * set), followed by a pipelined depth cache flush (PIPE_CONTROL with
4358 * Depth Flush Bit set, followed by another pipelined depth stall
4359 * (PIPE_CONTROL with Depth Stall Bit set), unless SW can otherwise
4360 * guarantee that the pipeline from WM onwards is already flushed (e.g.,
4361 * via a preceding MI_FLUSH)."
4362 */
4363 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe) {
4364 pipe.DepthStallEnable = true;
4365 }
4366 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe) {
4367 pipe.DepthCacheFlushEnable = true;
4368 #if GEN_GEN >= 12
4369 pipe.TileCacheFlushEnable = true;
4370 #endif
4371 }
4372 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pipe) {
4373 pipe.DepthStallEnable = true;
4374 }
4375 }
4376
4377 /* From the Skylake PRM, 3DSTATE_VERTEX_BUFFERS:
4378 *
4379 * "The VF cache needs to be invalidated before binding and then using
4380 * Vertex Buffers that overlap with any previously bound Vertex Buffer
4381 * (at a 64B granularity) since the last invalidation. A VF cache
4382 * invalidate is performed by setting the "VF Cache Invalidation Enable"
4383 * bit in PIPE_CONTROL."
4384 *
4385 * This is implemented by carefully tracking all vertex and index buffer
4386 * bindings and flushing if the cache ever ends up with a range in the cache
4387 * that would exceed 4 GiB. This is implemented in three parts:
4388 *
4389 * 1. genX(cmd_buffer_set_binding_for_gen8_vb_flush)() which must be called
4390 * every time a 3DSTATE_VERTEX_BUFFER packet is emitted and informs the
4391 * tracking code of the new binding. If this new binding would cause
4392 * the cache to have a too-large range on the next draw call, a pipeline
4393 * stall and VF cache invalidate are added to pending_pipeline_bits.
4394 *
4395 * 2. genX(cmd_buffer_apply_pipe_flushes)() resets the cache tracking to
4396 * empty whenever we emit a VF invalidate.
4397 *
4398 * 3. genX(cmd_buffer_update_dirty_vbs_for_gen8_vb_flush)() must be called
4399 * after every 3DPRIMITIVE and copies the bound range into the dirty
4400 * range for each used buffer. This has to be a separate step because
4401 * we don't always re-bind all buffers and so 1. can't know which
4402 * buffers are actually bound.
4403 */
4404 void
4405 genX(cmd_buffer_set_binding_for_gen8_vb_flush)(struct anv_cmd_buffer *cmd_buffer,
4406 int vb_index,
4407 struct anv_address vb_address,
4408 uint32_t vb_size)
4409 {
4410 if (GEN_GEN < 8 || GEN_GEN > 9 ||
4411 !cmd_buffer->device->physical->use_softpin)
4412 return;
4413
4414 struct anv_vb_cache_range *bound, *dirty;
4415 if (vb_index == -1) {
4416 bound = &cmd_buffer->state.gfx.ib_bound_range;
4417 dirty = &cmd_buffer->state.gfx.ib_dirty_range;
4418 } else {
4419 assert(vb_index >= 0);
4420 assert(vb_index < ARRAY_SIZE(cmd_buffer->state.gfx.vb_bound_ranges));
4421 assert(vb_index < ARRAY_SIZE(cmd_buffer->state.gfx.vb_dirty_ranges));
4422 bound = &cmd_buffer->state.gfx.vb_bound_ranges[vb_index];
4423 dirty = &cmd_buffer->state.gfx.vb_dirty_ranges[vb_index];
4424 }
4425
4426 if (vb_size == 0) {
4427 bound->start = 0;
4428 bound->end = 0;
4429 return;
4430 }
4431
4432 assert(vb_address.bo && (vb_address.bo->flags & EXEC_OBJECT_PINNED));
4433 bound->start = gen_48b_address(anv_address_physical(vb_address));
4434 bound->end = bound->start + vb_size;
4435 assert(bound->end > bound->start); /* No overflow */
4436
4437 /* Align everything to a cache line */
4438 bound->start &= ~(64ull - 1ull);
4439 bound->end = align_u64(bound->end, 64);
4440
4441 /* Compute the dirty range */
4442 dirty->start = MIN2(dirty->start, bound->start);
4443 dirty->end = MAX2(dirty->end, bound->end);
4444
4445 /* If our range is larger than 32 bits, we have to flush */
4446 assert(bound->end - bound->start <= (1ull << 32));
4447 if (dirty->end - dirty->start > (1ull << 32)) {
4448 cmd_buffer->state.pending_pipe_bits |=
4449 ANV_PIPE_CS_STALL_BIT | ANV_PIPE_VF_CACHE_INVALIDATE_BIT;
4450 }
4451 }
4452
4453 void
4454 genX(cmd_buffer_update_dirty_vbs_for_gen8_vb_flush)(struct anv_cmd_buffer *cmd_buffer,
4455 uint32_t access_type,
4456 uint64_t vb_used)
4457 {
4458 if (GEN_GEN < 8 || GEN_GEN > 9 ||
4459 !cmd_buffer->device->physical->use_softpin)
4460 return;
4461
4462 if (access_type == RANDOM) {
4463 /* We have an index buffer */
4464 struct anv_vb_cache_range *bound = &cmd_buffer->state.gfx.ib_bound_range;
4465 struct anv_vb_cache_range *dirty = &cmd_buffer->state.gfx.ib_dirty_range;
4466
4467 if (bound->end > bound->start) {
4468 dirty->start = MIN2(dirty->start, bound->start);
4469 dirty->end = MAX2(dirty->end, bound->end);
4470 }
4471 }
4472
4473 uint64_t mask = vb_used;
4474 while (mask) {
4475 int i = u_bit_scan64(&mask);
4476 assert(i >= 0);
4477 assert(i < ARRAY_SIZE(cmd_buffer->state.gfx.vb_bound_ranges));
4478 assert(i < ARRAY_SIZE(cmd_buffer->state.gfx.vb_dirty_ranges));
4479
4480 struct anv_vb_cache_range *bound, *dirty;
4481 bound = &cmd_buffer->state.gfx.vb_bound_ranges[i];
4482 dirty = &cmd_buffer->state.gfx.vb_dirty_ranges[i];
4483
4484 if (bound->end > bound->start) {
4485 dirty->start = MIN2(dirty->start, bound->start);
4486 dirty->end = MAX2(dirty->end, bound->end);
4487 }
4488 }
4489 }
4490
4491 /**
4492 * Update the pixel hashing modes that determine the balancing of PS threads
4493 * across subslices and slices.
4494 *
4495 * \param width Width bound of the rendering area (already scaled down if \p
4496 * scale is greater than 1).
4497 * \param height Height bound of the rendering area (already scaled down if \p
4498 * scale is greater than 1).
4499 * \param scale The number of framebuffer samples that could potentially be
4500 * affected by an individual channel of the PS thread. This is
4501 * typically one for single-sampled rendering, but for operations
4502 * like CCS resolves and fast clears a single PS invocation may
4503 * update a huge number of pixels, in which case a finer
4504 * balancing is desirable in order to maximally utilize the
4505 * bandwidth available. UINT_MAX can be used as shorthand for
4506 * "finest hashing mode available".
4507 */
4508 void
4509 genX(cmd_buffer_emit_hashing_mode)(struct anv_cmd_buffer *cmd_buffer,
4510 unsigned width, unsigned height,
4511 unsigned scale)
4512 {
4513 #if GEN_GEN == 9
4514 const struct gen_device_info *devinfo = &cmd_buffer->device->info;
4515 const unsigned slice_hashing[] = {
4516 /* Because all Gen9 platforms with more than one slice require
4517 * three-way subslice hashing, a single "normal" 16x16 slice hashing
4518 * block is guaranteed to suffer from substantial imbalance, with one
4519 * subslice receiving twice as much work as the other two in the
4520 * slice.
4521 *
4522 * The performance impact of that would be particularly severe when
4523 * three-way hashing is also in use for slice balancing (which is the
4524 * case for all Gen9 GT4 platforms), because one of the slices
4525 * receives one every three 16x16 blocks in either direction, which
4526 * is roughly the periodicity of the underlying subslice imbalance
4527 * pattern ("roughly" because in reality the hardware's
4528 * implementation of three-way hashing doesn't do exact modulo 3
4529 * arithmetic, which somewhat decreases the magnitude of this effect
4530 * in practice). This leads to a systematic subslice imbalance
4531 * within that slice regardless of the size of the primitive. The
4532 * 32x32 hashing mode guarantees that the subslice imbalance within a
4533 * single slice hashing block is minimal, largely eliminating this
4534 * effect.
4535 */
4536 _32x32,
4537 /* Finest slice hashing mode available. */
4538 NORMAL
4539 };
4540 const unsigned subslice_hashing[] = {
4541 /* 16x16 would provide a slight cache locality benefit especially
4542 * visible in the sampler L1 cache efficiency of low-bandwidth
4543 * non-LLC platforms, but it comes at the cost of greater subslice
4544 * imbalance for primitives of dimensions approximately intermediate
4545 * between 16x4 and 16x16.
4546 */
4547 _16x4,
4548 /* Finest subslice hashing mode available. */
4549 _8x4
4550 };
4551 /* Dimensions of the smallest hashing block of a given hashing mode. If
4552 * the rendering area is smaller than this there can't possibly be any
4553 * benefit from switching to this mode, so we optimize out the
4554 * transition.
4555 */
4556 const unsigned min_size[][2] = {
4557 { 16, 4 },
4558 { 8, 4 }
4559 };
4560 const unsigned idx = scale > 1;
4561
4562 if (cmd_buffer->state.current_hash_scale != scale &&
4563 (width > min_size[idx][0] || height > min_size[idx][1])) {
4564 uint32_t gt_mode;
4565
4566 anv_pack_struct(&gt_mode, GENX(GT_MODE),
4567 .SliceHashing = (devinfo->num_slices > 1 ? slice_hashing[idx] : 0),
4568 .SliceHashingMask = (devinfo->num_slices > 1 ? -1 : 0),
4569 .SubsliceHashing = subslice_hashing[idx],
4570 .SubsliceHashingMask = -1);
4571
4572 cmd_buffer->state.pending_pipe_bits |=
4573 ANV_PIPE_CS_STALL_BIT | ANV_PIPE_STALL_AT_SCOREBOARD_BIT;
4574 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
4575
4576 emit_lri(&cmd_buffer->batch, GENX(GT_MODE_num), gt_mode);
4577
4578 cmd_buffer->state.current_hash_scale = scale;
4579 }
4580 #endif
4581 }
4582
4583 static void
4584 cmd_buffer_emit_depth_stencil(struct anv_cmd_buffer *cmd_buffer)
4585 {
4586 struct anv_device *device = cmd_buffer->device;
4587 const struct anv_image_view *iview =
4588 anv_cmd_buffer_get_depth_stencil_view(cmd_buffer);
4589 const struct anv_image *image = iview ? iview->image : NULL;
4590
4591 /* FIXME: Width and Height are wrong */
4592
4593 genX(cmd_buffer_emit_gen7_depth_flush)(cmd_buffer);
4594
4595 uint32_t *dw = anv_batch_emit_dwords(&cmd_buffer->batch,
4596 device->isl_dev.ds.size / 4);
4597 if (dw == NULL)
4598 return;
4599
4600 struct isl_depth_stencil_hiz_emit_info info = { };
4601
4602 if (iview)
4603 info.view = &iview->planes[0].isl;
4604
4605 if (image && (image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT)) {
4606 uint32_t depth_plane =
4607 anv_image_aspect_to_plane(image->aspects, VK_IMAGE_ASPECT_DEPTH_BIT);
4608 const struct anv_surface *surface = &image->planes[depth_plane].surface;
4609
4610 info.depth_surf = &surface->isl;
4611
4612 info.depth_address =
4613 anv_batch_emit_reloc(&cmd_buffer->batch,
4614 dw + device->isl_dev.ds.depth_offset / 4,
4615 image->planes[depth_plane].address.bo,
4616 image->planes[depth_plane].address.offset +
4617 surface->offset);
4618 info.mocs =
4619 anv_mocs_for_bo(device, image->planes[depth_plane].address.bo);
4620
4621 const uint32_t ds =
4622 cmd_buffer->state.subpass->depth_stencil_attachment->attachment;
4623 info.hiz_usage = cmd_buffer->state.attachments[ds].aux_usage;
4624 if (info.hiz_usage == ISL_AUX_USAGE_HIZ) {
4625 info.hiz_surf = &image->planes[depth_plane].aux_surface.isl;
4626
4627 info.hiz_address =
4628 anv_batch_emit_reloc(&cmd_buffer->batch,
4629 dw + device->isl_dev.ds.hiz_offset / 4,
4630 image->planes[depth_plane].address.bo,
4631 image->planes[depth_plane].address.offset +
4632 image->planes[depth_plane].aux_surface.offset);
4633
4634 info.depth_clear_value = ANV_HZ_FC_VAL;
4635 }
4636 }
4637
4638 if (image && (image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT)) {
4639 uint32_t stencil_plane =
4640 anv_image_aspect_to_plane(image->aspects, VK_IMAGE_ASPECT_STENCIL_BIT);
4641 const struct anv_surface *surface = &image->planes[stencil_plane].surface;
4642
4643 info.stencil_surf = &surface->isl;
4644
4645 info.stencil_address =
4646 anv_batch_emit_reloc(&cmd_buffer->batch,
4647 dw + device->isl_dev.ds.stencil_offset / 4,
4648 image->planes[stencil_plane].address.bo,
4649 image->planes[stencil_plane].address.offset +
4650 surface->offset);
4651 info.mocs =
4652 anv_mocs_for_bo(device, image->planes[stencil_plane].address.bo);
4653 }
4654
4655 isl_emit_depth_stencil_hiz_s(&device->isl_dev, dw, &info);
4656
4657 if (GEN_GEN >= 12) {
4658 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_POST_SYNC_BIT;
4659 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
4660
4661 /* GEN:BUG:1408224581
4662 *
4663 * Workaround: Gen12LP Astep only An additional pipe control with
4664 * post-sync = store dword operation would be required.( w/a is to
4665 * have an additional pipe control after the stencil state whenever
4666 * the surface state bits of this state is changing).
4667 */
4668 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
4669 pc.PostSyncOperation = WriteImmediateData;
4670 pc.Address =
4671 (struct anv_address) { cmd_buffer->device->workaround_bo, 0 };
4672 }
4673 }
4674 cmd_buffer->state.hiz_enabled = info.hiz_usage == ISL_AUX_USAGE_HIZ;
4675 }
4676
4677 /**
4678 * This ANDs the view mask of the current subpass with the pending clear
4679 * views in the attachment to get the mask of views active in the subpass
4680 * that still need to be cleared.
4681 */
4682 static inline uint32_t
4683 get_multiview_subpass_clear_mask(const struct anv_cmd_state *cmd_state,
4684 const struct anv_attachment_state *att_state)
4685 {
4686 return cmd_state->subpass->view_mask & att_state->pending_clear_views;
4687 }
4688
4689 static inline bool
4690 do_first_layer_clear(const struct anv_cmd_state *cmd_state,
4691 const struct anv_attachment_state *att_state)
4692 {
4693 if (!cmd_state->subpass->view_mask)
4694 return true;
4695
4696 uint32_t pending_clear_mask =
4697 get_multiview_subpass_clear_mask(cmd_state, att_state);
4698
4699 return pending_clear_mask & 1;
4700 }
4701
4702 static inline bool
4703 current_subpass_is_last_for_attachment(const struct anv_cmd_state *cmd_state,
4704 uint32_t att_idx)
4705 {
4706 const uint32_t last_subpass_idx =
4707 cmd_state->pass->attachments[att_idx].last_subpass_idx;
4708 const struct anv_subpass *last_subpass =
4709 &cmd_state->pass->subpasses[last_subpass_idx];
4710 return last_subpass == cmd_state->subpass;
4711 }
4712
4713 static void
4714 cmd_buffer_begin_subpass(struct anv_cmd_buffer *cmd_buffer,
4715 uint32_t subpass_id)
4716 {
4717 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
4718 struct anv_subpass *subpass = &cmd_state->pass->subpasses[subpass_id];
4719 cmd_state->subpass = subpass;
4720
4721 cmd_buffer->state.gfx.dirty |= ANV_CMD_DIRTY_RENDER_TARGETS;
4722
4723 /* Our implementation of VK_KHR_multiview uses instancing to draw the
4724 * different views. If the client asks for instancing, we need to use the
4725 * Instance Data Step Rate to ensure that we repeat the client's
4726 * per-instance data once for each view. Since this bit is in
4727 * VERTEX_BUFFER_STATE on gen7, we need to dirty vertex buffers at the top
4728 * of each subpass.
4729 */
4730 if (GEN_GEN == 7)
4731 cmd_buffer->state.gfx.vb_dirty |= ~0;
4732
4733 /* It is possible to start a render pass with an old pipeline. Because the
4734 * render pass and subpass index are both baked into the pipeline, this is
4735 * highly unlikely. In order to do so, it requires that you have a render
4736 * pass with a single subpass and that you use that render pass twice
4737 * back-to-back and use the same pipeline at the start of the second render
4738 * pass as at the end of the first. In order to avoid unpredictable issues
4739 * with this edge case, we just dirty the pipeline at the start of every
4740 * subpass.
4741 */
4742 cmd_buffer->state.gfx.dirty |= ANV_CMD_DIRTY_PIPELINE;
4743
4744 /* Accumulate any subpass flushes that need to happen before the subpass */
4745 cmd_buffer->state.pending_pipe_bits |=
4746 cmd_buffer->state.pass->subpass_flushes[subpass_id];
4747
4748 VkRect2D render_area = cmd_buffer->state.render_area;
4749 struct anv_framebuffer *fb = cmd_buffer->state.framebuffer;
4750
4751 bool is_multiview = subpass->view_mask != 0;
4752
4753 for (uint32_t i = 0; i < subpass->attachment_count; ++i) {
4754 const uint32_t a = subpass->attachments[i].attachment;
4755 if (a == VK_ATTACHMENT_UNUSED)
4756 continue;
4757
4758 assert(a < cmd_state->pass->attachment_count);
4759 struct anv_attachment_state *att_state = &cmd_state->attachments[a];
4760
4761 struct anv_image_view *iview = cmd_state->attachments[a].image_view;
4762 const struct anv_image *image = iview->image;
4763
4764 /* A resolve is necessary before use as an input attachment if the clear
4765 * color or auxiliary buffer usage isn't supported by the sampler.
4766 */
4767 const bool input_needs_resolve =
4768 (att_state->fast_clear && !att_state->clear_color_is_zero_one) ||
4769 att_state->input_aux_usage != att_state->aux_usage;
4770
4771 VkImageLayout target_layout;
4772 if (iview->aspect_mask & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV &&
4773 !input_needs_resolve) {
4774 /* Layout transitions before the final only help to enable sampling
4775 * as an input attachment. If the input attachment supports sampling
4776 * using the auxiliary surface, we can skip such transitions by
4777 * making the target layout one that is CCS-aware.
4778 */
4779 target_layout = VK_IMAGE_LAYOUT_COLOR_ATTACHMENT_OPTIMAL;
4780 } else {
4781 target_layout = subpass->attachments[i].layout;
4782 }
4783
4784 VkImageLayout target_stencil_layout =
4785 subpass->attachments[i].stencil_layout;
4786
4787 uint32_t base_layer, layer_count;
4788 if (image->type == VK_IMAGE_TYPE_3D) {
4789 base_layer = 0;
4790 layer_count = anv_minify(iview->image->extent.depth,
4791 iview->planes[0].isl.base_level);
4792 } else {
4793 base_layer = iview->planes[0].isl.base_array_layer;
4794 layer_count = fb->layers;
4795 }
4796
4797 if (image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
4798 assert(image->aspects == VK_IMAGE_ASPECT_COLOR_BIT);
4799 transition_color_buffer(cmd_buffer, image, VK_IMAGE_ASPECT_COLOR_BIT,
4800 iview->planes[0].isl.base_level, 1,
4801 base_layer, layer_count,
4802 att_state->current_layout, target_layout);
4803 }
4804
4805 if (image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT) {
4806 transition_depth_buffer(cmd_buffer, image,
4807 att_state->current_layout, target_layout);
4808 att_state->aux_usage =
4809 anv_layout_to_aux_usage(&cmd_buffer->device->info, image,
4810 VK_IMAGE_ASPECT_DEPTH_BIT,
4811 VK_IMAGE_USAGE_DEPTH_STENCIL_ATTACHMENT_BIT,
4812 target_layout);
4813 }
4814
4815 if (image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
4816 transition_stencil_buffer(cmd_buffer, image,
4817 iview->planes[0].isl.base_level, 1,
4818 base_layer, layer_count,
4819 att_state->current_stencil_layout,
4820 target_stencil_layout);
4821 }
4822 att_state->current_layout = target_layout;
4823 att_state->current_stencil_layout = target_stencil_layout;
4824
4825 if (att_state->pending_clear_aspects & VK_IMAGE_ASPECT_COLOR_BIT) {
4826 assert(att_state->pending_clear_aspects == VK_IMAGE_ASPECT_COLOR_BIT);
4827
4828 /* Multi-planar images are not supported as attachments */
4829 assert(image->aspects == VK_IMAGE_ASPECT_COLOR_BIT);
4830 assert(image->n_planes == 1);
4831
4832 uint32_t base_clear_layer = iview->planes[0].isl.base_array_layer;
4833 uint32_t clear_layer_count = fb->layers;
4834
4835 if (att_state->fast_clear &&
4836 do_first_layer_clear(cmd_state, att_state)) {
4837 /* We only support fast-clears on the first layer */
4838 assert(iview->planes[0].isl.base_level == 0);
4839 assert(iview->planes[0].isl.base_array_layer == 0);
4840
4841 union isl_color_value clear_color = {};
4842 anv_clear_color_from_att_state(&clear_color, att_state, iview);
4843 if (iview->image->samples == 1) {
4844 anv_image_ccs_op(cmd_buffer, image,
4845 iview->planes[0].isl.format,
4846 VK_IMAGE_ASPECT_COLOR_BIT,
4847 0, 0, 1, ISL_AUX_OP_FAST_CLEAR,
4848 &clear_color,
4849 false);
4850 } else {
4851 anv_image_mcs_op(cmd_buffer, image,
4852 iview->planes[0].isl.format,
4853 VK_IMAGE_ASPECT_COLOR_BIT,
4854 0, 1, ISL_AUX_OP_FAST_CLEAR,
4855 &clear_color,
4856 false);
4857 }
4858 base_clear_layer++;
4859 clear_layer_count--;
4860 if (is_multiview)
4861 att_state->pending_clear_views &= ~1;
4862
4863 if (att_state->clear_color_is_zero) {
4864 /* This image has the auxiliary buffer enabled. We can mark the
4865 * subresource as not needing a resolve because the clear color
4866 * will match what's in every RENDER_SURFACE_STATE object when
4867 * it's being used for sampling.
4868 */
4869 set_image_fast_clear_state(cmd_buffer, iview->image,
4870 VK_IMAGE_ASPECT_COLOR_BIT,
4871 ANV_FAST_CLEAR_DEFAULT_VALUE);
4872 } else {
4873 set_image_fast_clear_state(cmd_buffer, iview->image,
4874 VK_IMAGE_ASPECT_COLOR_BIT,
4875 ANV_FAST_CLEAR_ANY);
4876 }
4877 }
4878
4879 /* From the VkFramebufferCreateInfo spec:
4880 *
4881 * "If the render pass uses multiview, then layers must be one and each
4882 * attachment requires a number of layers that is greater than the
4883 * maximum bit index set in the view mask in the subpasses in which it
4884 * is used."
4885 *
4886 * So if multiview is active we ignore the number of layers in the
4887 * framebuffer and instead we honor the view mask from the subpass.
4888 */
4889 if (is_multiview) {
4890 assert(image->n_planes == 1);
4891 uint32_t pending_clear_mask =
4892 get_multiview_subpass_clear_mask(cmd_state, att_state);
4893
4894 uint32_t layer_idx;
4895 for_each_bit(layer_idx, pending_clear_mask) {
4896 uint32_t layer =
4897 iview->planes[0].isl.base_array_layer + layer_idx;
4898
4899 anv_image_clear_color(cmd_buffer, image,
4900 VK_IMAGE_ASPECT_COLOR_BIT,
4901 att_state->aux_usage,
4902 iview->planes[0].isl.format,
4903 iview->planes[0].isl.swizzle,
4904 iview->planes[0].isl.base_level,
4905 layer, 1,
4906 render_area,
4907 vk_to_isl_color(att_state->clear_value.color));
4908 }
4909
4910 att_state->pending_clear_views &= ~pending_clear_mask;
4911 } else if (clear_layer_count > 0) {
4912 assert(image->n_planes == 1);
4913 anv_image_clear_color(cmd_buffer, image, VK_IMAGE_ASPECT_COLOR_BIT,
4914 att_state->aux_usage,
4915 iview->planes[0].isl.format,
4916 iview->planes[0].isl.swizzle,
4917 iview->planes[0].isl.base_level,
4918 base_clear_layer, clear_layer_count,
4919 render_area,
4920 vk_to_isl_color(att_state->clear_value.color));
4921 }
4922 } else if (att_state->pending_clear_aspects & (VK_IMAGE_ASPECT_DEPTH_BIT |
4923 VK_IMAGE_ASPECT_STENCIL_BIT)) {
4924 if (att_state->fast_clear && !is_multiview) {
4925 /* We currently only support HiZ for single-layer images */
4926 if (att_state->pending_clear_aspects & VK_IMAGE_ASPECT_DEPTH_BIT) {
4927 assert(iview->image->planes[0].aux_usage == ISL_AUX_USAGE_HIZ);
4928 assert(iview->planes[0].isl.base_level == 0);
4929 assert(iview->planes[0].isl.base_array_layer == 0);
4930 assert(fb->layers == 1);
4931 }
4932
4933 anv_image_hiz_clear(cmd_buffer, image,
4934 att_state->pending_clear_aspects,
4935 iview->planes[0].isl.base_level,
4936 iview->planes[0].isl.base_array_layer,
4937 fb->layers, render_area,
4938 att_state->clear_value.depthStencil.stencil);
4939 } else if (is_multiview) {
4940 uint32_t pending_clear_mask =
4941 get_multiview_subpass_clear_mask(cmd_state, att_state);
4942
4943 uint32_t layer_idx;
4944 for_each_bit(layer_idx, pending_clear_mask) {
4945 uint32_t layer =
4946 iview->planes[0].isl.base_array_layer + layer_idx;
4947
4948 anv_image_clear_depth_stencil(cmd_buffer, image,
4949 att_state->pending_clear_aspects,
4950 att_state->aux_usage,
4951 iview->planes[0].isl.base_level,
4952 layer, 1,
4953 render_area,
4954 att_state->clear_value.depthStencil.depth,
4955 att_state->clear_value.depthStencil.stencil);
4956 }
4957
4958 att_state->pending_clear_views &= ~pending_clear_mask;
4959 } else {
4960 anv_image_clear_depth_stencil(cmd_buffer, image,
4961 att_state->pending_clear_aspects,
4962 att_state->aux_usage,
4963 iview->planes[0].isl.base_level,
4964 iview->planes[0].isl.base_array_layer,
4965 fb->layers, render_area,
4966 att_state->clear_value.depthStencil.depth,
4967 att_state->clear_value.depthStencil.stencil);
4968 }
4969 } else {
4970 assert(att_state->pending_clear_aspects == 0);
4971 }
4972
4973 if (GEN_GEN < 10 &&
4974 (att_state->pending_load_aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) &&
4975 image->planes[0].aux_usage != ISL_AUX_USAGE_NONE &&
4976 iview->planes[0].isl.base_level == 0 &&
4977 iview->planes[0].isl.base_array_layer == 0) {
4978 if (att_state->aux_usage != ISL_AUX_USAGE_NONE) {
4979 genX(copy_fast_clear_dwords)(cmd_buffer, att_state->color.state,
4980 image, VK_IMAGE_ASPECT_COLOR_BIT,
4981 false /* copy to ss */);
4982 }
4983
4984 if (need_input_attachment_state(&cmd_state->pass->attachments[a]) &&
4985 att_state->input_aux_usage != ISL_AUX_USAGE_NONE) {
4986 genX(copy_fast_clear_dwords)(cmd_buffer, att_state->input.state,
4987 image, VK_IMAGE_ASPECT_COLOR_BIT,
4988 false /* copy to ss */);
4989 }
4990 }
4991
4992 if (subpass->attachments[i].usage ==
4993 VK_IMAGE_USAGE_COLOR_ATTACHMENT_BIT) {
4994 /* We assume that if we're starting a subpass, we're going to do some
4995 * rendering so we may end up with compressed data.
4996 */
4997 genX(cmd_buffer_mark_image_written)(cmd_buffer, iview->image,
4998 VK_IMAGE_ASPECT_COLOR_BIT,
4999 att_state->aux_usage,
5000 iview->planes[0].isl.base_level,
5001 iview->planes[0].isl.base_array_layer,
5002 fb->layers);
5003 } else if (subpass->attachments[i].usage ==
5004 VK_IMAGE_USAGE_DEPTH_STENCIL_ATTACHMENT_BIT) {
5005 /* We may be writing depth or stencil so we need to mark the surface.
5006 * Unfortunately, there's no way to know at this point whether the
5007 * depth or stencil tests used will actually write to the surface.
5008 *
5009 * Even though stencil may be plane 1, it always shares a base_level
5010 * with depth.
5011 */
5012 const struct isl_view *ds_view = &iview->planes[0].isl;
5013 if (iview->aspect_mask & VK_IMAGE_ASPECT_DEPTH_BIT) {
5014 genX(cmd_buffer_mark_image_written)(cmd_buffer, image,
5015 VK_IMAGE_ASPECT_DEPTH_BIT,
5016 att_state->aux_usage,
5017 ds_view->base_level,
5018 ds_view->base_array_layer,
5019 fb->layers);
5020 }
5021 if (iview->aspect_mask & VK_IMAGE_ASPECT_STENCIL_BIT) {
5022 /* Even though stencil may be plane 1, it always shares a
5023 * base_level with depth.
5024 */
5025 genX(cmd_buffer_mark_image_written)(cmd_buffer, image,
5026 VK_IMAGE_ASPECT_STENCIL_BIT,
5027 ISL_AUX_USAGE_NONE,
5028 ds_view->base_level,
5029 ds_view->base_array_layer,
5030 fb->layers);
5031 }
5032 }
5033
5034 /* If multiview is enabled, then we are only done clearing when we no
5035 * longer have pending layers to clear, or when we have processed the
5036 * last subpass that uses this attachment.
5037 */
5038 if (!is_multiview ||
5039 att_state->pending_clear_views == 0 ||
5040 current_subpass_is_last_for_attachment(cmd_state, a)) {
5041 att_state->pending_clear_aspects = 0;
5042 }
5043
5044 att_state->pending_load_aspects = 0;
5045 }
5046
5047 cmd_buffer_emit_depth_stencil(cmd_buffer);
5048
5049 #if GEN_GEN >= 11
5050 /* The PIPE_CONTROL command description says:
5051 *
5052 * "Whenever a Binding Table Index (BTI) used by a Render Taget Message
5053 * points to a different RENDER_SURFACE_STATE, SW must issue a Render
5054 * Target Cache Flush by enabling this bit. When render target flush
5055 * is set due to new association of BTI, PS Scoreboard Stall bit must
5056 * be set in this packet."
5057 */
5058 cmd_buffer->state.pending_pipe_bits |=
5059 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT |
5060 ANV_PIPE_STALL_AT_SCOREBOARD_BIT;
5061 #endif
5062 }
5063
5064 static enum blorp_filter
5065 vk_to_blorp_resolve_mode(VkResolveModeFlagBitsKHR vk_mode)
5066 {
5067 switch (vk_mode) {
5068 case VK_RESOLVE_MODE_SAMPLE_ZERO_BIT_KHR:
5069 return BLORP_FILTER_SAMPLE_0;
5070 case VK_RESOLVE_MODE_AVERAGE_BIT_KHR:
5071 return BLORP_FILTER_AVERAGE;
5072 case VK_RESOLVE_MODE_MIN_BIT_KHR:
5073 return BLORP_FILTER_MIN_SAMPLE;
5074 case VK_RESOLVE_MODE_MAX_BIT_KHR:
5075 return BLORP_FILTER_MAX_SAMPLE;
5076 default:
5077 return BLORP_FILTER_NONE;
5078 }
5079 }
5080
5081 static void
5082 cmd_buffer_end_subpass(struct anv_cmd_buffer *cmd_buffer)
5083 {
5084 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
5085 struct anv_subpass *subpass = cmd_state->subpass;
5086 uint32_t subpass_id = anv_get_subpass_id(&cmd_buffer->state);
5087 struct anv_framebuffer *fb = cmd_buffer->state.framebuffer;
5088
5089 if (subpass->has_color_resolve) {
5090 /* We are about to do some MSAA resolves. We need to flush so that the
5091 * result of writes to the MSAA color attachments show up in the sampler
5092 * when we blit to the single-sampled resolve target.
5093 */
5094 cmd_buffer->state.pending_pipe_bits |=
5095 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT |
5096 ANV_PIPE_RENDER_TARGET_CACHE_FLUSH_BIT;
5097
5098 for (uint32_t i = 0; i < subpass->color_count; ++i) {
5099 uint32_t src_att = subpass->color_attachments[i].attachment;
5100 uint32_t dst_att = subpass->resolve_attachments[i].attachment;
5101
5102 if (dst_att == VK_ATTACHMENT_UNUSED)
5103 continue;
5104
5105 assert(src_att < cmd_buffer->state.pass->attachment_count);
5106 assert(dst_att < cmd_buffer->state.pass->attachment_count);
5107
5108 if (cmd_buffer->state.attachments[dst_att].pending_clear_aspects) {
5109 /* From the Vulkan 1.0 spec:
5110 *
5111 * If the first use of an attachment in a render pass is as a
5112 * resolve attachment, then the loadOp is effectively ignored
5113 * as the resolve is guaranteed to overwrite all pixels in the
5114 * render area.
5115 */
5116 cmd_buffer->state.attachments[dst_att].pending_clear_aspects = 0;
5117 }
5118
5119 struct anv_image_view *src_iview = cmd_state->attachments[src_att].image_view;
5120 struct anv_image_view *dst_iview = cmd_state->attachments[dst_att].image_view;
5121
5122 const VkRect2D render_area = cmd_buffer->state.render_area;
5123
5124 enum isl_aux_usage src_aux_usage =
5125 cmd_buffer->state.attachments[src_att].aux_usage;
5126 enum isl_aux_usage dst_aux_usage =
5127 cmd_buffer->state.attachments[dst_att].aux_usage;
5128
5129 assert(src_iview->aspect_mask == VK_IMAGE_ASPECT_COLOR_BIT &&
5130 dst_iview->aspect_mask == VK_IMAGE_ASPECT_COLOR_BIT);
5131
5132 anv_image_msaa_resolve(cmd_buffer,
5133 src_iview->image, src_aux_usage,
5134 src_iview->planes[0].isl.base_level,
5135 src_iview->planes[0].isl.base_array_layer,
5136 dst_iview->image, dst_aux_usage,
5137 dst_iview->planes[0].isl.base_level,
5138 dst_iview->planes[0].isl.base_array_layer,
5139 VK_IMAGE_ASPECT_COLOR_BIT,
5140 render_area.offset.x, render_area.offset.y,
5141 render_area.offset.x, render_area.offset.y,
5142 render_area.extent.width,
5143 render_area.extent.height,
5144 fb->layers, BLORP_FILTER_NONE);
5145 }
5146 }
5147
5148 if (subpass->ds_resolve_attachment) {
5149 /* We are about to do some MSAA resolves. We need to flush so that the
5150 * result of writes to the MSAA depth attachments show up in the sampler
5151 * when we blit to the single-sampled resolve target.
5152 */
5153 cmd_buffer->state.pending_pipe_bits |=
5154 ANV_PIPE_TEXTURE_CACHE_INVALIDATE_BIT |
5155 ANV_PIPE_DEPTH_CACHE_FLUSH_BIT;
5156
5157 uint32_t src_att = subpass->depth_stencil_attachment->attachment;
5158 uint32_t dst_att = subpass->ds_resolve_attachment->attachment;
5159
5160 assert(src_att < cmd_buffer->state.pass->attachment_count);
5161 assert(dst_att < cmd_buffer->state.pass->attachment_count);
5162
5163 if (cmd_buffer->state.attachments[dst_att].pending_clear_aspects) {
5164 /* From the Vulkan 1.0 spec:
5165 *
5166 * If the first use of an attachment in a render pass is as a
5167 * resolve attachment, then the loadOp is effectively ignored
5168 * as the resolve is guaranteed to overwrite all pixels in the
5169 * render area.
5170 */
5171 cmd_buffer->state.attachments[dst_att].pending_clear_aspects = 0;
5172 }
5173
5174 struct anv_image_view *src_iview = cmd_state->attachments[src_att].image_view;
5175 struct anv_image_view *dst_iview = cmd_state->attachments[dst_att].image_view;
5176
5177 const VkRect2D render_area = cmd_buffer->state.render_area;
5178
5179 struct anv_attachment_state *src_state =
5180 &cmd_state->attachments[src_att];
5181 struct anv_attachment_state *dst_state =
5182 &cmd_state->attachments[dst_att];
5183
5184 if ((src_iview->image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT) &&
5185 subpass->depth_resolve_mode != VK_RESOLVE_MODE_NONE_KHR) {
5186
5187 /* MSAA resolves sample from the source attachment. Transition the
5188 * depth attachment first to get rid of any HiZ that we may not be
5189 * able to handle.
5190 */
5191 transition_depth_buffer(cmd_buffer, src_iview->image,
5192 src_state->current_layout,
5193 VK_IMAGE_LAYOUT_TRANSFER_SRC_OPTIMAL);
5194 src_state->aux_usage =
5195 anv_layout_to_aux_usage(&cmd_buffer->device->info, src_iview->image,
5196 VK_IMAGE_ASPECT_DEPTH_BIT,
5197 VK_IMAGE_USAGE_TRANSFER_SRC_BIT,
5198 VK_IMAGE_LAYOUT_TRANSFER_SRC_OPTIMAL);
5199 src_state->current_layout = VK_IMAGE_LAYOUT_TRANSFER_SRC_OPTIMAL;
5200
5201 /* MSAA resolves write to the resolve attachment as if it were any
5202 * other transfer op. Transition the resolve attachment accordingly.
5203 */
5204 VkImageLayout dst_initial_layout = dst_state->current_layout;
5205
5206 /* If our render area is the entire size of the image, we're going to
5207 * blow it all away so we can claim the initial layout is UNDEFINED
5208 * and we'll get a HiZ ambiguate instead of a resolve.
5209 */
5210 if (dst_iview->image->type != VK_IMAGE_TYPE_3D &&
5211 render_area.offset.x == 0 && render_area.offset.y == 0 &&
5212 render_area.extent.width == dst_iview->extent.width &&
5213 render_area.extent.height == dst_iview->extent.height)
5214 dst_initial_layout = VK_IMAGE_LAYOUT_UNDEFINED;
5215
5216 transition_depth_buffer(cmd_buffer, dst_iview->image,
5217 dst_initial_layout,
5218 VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL);
5219 dst_state->aux_usage =
5220 anv_layout_to_aux_usage(&cmd_buffer->device->info, dst_iview->image,
5221 VK_IMAGE_ASPECT_DEPTH_BIT,
5222 VK_IMAGE_USAGE_TRANSFER_DST_BIT,
5223 VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL);
5224 dst_state->current_layout = VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL;
5225
5226 enum blorp_filter filter =
5227 vk_to_blorp_resolve_mode(subpass->depth_resolve_mode);
5228
5229 anv_image_msaa_resolve(cmd_buffer,
5230 src_iview->image, src_state->aux_usage,
5231 src_iview->planes[0].isl.base_level,
5232 src_iview->planes[0].isl.base_array_layer,
5233 dst_iview->image, dst_state->aux_usage,
5234 dst_iview->planes[0].isl.base_level,
5235 dst_iview->planes[0].isl.base_array_layer,
5236 VK_IMAGE_ASPECT_DEPTH_BIT,
5237 render_area.offset.x, render_area.offset.y,
5238 render_area.offset.x, render_area.offset.y,
5239 render_area.extent.width,
5240 render_area.extent.height,
5241 fb->layers, filter);
5242 }
5243
5244 if ((src_iview->image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT) &&
5245 subpass->stencil_resolve_mode != VK_RESOLVE_MODE_NONE_KHR) {
5246
5247 src_state->current_stencil_layout = VK_IMAGE_LAYOUT_TRANSFER_SRC_OPTIMAL;
5248 dst_state->current_stencil_layout = VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL;
5249
5250 enum isl_aux_usage src_aux_usage = ISL_AUX_USAGE_NONE;
5251 enum isl_aux_usage dst_aux_usage = ISL_AUX_USAGE_NONE;
5252
5253 enum blorp_filter filter =
5254 vk_to_blorp_resolve_mode(subpass->stencil_resolve_mode);
5255
5256 anv_image_msaa_resolve(cmd_buffer,
5257 src_iview->image, src_aux_usage,
5258 src_iview->planes[0].isl.base_level,
5259 src_iview->planes[0].isl.base_array_layer,
5260 dst_iview->image, dst_aux_usage,
5261 dst_iview->planes[0].isl.base_level,
5262 dst_iview->planes[0].isl.base_array_layer,
5263 VK_IMAGE_ASPECT_STENCIL_BIT,
5264 render_area.offset.x, render_area.offset.y,
5265 render_area.offset.x, render_area.offset.y,
5266 render_area.extent.width,
5267 render_area.extent.height,
5268 fb->layers, filter);
5269 }
5270 }
5271
5272 #if GEN_GEN == 7
5273 /* On gen7, we have to store a texturable version of the stencil buffer in
5274 * a shadow whenever VK_IMAGE_USAGE_SAMPLED_BIT is set and copy back and
5275 * forth at strategic points. Stencil writes are only allowed in following
5276 * layouts:
5277 *
5278 * - VK_IMAGE_LAYOUT_GENERAL
5279 * - VK_IMAGE_LAYOUT_TRANSFER_DST_OPTIMAL
5280 * - VK_IMAGE_LAYOUT_DEPTH_STENCIL_ATTACHMENT_OPTIMAL
5281 * - VK_IMAGE_LAYOUT_DEPTH_READ_ONLY_STENCIL_ATTACHMENT_OPTIMAL
5282 * - VK_IMAGE_LAYOUT_STENCIL_ATTACHMENT_OPTIMAL_KHR
5283 *
5284 * For general, we have no nice opportunity to transition so we do the copy
5285 * to the shadow unconditionally at the end of the subpass. For transfer
5286 * destinations, we can update it as part of the transfer op. For the other
5287 * layouts, we delay the copy until a transition into some other layout.
5288 */
5289 if (subpass->depth_stencil_attachment) {
5290 uint32_t a = subpass->depth_stencil_attachment->attachment;
5291 assert(a != VK_ATTACHMENT_UNUSED);
5292
5293 struct anv_attachment_state *att_state = &cmd_state->attachments[a];
5294 struct anv_image_view *iview = cmd_state->attachments[a].image_view;;
5295 const struct anv_image *image = iview->image;
5296
5297 if (image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
5298 uint32_t plane = anv_image_aspect_to_plane(image->aspects,
5299 VK_IMAGE_ASPECT_STENCIL_BIT);
5300
5301 if (image->planes[plane].shadow_surface.isl.size_B > 0 &&
5302 att_state->current_stencil_layout == VK_IMAGE_LAYOUT_GENERAL) {
5303 assert(image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT);
5304 anv_image_copy_to_shadow(cmd_buffer, image,
5305 VK_IMAGE_ASPECT_STENCIL_BIT,
5306 iview->planes[plane].isl.base_level, 1,
5307 iview->planes[plane].isl.base_array_layer,
5308 fb->layers);
5309 }
5310 }
5311 }
5312 #endif /* GEN_GEN == 7 */
5313
5314 for (uint32_t i = 0; i < subpass->attachment_count; ++i) {
5315 const uint32_t a = subpass->attachments[i].attachment;
5316 if (a == VK_ATTACHMENT_UNUSED)
5317 continue;
5318
5319 if (cmd_state->pass->attachments[a].last_subpass_idx != subpass_id)
5320 continue;
5321
5322 assert(a < cmd_state->pass->attachment_count);
5323 struct anv_attachment_state *att_state = &cmd_state->attachments[a];
5324 struct anv_image_view *iview = cmd_state->attachments[a].image_view;
5325 const struct anv_image *image = iview->image;
5326
5327 if ((image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) &&
5328 image->vk_format != iview->vk_format) {
5329 enum anv_fast_clear_type fast_clear_type =
5330 anv_layout_to_fast_clear_type(&cmd_buffer->device->info,
5331 image, VK_IMAGE_ASPECT_COLOR_BIT,
5332 att_state->current_layout);
5333
5334 /* If any clear color was used, flush it down the aux surfaces. If we
5335 * don't do it now using the view's format we might use the clear
5336 * color incorrectly in the following resolves (for example with an
5337 * SRGB view & a UNORM image).
5338 */
5339 if (fast_clear_type != ANV_FAST_CLEAR_NONE) {
5340 anv_perf_warn(cmd_buffer->device, iview,
5341 "Doing a partial resolve to get rid of clear color at the "
5342 "end of a renderpass due to an image/view format mismatch");
5343
5344 uint32_t base_layer, layer_count;
5345 if (image->type == VK_IMAGE_TYPE_3D) {
5346 base_layer = 0;
5347 layer_count = anv_minify(iview->image->extent.depth,
5348 iview->planes[0].isl.base_level);
5349 } else {
5350 base_layer = iview->planes[0].isl.base_array_layer;
5351 layer_count = fb->layers;
5352 }
5353
5354 for (uint32_t a = 0; a < layer_count; a++) {
5355 uint32_t array_layer = base_layer + a;
5356 if (image->samples == 1) {
5357 anv_cmd_predicated_ccs_resolve(cmd_buffer, image,
5358 iview->planes[0].isl.format,
5359 VK_IMAGE_ASPECT_COLOR_BIT,
5360 iview->planes[0].isl.base_level,
5361 array_layer,
5362 ISL_AUX_OP_PARTIAL_RESOLVE,
5363 ANV_FAST_CLEAR_NONE);
5364 } else {
5365 anv_cmd_predicated_mcs_resolve(cmd_buffer, image,
5366 iview->planes[0].isl.format,
5367 VK_IMAGE_ASPECT_COLOR_BIT,
5368 base_layer,
5369 ISL_AUX_OP_PARTIAL_RESOLVE,
5370 ANV_FAST_CLEAR_NONE);
5371 }
5372 }
5373 }
5374 }
5375
5376 /* Transition the image into the final layout for this render pass */
5377 VkImageLayout target_layout =
5378 cmd_state->pass->attachments[a].final_layout;
5379 VkImageLayout target_stencil_layout =
5380 cmd_state->pass->attachments[a].stencil_final_layout;
5381
5382 uint32_t base_layer, layer_count;
5383 if (image->type == VK_IMAGE_TYPE_3D) {
5384 base_layer = 0;
5385 layer_count = anv_minify(iview->image->extent.depth,
5386 iview->planes[0].isl.base_level);
5387 } else {
5388 base_layer = iview->planes[0].isl.base_array_layer;
5389 layer_count = fb->layers;
5390 }
5391
5392 if (image->aspects & VK_IMAGE_ASPECT_ANY_COLOR_BIT_ANV) {
5393 assert(image->aspects == VK_IMAGE_ASPECT_COLOR_BIT);
5394 transition_color_buffer(cmd_buffer, image, VK_IMAGE_ASPECT_COLOR_BIT,
5395 iview->planes[0].isl.base_level, 1,
5396 base_layer, layer_count,
5397 att_state->current_layout, target_layout);
5398 }
5399
5400 if (image->aspects & VK_IMAGE_ASPECT_DEPTH_BIT) {
5401 transition_depth_buffer(cmd_buffer, image,
5402 att_state->current_layout, target_layout);
5403 }
5404
5405 if (image->aspects & VK_IMAGE_ASPECT_STENCIL_BIT) {
5406 transition_stencil_buffer(cmd_buffer, image,
5407 iview->planes[0].isl.base_level, 1,
5408 base_layer, layer_count,
5409 att_state->current_stencil_layout,
5410 target_stencil_layout);
5411 }
5412 }
5413
5414 /* Accumulate any subpass flushes that need to happen after the subpass.
5415 * Yes, they do get accumulated twice in the NextSubpass case but since
5416 * genX_CmdNextSubpass just calls end/begin back-to-back, we just end up
5417 * ORing the bits in twice so it's harmless.
5418 */
5419 cmd_buffer->state.pending_pipe_bits |=
5420 cmd_buffer->state.pass->subpass_flushes[subpass_id + 1];
5421 }
5422
5423 void genX(CmdBeginRenderPass)(
5424 VkCommandBuffer commandBuffer,
5425 const VkRenderPassBeginInfo* pRenderPassBegin,
5426 VkSubpassContents contents)
5427 {
5428 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5429 ANV_FROM_HANDLE(anv_render_pass, pass, pRenderPassBegin->renderPass);
5430 ANV_FROM_HANDLE(anv_framebuffer, framebuffer, pRenderPassBegin->framebuffer);
5431
5432 cmd_buffer->state.framebuffer = framebuffer;
5433 cmd_buffer->state.pass = pass;
5434 cmd_buffer->state.render_area = pRenderPassBegin->renderArea;
5435 VkResult result =
5436 genX(cmd_buffer_setup_attachments)(cmd_buffer, pass, pRenderPassBegin);
5437
5438 /* If we failed to setup the attachments we should not try to go further */
5439 if (result != VK_SUCCESS) {
5440 assert(anv_batch_has_error(&cmd_buffer->batch));
5441 return;
5442 }
5443
5444 genX(flush_pipeline_select_3d)(cmd_buffer);
5445
5446 cmd_buffer_begin_subpass(cmd_buffer, 0);
5447 }
5448
5449 void genX(CmdBeginRenderPass2)(
5450 VkCommandBuffer commandBuffer,
5451 const VkRenderPassBeginInfo* pRenderPassBeginInfo,
5452 const VkSubpassBeginInfoKHR* pSubpassBeginInfo)
5453 {
5454 genX(CmdBeginRenderPass)(commandBuffer, pRenderPassBeginInfo,
5455 pSubpassBeginInfo->contents);
5456 }
5457
5458 void genX(CmdNextSubpass)(
5459 VkCommandBuffer commandBuffer,
5460 VkSubpassContents contents)
5461 {
5462 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5463
5464 if (anv_batch_has_error(&cmd_buffer->batch))
5465 return;
5466
5467 assert(cmd_buffer->level == VK_COMMAND_BUFFER_LEVEL_PRIMARY);
5468
5469 uint32_t prev_subpass = anv_get_subpass_id(&cmd_buffer->state);
5470 cmd_buffer_end_subpass(cmd_buffer);
5471 cmd_buffer_begin_subpass(cmd_buffer, prev_subpass + 1);
5472 }
5473
5474 void genX(CmdNextSubpass2)(
5475 VkCommandBuffer commandBuffer,
5476 const VkSubpassBeginInfoKHR* pSubpassBeginInfo,
5477 const VkSubpassEndInfoKHR* pSubpassEndInfo)
5478 {
5479 genX(CmdNextSubpass)(commandBuffer, pSubpassBeginInfo->contents);
5480 }
5481
5482 void genX(CmdEndRenderPass)(
5483 VkCommandBuffer commandBuffer)
5484 {
5485 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5486
5487 if (anv_batch_has_error(&cmd_buffer->batch))
5488 return;
5489
5490 cmd_buffer_end_subpass(cmd_buffer);
5491
5492 cmd_buffer->state.hiz_enabled = false;
5493
5494 #ifndef NDEBUG
5495 anv_dump_add_attachments(cmd_buffer);
5496 #endif
5497
5498 /* Remove references to render pass specific state. This enables us to
5499 * detect whether or not we're in a renderpass.
5500 */
5501 cmd_buffer->state.framebuffer = NULL;
5502 cmd_buffer->state.pass = NULL;
5503 cmd_buffer->state.subpass = NULL;
5504 }
5505
5506 void genX(CmdEndRenderPass2)(
5507 VkCommandBuffer commandBuffer,
5508 const VkSubpassEndInfoKHR* pSubpassEndInfo)
5509 {
5510 genX(CmdEndRenderPass)(commandBuffer);
5511 }
5512
5513 void
5514 genX(cmd_emit_conditional_render_predicate)(struct anv_cmd_buffer *cmd_buffer)
5515 {
5516 #if GEN_GEN >= 8 || GEN_IS_HASWELL
5517 struct gen_mi_builder b;
5518 gen_mi_builder_init(&b, &cmd_buffer->batch);
5519
5520 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC0),
5521 gen_mi_reg32(ANV_PREDICATE_RESULT_REG));
5522 gen_mi_store(&b, gen_mi_reg64(MI_PREDICATE_SRC1), gen_mi_imm(0));
5523
5524 anv_batch_emit(&cmd_buffer->batch, GENX(MI_PREDICATE), mip) {
5525 mip.LoadOperation = LOAD_LOADINV;
5526 mip.CombineOperation = COMBINE_SET;
5527 mip.CompareOperation = COMPARE_SRCS_EQUAL;
5528 }
5529 #endif
5530 }
5531
5532 #if GEN_GEN >= 8 || GEN_IS_HASWELL
5533 void genX(CmdBeginConditionalRenderingEXT)(
5534 VkCommandBuffer commandBuffer,
5535 const VkConditionalRenderingBeginInfoEXT* pConditionalRenderingBegin)
5536 {
5537 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5538 ANV_FROM_HANDLE(anv_buffer, buffer, pConditionalRenderingBegin->buffer);
5539 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
5540 struct anv_address value_address =
5541 anv_address_add(buffer->address, pConditionalRenderingBegin->offset);
5542
5543 const bool isInverted = pConditionalRenderingBegin->flags &
5544 VK_CONDITIONAL_RENDERING_INVERTED_BIT_EXT;
5545
5546 cmd_state->conditional_render_enabled = true;
5547
5548 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
5549
5550 struct gen_mi_builder b;
5551 gen_mi_builder_init(&b, &cmd_buffer->batch);
5552
5553 /* Section 19.4 of the Vulkan 1.1.85 spec says:
5554 *
5555 * If the value of the predicate in buffer memory changes
5556 * while conditional rendering is active, the rendering commands
5557 * may be discarded in an implementation-dependent way.
5558 * Some implementations may latch the value of the predicate
5559 * upon beginning conditional rendering while others
5560 * may read it before every rendering command.
5561 *
5562 * So it's perfectly fine to read a value from the buffer once.
5563 */
5564 struct gen_mi_value value = gen_mi_mem32(value_address);
5565
5566 /* Precompute predicate result, it is necessary to support secondary
5567 * command buffers since it is unknown if conditional rendering is
5568 * inverted when populating them.
5569 */
5570 gen_mi_store(&b, gen_mi_reg64(ANV_PREDICATE_RESULT_REG),
5571 isInverted ? gen_mi_uge(&b, gen_mi_imm(0), value) :
5572 gen_mi_ult(&b, gen_mi_imm(0), value));
5573 }
5574
5575 void genX(CmdEndConditionalRenderingEXT)(
5576 VkCommandBuffer commandBuffer)
5577 {
5578 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5579 struct anv_cmd_state *cmd_state = &cmd_buffer->state;
5580
5581 cmd_state->conditional_render_enabled = false;
5582 }
5583 #endif
5584
5585 /* Set of stage bits for which are pipelined, i.e. they get queued by the
5586 * command streamer for later execution.
5587 */
5588 #define ANV_PIPELINE_STAGE_PIPELINED_BITS \
5589 (VK_PIPELINE_STAGE_VERTEX_INPUT_BIT | \
5590 VK_PIPELINE_STAGE_VERTEX_SHADER_BIT | \
5591 VK_PIPELINE_STAGE_TESSELLATION_CONTROL_SHADER_BIT | \
5592 VK_PIPELINE_STAGE_TESSELLATION_EVALUATION_SHADER_BIT | \
5593 VK_PIPELINE_STAGE_GEOMETRY_SHADER_BIT | \
5594 VK_PIPELINE_STAGE_FRAGMENT_SHADER_BIT | \
5595 VK_PIPELINE_STAGE_EARLY_FRAGMENT_TESTS_BIT | \
5596 VK_PIPELINE_STAGE_LATE_FRAGMENT_TESTS_BIT | \
5597 VK_PIPELINE_STAGE_COLOR_ATTACHMENT_OUTPUT_BIT | \
5598 VK_PIPELINE_STAGE_COMPUTE_SHADER_BIT | \
5599 VK_PIPELINE_STAGE_TRANSFER_BIT | \
5600 VK_PIPELINE_STAGE_BOTTOM_OF_PIPE_BIT | \
5601 VK_PIPELINE_STAGE_ALL_GRAPHICS_BIT | \
5602 VK_PIPELINE_STAGE_ALL_COMMANDS_BIT)
5603
5604 void genX(CmdSetEvent)(
5605 VkCommandBuffer commandBuffer,
5606 VkEvent _event,
5607 VkPipelineStageFlags stageMask)
5608 {
5609 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5610 ANV_FROM_HANDLE(anv_event, event, _event);
5611
5612 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_POST_SYNC_BIT;
5613 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
5614
5615 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
5616 if (stageMask & ANV_PIPELINE_STAGE_PIPELINED_BITS) {
5617 pc.StallAtPixelScoreboard = true;
5618 pc.CommandStreamerStallEnable = true;
5619 }
5620
5621 pc.DestinationAddressType = DAT_PPGTT,
5622 pc.PostSyncOperation = WriteImmediateData,
5623 pc.Address = (struct anv_address) {
5624 cmd_buffer->device->dynamic_state_pool.block_pool.bo,
5625 event->state.offset
5626 };
5627 pc.ImmediateData = VK_EVENT_SET;
5628 }
5629 }
5630
5631 void genX(CmdResetEvent)(
5632 VkCommandBuffer commandBuffer,
5633 VkEvent _event,
5634 VkPipelineStageFlags stageMask)
5635 {
5636 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5637 ANV_FROM_HANDLE(anv_event, event, _event);
5638
5639 cmd_buffer->state.pending_pipe_bits |= ANV_PIPE_POST_SYNC_BIT;
5640 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
5641
5642 anv_batch_emit(&cmd_buffer->batch, GENX(PIPE_CONTROL), pc) {
5643 if (stageMask & ANV_PIPELINE_STAGE_PIPELINED_BITS) {
5644 pc.StallAtPixelScoreboard = true;
5645 pc.CommandStreamerStallEnable = true;
5646 }
5647
5648 pc.DestinationAddressType = DAT_PPGTT;
5649 pc.PostSyncOperation = WriteImmediateData;
5650 pc.Address = (struct anv_address) {
5651 cmd_buffer->device->dynamic_state_pool.block_pool.bo,
5652 event->state.offset
5653 };
5654 pc.ImmediateData = VK_EVENT_RESET;
5655 }
5656 }
5657
5658 void genX(CmdWaitEvents)(
5659 VkCommandBuffer commandBuffer,
5660 uint32_t eventCount,
5661 const VkEvent* pEvents,
5662 VkPipelineStageFlags srcStageMask,
5663 VkPipelineStageFlags destStageMask,
5664 uint32_t memoryBarrierCount,
5665 const VkMemoryBarrier* pMemoryBarriers,
5666 uint32_t bufferMemoryBarrierCount,
5667 const VkBufferMemoryBarrier* pBufferMemoryBarriers,
5668 uint32_t imageMemoryBarrierCount,
5669 const VkImageMemoryBarrier* pImageMemoryBarriers)
5670 {
5671 #if GEN_GEN >= 8
5672 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5673
5674 for (uint32_t i = 0; i < eventCount; i++) {
5675 ANV_FROM_HANDLE(anv_event, event, pEvents[i]);
5676
5677 anv_batch_emit(&cmd_buffer->batch, GENX(MI_SEMAPHORE_WAIT), sem) {
5678 sem.WaitMode = PollingMode,
5679 sem.CompareOperation = COMPARE_SAD_EQUAL_SDD,
5680 sem.SemaphoreDataDword = VK_EVENT_SET,
5681 sem.SemaphoreAddress = (struct anv_address) {
5682 cmd_buffer->device->dynamic_state_pool.block_pool.bo,
5683 event->state.offset
5684 };
5685 }
5686 }
5687 #else
5688 anv_finishme("Implement events on gen7");
5689 #endif
5690
5691 genX(CmdPipelineBarrier)(commandBuffer, srcStageMask, destStageMask,
5692 false, /* byRegion */
5693 memoryBarrierCount, pMemoryBarriers,
5694 bufferMemoryBarrierCount, pBufferMemoryBarriers,
5695 imageMemoryBarrierCount, pImageMemoryBarriers);
5696 }
5697
5698 VkResult genX(CmdSetPerformanceOverrideINTEL)(
5699 VkCommandBuffer commandBuffer,
5700 const VkPerformanceOverrideInfoINTEL* pOverrideInfo)
5701 {
5702 ANV_FROM_HANDLE(anv_cmd_buffer, cmd_buffer, commandBuffer);
5703
5704 switch (pOverrideInfo->type) {
5705 case VK_PERFORMANCE_OVERRIDE_TYPE_NULL_HARDWARE_INTEL: {
5706 uint32_t dw;
5707
5708 #if GEN_GEN >= 9
5709 anv_pack_struct(&dw, GENX(CS_DEBUG_MODE2),
5710 ._3DRenderingInstructionDisable = pOverrideInfo->enable,
5711 .MediaInstructionDisable = pOverrideInfo->enable,
5712 ._3DRenderingInstructionDisableMask = true,
5713 .MediaInstructionDisableMask = true);
5714 emit_lri(&cmd_buffer->batch, GENX(CS_DEBUG_MODE2_num), dw);
5715 #else
5716 anv_pack_struct(&dw, GENX(INSTPM),
5717 ._3DRenderingInstructionDisable = pOverrideInfo->enable,
5718 .MediaInstructionDisable = pOverrideInfo->enable,
5719 ._3DRenderingInstructionDisableMask = true,
5720 .MediaInstructionDisableMask = true);
5721 emit_lri(&cmd_buffer->batch, GENX(INSTPM_num), dw);
5722 #endif
5723 break;
5724 }
5725
5726 case VK_PERFORMANCE_OVERRIDE_TYPE_FLUSH_GPU_CACHES_INTEL:
5727 if (pOverrideInfo->enable) {
5728 /* FLUSH ALL THE THINGS! As requested by the MDAPI team. */
5729 cmd_buffer->state.pending_pipe_bits |=
5730 ANV_PIPE_FLUSH_BITS |
5731 ANV_PIPE_INVALIDATE_BITS;
5732 genX(cmd_buffer_apply_pipe_flushes)(cmd_buffer);
5733 }
5734 break;
5735
5736 default:
5737 unreachable("Invalid override");
5738 }
5739
5740 return VK_SUCCESS;
5741 }
5742
5743 VkResult genX(CmdSetPerformanceStreamMarkerINTEL)(
5744 VkCommandBuffer commandBuffer,
5745 const VkPerformanceStreamMarkerInfoINTEL* pMarkerInfo)
5746 {
5747 /* TODO: Waiting on the register to write, might depend on generation. */
5748
5749 return VK_SUCCESS;
5750 }