i965: Require Kernel 3.6 for Gen4-5 platforms.
[mesa.git] / src / mesa / drivers / dri / i965 / intel_screen.c
1 /*
2 * Copyright 2003 VMware, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial portions
15 * of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
21 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26 #include <drm_fourcc.h>
27 #include <errno.h>
28 #include <time.h>
29 #include <unistd.h>
30 #include "main/context.h"
31 #include "main/framebuffer.h"
32 #include "main/renderbuffer.h"
33 #include "main/texobj.h"
34 #include "main/hash.h"
35 #include "main/fbobject.h"
36 #include "main/version.h"
37 #include "swrast/s_renderbuffer.h"
38 #include "util/ralloc.h"
39 #include "brw_defines.h"
40 #include "compiler/nir/nir.h"
41
42 #include "utils.h"
43 #include "xmlpool.h"
44
45 #ifndef DRM_FORMAT_MOD_INVALID
46 #define DRM_FORMAT_MOD_INVALID ((1ULL<<56) - 1)
47 #endif
48
49 #ifndef DRM_FORMAT_MOD_LINEAR
50 #define DRM_FORMAT_MOD_LINEAR 0
51 #endif
52
53 static const __DRIconfigOptionsExtension brw_config_options = {
54 .base = { __DRI_CONFIG_OPTIONS, 1 },
55 .xml =
56 DRI_CONF_BEGIN
57 DRI_CONF_SECTION_PERFORMANCE
58 DRI_CONF_VBLANK_MODE(DRI_CONF_VBLANK_ALWAYS_SYNC)
59 /* Options correspond to DRI_CONF_BO_REUSE_DISABLED,
60 * DRI_CONF_BO_REUSE_ALL
61 */
62 DRI_CONF_OPT_BEGIN_V(bo_reuse, enum, 1, "0:1")
63 DRI_CONF_DESC_BEGIN(en, "Buffer object reuse")
64 DRI_CONF_ENUM(0, "Disable buffer object reuse")
65 DRI_CONF_ENUM(1, "Enable reuse of all sizes of buffer objects")
66 DRI_CONF_DESC_END
67 DRI_CONF_OPT_END
68 DRI_CONF_SECTION_END
69
70 DRI_CONF_SECTION_QUALITY
71 DRI_CONF_FORCE_S3TC_ENABLE("false")
72
73 DRI_CONF_PRECISE_TRIG("false")
74
75 DRI_CONF_OPT_BEGIN(clamp_max_samples, int, -1)
76 DRI_CONF_DESC(en, "Clamp the value of GL_MAX_SAMPLES to the "
77 "given integer. If negative, then do not clamp.")
78 DRI_CONF_OPT_END
79 DRI_CONF_SECTION_END
80
81 DRI_CONF_SECTION_DEBUG
82 DRI_CONF_NO_RAST("false")
83 DRI_CONF_ALWAYS_FLUSH_BATCH("false")
84 DRI_CONF_ALWAYS_FLUSH_CACHE("false")
85 DRI_CONF_DISABLE_THROTTLING("false")
86 DRI_CONF_FORCE_GLSL_EXTENSIONS_WARN("false")
87 DRI_CONF_FORCE_GLSL_VERSION(0)
88 DRI_CONF_DISABLE_GLSL_LINE_CONTINUATIONS("false")
89 DRI_CONF_DISABLE_BLEND_FUNC_EXTENDED("false")
90 DRI_CONF_DUAL_COLOR_BLEND_BY_LOCATION("false")
91 DRI_CONF_ALLOW_GLSL_EXTENSION_DIRECTIVE_MIDSHADER("false")
92 DRI_CONF_ALLOW_HIGHER_COMPAT_VERSION("false")
93 DRI_CONF_FORCE_GLSL_ABS_SQRT("false")
94
95 DRI_CONF_OPT_BEGIN_B(shader_precompile, "true")
96 DRI_CONF_DESC(en, "Perform code generation at shader link time.")
97 DRI_CONF_OPT_END
98 DRI_CONF_SECTION_END
99
100 DRI_CONF_SECTION_MISCELLANEOUS
101 DRI_CONF_GLSL_ZERO_INIT("false")
102 DRI_CONF_SECTION_END
103 DRI_CONF_END
104 };
105
106 #include "intel_batchbuffer.h"
107 #include "intel_buffers.h"
108 #include "intel_bufmgr.h"
109 #include "intel_fbo.h"
110 #include "intel_mipmap_tree.h"
111 #include "intel_screen.h"
112 #include "intel_tex.h"
113 #include "intel_image.h"
114
115 #include "brw_context.h"
116
117 #include "i915_drm.h"
118
119 /**
120 * For debugging purposes, this returns a time in seconds.
121 */
122 double
123 get_time(void)
124 {
125 struct timespec tp;
126
127 clock_gettime(CLOCK_MONOTONIC, &tp);
128
129 return tp.tv_sec + tp.tv_nsec / 1000000000.0;
130 }
131
132 static const __DRItexBufferExtension intelTexBufferExtension = {
133 .base = { __DRI_TEX_BUFFER, 3 },
134
135 .setTexBuffer = intelSetTexBuffer,
136 .setTexBuffer2 = intelSetTexBuffer2,
137 .releaseTexBuffer = NULL,
138 };
139
140 static void
141 intel_dri2_flush_with_flags(__DRIcontext *cPriv,
142 __DRIdrawable *dPriv,
143 unsigned flags,
144 enum __DRI2throttleReason reason)
145 {
146 struct brw_context *brw = cPriv->driverPrivate;
147
148 if (!brw)
149 return;
150
151 struct gl_context *ctx = &brw->ctx;
152
153 FLUSH_VERTICES(ctx, 0);
154
155 if (flags & __DRI2_FLUSH_DRAWABLE)
156 intel_resolve_for_dri2_flush(brw, dPriv);
157
158 if (reason == __DRI2_THROTTLE_SWAPBUFFER)
159 brw->need_swap_throttle = true;
160 if (reason == __DRI2_THROTTLE_FLUSHFRONT)
161 brw->need_flush_throttle = true;
162
163 intel_batchbuffer_flush(brw);
164 }
165
166 /**
167 * Provides compatibility with loaders that only support the older (version
168 * 1-3) flush interface.
169 *
170 * That includes libGL up to Mesa 9.0, and the X Server at least up to 1.13.
171 */
172 static void
173 intel_dri2_flush(__DRIdrawable *drawable)
174 {
175 intel_dri2_flush_with_flags(drawable->driContextPriv, drawable,
176 __DRI2_FLUSH_DRAWABLE,
177 __DRI2_THROTTLE_SWAPBUFFER);
178 }
179
180 static const struct __DRI2flushExtensionRec intelFlushExtension = {
181 .base = { __DRI2_FLUSH, 4 },
182
183 .flush = intel_dri2_flush,
184 .invalidate = dri2InvalidateDrawable,
185 .flush_with_flags = intel_dri2_flush_with_flags,
186 };
187
188 static struct intel_image_format intel_image_formats[] = {
189 { __DRI_IMAGE_FOURCC_ARGB8888, __DRI_IMAGE_COMPONENTS_RGBA, 1,
190 { { 0, 0, 0, __DRI_IMAGE_FORMAT_ARGB8888, 4 } } },
191
192 { __DRI_IMAGE_FOURCC_ABGR8888, __DRI_IMAGE_COMPONENTS_RGBA, 1,
193 { { 0, 0, 0, __DRI_IMAGE_FORMAT_ABGR8888, 4 } } },
194
195 { __DRI_IMAGE_FOURCC_SARGB8888, __DRI_IMAGE_COMPONENTS_RGBA, 1,
196 { { 0, 0, 0, __DRI_IMAGE_FORMAT_SARGB8, 4 } } },
197
198 { __DRI_IMAGE_FOURCC_XRGB8888, __DRI_IMAGE_COMPONENTS_RGB, 1,
199 { { 0, 0, 0, __DRI_IMAGE_FORMAT_XRGB8888, 4 }, } },
200
201 { __DRI_IMAGE_FOURCC_XBGR8888, __DRI_IMAGE_COMPONENTS_RGB, 1,
202 { { 0, 0, 0, __DRI_IMAGE_FORMAT_XBGR8888, 4 }, } },
203
204 { __DRI_IMAGE_FOURCC_ARGB1555, __DRI_IMAGE_COMPONENTS_RGBA, 1,
205 { { 0, 0, 0, __DRI_IMAGE_FORMAT_ARGB1555, 2 } } },
206
207 { __DRI_IMAGE_FOURCC_RGB565, __DRI_IMAGE_COMPONENTS_RGB, 1,
208 { { 0, 0, 0, __DRI_IMAGE_FORMAT_RGB565, 2 } } },
209
210 { __DRI_IMAGE_FOURCC_R8, __DRI_IMAGE_COMPONENTS_R, 1,
211 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 }, } },
212
213 { __DRI_IMAGE_FOURCC_R16, __DRI_IMAGE_COMPONENTS_R, 1,
214 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R16, 1 }, } },
215
216 { __DRI_IMAGE_FOURCC_GR88, __DRI_IMAGE_COMPONENTS_RG, 1,
217 { { 0, 0, 0, __DRI_IMAGE_FORMAT_GR88, 2 }, } },
218
219 { __DRI_IMAGE_FOURCC_GR1616, __DRI_IMAGE_COMPONENTS_RG, 1,
220 { { 0, 0, 0, __DRI_IMAGE_FORMAT_GR1616, 2 }, } },
221
222 { __DRI_IMAGE_FOURCC_YUV410, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
223 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
224 { 1, 2, 2, __DRI_IMAGE_FORMAT_R8, 1 },
225 { 2, 2, 2, __DRI_IMAGE_FORMAT_R8, 1 } } },
226
227 { __DRI_IMAGE_FOURCC_YUV411, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
228 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
229 { 1, 2, 0, __DRI_IMAGE_FORMAT_R8, 1 },
230 { 2, 2, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
231
232 { __DRI_IMAGE_FOURCC_YUV420, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
233 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
234 { 1, 1, 1, __DRI_IMAGE_FORMAT_R8, 1 },
235 { 2, 1, 1, __DRI_IMAGE_FORMAT_R8, 1 } } },
236
237 { __DRI_IMAGE_FOURCC_YUV422, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
238 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
239 { 1, 1, 0, __DRI_IMAGE_FORMAT_R8, 1 },
240 { 2, 1, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
241
242 { __DRI_IMAGE_FOURCC_YUV444, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
243 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
244 { 1, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
245 { 2, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
246
247 { __DRI_IMAGE_FOURCC_YVU410, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
248 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
249 { 2, 2, 2, __DRI_IMAGE_FORMAT_R8, 1 },
250 { 1, 2, 2, __DRI_IMAGE_FORMAT_R8, 1 } } },
251
252 { __DRI_IMAGE_FOURCC_YVU411, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
253 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
254 { 2, 2, 0, __DRI_IMAGE_FORMAT_R8, 1 },
255 { 1, 2, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
256
257 { __DRI_IMAGE_FOURCC_YVU420, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
258 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
259 { 2, 1, 1, __DRI_IMAGE_FORMAT_R8, 1 },
260 { 1, 1, 1, __DRI_IMAGE_FORMAT_R8, 1 } } },
261
262 { __DRI_IMAGE_FOURCC_YVU422, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
263 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
264 { 2, 1, 0, __DRI_IMAGE_FORMAT_R8, 1 },
265 { 1, 1, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
266
267 { __DRI_IMAGE_FOURCC_YVU444, __DRI_IMAGE_COMPONENTS_Y_U_V, 3,
268 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
269 { 2, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
270 { 1, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 } } },
271
272 { __DRI_IMAGE_FOURCC_NV12, __DRI_IMAGE_COMPONENTS_Y_UV, 2,
273 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
274 { 1, 1, 1, __DRI_IMAGE_FORMAT_GR88, 2 } } },
275
276 { __DRI_IMAGE_FOURCC_NV16, __DRI_IMAGE_COMPONENTS_Y_UV, 2,
277 { { 0, 0, 0, __DRI_IMAGE_FORMAT_R8, 1 },
278 { 1, 1, 0, __DRI_IMAGE_FORMAT_GR88, 2 } } },
279
280 /* For YUYV buffers, we set up two overlapping DRI images and treat
281 * them as planar buffers in the compositors. Plane 0 is GR88 and
282 * samples YU or YV pairs and places Y into the R component, while
283 * plane 1 is ARGB and samples YUYV clusters and places pairs and
284 * places U into the G component and V into A. This lets the
285 * texture sampler interpolate the Y components correctly when
286 * sampling from plane 0, and interpolate U and V correctly when
287 * sampling from plane 1. */
288 { __DRI_IMAGE_FOURCC_YUYV, __DRI_IMAGE_COMPONENTS_Y_XUXV, 2,
289 { { 0, 0, 0, __DRI_IMAGE_FORMAT_GR88, 2 },
290 { 0, 1, 0, __DRI_IMAGE_FORMAT_ARGB8888, 4 } } }
291 };
292
293 static void
294 intel_image_warn_if_unaligned(__DRIimage *image, const char *func)
295 {
296 uint32_t tiling, swizzle;
297 drm_intel_bo_get_tiling(image->bo, &tiling, &swizzle);
298
299 if (tiling != I915_TILING_NONE && (image->offset & 0xfff)) {
300 _mesa_warning(NULL, "%s: offset 0x%08x not on tile boundary",
301 func, image->offset);
302 }
303 }
304
305 static struct intel_image_format *
306 intel_image_format_lookup(int fourcc)
307 {
308 struct intel_image_format *f = NULL;
309
310 for (unsigned i = 0; i < ARRAY_SIZE(intel_image_formats); i++) {
311 if (intel_image_formats[i].fourcc == fourcc) {
312 f = &intel_image_formats[i];
313 break;
314 }
315 }
316
317 return f;
318 }
319
320 static boolean intel_lookup_fourcc(int dri_format, int *fourcc)
321 {
322 for (unsigned i = 0; i < ARRAY_SIZE(intel_image_formats); i++) {
323 if (intel_image_formats[i].planes[0].dri_format == dri_format) {
324 *fourcc = intel_image_formats[i].fourcc;
325 return true;
326 }
327 }
328 return false;
329 }
330
331 static __DRIimage *
332 intel_allocate_image(struct intel_screen *screen, int dri_format,
333 void *loaderPrivate)
334 {
335 __DRIimage *image;
336
337 image = calloc(1, sizeof *image);
338 if (image == NULL)
339 return NULL;
340
341 image->screen = screen;
342 image->dri_format = dri_format;
343 image->offset = 0;
344
345 image->format = driImageFormatToGLFormat(dri_format);
346 if (dri_format != __DRI_IMAGE_FORMAT_NONE &&
347 image->format == MESA_FORMAT_NONE) {
348 free(image);
349 return NULL;
350 }
351
352 image->internal_format = _mesa_get_format_base_format(image->format);
353 image->data = loaderPrivate;
354
355 return image;
356 }
357
358 /**
359 * Sets up a DRIImage structure to point to a slice out of a miptree.
360 */
361 static void
362 intel_setup_image_from_mipmap_tree(struct brw_context *brw, __DRIimage *image,
363 struct intel_mipmap_tree *mt, GLuint level,
364 GLuint zoffset)
365 {
366 intel_miptree_make_shareable(brw, mt);
367
368 intel_miptree_check_level_layer(mt, level, zoffset);
369
370 image->width = minify(mt->physical_width0, level - mt->first_level);
371 image->height = minify(mt->physical_height0, level - mt->first_level);
372 image->pitch = mt->pitch;
373
374 image->offset = intel_miptree_get_tile_offsets(mt, level, zoffset,
375 &image->tile_x,
376 &image->tile_y);
377
378 drm_intel_bo_unreference(image->bo);
379 image->bo = mt->bo;
380 drm_intel_bo_reference(mt->bo);
381 }
382
383 static __DRIimage *
384 intel_create_image_from_name(__DRIscreen *dri_screen,
385 int width, int height, int format,
386 int name, int pitch, void *loaderPrivate)
387 {
388 struct intel_screen *screen = dri_screen->driverPrivate;
389 __DRIimage *image;
390 int cpp;
391
392 image = intel_allocate_image(screen, format, loaderPrivate);
393 if (image == NULL)
394 return NULL;
395
396 if (image->format == MESA_FORMAT_NONE)
397 cpp = 1;
398 else
399 cpp = _mesa_get_format_bytes(image->format);
400
401 image->width = width;
402 image->height = height;
403 image->pitch = pitch * cpp;
404 image->bo = drm_intel_bo_gem_create_from_name(screen->bufmgr, "image",
405 name);
406 if (!image->bo) {
407 free(image);
408 return NULL;
409 }
410
411 return image;
412 }
413
414 static __DRIimage *
415 intel_create_image_from_renderbuffer(__DRIcontext *context,
416 int renderbuffer, void *loaderPrivate)
417 {
418 __DRIimage *image;
419 struct brw_context *brw = context->driverPrivate;
420 struct gl_context *ctx = &brw->ctx;
421 struct gl_renderbuffer *rb;
422 struct intel_renderbuffer *irb;
423
424 rb = _mesa_lookup_renderbuffer(ctx, renderbuffer);
425 if (!rb) {
426 _mesa_error(ctx, GL_INVALID_OPERATION, "glRenderbufferExternalMESA");
427 return NULL;
428 }
429
430 irb = intel_renderbuffer(rb);
431 intel_miptree_make_shareable(brw, irb->mt);
432 image = calloc(1, sizeof *image);
433 if (image == NULL)
434 return NULL;
435
436 image->internal_format = rb->InternalFormat;
437 image->format = rb->Format;
438 image->offset = 0;
439 image->data = loaderPrivate;
440 drm_intel_bo_unreference(image->bo);
441 image->bo = irb->mt->bo;
442 drm_intel_bo_reference(irb->mt->bo);
443 image->width = rb->Width;
444 image->height = rb->Height;
445 image->pitch = irb->mt->pitch;
446 image->dri_format = driGLFormatToImageFormat(image->format);
447 image->has_depthstencil = irb->mt->stencil_mt? true : false;
448
449 rb->NeedsFinishRenderTexture = true;
450 return image;
451 }
452
453 static __DRIimage *
454 intel_create_image_from_texture(__DRIcontext *context, int target,
455 unsigned texture, int zoffset,
456 int level,
457 unsigned *error,
458 void *loaderPrivate)
459 {
460 __DRIimage *image;
461 struct brw_context *brw = context->driverPrivate;
462 struct gl_texture_object *obj;
463 struct intel_texture_object *iobj;
464 GLuint face = 0;
465
466 obj = _mesa_lookup_texture(&brw->ctx, texture);
467 if (!obj || obj->Target != target) {
468 *error = __DRI_IMAGE_ERROR_BAD_PARAMETER;
469 return NULL;
470 }
471
472 if (target == GL_TEXTURE_CUBE_MAP)
473 face = zoffset;
474
475 _mesa_test_texobj_completeness(&brw->ctx, obj);
476 iobj = intel_texture_object(obj);
477 if (!obj->_BaseComplete || (level > 0 && !obj->_MipmapComplete)) {
478 *error = __DRI_IMAGE_ERROR_BAD_PARAMETER;
479 return NULL;
480 }
481
482 if (level < obj->BaseLevel || level > obj->_MaxLevel) {
483 *error = __DRI_IMAGE_ERROR_BAD_MATCH;
484 return NULL;
485 }
486
487 if (target == GL_TEXTURE_3D && obj->Image[face][level]->Depth < zoffset) {
488 *error = __DRI_IMAGE_ERROR_BAD_MATCH;
489 return NULL;
490 }
491 image = calloc(1, sizeof *image);
492 if (image == NULL) {
493 *error = __DRI_IMAGE_ERROR_BAD_ALLOC;
494 return NULL;
495 }
496
497 image->internal_format = obj->Image[face][level]->InternalFormat;
498 image->format = obj->Image[face][level]->TexFormat;
499 image->data = loaderPrivate;
500 intel_setup_image_from_mipmap_tree(brw, image, iobj->mt, level, zoffset);
501 image->dri_format = driGLFormatToImageFormat(image->format);
502 image->has_depthstencil = iobj->mt->stencil_mt? true : false;
503 if (image->dri_format == MESA_FORMAT_NONE) {
504 *error = __DRI_IMAGE_ERROR_BAD_PARAMETER;
505 free(image);
506 return NULL;
507 }
508
509 *error = __DRI_IMAGE_ERROR_SUCCESS;
510 return image;
511 }
512
513 static void
514 intel_destroy_image(__DRIimage *image)
515 {
516 drm_intel_bo_unreference(image->bo);
517 free(image);
518 }
519
520 enum modifier_priority {
521 MODIFIER_PRIORITY_INVALID = 0,
522 MODIFIER_PRIORITY_LINEAR,
523 MODIFIER_PRIORITY_X,
524 MODIFIER_PRIORITY_Y,
525 };
526
527 const uint64_t priority_to_modifier[] = {
528 [MODIFIER_PRIORITY_INVALID] = DRM_FORMAT_MOD_INVALID,
529 [MODIFIER_PRIORITY_LINEAR] = DRM_FORMAT_MOD_LINEAR,
530 [MODIFIER_PRIORITY_X] = I915_FORMAT_MOD_X_TILED,
531 [MODIFIER_PRIORITY_Y] = I915_FORMAT_MOD_Y_TILED,
532 };
533
534 static uint64_t
535 select_best_modifier(struct gen_device_info *devinfo,
536 const uint64_t *modifiers,
537 const unsigned count)
538 {
539 enum modifier_priority prio = MODIFIER_PRIORITY_INVALID;
540
541 for (int i = 0; i < count; i++) {
542 switch (modifiers[i]) {
543 case I915_FORMAT_MOD_Y_TILED:
544 prio = MAX2(prio, MODIFIER_PRIORITY_Y);
545 break;
546 case I915_FORMAT_MOD_X_TILED:
547 prio = MAX2(prio, MODIFIER_PRIORITY_X);
548 break;
549 case DRM_FORMAT_MOD_LINEAR:
550 prio = MAX2(prio, MODIFIER_PRIORITY_LINEAR);
551 break;
552 case DRM_FORMAT_MOD_INVALID:
553 default:
554 break;
555 }
556 }
557
558 return priority_to_modifier[prio];
559 }
560
561 static __DRIimage *
562 intel_create_image_common(__DRIscreen *dri_screen,
563 int width, int height, int format,
564 unsigned int use,
565 const uint64_t *modifiers,
566 unsigned count,
567 void *loaderPrivate)
568 {
569 __DRIimage *image;
570 struct intel_screen *screen = dri_screen->driverPrivate;
571 /* Historically, X-tiled was the default, and so lack of modifier means
572 * X-tiled.
573 */
574 uint32_t tiling = I915_TILING_X;
575 int cpp;
576 unsigned long pitch;
577
578 /* Callers of this may specify a modifier, or a dri usage, but not both. The
579 * newer modifier interface deprecates the older usage flags newer modifier
580 * interface deprecates the older usage flags.
581 */
582 assert(!(use && count));
583
584 uint64_t modifier = select_best_modifier(&screen->devinfo, modifiers, count);
585 switch (modifier) {
586 case I915_FORMAT_MOD_X_TILED:
587 assert(tiling == I915_TILING_X);
588 break;
589 case DRM_FORMAT_MOD_LINEAR:
590 tiling = I915_TILING_NONE;
591 break;
592 case I915_FORMAT_MOD_Y_TILED:
593 tiling = I915_TILING_Y;
594 break;
595 case DRM_FORMAT_MOD_INVALID:
596 if (modifiers)
597 return NULL;
598 default:
599 break;
600 }
601
602 if (use & __DRI_IMAGE_USE_CURSOR) {
603 if (width != 64 || height != 64)
604 return NULL;
605 tiling = I915_TILING_NONE;
606 }
607
608 if (use & __DRI_IMAGE_USE_LINEAR)
609 tiling = I915_TILING_NONE;
610
611 image = intel_allocate_image(screen, format, loaderPrivate);
612 if (image == NULL)
613 return NULL;
614
615 cpp = _mesa_get_format_bytes(image->format);
616 image->bo = drm_intel_bo_alloc_tiled(screen->bufmgr, "image",
617 width, height, cpp, &tiling,
618 &pitch, 0);
619 if (image->bo == NULL) {
620 free(image);
621 return NULL;
622 }
623 image->width = width;
624 image->height = height;
625 image->pitch = pitch;
626 image->modifier = modifier;
627
628 return image;
629 }
630
631 static __DRIimage *
632 intel_create_image(__DRIscreen *dri_screen,
633 int width, int height, int format,
634 unsigned int use,
635 void *loaderPrivate)
636 {
637 return intel_create_image_common(dri_screen, width, height, format, use, NULL, 0,
638 loaderPrivate);
639 }
640
641 static __DRIimage *
642 intel_create_image_with_modifiers(__DRIscreen *dri_screen,
643 int width, int height, int format,
644 const uint64_t *modifiers,
645 const unsigned count,
646 void *loaderPrivate)
647 {
648 return intel_create_image_common(dri_screen, width, height, format, 0,
649 modifiers, count, loaderPrivate);
650 }
651
652 static GLboolean
653 intel_query_image(__DRIimage *image, int attrib, int *value)
654 {
655 switch (attrib) {
656 case __DRI_IMAGE_ATTRIB_STRIDE:
657 *value = image->pitch;
658 return true;
659 case __DRI_IMAGE_ATTRIB_HANDLE:
660 *value = image->bo->handle;
661 return true;
662 case __DRI_IMAGE_ATTRIB_NAME:
663 return !drm_intel_bo_flink(image->bo, (uint32_t *) value);
664 case __DRI_IMAGE_ATTRIB_FORMAT:
665 *value = image->dri_format;
666 return true;
667 case __DRI_IMAGE_ATTRIB_WIDTH:
668 *value = image->width;
669 return true;
670 case __DRI_IMAGE_ATTRIB_HEIGHT:
671 *value = image->height;
672 return true;
673 case __DRI_IMAGE_ATTRIB_COMPONENTS:
674 if (image->planar_format == NULL)
675 return false;
676 *value = image->planar_format->components;
677 return true;
678 case __DRI_IMAGE_ATTRIB_FD:
679 return !drm_intel_bo_gem_export_to_prime(image->bo, value);
680 case __DRI_IMAGE_ATTRIB_FOURCC:
681 return intel_lookup_fourcc(image->dri_format, value);
682 case __DRI_IMAGE_ATTRIB_NUM_PLANES:
683 *value = 1;
684 return true;
685 case __DRI_IMAGE_ATTRIB_OFFSET:
686 *value = image->offset;
687 return true;
688 case __DRI_IMAGE_ATTRIB_MODIFIER_LOWER:
689 *value = (image->modifier & 0xffffffff);
690 return true;
691 case __DRI_IMAGE_ATTRIB_MODIFIER_UPPER:
692 *value = ((image->modifier >> 32) & 0xffffffff);
693 return true;
694
695 default:
696 return false;
697 }
698 }
699
700 static __DRIimage *
701 intel_dup_image(__DRIimage *orig_image, void *loaderPrivate)
702 {
703 __DRIimage *image;
704
705 image = calloc(1, sizeof *image);
706 if (image == NULL)
707 return NULL;
708
709 drm_intel_bo_reference(orig_image->bo);
710 image->bo = orig_image->bo;
711 image->internal_format = orig_image->internal_format;
712 image->planar_format = orig_image->planar_format;
713 image->dri_format = orig_image->dri_format;
714 image->format = orig_image->format;
715 image->offset = orig_image->offset;
716 image->width = orig_image->width;
717 image->height = orig_image->height;
718 image->pitch = orig_image->pitch;
719 image->tile_x = orig_image->tile_x;
720 image->tile_y = orig_image->tile_y;
721 image->has_depthstencil = orig_image->has_depthstencil;
722 image->data = loaderPrivate;
723
724 memcpy(image->strides, orig_image->strides, sizeof(image->strides));
725 memcpy(image->offsets, orig_image->offsets, sizeof(image->offsets));
726
727 return image;
728 }
729
730 static GLboolean
731 intel_validate_usage(__DRIimage *image, unsigned int use)
732 {
733 if (use & __DRI_IMAGE_USE_CURSOR) {
734 if (image->width != 64 || image->height != 64)
735 return GL_FALSE;
736 }
737
738 return GL_TRUE;
739 }
740
741 static __DRIimage *
742 intel_create_image_from_names(__DRIscreen *dri_screen,
743 int width, int height, int fourcc,
744 int *names, int num_names,
745 int *strides, int *offsets,
746 void *loaderPrivate)
747 {
748 struct intel_image_format *f = NULL;
749 __DRIimage *image;
750 int i, index;
751
752 if (dri_screen == NULL || names == NULL || num_names != 1)
753 return NULL;
754
755 f = intel_image_format_lookup(fourcc);
756 if (f == NULL)
757 return NULL;
758
759 image = intel_create_image_from_name(dri_screen, width, height,
760 __DRI_IMAGE_FORMAT_NONE,
761 names[0], strides[0],
762 loaderPrivate);
763
764 if (image == NULL)
765 return NULL;
766
767 image->planar_format = f;
768 for (i = 0; i < f->nplanes; i++) {
769 index = f->planes[i].buffer_index;
770 image->offsets[index] = offsets[index];
771 image->strides[index] = strides[index];
772 }
773
774 return image;
775 }
776
777 static __DRIimage *
778 intel_create_image_from_fds(__DRIscreen *dri_screen,
779 int width, int height, int fourcc,
780 int *fds, int num_fds, int *strides, int *offsets,
781 void *loaderPrivate)
782 {
783 struct intel_screen *screen = dri_screen->driverPrivate;
784 struct intel_image_format *f;
785 __DRIimage *image;
786 int i, index;
787
788 if (fds == NULL || num_fds < 1)
789 return NULL;
790
791 /* We only support all planes from the same bo */
792 for (i = 0; i < num_fds; i++)
793 if (fds[0] != fds[i])
794 return NULL;
795
796 f = intel_image_format_lookup(fourcc);
797 if (f == NULL)
798 return NULL;
799
800 if (f->nplanes == 1)
801 image = intel_allocate_image(screen, f->planes[0].dri_format,
802 loaderPrivate);
803 else
804 image = intel_allocate_image(screen, __DRI_IMAGE_FORMAT_NONE,
805 loaderPrivate);
806
807 if (image == NULL)
808 return NULL;
809
810 image->width = width;
811 image->height = height;
812 image->pitch = strides[0];
813
814 image->planar_format = f;
815 int size = 0;
816 for (i = 0; i < f->nplanes; i++) {
817 index = f->planes[i].buffer_index;
818 image->offsets[index] = offsets[index];
819 image->strides[index] = strides[index];
820
821 const int plane_height = height >> f->planes[i].height_shift;
822 const int end = offsets[index] + plane_height * strides[index];
823 if (size < end)
824 size = end;
825 }
826
827 image->bo = drm_intel_bo_gem_create_from_prime(screen->bufmgr,
828 fds[0], size);
829 if (image->bo == NULL) {
830 free(image);
831 return NULL;
832 }
833
834 if (f->nplanes == 1) {
835 image->offset = image->offsets[0];
836 intel_image_warn_if_unaligned(image, __func__);
837 }
838
839 return image;
840 }
841
842 static __DRIimage *
843 intel_create_image_from_dma_bufs(__DRIscreen *dri_screen,
844 int width, int height, int fourcc,
845 int *fds, int num_fds,
846 int *strides, int *offsets,
847 enum __DRIYUVColorSpace yuv_color_space,
848 enum __DRISampleRange sample_range,
849 enum __DRIChromaSiting horizontal_siting,
850 enum __DRIChromaSiting vertical_siting,
851 unsigned *error,
852 void *loaderPrivate)
853 {
854 __DRIimage *image;
855 struct intel_image_format *f = intel_image_format_lookup(fourcc);
856
857 if (!f) {
858 *error = __DRI_IMAGE_ERROR_BAD_MATCH;
859 return NULL;
860 }
861
862 image = intel_create_image_from_fds(dri_screen, width, height, fourcc, fds,
863 num_fds, strides, offsets,
864 loaderPrivate);
865
866 /*
867 * Invalid parameters and any inconsistencies between are assumed to be
868 * checked by the caller. Therefore besides unsupported formats one can fail
869 * only in allocation.
870 */
871 if (!image) {
872 *error = __DRI_IMAGE_ERROR_BAD_ALLOC;
873 return NULL;
874 }
875
876 image->dma_buf_imported = true;
877 image->yuv_color_space = yuv_color_space;
878 image->sample_range = sample_range;
879 image->horizontal_siting = horizontal_siting;
880 image->vertical_siting = vertical_siting;
881
882 *error = __DRI_IMAGE_ERROR_SUCCESS;
883 return image;
884 }
885
886 static __DRIimage *
887 intel_from_planar(__DRIimage *parent, int plane, void *loaderPrivate)
888 {
889 int width, height, offset, stride, dri_format, index;
890 struct intel_image_format *f;
891 __DRIimage *image;
892
893 if (parent == NULL || parent->planar_format == NULL)
894 return NULL;
895
896 f = parent->planar_format;
897
898 if (plane >= f->nplanes)
899 return NULL;
900
901 width = parent->width >> f->planes[plane].width_shift;
902 height = parent->height >> f->planes[plane].height_shift;
903 dri_format = f->planes[plane].dri_format;
904 index = f->planes[plane].buffer_index;
905 offset = parent->offsets[index];
906 stride = parent->strides[index];
907
908 image = intel_allocate_image(parent->screen, dri_format, loaderPrivate);
909 if (image == NULL)
910 return NULL;
911
912 if (offset + height * stride > parent->bo->size) {
913 _mesa_warning(NULL, "intel_create_sub_image: subimage out of bounds");
914 free(image);
915 return NULL;
916 }
917
918 image->bo = parent->bo;
919 drm_intel_bo_reference(parent->bo);
920
921 image->width = width;
922 image->height = height;
923 image->pitch = stride;
924 image->offset = offset;
925
926 intel_image_warn_if_unaligned(image, __func__);
927
928 return image;
929 }
930
931 static const __DRIimageExtension intelImageExtension = {
932 .base = { __DRI_IMAGE, 14 },
933
934 .createImageFromName = intel_create_image_from_name,
935 .createImageFromRenderbuffer = intel_create_image_from_renderbuffer,
936 .destroyImage = intel_destroy_image,
937 .createImage = intel_create_image,
938 .queryImage = intel_query_image,
939 .dupImage = intel_dup_image,
940 .validateUsage = intel_validate_usage,
941 .createImageFromNames = intel_create_image_from_names,
942 .fromPlanar = intel_from_planar,
943 .createImageFromTexture = intel_create_image_from_texture,
944 .createImageFromFds = intel_create_image_from_fds,
945 .createImageFromDmaBufs = intel_create_image_from_dma_bufs,
946 .blitImage = NULL,
947 .getCapabilities = NULL,
948 .mapImage = NULL,
949 .unmapImage = NULL,
950 .createImageWithModifiers = intel_create_image_with_modifiers,
951 };
952
953 static int
954 brw_query_renderer_integer(__DRIscreen *dri_screen,
955 int param, unsigned int *value)
956 {
957 const struct intel_screen *const screen =
958 (struct intel_screen *) dri_screen->driverPrivate;
959
960 switch (param) {
961 case __DRI2_RENDERER_VENDOR_ID:
962 value[0] = 0x8086;
963 return 0;
964 case __DRI2_RENDERER_DEVICE_ID:
965 value[0] = screen->deviceID;
966 return 0;
967 case __DRI2_RENDERER_ACCELERATED:
968 value[0] = 1;
969 return 0;
970 case __DRI2_RENDERER_VIDEO_MEMORY: {
971 /* Once a batch uses more than 75% of the maximum mappable size, we
972 * assume that there's some fragmentation, and we start doing extra
973 * flushing, etc. That's the big cliff apps will care about.
974 */
975 size_t aper_size;
976 size_t mappable_size;
977
978 drm_intel_get_aperture_sizes(dri_screen->fd, &mappable_size, &aper_size);
979
980 const unsigned gpu_mappable_megabytes =
981 (aper_size / (1024 * 1024)) * 3 / 4;
982
983 const long system_memory_pages = sysconf(_SC_PHYS_PAGES);
984 const long system_page_size = sysconf(_SC_PAGE_SIZE);
985
986 if (system_memory_pages <= 0 || system_page_size <= 0)
987 return -1;
988
989 const uint64_t system_memory_bytes = (uint64_t) system_memory_pages
990 * (uint64_t) system_page_size;
991
992 const unsigned system_memory_megabytes =
993 (unsigned) (system_memory_bytes / (1024 * 1024));
994
995 value[0] = MIN2(system_memory_megabytes, gpu_mappable_megabytes);
996 return 0;
997 }
998 case __DRI2_RENDERER_UNIFIED_MEMORY_ARCHITECTURE:
999 value[0] = 1;
1000 return 0;
1001 case __DRI2_RENDERER_HAS_TEXTURE_3D:
1002 value[0] = 1;
1003 return 0;
1004 default:
1005 return driQueryRendererIntegerCommon(dri_screen, param, value);
1006 }
1007
1008 return -1;
1009 }
1010
1011 static int
1012 brw_query_renderer_string(__DRIscreen *dri_screen,
1013 int param, const char **value)
1014 {
1015 const struct intel_screen *screen =
1016 (struct intel_screen *) dri_screen->driverPrivate;
1017
1018 switch (param) {
1019 case __DRI2_RENDERER_VENDOR_ID:
1020 value[0] = brw_vendor_string;
1021 return 0;
1022 case __DRI2_RENDERER_DEVICE_ID:
1023 value[0] = brw_get_renderer_string(screen);
1024 return 0;
1025 default:
1026 break;
1027 }
1028
1029 return -1;
1030 }
1031
1032 static const __DRI2rendererQueryExtension intelRendererQueryExtension = {
1033 .base = { __DRI2_RENDERER_QUERY, 1 },
1034
1035 .queryInteger = brw_query_renderer_integer,
1036 .queryString = brw_query_renderer_string
1037 };
1038
1039 static const __DRIrobustnessExtension dri2Robustness = {
1040 .base = { __DRI2_ROBUSTNESS, 1 }
1041 };
1042
1043 static const __DRIextension *screenExtensions[] = {
1044 &intelTexBufferExtension.base,
1045 &intelFenceExtension.base,
1046 &intelFlushExtension.base,
1047 &intelImageExtension.base,
1048 &intelRendererQueryExtension.base,
1049 &dri2ConfigQueryExtension.base,
1050 NULL
1051 };
1052
1053 static const __DRIextension *intelRobustScreenExtensions[] = {
1054 &intelTexBufferExtension.base,
1055 &intelFenceExtension.base,
1056 &intelFlushExtension.base,
1057 &intelImageExtension.base,
1058 &intelRendererQueryExtension.base,
1059 &dri2ConfigQueryExtension.base,
1060 &dri2Robustness.base,
1061 NULL
1062 };
1063
1064 static int
1065 intel_get_param(struct intel_screen *screen, int param, int *value)
1066 {
1067 int ret = 0;
1068 struct drm_i915_getparam gp;
1069
1070 memset(&gp, 0, sizeof(gp));
1071 gp.param = param;
1072 gp.value = value;
1073
1074 if (drmIoctl(screen->driScrnPriv->fd, DRM_IOCTL_I915_GETPARAM, &gp) == -1) {
1075 ret = -errno;
1076 if (ret != -EINVAL)
1077 _mesa_warning(NULL, "drm_i915_getparam: %d", ret);
1078 }
1079
1080 return ret;
1081 }
1082
1083 static bool
1084 intel_get_boolean(struct intel_screen *screen, int param)
1085 {
1086 int value = 0;
1087 return (intel_get_param(screen, param, &value) == 0) && value;
1088 }
1089
1090 static int
1091 intel_get_integer(struct intel_screen *screen, int param)
1092 {
1093 int value = -1;
1094
1095 if (intel_get_param(screen, param, &value) == 0)
1096 return value;
1097
1098 return -1;
1099 }
1100
1101 static void
1102 intelDestroyScreen(__DRIscreen * sPriv)
1103 {
1104 struct intel_screen *screen = sPriv->driverPrivate;
1105
1106 dri_bufmgr_destroy(screen->bufmgr);
1107 driDestroyOptionInfo(&screen->optionCache);
1108
1109 ralloc_free(screen);
1110 sPriv->driverPrivate = NULL;
1111 }
1112
1113
1114 /**
1115 * This is called when we need to set up GL rendering to a new X window.
1116 */
1117 static GLboolean
1118 intelCreateBuffer(__DRIscreen *dri_screen,
1119 __DRIdrawable * driDrawPriv,
1120 const struct gl_config * mesaVis, GLboolean isPixmap)
1121 {
1122 struct intel_renderbuffer *rb;
1123 struct intel_screen *screen = (struct intel_screen *)
1124 dri_screen->driverPrivate;
1125 mesa_format rgbFormat;
1126 unsigned num_samples =
1127 intel_quantize_num_samples(screen, mesaVis->samples);
1128 struct gl_framebuffer *fb;
1129
1130 if (isPixmap)
1131 return false;
1132
1133 fb = CALLOC_STRUCT(gl_framebuffer);
1134 if (!fb)
1135 return false;
1136
1137 _mesa_initialize_window_framebuffer(fb, mesaVis);
1138
1139 if (screen->winsys_msaa_samples_override != -1) {
1140 num_samples = screen->winsys_msaa_samples_override;
1141 fb->Visual.samples = num_samples;
1142 }
1143
1144 if (mesaVis->redBits == 5) {
1145 rgbFormat = mesaVis->redMask == 0x1f ? MESA_FORMAT_R5G6B5_UNORM
1146 : MESA_FORMAT_B5G6R5_UNORM;
1147 } else if (mesaVis->sRGBCapable) {
1148 rgbFormat = mesaVis->redMask == 0xff ? MESA_FORMAT_R8G8B8A8_SRGB
1149 : MESA_FORMAT_B8G8R8A8_SRGB;
1150 } else if (mesaVis->alphaBits == 0) {
1151 rgbFormat = mesaVis->redMask == 0xff ? MESA_FORMAT_R8G8B8X8_UNORM
1152 : MESA_FORMAT_B8G8R8X8_UNORM;
1153 } else {
1154 rgbFormat = mesaVis->redMask == 0xff ? MESA_FORMAT_R8G8B8A8_SRGB
1155 : MESA_FORMAT_B8G8R8A8_SRGB;
1156 fb->Visual.sRGBCapable = true;
1157 }
1158
1159 /* setup the hardware-based renderbuffers */
1160 rb = intel_create_renderbuffer(rgbFormat, num_samples);
1161 _mesa_add_renderbuffer(fb, BUFFER_FRONT_LEFT, &rb->Base.Base);
1162
1163 if (mesaVis->doubleBufferMode) {
1164 rb = intel_create_renderbuffer(rgbFormat, num_samples);
1165 _mesa_add_renderbuffer(fb, BUFFER_BACK_LEFT, &rb->Base.Base);
1166 }
1167
1168 /*
1169 * Assert here that the gl_config has an expected depth/stencil bit
1170 * combination: one of d24/s8, d16/s0, d0/s0. (See intelInitScreen2(),
1171 * which constructs the advertised configs.)
1172 */
1173 if (mesaVis->depthBits == 24) {
1174 assert(mesaVis->stencilBits == 8);
1175
1176 if (screen->devinfo.has_hiz_and_separate_stencil) {
1177 rb = intel_create_private_renderbuffer(MESA_FORMAT_Z24_UNORM_X8_UINT,
1178 num_samples);
1179 _mesa_add_renderbuffer(fb, BUFFER_DEPTH, &rb->Base.Base);
1180 rb = intel_create_private_renderbuffer(MESA_FORMAT_S_UINT8,
1181 num_samples);
1182 _mesa_add_renderbuffer(fb, BUFFER_STENCIL, &rb->Base.Base);
1183 } else {
1184 /*
1185 * Use combined depth/stencil. Note that the renderbuffer is
1186 * attached to two attachment points.
1187 */
1188 rb = intel_create_private_renderbuffer(MESA_FORMAT_Z24_UNORM_S8_UINT,
1189 num_samples);
1190 _mesa_add_renderbuffer(fb, BUFFER_DEPTH, &rb->Base.Base);
1191 _mesa_add_renderbuffer(fb, BUFFER_STENCIL, &rb->Base.Base);
1192 }
1193 }
1194 else if (mesaVis->depthBits == 16) {
1195 assert(mesaVis->stencilBits == 0);
1196 rb = intel_create_private_renderbuffer(MESA_FORMAT_Z_UNORM16,
1197 num_samples);
1198 _mesa_add_renderbuffer(fb, BUFFER_DEPTH, &rb->Base.Base);
1199 }
1200 else {
1201 assert(mesaVis->depthBits == 0);
1202 assert(mesaVis->stencilBits == 0);
1203 }
1204
1205 /* now add any/all software-based renderbuffers we may need */
1206 _swrast_add_soft_renderbuffers(fb,
1207 false, /* never sw color */
1208 false, /* never sw depth */
1209 false, /* never sw stencil */
1210 mesaVis->accumRedBits > 0,
1211 false, /* never sw alpha */
1212 false /* never sw aux */ );
1213 driDrawPriv->driverPrivate = fb;
1214
1215 return true;
1216 }
1217
1218 static void
1219 intelDestroyBuffer(__DRIdrawable * driDrawPriv)
1220 {
1221 struct gl_framebuffer *fb = driDrawPriv->driverPrivate;
1222
1223 _mesa_reference_framebuffer(&fb, NULL);
1224 }
1225
1226 static void
1227 intel_detect_sseu(struct intel_screen *screen)
1228 {
1229 assert(screen->devinfo.gen >= 8);
1230 int ret;
1231
1232 screen->subslice_total = -1;
1233 screen->eu_total = -1;
1234
1235 ret = intel_get_param(screen, I915_PARAM_SUBSLICE_TOTAL,
1236 &screen->subslice_total);
1237 if (ret < 0 && ret != -EINVAL)
1238 goto err_out;
1239
1240 ret = intel_get_param(screen,
1241 I915_PARAM_EU_TOTAL, &screen->eu_total);
1242 if (ret < 0 && ret != -EINVAL)
1243 goto err_out;
1244
1245 /* Without this information, we cannot get the right Braswell brandstrings,
1246 * and we have to use conservative numbers for GPGPU on many platforms, but
1247 * otherwise, things will just work.
1248 */
1249 if (screen->subslice_total < 1 || screen->eu_total < 1)
1250 _mesa_warning(NULL,
1251 "Kernel 4.1 required to properly query GPU properties.\n");
1252
1253 return;
1254
1255 err_out:
1256 screen->subslice_total = -1;
1257 screen->eu_total = -1;
1258 _mesa_warning(NULL, "Failed to query GPU properties (%s).\n", strerror(-ret));
1259 }
1260
1261 static bool
1262 intel_init_bufmgr(struct intel_screen *screen)
1263 {
1264 __DRIscreen *dri_screen = screen->driScrnPriv;
1265
1266 screen->no_hw = getenv("INTEL_NO_HW") != NULL;
1267
1268 screen->bufmgr = intel_bufmgr_gem_init(dri_screen->fd, BATCH_SZ);
1269 if (screen->bufmgr == NULL) {
1270 fprintf(stderr, "[%s:%u] Error initializing buffer manager.\n",
1271 __func__, __LINE__);
1272 return false;
1273 }
1274
1275 drm_intel_bufmgr_gem_enable_fenced_relocs(screen->bufmgr);
1276
1277 if (!intel_get_boolean(screen, I915_PARAM_HAS_WAIT_TIMEOUT)) {
1278 fprintf(stderr, "[%s: %u] Kernel 3.6 required.\n", __func__, __LINE__);
1279 return false;
1280 }
1281
1282 return true;
1283 }
1284
1285 static bool
1286 intel_detect_swizzling(struct intel_screen *screen)
1287 {
1288 drm_intel_bo *buffer;
1289 unsigned long flags = 0;
1290 unsigned long aligned_pitch;
1291 uint32_t tiling = I915_TILING_X;
1292 uint32_t swizzle_mode = 0;
1293
1294 buffer = drm_intel_bo_alloc_tiled(screen->bufmgr, "swizzle test",
1295 64, 64, 4,
1296 &tiling, &aligned_pitch, flags);
1297 if (buffer == NULL)
1298 return false;
1299
1300 drm_intel_bo_get_tiling(buffer, &tiling, &swizzle_mode);
1301 drm_intel_bo_unreference(buffer);
1302
1303 if (swizzle_mode == I915_BIT_6_SWIZZLE_NONE)
1304 return false;
1305 else
1306 return true;
1307 }
1308
1309 static int
1310 intel_detect_timestamp(struct intel_screen *screen)
1311 {
1312 uint64_t dummy = 0, last = 0;
1313 int upper, lower, loops;
1314
1315 /* On 64bit systems, some old kernels trigger a hw bug resulting in the
1316 * TIMESTAMP register being shifted and the low 32bits always zero.
1317 *
1318 * More recent kernels offer an interface to read the full 36bits
1319 * everywhere.
1320 */
1321 if (drm_intel_reg_read(screen->bufmgr, TIMESTAMP | 1, &dummy) == 0)
1322 return 3;
1323
1324 /* Determine if we have a 32bit or 64bit kernel by inspecting the
1325 * upper 32bits for a rapidly changing timestamp.
1326 */
1327 if (drm_intel_reg_read(screen->bufmgr, TIMESTAMP, &last))
1328 return 0;
1329
1330 upper = lower = 0;
1331 for (loops = 0; loops < 10; loops++) {
1332 /* The TIMESTAMP should change every 80ns, so several round trips
1333 * through the kernel should be enough to advance it.
1334 */
1335 if (drm_intel_reg_read(screen->bufmgr, TIMESTAMP, &dummy))
1336 return 0;
1337
1338 upper += (dummy >> 32) != (last >> 32);
1339 if (upper > 1) /* beware 32bit counter overflow */
1340 return 2; /* upper dword holds the low 32bits of the timestamp */
1341
1342 lower += (dummy & 0xffffffff) != (last & 0xffffffff);
1343 if (lower > 1)
1344 return 1; /* timestamp is unshifted */
1345
1346 last = dummy;
1347 }
1348
1349 /* No advancement? No timestamp! */
1350 return 0;
1351 }
1352
1353 /**
1354 * Test if we can use MI_LOAD_REGISTER_MEM from an untrusted batchbuffer.
1355 *
1356 * Some combinations of hardware and kernel versions allow this feature,
1357 * while others don't. Instead of trying to enumerate every case, just
1358 * try and write a register and see if works.
1359 */
1360 static bool
1361 intel_detect_pipelined_register(struct intel_screen *screen,
1362 int reg, uint32_t expected_value, bool reset)
1363 {
1364 drm_intel_bo *results, *bo;
1365 uint32_t *batch;
1366 uint32_t offset = 0;
1367 bool success = false;
1368
1369 /* Create a zero'ed temporary buffer for reading our results */
1370 results = drm_intel_bo_alloc(screen->bufmgr, "registers", 4096, 0);
1371 if (results == NULL)
1372 goto err;
1373
1374 bo = drm_intel_bo_alloc(screen->bufmgr, "batchbuffer", 4096, 0);
1375 if (bo == NULL)
1376 goto err_results;
1377
1378 if (drm_intel_bo_map(bo, 1))
1379 goto err_batch;
1380
1381 batch = bo->virtual;
1382
1383 /* Write the register. */
1384 *batch++ = MI_LOAD_REGISTER_IMM | (3 - 2);
1385 *batch++ = reg;
1386 *batch++ = expected_value;
1387
1388 /* Save the register's value back to the buffer. */
1389 *batch++ = MI_STORE_REGISTER_MEM | (3 - 2);
1390 *batch++ = reg;
1391 drm_intel_bo_emit_reloc(bo, (char *)batch -(char *)bo->virtual,
1392 results, offset*sizeof(uint32_t),
1393 I915_GEM_DOMAIN_INSTRUCTION,
1394 I915_GEM_DOMAIN_INSTRUCTION);
1395 *batch++ = results->offset + offset*sizeof(uint32_t);
1396
1397 /* And afterwards clear the register */
1398 if (reset) {
1399 *batch++ = MI_LOAD_REGISTER_IMM | (3 - 2);
1400 *batch++ = reg;
1401 *batch++ = 0;
1402 }
1403
1404 *batch++ = MI_BATCH_BUFFER_END;
1405
1406 drm_intel_bo_mrb_exec(bo, ALIGN((char *)batch - (char *)bo->virtual, 8),
1407 NULL, 0, 0,
1408 I915_EXEC_RENDER);
1409
1410 /* Check whether the value got written. */
1411 if (drm_intel_bo_map(results, false) == 0) {
1412 success = *((uint32_t *)results->virtual + offset) == expected_value;
1413 drm_intel_bo_unmap(results);
1414 }
1415
1416 err_batch:
1417 drm_intel_bo_unreference(bo);
1418 err_results:
1419 drm_intel_bo_unreference(results);
1420 err:
1421 return success;
1422 }
1423
1424 static bool
1425 intel_detect_pipelined_so(struct intel_screen *screen)
1426 {
1427 const struct gen_device_info *devinfo = &screen->devinfo;
1428
1429 /* Supposedly, Broadwell just works. */
1430 if (devinfo->gen >= 8)
1431 return true;
1432
1433 if (devinfo->gen <= 6)
1434 return false;
1435
1436 /* See the big explanation about command parser versions below */
1437 if (screen->cmd_parser_version >= (devinfo->is_haswell ? 7 : 2))
1438 return true;
1439
1440 /* We use SO_WRITE_OFFSET0 since you're supposed to write it (unlike the
1441 * statistics registers), and we already reset it to zero before using it.
1442 */
1443 return intel_detect_pipelined_register(screen,
1444 GEN7_SO_WRITE_OFFSET(0),
1445 0x1337d0d0,
1446 false);
1447 }
1448
1449 /**
1450 * Return array of MSAA modes supported by the hardware. The array is
1451 * zero-terminated and sorted in decreasing order.
1452 */
1453 const int*
1454 intel_supported_msaa_modes(const struct intel_screen *screen)
1455 {
1456 static const int gen9_modes[] = {16, 8, 4, 2, 0, -1};
1457 static const int gen8_modes[] = {8, 4, 2, 0, -1};
1458 static const int gen7_modes[] = {8, 4, 0, -1};
1459 static const int gen6_modes[] = {4, 0, -1};
1460 static const int gen4_modes[] = {0, -1};
1461
1462 if (screen->devinfo.gen >= 9) {
1463 return gen9_modes;
1464 } else if (screen->devinfo.gen >= 8) {
1465 return gen8_modes;
1466 } else if (screen->devinfo.gen >= 7) {
1467 return gen7_modes;
1468 } else if (screen->devinfo.gen == 6) {
1469 return gen6_modes;
1470 } else {
1471 return gen4_modes;
1472 }
1473 }
1474
1475 static __DRIconfig**
1476 intel_screen_make_configs(__DRIscreen *dri_screen)
1477 {
1478 static const mesa_format formats[] = {
1479 MESA_FORMAT_B5G6R5_UNORM,
1480 MESA_FORMAT_B8G8R8A8_UNORM,
1481 MESA_FORMAT_B8G8R8X8_UNORM
1482 };
1483
1484 /* GLX_SWAP_COPY_OML is not supported due to page flipping. */
1485 static const GLenum back_buffer_modes[] = {
1486 GLX_SWAP_UNDEFINED_OML, GLX_NONE,
1487 };
1488
1489 static const uint8_t singlesample_samples[1] = {0};
1490 static const uint8_t multisample_samples[2] = {4, 8};
1491
1492 struct intel_screen *screen = dri_screen->driverPrivate;
1493 const struct gen_device_info *devinfo = &screen->devinfo;
1494 uint8_t depth_bits[4], stencil_bits[4];
1495 __DRIconfig **configs = NULL;
1496
1497 /* Generate singlesample configs without accumulation buffer. */
1498 for (unsigned i = 0; i < ARRAY_SIZE(formats); i++) {
1499 __DRIconfig **new_configs;
1500 int num_depth_stencil_bits = 2;
1501
1502 /* Starting with DRI2 protocol version 1.1 we can request a depth/stencil
1503 * buffer that has a different number of bits per pixel than the color
1504 * buffer, gen >= 6 supports this.
1505 */
1506 depth_bits[0] = 0;
1507 stencil_bits[0] = 0;
1508
1509 if (formats[i] == MESA_FORMAT_B5G6R5_UNORM) {
1510 depth_bits[1] = 16;
1511 stencil_bits[1] = 0;
1512 if (devinfo->gen >= 6) {
1513 depth_bits[2] = 24;
1514 stencil_bits[2] = 8;
1515 num_depth_stencil_bits = 3;
1516 }
1517 } else {
1518 depth_bits[1] = 24;
1519 stencil_bits[1] = 8;
1520 }
1521
1522 new_configs = driCreateConfigs(formats[i],
1523 depth_bits,
1524 stencil_bits,
1525 num_depth_stencil_bits,
1526 back_buffer_modes, 2,
1527 singlesample_samples, 1,
1528 false, false);
1529 configs = driConcatConfigs(configs, new_configs);
1530 }
1531
1532 /* Generate the minimum possible set of configs that include an
1533 * accumulation buffer.
1534 */
1535 for (unsigned i = 0; i < ARRAY_SIZE(formats); i++) {
1536 __DRIconfig **new_configs;
1537
1538 if (formats[i] == MESA_FORMAT_B5G6R5_UNORM) {
1539 depth_bits[0] = 16;
1540 stencil_bits[0] = 0;
1541 } else {
1542 depth_bits[0] = 24;
1543 stencil_bits[0] = 8;
1544 }
1545
1546 new_configs = driCreateConfigs(formats[i],
1547 depth_bits, stencil_bits, 1,
1548 back_buffer_modes, 1,
1549 singlesample_samples, 1,
1550 true, false);
1551 configs = driConcatConfigs(configs, new_configs);
1552 }
1553
1554 /* Generate multisample configs.
1555 *
1556 * This loop breaks early, and hence is a no-op, on gen < 6.
1557 *
1558 * Multisample configs must follow the singlesample configs in order to
1559 * work around an X server bug present in 1.12. The X server chooses to
1560 * associate the first listed RGBA888-Z24S8 config, regardless of its
1561 * sample count, with the 32-bit depth visual used for compositing.
1562 *
1563 * Only doublebuffer configs with GLX_SWAP_UNDEFINED_OML behavior are
1564 * supported. Singlebuffer configs are not supported because no one wants
1565 * them.
1566 */
1567 for (unsigned i = 0; i < ARRAY_SIZE(formats); i++) {
1568 if (devinfo->gen < 6)
1569 break;
1570
1571 __DRIconfig **new_configs;
1572 const int num_depth_stencil_bits = 2;
1573 int num_msaa_modes = 0;
1574
1575 depth_bits[0] = 0;
1576 stencil_bits[0] = 0;
1577
1578 if (formats[i] == MESA_FORMAT_B5G6R5_UNORM) {
1579 depth_bits[1] = 16;
1580 stencil_bits[1] = 0;
1581 } else {
1582 depth_bits[1] = 24;
1583 stencil_bits[1] = 8;
1584 }
1585
1586 if (devinfo->gen >= 7)
1587 num_msaa_modes = 2;
1588 else if (devinfo->gen == 6)
1589 num_msaa_modes = 1;
1590
1591 new_configs = driCreateConfigs(formats[i],
1592 depth_bits,
1593 stencil_bits,
1594 num_depth_stencil_bits,
1595 back_buffer_modes, 1,
1596 multisample_samples,
1597 num_msaa_modes,
1598 false, false);
1599 configs = driConcatConfigs(configs, new_configs);
1600 }
1601
1602 if (configs == NULL) {
1603 fprintf(stderr, "[%s:%u] Error creating FBConfig!\n", __func__,
1604 __LINE__);
1605 return NULL;
1606 }
1607
1608 return configs;
1609 }
1610
1611 static void
1612 set_max_gl_versions(struct intel_screen *screen)
1613 {
1614 __DRIscreen *dri_screen = screen->driScrnPriv;
1615 const bool has_astc = screen->devinfo.gen >= 9;
1616
1617 switch (screen->devinfo.gen) {
1618 case 9:
1619 case 8:
1620 dri_screen->max_gl_core_version = 45;
1621 dri_screen->max_gl_compat_version = 30;
1622 dri_screen->max_gl_es1_version = 11;
1623 dri_screen->max_gl_es2_version = has_astc ? 32 : 31;
1624 break;
1625 case 7:
1626 dri_screen->max_gl_core_version = 33;
1627 if (screen->devinfo.is_haswell &&
1628 can_do_pipelined_register_writes(screen)) {
1629 dri_screen->max_gl_core_version = 42;
1630 if (can_do_compute_dispatch(screen))
1631 dri_screen->max_gl_core_version = 43;
1632 if (can_do_mi_math_and_lrr(screen))
1633 dri_screen->max_gl_core_version = 45;
1634 }
1635 dri_screen->max_gl_compat_version = 30;
1636 dri_screen->max_gl_es1_version = 11;
1637 dri_screen->max_gl_es2_version = screen->devinfo.is_haswell ? 31 : 30;
1638 break;
1639 case 6:
1640 dri_screen->max_gl_core_version = 33;
1641 dri_screen->max_gl_compat_version = 30;
1642 dri_screen->max_gl_es1_version = 11;
1643 dri_screen->max_gl_es2_version = 30;
1644 break;
1645 case 5:
1646 case 4:
1647 dri_screen->max_gl_core_version = 0;
1648 dri_screen->max_gl_compat_version = 21;
1649 dri_screen->max_gl_es1_version = 11;
1650 dri_screen->max_gl_es2_version = 20;
1651 break;
1652 default:
1653 unreachable("unrecognized intel_screen::gen");
1654 }
1655 }
1656
1657 /**
1658 * Return the revision (generally the revid field of the PCI header) of the
1659 * graphics device.
1660 *
1661 * XXX: This function is useful to keep around even if it is not currently in
1662 * use. It is necessary for new platforms and revision specific workarounds or
1663 * features. Please don't remove it so that we know it at least continues to
1664 * build.
1665 */
1666 static __attribute__((__unused__)) int
1667 brw_get_revision(int fd)
1668 {
1669 struct drm_i915_getparam gp;
1670 int revision;
1671 int ret;
1672
1673 memset(&gp, 0, sizeof(gp));
1674 gp.param = I915_PARAM_REVISION;
1675 gp.value = &revision;
1676
1677 ret = drmCommandWriteRead(fd, DRM_I915_GETPARAM, &gp, sizeof(gp));
1678 if (ret)
1679 revision = -1;
1680
1681 return revision;
1682 }
1683
1684 static void
1685 shader_debug_log_mesa(void *data, const char *fmt, ...)
1686 {
1687 struct brw_context *brw = (struct brw_context *)data;
1688 va_list args;
1689
1690 va_start(args, fmt);
1691 GLuint msg_id = 0;
1692 _mesa_gl_vdebug(&brw->ctx, &msg_id,
1693 MESA_DEBUG_SOURCE_SHADER_COMPILER,
1694 MESA_DEBUG_TYPE_OTHER,
1695 MESA_DEBUG_SEVERITY_NOTIFICATION, fmt, args);
1696 va_end(args);
1697 }
1698
1699 static void
1700 shader_perf_log_mesa(void *data, const char *fmt, ...)
1701 {
1702 struct brw_context *brw = (struct brw_context *)data;
1703
1704 va_list args;
1705 va_start(args, fmt);
1706
1707 if (unlikely(INTEL_DEBUG & DEBUG_PERF)) {
1708 va_list args_copy;
1709 va_copy(args_copy, args);
1710 vfprintf(stderr, fmt, args_copy);
1711 va_end(args_copy);
1712 }
1713
1714 if (brw->perf_debug) {
1715 GLuint msg_id = 0;
1716 _mesa_gl_vdebug(&brw->ctx, &msg_id,
1717 MESA_DEBUG_SOURCE_SHADER_COMPILER,
1718 MESA_DEBUG_TYPE_PERFORMANCE,
1719 MESA_DEBUG_SEVERITY_MEDIUM, fmt, args);
1720 }
1721 va_end(args);
1722 }
1723
1724 /**
1725 * This is the driver specific part of the createNewScreen entry point.
1726 * Called when using DRI2.
1727 *
1728 * \return the struct gl_config supported by this driver
1729 */
1730 static const
1731 __DRIconfig **intelInitScreen2(__DRIscreen *dri_screen)
1732 {
1733 struct intel_screen *screen;
1734
1735 if (dri_screen->image.loader) {
1736 } else if (dri_screen->dri2.loader->base.version <= 2 ||
1737 dri_screen->dri2.loader->getBuffersWithFormat == NULL) {
1738 fprintf(stderr,
1739 "\nERROR! DRI2 loader with getBuffersWithFormat() "
1740 "support required\n");
1741 return NULL;
1742 }
1743
1744 /* Allocate the private area */
1745 screen = rzalloc(NULL, struct intel_screen);
1746 if (!screen) {
1747 fprintf(stderr, "\nERROR! Allocating private area failed\n");
1748 return NULL;
1749 }
1750 /* parse information in __driConfigOptions */
1751 driParseOptionInfo(&screen->optionCache, brw_config_options.xml);
1752
1753 screen->driScrnPriv = dri_screen;
1754 dri_screen->driverPrivate = (void *) screen;
1755
1756 if (!intel_init_bufmgr(screen))
1757 return NULL;
1758
1759 screen->deviceID = drm_intel_bufmgr_gem_get_devid(screen->bufmgr);
1760 if (!gen_get_device_info(screen->deviceID, &screen->devinfo))
1761 return NULL;
1762
1763 const struct gen_device_info *devinfo = &screen->devinfo;
1764
1765 brw_process_intel_debug_variable();
1766
1767 if (INTEL_DEBUG & DEBUG_BUFMGR)
1768 dri_bufmgr_set_debug(screen->bufmgr, true);
1769
1770 if ((INTEL_DEBUG & DEBUG_SHADER_TIME) && devinfo->gen < 7) {
1771 fprintf(stderr,
1772 "shader_time debugging requires gen7 (Ivybridge) or better.\n");
1773 INTEL_DEBUG &= ~DEBUG_SHADER_TIME;
1774 }
1775
1776 if (intel_get_integer(screen, I915_PARAM_MMAP_GTT_VERSION) >= 1) {
1777 /* Theorectically unlimited! At least for individual objects...
1778 *
1779 * Currently the entire (global) address space for all GTT maps is
1780 * limited to 64bits. That is all objects on the system that are
1781 * setup for GTT mmapping must fit within 64bits. An attempt to use
1782 * one that exceeds the limit with fail in drm_intel_bo_map_gtt().
1783 *
1784 * Long before we hit that limit, we will be practically limited by
1785 * that any single object must fit in physical memory (RAM). The upper
1786 * limit on the CPU's address space is currently 48bits (Skylake), of
1787 * which only 39bits can be physical memory. (The GPU itself also has
1788 * a 48bit addressable virtual space.) We can fit over 32 million
1789 * objects of the current maximum allocable size before running out
1790 * of mmap space.
1791 */
1792 screen->max_gtt_map_object_size = UINT64_MAX;
1793 } else {
1794 /* Estimate the size of the mappable aperture into the GTT. There's an
1795 * ioctl to get the whole GTT size, but not one to get the mappable subset.
1796 * It turns out it's basically always 256MB, though some ancient hardware
1797 * was smaller.
1798 */
1799 uint32_t gtt_size = 256 * 1024 * 1024;
1800
1801 /* We don't want to map two objects such that a memcpy between them would
1802 * just fault one mapping in and then the other over and over forever. So
1803 * we would need to divide the GTT size by 2. Additionally, some GTT is
1804 * taken up by things like the framebuffer and the ringbuffer and such, so
1805 * be more conservative.
1806 */
1807 screen->max_gtt_map_object_size = gtt_size / 4;
1808 }
1809
1810 screen->hw_has_swizzling = intel_detect_swizzling(screen);
1811 screen->hw_has_timestamp = intel_detect_timestamp(screen);
1812
1813 /* GENs prior to 8 do not support EU/Subslice info */
1814 if (devinfo->gen >= 8) {
1815 intel_detect_sseu(screen);
1816 } else if (devinfo->gen == 7) {
1817 screen->subslice_total = 1 << (devinfo->gt - 1);
1818 }
1819
1820 /* Gen7-7.5 kernel requirements / command parser saga:
1821 *
1822 * - pre-v3.16:
1823 * Haswell and Baytrail cannot use any privileged batchbuffer features.
1824 *
1825 * Ivybridge has aliasing PPGTT on by default, which accidentally marks
1826 * all batches secure, allowing them to use any feature with no checking.
1827 * This is effectively equivalent to a command parser version of
1828 * \infinity - everything is possible.
1829 *
1830 * The command parser does not exist, and querying the version will
1831 * return -EINVAL.
1832 *
1833 * - v3.16:
1834 * The kernel enables the command parser by default, for systems with
1835 * aliasing PPGTT enabled (Ivybridge and Haswell). However, the
1836 * hardware checker is still enabled, so Haswell and Baytrail cannot
1837 * do anything.
1838 *
1839 * Ivybridge goes from "everything is possible" to "only what the
1840 * command parser allows" (if the user boots with i915.cmd_parser=0,
1841 * then everything is possible again). We can only safely use features
1842 * allowed by the supported command parser version.
1843 *
1844 * Annoyingly, I915_PARAM_CMD_PARSER_VERSION reports the static version
1845 * implemented by the kernel, even if it's turned off. So, checking
1846 * for version > 0 does not mean that you can write registers. We have
1847 * to try it and see. The version does, however, indicate the age of
1848 * the kernel.
1849 *
1850 * Instead of matching the hardware checker's behavior of converting
1851 * privileged commands to MI_NOOP, it makes execbuf2 start returning
1852 * -EINVAL, making it dangerous to try and use privileged features.
1853 *
1854 * Effective command parser versions:
1855 * - Haswell: 0 (reporting 1, writes don't work)
1856 * - Baytrail: 0 (reporting 1, writes don't work)
1857 * - Ivybridge: 1 (enabled) or infinite (disabled)
1858 *
1859 * - v3.17:
1860 * Baytrail aliasing PPGTT is enabled, making it like Ivybridge:
1861 * effectively version 1 (enabled) or infinite (disabled).
1862 *
1863 * - v3.19: f1f55cc0556031c8ee3fe99dae7251e78b9b653b
1864 * Command parser v2 supports predicate writes.
1865 *
1866 * - Haswell: 0 (reporting 1, writes don't work)
1867 * - Baytrail: 2 (enabled) or infinite (disabled)
1868 * - Ivybridge: 2 (enabled) or infinite (disabled)
1869 *
1870 * So version >= 2 is enough to know that Ivybridge and Baytrail
1871 * will work. Haswell still can't do anything.
1872 *
1873 * - v4.0: Version 3 happened. Largely not relevant.
1874 *
1875 * - v4.1: 6702cf16e0ba8b0129f5aa1b6609d4e9c70bc13b
1876 * L3 config registers are properly saved and restored as part
1877 * of the hardware context. We can approximately detect this point
1878 * in time by checking if I915_PARAM_REVISION is recognized - it
1879 * landed in a later commit, but in the same release cycle.
1880 *
1881 * - v4.2: 245054a1fe33c06ad233e0d58a27ec7b64db9284
1882 * Command parser finally gains secure batch promotion. On Haswell,
1883 * the hardware checker gets disabled, which finally allows it to do
1884 * privileged commands.
1885 *
1886 * I915_PARAM_CMD_PARSER_VERSION reports 3. Effective versions:
1887 * - Haswell: 3 (enabled) or 0 (disabled)
1888 * - Baytrail: 3 (enabled) or infinite (disabled)
1889 * - Ivybridge: 3 (enabled) or infinite (disabled)
1890 *
1891 * Unfortunately, detecting this point in time is tricky, because
1892 * no version bump happened when this important change occurred.
1893 * On Haswell, if we can write any register, then the kernel is at
1894 * least this new, and we can start trusting the version number.
1895 *
1896 * - v4.4: 2bbe6bbb0dc94fd4ce287bdac9e1bd184e23057b and
1897 * Command parser reaches version 4, allowing access to Haswell
1898 * atomic scratch and chicken3 registers. If version >= 4, we know
1899 * the kernel is new enough to support privileged features on all
1900 * hardware. However, the user might have disabled it...and the
1901 * kernel will still report version 4. So we still have to guess
1902 * and check.
1903 *
1904 * - v4.4: 7b9748cb513a6bef4af87b79f0da3ff7e8b56cd8
1905 * Command parser v5 whitelists indirect compute shader dispatch
1906 * registers, needed for OpenGL 4.3 and later.
1907 *
1908 * - v4.8:
1909 * Command parser v7 lets us use MI_MATH on Haswell.
1910 *
1911 * Additionally, the kernel begins reporting version 0 when
1912 * the command parser is disabled, allowing us to skip the
1913 * guess-and-check step on Haswell. Unfortunately, this also
1914 * means that we can no longer use it as an indicator of the
1915 * age of the kernel.
1916 */
1917 if (intel_get_param(screen, I915_PARAM_CMD_PARSER_VERSION,
1918 &screen->cmd_parser_version) < 0) {
1919 /* Command parser does not exist - getparam is unrecognized */
1920 screen->cmd_parser_version = 0;
1921 }
1922
1923 if (!intel_detect_pipelined_so(screen)) {
1924 /* We can't do anything, so the effective version is 0. */
1925 screen->cmd_parser_version = 0;
1926 } else {
1927 screen->kernel_features |= KERNEL_ALLOWS_SOL_OFFSET_WRITES;
1928 }
1929
1930 const char *force_msaa = getenv("INTEL_FORCE_MSAA");
1931 if (force_msaa) {
1932 screen->winsys_msaa_samples_override =
1933 intel_quantize_num_samples(screen, atoi(force_msaa));
1934 printf("Forcing winsys sample count to %d\n",
1935 screen->winsys_msaa_samples_override);
1936 } else {
1937 screen->winsys_msaa_samples_override = -1;
1938 }
1939
1940 set_max_gl_versions(screen);
1941
1942 /* Notification of GPU resets requires hardware contexts and a kernel new
1943 * enough to support DRM_IOCTL_I915_GET_RESET_STATS. If the ioctl is
1944 * supported, calling it with a context of 0 will either generate EPERM or
1945 * no error. If the ioctl is not supported, it always generate EINVAL.
1946 * Use this to determine whether to advertise the __DRI2_ROBUSTNESS
1947 * extension to the loader.
1948 *
1949 * Don't even try on pre-Gen6, since we don't attempt to use contexts there.
1950 */
1951 if (devinfo->gen >= 6) {
1952 struct drm_i915_reset_stats stats;
1953 memset(&stats, 0, sizeof(stats));
1954
1955 const int ret = drmIoctl(dri_screen->fd, DRM_IOCTL_I915_GET_RESET_STATS, &stats);
1956
1957 screen->has_context_reset_notification =
1958 (ret != -1 || errno != EINVAL);
1959 }
1960
1961 if (devinfo->gen >= 8 || screen->cmd_parser_version >= 2)
1962 screen->kernel_features |= KERNEL_ALLOWS_PREDICATE_WRITES;
1963
1964 /* Haswell requires command parser version 4 in order to have L3
1965 * atomic scratch1 and chicken3 bits
1966 */
1967 if (devinfo->is_haswell && screen->cmd_parser_version >= 4) {
1968 screen->kernel_features |=
1969 KERNEL_ALLOWS_HSW_SCRATCH1_AND_ROW_CHICKEN3;
1970 }
1971
1972 /* Haswell requires command parser version 6 in order to write to the
1973 * MI_MATH GPR registers, and version 7 in order to use
1974 * MI_LOAD_REGISTER_REG (which all users of MI_MATH use).
1975 */
1976 if (devinfo->gen >= 8 ||
1977 (devinfo->is_haswell && screen->cmd_parser_version >= 7)) {
1978 screen->kernel_features |= KERNEL_ALLOWS_MI_MATH_AND_LRR;
1979 }
1980
1981 /* Gen7 needs at least command parser version 5 to support compute */
1982 if (devinfo->gen >= 8 || screen->cmd_parser_version >= 5)
1983 screen->kernel_features |= KERNEL_ALLOWS_COMPUTE_DISPATCH;
1984
1985 dri_screen->extensions = !screen->has_context_reset_notification
1986 ? screenExtensions : intelRobustScreenExtensions;
1987
1988 screen->compiler = brw_compiler_create(screen, devinfo);
1989 screen->compiler->shader_debug_log = shader_debug_log_mesa;
1990 screen->compiler->shader_perf_log = shader_perf_log_mesa;
1991 screen->program_id = 1;
1992
1993 screen->has_exec_fence =
1994 intel_get_boolean(screen, I915_PARAM_HAS_EXEC_FENCE);
1995
1996 return (const __DRIconfig**) intel_screen_make_configs(dri_screen);
1997 }
1998
1999 struct intel_buffer {
2000 __DRIbuffer base;
2001 drm_intel_bo *bo;
2002 };
2003
2004 static __DRIbuffer *
2005 intelAllocateBuffer(__DRIscreen *dri_screen,
2006 unsigned attachment, unsigned format,
2007 int width, int height)
2008 {
2009 struct intel_buffer *intelBuffer;
2010 struct intel_screen *screen = dri_screen->driverPrivate;
2011
2012 assert(attachment == __DRI_BUFFER_FRONT_LEFT ||
2013 attachment == __DRI_BUFFER_BACK_LEFT);
2014
2015 intelBuffer = calloc(1, sizeof *intelBuffer);
2016 if (intelBuffer == NULL)
2017 return NULL;
2018
2019 /* The front and back buffers are color buffers, which are X tiled. GEN9+
2020 * supports Y tiled and compressed buffers, but there is no way to plumb that
2021 * through to here. */
2022 uint32_t tiling = I915_TILING_X;
2023 unsigned long pitch;
2024 int cpp = format / 8;
2025 intelBuffer->bo = drm_intel_bo_alloc_tiled(screen->bufmgr,
2026 "intelAllocateBuffer",
2027 width,
2028 height,
2029 cpp,
2030 &tiling, &pitch,
2031 BO_ALLOC_FOR_RENDER);
2032
2033 if (intelBuffer->bo == NULL) {
2034 free(intelBuffer);
2035 return NULL;
2036 }
2037
2038 drm_intel_bo_flink(intelBuffer->bo, &intelBuffer->base.name);
2039
2040 intelBuffer->base.attachment = attachment;
2041 intelBuffer->base.cpp = cpp;
2042 intelBuffer->base.pitch = pitch;
2043
2044 return &intelBuffer->base;
2045 }
2046
2047 static void
2048 intelReleaseBuffer(__DRIscreen *dri_screen, __DRIbuffer *buffer)
2049 {
2050 struct intel_buffer *intelBuffer = (struct intel_buffer *) buffer;
2051
2052 drm_intel_bo_unreference(intelBuffer->bo);
2053 free(intelBuffer);
2054 }
2055
2056 static const struct __DriverAPIRec brw_driver_api = {
2057 .InitScreen = intelInitScreen2,
2058 .DestroyScreen = intelDestroyScreen,
2059 .CreateContext = brwCreateContext,
2060 .DestroyContext = intelDestroyContext,
2061 .CreateBuffer = intelCreateBuffer,
2062 .DestroyBuffer = intelDestroyBuffer,
2063 .MakeCurrent = intelMakeCurrent,
2064 .UnbindContext = intelUnbindContext,
2065 .AllocateBuffer = intelAllocateBuffer,
2066 .ReleaseBuffer = intelReleaseBuffer
2067 };
2068
2069 static const struct __DRIDriverVtableExtensionRec brw_vtable = {
2070 .base = { __DRI_DRIVER_VTABLE, 1 },
2071 .vtable = &brw_driver_api,
2072 };
2073
2074 static const __DRIextension *brw_driver_extensions[] = {
2075 &driCoreExtension.base,
2076 &driImageDriverExtension.base,
2077 &driDRI2Extension.base,
2078 &brw_vtable.base,
2079 &brw_config_options.base,
2080 NULL
2081 };
2082
2083 PUBLIC const __DRIextension **__driDriverGetExtensions_i965(void)
2084 {
2085 globalDriverAPI = &brw_driver_api;
2086
2087 return brw_driver_extensions;
2088 }