st/mesa: Let NIR lower UBO and SSBO access when we have it
[mesa.git] / src / mesa / state_tracker / st_glsl_to_nir.cpp
1 /*
2 * Copyright © 2015 Red Hat
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 */
23
24 #include "st_nir.h"
25
26 #include "pipe/p_defines.h"
27 #include "pipe/p_screen.h"
28 #include "pipe/p_context.h"
29
30 #include "program/program.h"
31 #include "program/prog_statevars.h"
32 #include "program/prog_parameter.h"
33 #include "program/ir_to_mesa.h"
34 #include "main/mtypes.h"
35 #include "main/errors.h"
36 #include "main/shaderapi.h"
37 #include "main/uniforms.h"
38
39 #include "main/shaderobj.h"
40 #include "st_context.h"
41 #include "st_glsl_types.h"
42 #include "st_program.h"
43
44 #include "compiler/nir/nir.h"
45 #include "compiler/glsl_types.h"
46 #include "compiler/glsl/glsl_to_nir.h"
47 #include "compiler/glsl/gl_nir.h"
48 #include "compiler/glsl/ir.h"
49 #include "compiler/glsl/ir_optimization.h"
50 #include "compiler/glsl/string_to_uint_map.h"
51
52 static int
53 type_size(const struct glsl_type *type)
54 {
55 return type->count_attribute_slots(false);
56 }
57
58 /* Depending on PIPE_CAP_TGSI_TEXCOORD (st->needs_texcoord_semantic) we
59 * may need to fix up varying slots so the glsl->nir path is aligned
60 * with the anything->tgsi->nir path.
61 */
62 static void
63 st_nir_fixup_varying_slots(struct st_context *st, struct exec_list *var_list)
64 {
65 if (st->needs_texcoord_semantic)
66 return;
67
68 nir_foreach_variable(var, var_list) {
69 if (var->data.location >= VARYING_SLOT_VAR0) {
70 var->data.location += 9;
71 } else if ((var->data.location >= VARYING_SLOT_TEX0) &&
72 (var->data.location <= VARYING_SLOT_TEX7)) {
73 var->data.location += VARYING_SLOT_VAR0 - VARYING_SLOT_TEX0;
74 }
75 }
76 }
77
78 /* input location assignment for VS inputs must be handled specially, so
79 * that it is aligned w/ st's vbo state.
80 * (This isn't the case with, for ex, FS inputs, which only need to agree
81 * on varying-slot w/ the VS outputs)
82 */
83 static void
84 st_nir_assign_vs_in_locations(nir_shader *nir)
85 {
86 nir->num_inputs = 0;
87 nir_foreach_variable_safe(var, &nir->inputs) {
88 /* NIR already assigns dual-slot inputs to two locations so all we have
89 * to do is compact everything down.
90 */
91 if (var->data.location == VERT_ATTRIB_EDGEFLAG) {
92 /* bit of a hack, mirroring st_translate_vertex_program */
93 var->data.driver_location = util_bitcount64(nir->info.inputs_read);
94 } else if (nir->info.inputs_read & BITFIELD64_BIT(var->data.location)) {
95 var->data.driver_location =
96 util_bitcount64(nir->info.inputs_read &
97 BITFIELD64_MASK(var->data.location));
98 nir->num_inputs++;
99 } else {
100 /* Move unused input variables to the globals list (with no
101 * initialization), to avoid confusing drivers looking through the
102 * inputs array and expecting to find inputs with a driver_location
103 * set.
104 */
105 exec_node_remove(&var->node);
106 var->data.mode = nir_var_shader_temp;
107 exec_list_push_tail(&nir->globals, &var->node);
108 }
109 }
110 }
111
112 static void
113 st_nir_assign_var_locations(struct exec_list *var_list, unsigned *size,
114 gl_shader_stage stage)
115 {
116 unsigned location = 0;
117 unsigned assigned_locations[VARYING_SLOT_TESS_MAX];
118 uint64_t processed_locs[2] = {0};
119
120 const int base = stage == MESA_SHADER_FRAGMENT ?
121 (int) FRAG_RESULT_DATA0 : (int) VARYING_SLOT_VAR0;
122
123 int UNUSED last_loc = 0;
124 nir_foreach_variable(var, var_list) {
125
126 const struct glsl_type *type = var->type;
127 if (nir_is_per_vertex_io(var, stage)) {
128 assert(glsl_type_is_array(type));
129 type = glsl_get_array_element(type);
130 }
131
132 unsigned var_size = type_size(type);
133
134 /* Builtins don't allow component packing so we only need to worry about
135 * user defined varyings sharing the same location.
136 */
137 bool processed = false;
138 if (var->data.location >= base) {
139 unsigned glsl_location = var->data.location - base;
140
141 for (unsigned i = 0; i < var_size; i++) {
142 if (processed_locs[var->data.index] &
143 ((uint64_t)1 << (glsl_location + i)))
144 processed = true;
145 else
146 processed_locs[var->data.index] |=
147 ((uint64_t)1 << (glsl_location + i));
148 }
149 }
150
151 /* Because component packing allows varyings to share the same location
152 * we may have already have processed this location.
153 */
154 if (processed) {
155 unsigned driver_location = assigned_locations[var->data.location];
156 var->data.driver_location = driver_location;
157 *size += type_size(type);
158
159 /* An array may be packed such that is crosses multiple other arrays
160 * or variables, we need to make sure we have allocated the elements
161 * consecutively if the previously proccessed var was shorter than
162 * the current array we are processing.
163 *
164 * NOTE: The code below assumes the var list is ordered in ascending
165 * location order.
166 */
167 assert(last_loc <= var->data.location);
168 last_loc = var->data.location;
169 unsigned last_slot_location = driver_location + var_size;
170 if (last_slot_location > location) {
171 unsigned num_unallocated_slots = last_slot_location - location;
172 unsigned first_unallocated_slot = var_size - num_unallocated_slots;
173 for (unsigned i = first_unallocated_slot; i < num_unallocated_slots; i++) {
174 assigned_locations[var->data.location + i] = location;
175 location++;
176 }
177 }
178 continue;
179 }
180
181 for (unsigned i = 0; i < var_size; i++) {
182 assigned_locations[var->data.location + i] = location + i;
183 }
184
185 var->data.driver_location = location;
186 location += var_size;
187 }
188
189 *size += location;
190 }
191
192 static int
193 st_nir_lookup_parameter_index(const struct gl_program_parameter_list *params,
194 const char *name)
195 {
196 int loc = _mesa_lookup_parameter_index(params, name);
197
198 /* is there a better way to do this? If we have something like:
199 *
200 * struct S {
201 * float f;
202 * vec4 v;
203 * };
204 * uniform S color;
205 *
206 * Then what we get in prog->Parameters looks like:
207 *
208 * 0: Name=color.f, Type=6, DataType=1406, Size=1
209 * 1: Name=color.v, Type=6, DataType=8b52, Size=4
210 *
211 * So the name doesn't match up and _mesa_lookup_parameter_index()
212 * fails. In this case just find the first matching "color.*"..
213 *
214 * Note for arrays you could end up w/ color[n].f, for example.
215 *
216 * glsl_to_tgsi works slightly differently in this regard. It is
217 * emitting something more low level, so it just translates the
218 * params list 1:1 to CONST[] regs. Going from GLSL IR to TGSI,
219 * it just calculates the additional offset of struct field members
220 * in glsl_to_tgsi_visitor::visit(ir_dereference_record *ir) or
221 * glsl_to_tgsi_visitor::visit(ir_dereference_array *ir). It never
222 * needs to work backwards to get base var loc from the param-list
223 * which already has them separated out.
224 */
225 if (loc < 0) {
226 int namelen = strlen(name);
227 for (unsigned i = 0; i < params->NumParameters; i++) {
228 struct gl_program_parameter *p = &params->Parameters[i];
229 if ((strncmp(p->Name, name, namelen) == 0) &&
230 ((p->Name[namelen] == '.') || (p->Name[namelen] == '['))) {
231 loc = i;
232 break;
233 }
234 }
235 }
236
237 return loc;
238 }
239
240 static void
241 st_nir_assign_uniform_locations(struct gl_context *ctx,
242 struct gl_program *prog,
243 struct exec_list *uniform_list, unsigned *size)
244 {
245 int max = 0;
246 int shaderidx = 0;
247 int imageidx = 0;
248
249 nir_foreach_variable(uniform, uniform_list) {
250 int loc;
251
252 /*
253 * UBO's have their own address spaces, so don't count them towards the
254 * number of global uniforms
255 */
256 if (uniform->data.mode == nir_var_mem_ubo || uniform->data.mode == nir_var_mem_ssbo)
257 continue;
258
259 const struct glsl_type *type = glsl_without_array(uniform->type);
260 if (!uniform->data.bindless && (type->is_sampler() || type->is_image())) {
261 if (type->is_sampler()) {
262 loc = shaderidx;
263 shaderidx += type_size(uniform->type);
264 } else {
265 loc = imageidx;
266 imageidx += type_size(uniform->type);
267 }
268 } else if (strncmp(uniform->name, "gl_", 3) == 0) {
269 const gl_state_index16 *const stateTokens = uniform->state_slots[0].tokens;
270 /* This state reference has already been setup by ir_to_mesa, but we'll
271 * get the same index back here.
272 */
273
274 unsigned comps;
275 if (glsl_type_is_struct_or_ifc(type)) {
276 comps = 4;
277 } else {
278 comps = glsl_get_vector_elements(type);
279 }
280
281 if (ctx->Const.PackedDriverUniformStorage) {
282 loc = _mesa_add_sized_state_reference(prog->Parameters,
283 stateTokens, comps, false);
284 loc = prog->Parameters->ParameterValueOffset[loc];
285 } else {
286 loc = _mesa_add_state_reference(prog->Parameters, stateTokens);
287 }
288 } else {
289 loc = st_nir_lookup_parameter_index(prog->Parameters, uniform->name);
290
291 /* We need to check that loc is not -1 here before accessing the
292 * array. It can be negative for example when we have a struct that
293 * only contains opaque types.
294 */
295 if (loc >= 0 && ctx->Const.PackedDriverUniformStorage) {
296 loc = prog->Parameters->ParameterValueOffset[loc];
297 }
298 }
299
300 uniform->data.driver_location = loc;
301 max = MAX2(max, loc + type_size(uniform->type));
302 }
303 *size = max;
304 }
305
306 void
307 st_nir_opts(nir_shader *nir, bool scalar)
308 {
309 bool progress;
310 do {
311 progress = false;
312
313 NIR_PASS_V(nir, nir_lower_vars_to_ssa);
314
315 if (scalar) {
316 NIR_PASS_V(nir, nir_lower_alu_to_scalar);
317 NIR_PASS_V(nir, nir_lower_phis_to_scalar);
318 }
319
320 NIR_PASS_V(nir, nir_lower_alu);
321 NIR_PASS_V(nir, nir_lower_pack);
322 NIR_PASS(progress, nir, nir_copy_prop);
323 NIR_PASS(progress, nir, nir_opt_remove_phis);
324 NIR_PASS(progress, nir, nir_opt_dce);
325 if (nir_opt_trivial_continues(nir)) {
326 progress = true;
327 NIR_PASS(progress, nir, nir_copy_prop);
328 NIR_PASS(progress, nir, nir_opt_dce);
329 }
330 NIR_PASS(progress, nir, nir_opt_if);
331 NIR_PASS(progress, nir, nir_opt_dead_cf);
332 NIR_PASS(progress, nir, nir_opt_cse);
333 NIR_PASS(progress, nir, nir_opt_peephole_select, 8, true, true);
334
335 NIR_PASS(progress, nir, nir_opt_algebraic);
336 NIR_PASS(progress, nir, nir_opt_constant_folding);
337
338 NIR_PASS(progress, nir, nir_opt_undef);
339 NIR_PASS(progress, nir, nir_opt_conditional_discard);
340 if (nir->options->max_unroll_iterations) {
341 NIR_PASS(progress, nir, nir_opt_loop_unroll, (nir_variable_mode)0);
342 }
343 } while (progress);
344 }
345
346 /* First third of converting glsl_to_nir.. this leaves things in a pre-
347 * nir_lower_io state, so that shader variants can more easily insert/
348 * replace variables, etc.
349 */
350 static nir_shader *
351 st_glsl_to_nir(struct st_context *st, struct gl_program *prog,
352 struct gl_shader_program *shader_program,
353 gl_shader_stage stage)
354 {
355 const nir_shader_compiler_options *options =
356 st->ctx->Const.ShaderCompilerOptions[prog->info.stage].NirOptions;
357 enum pipe_shader_type type = pipe_shader_type_from_mesa(stage);
358 struct pipe_screen *screen = st->pipe->screen;
359 bool is_scalar = screen->get_shader_param(screen, type, PIPE_SHADER_CAP_SCALAR_ISA);
360 assert(options);
361 bool lower_64bit =
362 options->lower_int64_options || options->lower_doubles_options;
363
364 if (prog->nir)
365 return prog->nir;
366
367 nir_shader *nir = glsl_to_nir(st->ctx, shader_program, stage, options);
368
369 /* Set the next shader stage hint for VS and TES. */
370 if (!nir->info.separate_shader &&
371 (nir->info.stage == MESA_SHADER_VERTEX ||
372 nir->info.stage == MESA_SHADER_TESS_EVAL)) {
373
374 unsigned prev_stages = (1 << (prog->info.stage + 1)) - 1;
375 unsigned stages_mask =
376 ~prev_stages & shader_program->data->linked_stages;
377
378 nir->info.next_stage = stages_mask ?
379 (gl_shader_stage) u_bit_scan(&stages_mask) : MESA_SHADER_FRAGMENT;
380 } else {
381 nir->info.next_stage = MESA_SHADER_FRAGMENT;
382 }
383
384 nir_shader_gather_info(nir, nir_shader_get_entrypoint(nir));
385 nir_shader *softfp64 = NULL;
386 if (nir->info.uses_64bit &&
387 (options->lower_doubles_options & nir_lower_fp64_full_software) != 0) {
388 softfp64 = glsl_float64_funcs_to_nir(st->ctx, options);
389 ralloc_steal(ralloc_parent(nir), softfp64);
390 }
391
392 nir_variable_mode mask =
393 (nir_variable_mode) (nir_var_shader_in | nir_var_shader_out);
394 nir_remove_dead_variables(nir, mask);
395
396 if (options->lower_all_io_to_temps ||
397 nir->info.stage == MESA_SHADER_VERTEX ||
398 nir->info.stage == MESA_SHADER_GEOMETRY) {
399 NIR_PASS_V(nir, nir_lower_io_to_temporaries,
400 nir_shader_get_entrypoint(nir),
401 true, true);
402 } else if (nir->info.stage == MESA_SHADER_FRAGMENT) {
403 NIR_PASS_V(nir, nir_lower_io_to_temporaries,
404 nir_shader_get_entrypoint(nir),
405 true, false);
406 }
407
408 NIR_PASS_V(nir, nir_lower_global_vars_to_local);
409 NIR_PASS_V(nir, nir_split_var_copies);
410 NIR_PASS_V(nir, nir_lower_var_copies);
411
412 if (is_scalar) {
413 NIR_PASS_V(nir, nir_lower_alu_to_scalar);
414 }
415
416 st_nir_opts(nir, is_scalar);
417
418 NIR_PASS_V(nir, gl_nir_lower_buffers, shader_program);
419 /* Do a round of constant folding to clean up address calculations */
420 NIR_PASS_V(nir, nir_opt_constant_folding);
421
422 if (lower_64bit) {
423 bool lowered_64bit_ops = false;
424 bool progress = false;
425
426 NIR_PASS_V(nir, nir_opt_algebraic);
427
428 do {
429 progress = false;
430 if (options->lower_int64_options) {
431 NIR_PASS(progress, nir, nir_lower_int64,
432 options->lower_int64_options);
433 }
434 if (options->lower_doubles_options) {
435 NIR_PASS(progress, nir, nir_lower_doubles,
436 softfp64, options->lower_doubles_options);
437 }
438 NIR_PASS(progress, nir, nir_opt_algebraic);
439 lowered_64bit_ops |= progress;
440 } while (progress);
441
442 if (progress)
443 st_nir_opts(nir, is_scalar);
444 }
445
446 return nir;
447 }
448
449 /* Second third of converting glsl_to_nir. This creates uniforms, gathers
450 * info on varyings, etc after NIR link time opts have been applied.
451 */
452 static void
453 st_glsl_to_nir_post_opts(struct st_context *st, struct gl_program *prog,
454 struct gl_shader_program *shader_program)
455 {
456 nir_shader *nir = prog->nir;
457
458 /* Make a pass over the IR to add state references for any built-in
459 * uniforms that are used. This has to be done now (during linking).
460 * Code generation doesn't happen until the first time this shader is
461 * used for rendering. Waiting until then to generate the parameters is
462 * too late. At that point, the values for the built-in uniforms won't
463 * get sent to the shader.
464 */
465 nir_foreach_variable(var, &nir->uniforms) {
466 if (strncmp(var->name, "gl_", 3) == 0) {
467 const nir_state_slot *const slots = var->state_slots;
468 assert(var->state_slots != NULL);
469
470 const struct glsl_type *type = glsl_without_array(var->type);
471 for (unsigned int i = 0; i < var->num_state_slots; i++) {
472 unsigned comps;
473 if (glsl_type_is_struct_or_ifc(type)) {
474 /* Builtin struct require specical handling for now we just
475 * make all members vec4. See st_nir_lower_builtin.
476 */
477 comps = 4;
478 } else {
479 comps = glsl_get_vector_elements(type);
480 }
481
482 if (st->ctx->Const.PackedDriverUniformStorage) {
483 _mesa_add_sized_state_reference(prog->Parameters,
484 slots[i].tokens,
485 comps, false);
486 } else {
487 _mesa_add_state_reference(prog->Parameters,
488 slots[i].tokens);
489 }
490 }
491 }
492 }
493
494 /* Avoid reallocation of the program parameter list, because the uniform
495 * storage is only associated with the original parameter list.
496 * This should be enough for Bitmap and DrawPixels constants.
497 */
498 _mesa_reserve_parameter_storage(prog->Parameters, 8);
499
500 /* This has to be done last. Any operation the can cause
501 * prog->ParameterValues to get reallocated (e.g., anything that adds a
502 * program constant) has to happen before creating this linkage.
503 */
504 _mesa_associate_uniform_storage(st->ctx, shader_program, prog, true);
505
506 st_set_prog_affected_state_flags(prog);
507
508 NIR_PASS_V(nir, st_nir_lower_builtin);
509 NIR_PASS_V(nir, gl_nir_lower_atomics, shader_program, true);
510
511 nir_variable_mode mask = nir_var_function_temp;
512 nir_remove_dead_variables(nir, mask);
513
514 if (st->ctx->_Shader->Flags & GLSL_DUMP) {
515 _mesa_log("\n");
516 _mesa_log("NIR IR for linked %s program %d:\n",
517 _mesa_shader_stage_to_string(prog->info.stage),
518 shader_program->Name);
519 nir_print_shader(nir, _mesa_get_log_file());
520 _mesa_log("\n\n");
521 }
522 }
523
524 /* TODO any better helper somewhere to sort a list? */
525
526 static void
527 insert_sorted(struct exec_list *var_list, nir_variable *new_var)
528 {
529 nir_foreach_variable(var, var_list) {
530 if (var->data.location > new_var->data.location) {
531 exec_node_insert_node_before(&var->node, &new_var->node);
532 return;
533 }
534 }
535 exec_list_push_tail(var_list, &new_var->node);
536 }
537
538 static void
539 sort_varyings(struct exec_list *var_list)
540 {
541 struct exec_list new_list;
542 exec_list_make_empty(&new_list);
543 nir_foreach_variable_safe(var, var_list) {
544 exec_node_remove(&var->node);
545 insert_sorted(&new_list, var);
546 }
547 exec_list_move_nodes_to(&new_list, var_list);
548 }
549
550 static void
551 set_st_program(struct gl_program *prog,
552 struct gl_shader_program *shader_program,
553 nir_shader *nir)
554 {
555 struct st_vertex_program *stvp;
556 struct st_common_program *stp;
557 struct st_fragment_program *stfp;
558 struct st_compute_program *stcp;
559
560 switch (prog->info.stage) {
561 case MESA_SHADER_VERTEX:
562 stvp = (struct st_vertex_program *)prog;
563 stvp->shader_program = shader_program;
564 stvp->tgsi.type = PIPE_SHADER_IR_NIR;
565 stvp->tgsi.ir.nir = nir;
566 break;
567 case MESA_SHADER_GEOMETRY:
568 case MESA_SHADER_TESS_CTRL:
569 case MESA_SHADER_TESS_EVAL:
570 stp = (struct st_common_program *)prog;
571 stp->shader_program = shader_program;
572 stp->tgsi.type = PIPE_SHADER_IR_NIR;
573 stp->tgsi.ir.nir = nir;
574 break;
575 case MESA_SHADER_FRAGMENT:
576 stfp = (struct st_fragment_program *)prog;
577 stfp->shader_program = shader_program;
578 stfp->tgsi.type = PIPE_SHADER_IR_NIR;
579 stfp->tgsi.ir.nir = nir;
580 break;
581 case MESA_SHADER_COMPUTE:
582 stcp = (struct st_compute_program *)prog;
583 stcp->shader_program = shader_program;
584 stcp->tgsi.ir_type = PIPE_SHADER_IR_NIR;
585 stcp->tgsi.prog = nir;
586 break;
587 default:
588 unreachable("unknown shader stage");
589 }
590 }
591
592 static void
593 st_nir_get_mesa_program(struct gl_context *ctx,
594 struct gl_shader_program *shader_program,
595 struct gl_linked_shader *shader)
596 {
597 struct st_context *st = st_context(ctx);
598 struct pipe_screen *pscreen = ctx->st->pipe->screen;
599 struct gl_program *prog;
600
601 validate_ir_tree(shader->ir);
602
603 prog = shader->Program;
604
605 prog->Parameters = _mesa_new_parameter_list();
606
607 _mesa_copy_linked_program_data(shader_program, shader);
608 _mesa_generate_parameters_list_for_uniforms(ctx, shader_program, shader,
609 prog->Parameters);
610
611 /* Remove reads from output registers. */
612 if (!pscreen->get_param(pscreen, PIPE_CAP_TGSI_CAN_READ_OUTPUTS))
613 lower_output_reads(shader->Stage, shader->ir);
614
615 if (ctx->_Shader->Flags & GLSL_DUMP) {
616 _mesa_log("\n");
617 _mesa_log("GLSL IR for linked %s program %d:\n",
618 _mesa_shader_stage_to_string(shader->Stage),
619 shader_program->Name);
620 _mesa_print_ir(_mesa_get_log_file(), shader->ir, NULL);
621 _mesa_log("\n\n");
622 }
623
624 prog->ExternalSamplersUsed = gl_external_samplers(prog);
625 _mesa_update_shader_textures_used(shader_program, prog);
626
627 nir_shader *nir = st_glsl_to_nir(st, prog, shader_program, shader->Stage);
628
629 set_st_program(prog, shader_program, nir);
630 prog->nir = nir;
631 }
632
633 static void
634 st_nir_link_shaders(nir_shader **producer, nir_shader **consumer, bool scalar)
635 {
636 if (scalar) {
637 NIR_PASS_V(*producer, nir_lower_io_to_scalar_early, nir_var_shader_out);
638 NIR_PASS_V(*consumer, nir_lower_io_to_scalar_early, nir_var_shader_in);
639 }
640
641 nir_lower_io_arrays_to_elements(*producer, *consumer);
642
643 st_nir_opts(*producer, scalar);
644 st_nir_opts(*consumer, scalar);
645
646 if (nir_link_opt_varyings(*producer, *consumer))
647 st_nir_opts(*consumer, scalar);
648
649 NIR_PASS_V(*producer, nir_remove_dead_variables, nir_var_shader_out);
650 NIR_PASS_V(*consumer, nir_remove_dead_variables, nir_var_shader_in);
651
652 if (nir_remove_unused_varyings(*producer, *consumer)) {
653 NIR_PASS_V(*producer, nir_lower_global_vars_to_local);
654 NIR_PASS_V(*consumer, nir_lower_global_vars_to_local);
655
656 /* The backend might not be able to handle indirects on
657 * temporaries so we need to lower indirects on any of the
658 * varyings we have demoted here.
659 *
660 * TODO: radeonsi shouldn't need to do this, however LLVM isn't
661 * currently smart enough to handle indirects without causing excess
662 * spilling causing the gpu to hang.
663 *
664 * See the following thread for more details of the problem:
665 * https://lists.freedesktop.org/archives/mesa-dev/2017-July/162106.html
666 */
667 nir_variable_mode indirect_mask = nir_var_function_temp;
668
669 NIR_PASS_V(*producer, nir_lower_indirect_derefs, indirect_mask);
670 NIR_PASS_V(*consumer, nir_lower_indirect_derefs, indirect_mask);
671
672 st_nir_opts(*producer, scalar);
673 st_nir_opts(*consumer, scalar);
674
675 /* Lowering indirects can cause varying to become unused.
676 * nir_compact_varyings() depends on all dead varyings being removed so
677 * we need to call nir_remove_dead_variables() again here.
678 */
679 NIR_PASS_V(*producer, nir_remove_dead_variables, nir_var_shader_out);
680 NIR_PASS_V(*consumer, nir_remove_dead_variables, nir_var_shader_in);
681 }
682 }
683
684 static void
685 st_lower_patch_vertices_in(struct gl_shader_program *shader_prog)
686 {
687 struct gl_linked_shader *linked_tcs =
688 shader_prog->_LinkedShaders[MESA_SHADER_TESS_CTRL];
689 struct gl_linked_shader *linked_tes =
690 shader_prog->_LinkedShaders[MESA_SHADER_TESS_EVAL];
691
692 /* If we have a TCS and TES linked together, lower TES patch vertices. */
693 if (linked_tcs && linked_tes) {
694 nir_shader *tcs_nir = linked_tcs->Program->nir;
695 nir_shader *tes_nir = linked_tes->Program->nir;
696
697 /* The TES input vertex count is the TCS output vertex count,
698 * lower TES gl_PatchVerticesIn to a constant.
699 */
700 uint32_t tes_patch_verts = tcs_nir->info.tess.tcs_vertices_out;
701 NIR_PASS_V(tes_nir, nir_lower_patch_vertices, tes_patch_verts, NULL);
702 }
703 }
704
705 extern "C" {
706
707 void
708 st_nir_lower_wpos_ytransform(struct nir_shader *nir,
709 struct gl_program *prog,
710 struct pipe_screen *pscreen)
711 {
712 if (nir->info.stage != MESA_SHADER_FRAGMENT)
713 return;
714
715 static const gl_state_index16 wposTransformState[STATE_LENGTH] = {
716 STATE_INTERNAL, STATE_FB_WPOS_Y_TRANSFORM
717 };
718 nir_lower_wpos_ytransform_options wpos_options = { { 0 } };
719
720 memcpy(wpos_options.state_tokens, wposTransformState,
721 sizeof(wpos_options.state_tokens));
722 wpos_options.fs_coord_origin_upper_left =
723 pscreen->get_param(pscreen,
724 PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT);
725 wpos_options.fs_coord_origin_lower_left =
726 pscreen->get_param(pscreen,
727 PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT);
728 wpos_options.fs_coord_pixel_center_integer =
729 pscreen->get_param(pscreen,
730 PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER);
731 wpos_options.fs_coord_pixel_center_half_integer =
732 pscreen->get_param(pscreen,
733 PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER);
734
735 if (nir_lower_wpos_ytransform(nir, &wpos_options)) {
736 nir_validate_shader(nir, "after nir_lower_wpos_ytransform");
737 _mesa_add_state_reference(prog->Parameters, wposTransformState);
738 }
739 }
740
741 bool
742 st_link_nir(struct gl_context *ctx,
743 struct gl_shader_program *shader_program)
744 {
745 struct st_context *st = st_context(ctx);
746 struct pipe_screen *screen = st->pipe->screen;
747 bool is_scalar[MESA_SHADER_STAGES];
748
749 unsigned last_stage = 0;
750 for (unsigned i = 0; i < MESA_SHADER_STAGES; i++) {
751 struct gl_linked_shader *shader = shader_program->_LinkedShaders[i];
752 if (shader == NULL)
753 continue;
754
755 /* Determine scalar property of each shader stage */
756 enum pipe_shader_type type = pipe_shader_type_from_mesa(shader->Stage);
757 is_scalar[i] = screen->get_shader_param(screen, type,
758 PIPE_SHADER_CAP_SCALAR_ISA);
759
760 st_nir_get_mesa_program(ctx, shader_program, shader);
761 last_stage = i;
762
763 if (is_scalar[i]) {
764 NIR_PASS_V(shader->Program->nir, nir_lower_load_const_to_scalar);
765 }
766 }
767
768 /* Linking the stages in the opposite order (from fragment to vertex)
769 * ensures that inter-shader outputs written to in an earlier stage
770 * are eliminated if they are (transitively) not used in a later
771 * stage.
772 */
773 int next = last_stage;
774 for (int i = next - 1; i >= 0; i--) {
775 struct gl_linked_shader *shader = shader_program->_LinkedShaders[i];
776 if (shader == NULL)
777 continue;
778
779 st_nir_link_shaders(&shader->Program->nir,
780 &shader_program->_LinkedShaders[next]->Program->nir,
781 is_scalar[i]);
782 next = i;
783 }
784
785 int prev = -1;
786 for (unsigned i = 0; i < MESA_SHADER_STAGES; i++) {
787 struct gl_linked_shader *shader = shader_program->_LinkedShaders[i];
788 if (shader == NULL)
789 continue;
790
791 nir_shader *nir = shader->Program->nir;
792
793 NIR_PASS_V(nir, st_nir_lower_wpos_ytransform, shader->Program,
794 st->pipe->screen);
795
796 NIR_PASS_V(nir, nir_lower_system_values);
797 NIR_PASS_V(nir, nir_lower_clip_cull_distance_arrays);
798
799 nir_shader_gather_info(nir, nir_shader_get_entrypoint(nir));
800 shader->Program->info = nir->info;
801 if (i == MESA_SHADER_VERTEX) {
802 /* NIR expands dual-slot inputs out to two locations. We need to
803 * compact things back down GL-style single-slot inputs to avoid
804 * confusing the state tracker.
805 */
806 shader->Program->info.inputs_read =
807 nir_get_single_slot_attribs_mask(nir->info.inputs_read,
808 shader->Program->DualSlotInputs);
809 }
810
811 if (prev != -1) {
812 struct gl_program *prev_shader =
813 shader_program->_LinkedShaders[prev]->Program;
814
815 /* We can't use nir_compact_varyings with transform feedback, since
816 * the pipe_stream_output->output_register field is based on the
817 * pre-compacted driver_locations.
818 */
819 if (!(prev_shader->sh.LinkedTransformFeedback &&
820 prev_shader->sh.LinkedTransformFeedback->NumVarying > 0))
821 nir_compact_varyings(shader_program->_LinkedShaders[prev]->Program->nir,
822 nir, ctx->API != API_OPENGL_COMPAT);
823 }
824 prev = i;
825 }
826
827 st_lower_patch_vertices_in(shader_program);
828
829 for (unsigned i = 0; i < MESA_SHADER_STAGES; i++) {
830 struct gl_linked_shader *shader = shader_program->_LinkedShaders[i];
831 if (shader == NULL)
832 continue;
833
834 st_glsl_to_nir_post_opts(st, shader->Program, shader_program);
835
836 assert(shader->Program);
837 if (!ctx->Driver.ProgramStringNotify(ctx,
838 _mesa_shader_stage_to_program(i),
839 shader->Program)) {
840 _mesa_reference_program(ctx, &shader->Program, NULL);
841 return false;
842 }
843
844 nir_sweep(shader->Program->nir);
845 }
846
847 return true;
848 }
849
850 void
851 st_nir_assign_varying_locations(struct st_context *st, nir_shader *nir)
852 {
853 if (nir->info.stage == MESA_SHADER_VERTEX) {
854 /* Needs special handling so drvloc matches the vbo state: */
855 st_nir_assign_vs_in_locations(nir);
856 /* Re-lower global vars, to deal with any dead VS inputs. */
857 NIR_PASS_V(nir, nir_lower_global_vars_to_local);
858
859 sort_varyings(&nir->outputs);
860 st_nir_assign_var_locations(&nir->outputs,
861 &nir->num_outputs,
862 nir->info.stage);
863 st_nir_fixup_varying_slots(st, &nir->outputs);
864 } else if (nir->info.stage == MESA_SHADER_GEOMETRY ||
865 nir->info.stage == MESA_SHADER_TESS_CTRL ||
866 nir->info.stage == MESA_SHADER_TESS_EVAL) {
867 sort_varyings(&nir->inputs);
868 st_nir_assign_var_locations(&nir->inputs,
869 &nir->num_inputs,
870 nir->info.stage);
871 st_nir_fixup_varying_slots(st, &nir->inputs);
872
873 sort_varyings(&nir->outputs);
874 st_nir_assign_var_locations(&nir->outputs,
875 &nir->num_outputs,
876 nir->info.stage);
877 st_nir_fixup_varying_slots(st, &nir->outputs);
878 } else if (nir->info.stage == MESA_SHADER_FRAGMENT) {
879 sort_varyings(&nir->inputs);
880 st_nir_assign_var_locations(&nir->inputs,
881 &nir->num_inputs,
882 nir->info.stage);
883 st_nir_fixup_varying_slots(st, &nir->inputs);
884 st_nir_assign_var_locations(&nir->outputs,
885 &nir->num_outputs,
886 nir->info.stage);
887 } else if (nir->info.stage == MESA_SHADER_COMPUTE) {
888 /* TODO? */
889 } else {
890 unreachable("invalid shader type");
891 }
892 }
893
894 void
895 st_nir_lower_samplers(struct pipe_screen *screen, nir_shader *nir,
896 struct gl_shader_program *shader_program,
897 struct gl_program *prog)
898 {
899 if (screen->get_param(screen, PIPE_CAP_NIR_SAMPLERS_AS_DEREF))
900 NIR_PASS_V(nir, gl_nir_lower_samplers_as_deref, shader_program);
901 else
902 NIR_PASS_V(nir, gl_nir_lower_samplers, shader_program);
903
904 if (prog) {
905 prog->info.textures_used = nir->info.textures_used;
906 prog->info.textures_used_by_txf = nir->info.textures_used_by_txf;
907 }
908 }
909
910 /* Last third of preparing nir from glsl, which happens after shader
911 * variant lowering.
912 */
913 void
914 st_finalize_nir(struct st_context *st, struct gl_program *prog,
915 struct gl_shader_program *shader_program, nir_shader *nir)
916 {
917 struct pipe_screen *screen = st->pipe->screen;
918 const nir_shader_compiler_options *options =
919 st->ctx->Const.ShaderCompilerOptions[prog->info.stage].NirOptions;
920
921 NIR_PASS_V(nir, nir_split_var_copies);
922 NIR_PASS_V(nir, nir_lower_var_copies);
923 if (options->lower_all_io_to_temps ||
924 nir->info.stage == MESA_SHADER_VERTEX ||
925 nir->info.stage == MESA_SHADER_GEOMETRY) {
926 NIR_PASS_V(nir, nir_lower_io_arrays_to_elements_no_indirects, false);
927 } else if (nir->info.stage == MESA_SHADER_FRAGMENT) {
928 NIR_PASS_V(nir, nir_lower_io_arrays_to_elements_no_indirects, true);
929 }
930
931 st_nir_assign_varying_locations(st, nir);
932
933 NIR_PASS_V(nir, nir_lower_atomics_to_ssbo,
934 st->ctx->Const.Program[nir->info.stage].MaxAtomicBuffers);
935
936 st_nir_assign_uniform_locations(st->ctx, prog,
937 &nir->uniforms, &nir->num_uniforms);
938
939 if (st->ctx->Const.PackedDriverUniformStorage) {
940 NIR_PASS_V(nir, nir_lower_io, nir_var_uniform, st_glsl_type_dword_size,
941 (nir_lower_io_options)0);
942 NIR_PASS_V(nir, nir_lower_uniforms_to_ubo, 4);
943 }
944
945 st_nir_lower_samplers(screen, nir, shader_program, prog);
946 }
947
948 } /* extern "C" */