panfrost: Add the lod_bias field
[mesa.git] / src / panfrost / include / panfrost-job.h
1 /*
2 * © Copyright 2017-2018 Alyssa Rosenzweig
3 * © Copyright 2017-2018 Connor Abbott
4 * © Copyright 2017-2018 Lyude Paul
5 * © Copyright2019 Collabora, Ltd.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * SOFTWARE.
25 *
26 */
27
28 #ifndef __PANFROST_JOB_H__
29 #define __PANFROST_JOB_H__
30
31 #include <stdint.h>
32 #include <panfrost-misc.h>
33
34 enum mali_job_type {
35 JOB_NOT_STARTED = 0,
36 JOB_TYPE_NULL = 1,
37 JOB_TYPE_SET_VALUE = 2,
38 JOB_TYPE_CACHE_FLUSH = 3,
39 JOB_TYPE_COMPUTE = 4,
40 JOB_TYPE_VERTEX = 5,
41 JOB_TYPE_GEOMETRY = 6,
42 JOB_TYPE_TILER = 7,
43 JOB_TYPE_FUSED = 8,
44 JOB_TYPE_FRAGMENT = 9,
45 };
46
47 enum mali_draw_mode {
48 MALI_DRAW_NONE = 0x0,
49 MALI_POINTS = 0x1,
50 MALI_LINES = 0x2,
51 MALI_LINE_STRIP = 0x4,
52 MALI_LINE_LOOP = 0x6,
53 MALI_TRIANGLES = 0x8,
54 MALI_TRIANGLE_STRIP = 0xA,
55 MALI_TRIANGLE_FAN = 0xC,
56 MALI_POLYGON = 0xD,
57 MALI_QUADS = 0xE,
58 MALI_QUAD_STRIP = 0xF,
59
60 /* All other modes invalid */
61 };
62
63 /* Applies to tiler_gl_enables */
64
65 #define MALI_OCCLUSION_QUERY (1 << 3)
66 #define MALI_OCCLUSION_PRECISE (1 << 4)
67
68 /* Set for a glFrontFace(GL_CCW) in a Y=0=TOP coordinate system (like Gallium).
69 * In OpenGL, this would corresponds to glFrontFace(GL_CW). Mesa and the blob
70 * disagree about how to do viewport flipping, so the blob actually sets this
71 * for GL_CW but then has a negative viewport stride */
72
73 #define MALI_FRONT_CCW_TOP (1 << 5)
74
75 #define MALI_CULL_FACE_FRONT (1 << 6)
76 #define MALI_CULL_FACE_BACK (1 << 7)
77
78 /* Used in stencil and depth tests */
79
80 enum mali_func {
81 MALI_FUNC_NEVER = 0,
82 MALI_FUNC_LESS = 1,
83 MALI_FUNC_EQUAL = 2,
84 MALI_FUNC_LEQUAL = 3,
85 MALI_FUNC_GREATER = 4,
86 MALI_FUNC_NOTEQUAL = 5,
87 MALI_FUNC_GEQUAL = 6,
88 MALI_FUNC_ALWAYS = 7
89 };
90
91 /* Same OpenGL, but mixed up. Why? Because forget me, that's why! */
92
93 enum mali_alt_func {
94 MALI_ALT_FUNC_NEVER = 0,
95 MALI_ALT_FUNC_GREATER = 1,
96 MALI_ALT_FUNC_EQUAL = 2,
97 MALI_ALT_FUNC_GEQUAL = 3,
98 MALI_ALT_FUNC_LESS = 4,
99 MALI_ALT_FUNC_NOTEQUAL = 5,
100 MALI_ALT_FUNC_LEQUAL = 6,
101 MALI_ALT_FUNC_ALWAYS = 7
102 };
103
104 /* Flags apply to unknown2_3? */
105
106 #define MALI_HAS_MSAA (1 << 0)
107 #define MALI_CAN_DISCARD (1 << 5)
108
109 /* Applies on SFBD systems, specifying that programmable blending is in use */
110 #define MALI_HAS_BLEND_SHADER (1 << 6)
111
112 /* func is mali_func */
113 #define MALI_DEPTH_FUNC(func) (func << 8)
114 #define MALI_GET_DEPTH_FUNC(flags) ((flags >> 8) & 0x7)
115 #define MALI_DEPTH_FUNC_MASK MALI_DEPTH_FUNC(0x7)
116
117 #define MALI_DEPTH_WRITEMASK (1 << 11)
118
119 /* Next flags to unknown2_4 */
120 #define MALI_STENCIL_TEST (1 << 0)
121
122 /* What?! */
123 #define MALI_SAMPLE_ALPHA_TO_COVERAGE_NO_BLEND_SHADER (1 << 1)
124
125 #define MALI_NO_DITHER (1 << 9)
126 #define MALI_DEPTH_RANGE_A (1 << 12)
127 #define MALI_DEPTH_RANGE_B (1 << 13)
128 #define MALI_NO_MSAA (1 << 14)
129
130 /* Stencil test state is all encoded in a single u32, just with a lot of
131 * enums... */
132
133 enum mali_stencil_op {
134 MALI_STENCIL_KEEP = 0,
135 MALI_STENCIL_REPLACE = 1,
136 MALI_STENCIL_ZERO = 2,
137 MALI_STENCIL_INVERT = 3,
138 MALI_STENCIL_INCR_WRAP = 4,
139 MALI_STENCIL_DECR_WRAP = 5,
140 MALI_STENCIL_INCR = 6,
141 MALI_STENCIL_DECR = 7
142 };
143
144 struct mali_stencil_test {
145 unsigned ref : 8;
146 unsigned mask : 8;
147 enum mali_func func : 3;
148 enum mali_stencil_op sfail : 3;
149 enum mali_stencil_op dpfail : 3;
150 enum mali_stencil_op dppass : 3;
151 unsigned zero : 4;
152 } __attribute__((packed));
153
154 #define MALI_MASK_R (1 << 0)
155 #define MALI_MASK_G (1 << 1)
156 #define MALI_MASK_B (1 << 2)
157 #define MALI_MASK_A (1 << 3)
158
159 enum mali_nondominant_mode {
160 MALI_BLEND_NON_MIRROR = 0,
161 MALI_BLEND_NON_ZERO = 1
162 };
163
164 enum mali_dominant_blend {
165 MALI_BLEND_DOM_SOURCE = 0,
166 MALI_BLEND_DOM_DESTINATION = 1
167 };
168
169 enum mali_dominant_factor {
170 MALI_DOMINANT_UNK0 = 0,
171 MALI_DOMINANT_ZERO = 1,
172 MALI_DOMINANT_SRC_COLOR = 2,
173 MALI_DOMINANT_DST_COLOR = 3,
174 MALI_DOMINANT_UNK4 = 4,
175 MALI_DOMINANT_SRC_ALPHA = 5,
176 MALI_DOMINANT_DST_ALPHA = 6,
177 MALI_DOMINANT_CONSTANT = 7,
178 };
179
180 enum mali_blend_modifier {
181 MALI_BLEND_MOD_UNK0 = 0,
182 MALI_BLEND_MOD_NORMAL = 1,
183 MALI_BLEND_MOD_SOURCE_ONE = 2,
184 MALI_BLEND_MOD_DEST_ONE = 3,
185 };
186
187 struct mali_blend_mode {
188 enum mali_blend_modifier clip_modifier : 2;
189 unsigned unused_0 : 1;
190 unsigned negate_source : 1;
191
192 enum mali_dominant_blend dominant : 1;
193
194 enum mali_nondominant_mode nondominant_mode : 1;
195
196 unsigned unused_1 : 1;
197
198 unsigned negate_dest : 1;
199
200 enum mali_dominant_factor dominant_factor : 3;
201 unsigned complement_dominant : 1;
202 } __attribute__((packed));
203
204 struct mali_blend_equation {
205 /* Of type mali_blend_mode */
206 unsigned rgb_mode : 12;
207 unsigned alpha_mode : 12;
208
209 unsigned zero1 : 4;
210
211 /* Corresponds to MALI_MASK_* above and glColorMask arguments */
212
213 unsigned color_mask : 4;
214 } __attribute__((packed));
215
216 /* Used with channel swizzling */
217 enum mali_channel {
218 MALI_CHANNEL_RED = 0,
219 MALI_CHANNEL_GREEN = 1,
220 MALI_CHANNEL_BLUE = 2,
221 MALI_CHANNEL_ALPHA = 3,
222 MALI_CHANNEL_ZERO = 4,
223 MALI_CHANNEL_ONE = 5,
224 MALI_CHANNEL_RESERVED_0 = 6,
225 MALI_CHANNEL_RESERVED_1 = 7,
226 };
227
228 struct mali_channel_swizzle {
229 enum mali_channel r : 3;
230 enum mali_channel g : 3;
231 enum mali_channel b : 3;
232 enum mali_channel a : 3;
233 } __attribute__((packed));
234
235 /* Compressed per-pixel formats. Each of these formats expands to one to four
236 * floating-point or integer numbers, as defined by the OpenGL specification.
237 * There are various places in OpenGL where the user can specify a compressed
238 * format in memory, which all use the same 8-bit enum in the various
239 * descriptors, although different hardware units support different formats.
240 */
241
242 /* The top 3 bits specify how the bits of each component are interpreted. */
243
244 /* e.g. R11F_G11F_B10F */
245 #define MALI_FORMAT_SPECIAL (2 << 5)
246
247 /* signed normalized, e.g. RGBA8_SNORM */
248 #define MALI_FORMAT_SNORM (3 << 5)
249
250 /* e.g. RGBA8UI */
251 #define MALI_FORMAT_UINT (4 << 5)
252
253 /* e.g. RGBA8 and RGBA32F */
254 #define MALI_FORMAT_UNORM (5 << 5)
255
256 /* e.g. RGBA8I and RGBA16F */
257 #define MALI_FORMAT_SINT (6 << 5)
258
259 /* These formats seem to largely duplicate the others. They're used at least
260 * for Bifrost framebuffer output.
261 */
262 #define MALI_FORMAT_SPECIAL2 (7 << 5)
263
264 /* If the high 3 bits are 3 to 6 these two bits say how many components
265 * there are.
266 */
267 #define MALI_NR_CHANNELS(n) ((n - 1) << 3)
268
269 /* If the high 3 bits are 3 to 6, then the low 3 bits say how big each
270 * component is, except the special MALI_CHANNEL_FLOAT which overrides what the
271 * bits mean.
272 */
273
274 #define MALI_CHANNEL_4 2
275
276 #define MALI_CHANNEL_8 3
277
278 #define MALI_CHANNEL_16 4
279
280 #define MALI_CHANNEL_32 5
281
282 /* For MALI_FORMAT_SINT it means a half-float (e.g. RG16F). For
283 * MALI_FORMAT_UNORM, it means a 32-bit float.
284 */
285 #define MALI_CHANNEL_FLOAT 7
286
287 enum mali_format {
288 MALI_RGB565 = MALI_FORMAT_SPECIAL | 0x0,
289 MALI_RGB5_A1_UNORM = MALI_FORMAT_SPECIAL | 0x2,
290 MALI_RGB10_A2_UNORM = MALI_FORMAT_SPECIAL | 0x3,
291 MALI_RGB10_A2_SNORM = MALI_FORMAT_SPECIAL | 0x5,
292 MALI_RGB10_A2UI = MALI_FORMAT_SPECIAL | 0x7,
293 MALI_RGB10_A2I = MALI_FORMAT_SPECIAL | 0x9,
294
295 /* YUV formats */
296 MALI_NV12 = MALI_FORMAT_SPECIAL | 0xc,
297
298 MALI_Z32_UNORM = MALI_FORMAT_SPECIAL | 0xD,
299 MALI_R32_FIXED = MALI_FORMAT_SPECIAL | 0x11,
300 MALI_RG32_FIXED = MALI_FORMAT_SPECIAL | 0x12,
301 MALI_RGB32_FIXED = MALI_FORMAT_SPECIAL | 0x13,
302 MALI_RGBA32_FIXED = MALI_FORMAT_SPECIAL | 0x14,
303 MALI_R11F_G11F_B10F = MALI_FORMAT_SPECIAL | 0x19,
304 MALI_R9F_G9F_B9F_E5F = MALI_FORMAT_SPECIAL | 0x1b,
305 /* Only used for varyings, to indicate the transformed gl_Position */
306 MALI_VARYING_POS = MALI_FORMAT_SPECIAL | 0x1e,
307 /* Only used for varyings, to indicate that the write should be
308 * discarded.
309 */
310 MALI_VARYING_DISCARD = MALI_FORMAT_SPECIAL | 0x1f,
311
312 MALI_R8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
313 MALI_R16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
314 MALI_R32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
315 MALI_RG8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
316 MALI_RG16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
317 MALI_RG32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
318 MALI_RGB8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
319 MALI_RGB16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
320 MALI_RGB32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
321 MALI_RGBA8_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
322 MALI_RGBA16_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
323 MALI_RGBA32_SNORM = MALI_FORMAT_SNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
324
325 MALI_R8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
326 MALI_R16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
327 MALI_R32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
328 MALI_RG8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
329 MALI_RG16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
330 MALI_RG32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
331 MALI_RGB8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
332 MALI_RGB16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
333 MALI_RGB32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
334 MALI_RGBA8UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
335 MALI_RGBA16UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
336 MALI_RGBA32UI = MALI_FORMAT_UINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
337
338 MALI_R8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
339 MALI_R16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
340 MALI_R32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
341 MALI_R32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(1) | MALI_CHANNEL_FLOAT,
342 MALI_RG8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
343 MALI_RG16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
344 MALI_RG32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
345 MALI_RG32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(2) | MALI_CHANNEL_FLOAT,
346 MALI_RGB8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
347 MALI_RGB16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
348 MALI_RGB32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
349 MALI_RGB32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(3) | MALI_CHANNEL_FLOAT,
350 MALI_RGBA4_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_4,
351 MALI_RGBA8_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
352 MALI_RGBA16_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
353 MALI_RGBA32_UNORM = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
354 MALI_RGBA32F = MALI_FORMAT_UNORM | MALI_NR_CHANNELS(4) | MALI_CHANNEL_FLOAT,
355
356 MALI_R8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_8,
357 MALI_R16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_16,
358 MALI_R32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_32,
359 MALI_R16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(1) | MALI_CHANNEL_FLOAT,
360 MALI_RG8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_8,
361 MALI_RG16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_16,
362 MALI_RG32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_32,
363 MALI_RG16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(2) | MALI_CHANNEL_FLOAT,
364 MALI_RGB8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_8,
365 MALI_RGB16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_16,
366 MALI_RGB32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_32,
367 MALI_RGB16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(3) | MALI_CHANNEL_FLOAT,
368 MALI_RGBA8I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_8,
369 MALI_RGBA16I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_16,
370 MALI_RGBA32I = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_32,
371 MALI_RGBA16F = MALI_FORMAT_SINT | MALI_NR_CHANNELS(4) | MALI_CHANNEL_FLOAT,
372
373 MALI_RGBA4 = MALI_FORMAT_SPECIAL2 | 0x8,
374 MALI_RGBA8_2 = MALI_FORMAT_SPECIAL2 | 0xd,
375 MALI_RGB10_A2_2 = MALI_FORMAT_SPECIAL2 | 0xe,
376 };
377
378
379 /* Alpha coverage is encoded as 4-bits (from a clampf), with inversion
380 * literally performing a bitwise invert. This function produces slightly wrong
381 * results and I'm not sure why; some rounding issue I suppose... */
382
383 #define MALI_ALPHA_COVERAGE(clampf) ((uint16_t) (int) (clampf * 15.0f))
384 #define MALI_GET_ALPHA_COVERAGE(nibble) ((float) nibble / 15.0f)
385
386 /* Applies to midgard1.flags */
387
388 /* Should the hardware perform early-Z testing? Normally should be set
389 * for performance reasons. Clear if you use: discard,
390 * alpha-to-coverage... * It's also possible this disables
391 * forward-pixel kill; we're not quite sure which bit is which yet.
392 * TODO: How does this interact with blending?*/
393
394 #define MALI_EARLY_Z (1 << 6)
395
396 /* Should the hardware calculate derivatives (via helper invocations)? Set in a
397 * fragment shader that uses texturing or derivative functions */
398
399 #define MALI_HELPER_INVOCATIONS (1 << 7)
400
401 /* Flags denoting the fragment shader's use of tilebuffer readback. If the
402 * shader might read any part of the tilebuffer, set MALI_READS_TILEBUFFER. If
403 * it might read depth/stencil in particular, also set MALI_READS_ZS */
404
405 #define MALI_READS_ZS (1 << 8)
406 #define MALI_READS_TILEBUFFER (1 << 12)
407
408 /* The raw Midgard blend payload can either be an equation or a shader
409 * address, depending on the context */
410
411 union midgard_blend {
412 mali_ptr shader;
413
414 struct {
415 struct mali_blend_equation equation;
416 float constant;
417 };
418 };
419
420 /* We need to load the tilebuffer to blend (i.e. the destination factor is not
421 * ZERO) */
422
423 #define MALI_BLEND_LOAD_TIB (0x1)
424
425 /* A blend shader is used to blend this render target */
426 #define MALI_BLEND_MRT_SHADER (0x2)
427
428 /* On MRT Midgard systems (using an MFBD), each render target gets its own
429 * blend descriptor */
430
431 #define MALI_BLEND_SRGB (0x400)
432
433 /* Dithering is specified here for MFBD, otherwise NO_DITHER for SFBD */
434 #define MALI_BLEND_NO_DITHER (0x800)
435
436 struct midgard_blend_rt {
437 /* Flags base value of 0x200 to enable the render target.
438 * OR with 0x1 for blending (anything other than REPLACE).
439 * OR with 0x2 for programmable blending with 0-2 registers
440 * OR with 0x3 for programmable blending with 2+ registers
441 * OR with MALI_BLEND_SRGB for implicit sRGB
442 */
443
444 u64 flags;
445 union midgard_blend blend;
446 } __attribute__((packed));
447
448 /* On Bifrost systems (all MRT), each render target gets one of these
449 * descriptors */
450
451 struct bifrost_blend_rt {
452 /* This is likely an analogue of the flags on
453 * midgard_blend_rt */
454
455 u16 flags; // = 0x200
456
457 /* Single-channel blend constants are encoded in a sort of
458 * fixed-point. Basically, the float is mapped to a byte, becoming
459 * a high byte, and then the lower-byte is added for precision.
460 * For the original float f:
461 *
462 * f = (constant_hi / 255) + (constant_lo / 65535)
463 *
464 * constant_hi = int(f / 255)
465 * constant_lo = 65535*f - (65535/255) * constant_hi
466 */
467
468 u16 constant;
469
470 struct mali_blend_equation equation;
471 /*
472 * - 0x19 normally
473 * - 0x3 when this slot is unused (everything else is 0 except the index)
474 * - 0x11 when this is the fourth slot (and it's used)
475 + * - 0 when there is a blend shader
476 */
477 u16 unk2;
478 /* increments from 0 to 3 */
479 u16 index;
480
481 union {
482 struct {
483 /* So far, I've only seen:
484 * - R001 for 1-component formats
485 * - RG01 for 2-component formats
486 * - RGB1 for 3-component formats
487 * - RGBA for 4-component formats
488 */
489 u32 swizzle : 12;
490 enum mali_format format : 8;
491
492 /* Type of the shader output variable. Note, this can
493 * be different from the format.
494 *
495 * 0: f16 (mediump float)
496 * 1: f32 (highp float)
497 * 2: i32 (highp int)
498 * 3: u32 (highp uint)
499 * 4: i16 (mediump int)
500 * 5: u16 (mediump uint)
501 */
502 u32 shader_type : 3;
503 u32 zero : 9;
504 };
505
506 /* Only the low 32 bits of the blend shader are stored, the
507 * high 32 bits are implicitly the same as the original shader.
508 * According to the kernel driver, the program counter for
509 * shaders is actually only 24 bits, so shaders cannot cross
510 * the 2^24-byte boundary, and neither can the blend shader.
511 * The blob handles this by allocating a 2^24 byte pool for
512 * shaders, and making sure that any blend shaders are stored
513 * in the same pool as the original shader. The kernel will
514 * make sure this allocation is aligned to 2^24 bytes.
515 */
516 u32 shader;
517 };
518 } __attribute__((packed));
519
520 /* Descriptor for the shader. Following this is at least one, up to four blend
521 * descriptors for each active render target */
522
523 struct mali_shader_meta {
524 mali_ptr shader;
525 u16 sampler_count;
526 u16 texture_count;
527 u16 attribute_count;
528 u16 varying_count;
529
530 union {
531 struct {
532 u32 uniform_buffer_count : 4;
533 u32 unk1 : 28; // = 0x800000 for vertex, 0x958020 for tiler
534 } bifrost1;
535 struct {
536 unsigned uniform_buffer_count : 4;
537 unsigned flags : 12;
538
539 /* Whole number of uniform registers used, times two;
540 * whole number of work registers used (no scale).
541 */
542 unsigned work_count : 5;
543 unsigned uniform_count : 5;
544 unsigned unknown2 : 6;
545 } midgard1;
546 };
547
548 /* Same as glPolygoOffset() arguments */
549 float depth_units;
550 float depth_factor;
551
552 u32 unknown2_2;
553
554 u16 alpha_coverage;
555 u16 unknown2_3;
556
557 u8 stencil_mask_front;
558 u8 stencil_mask_back;
559 u16 unknown2_4;
560
561 struct mali_stencil_test stencil_front;
562 struct mali_stencil_test stencil_back;
563
564 union {
565 struct {
566 u32 unk3 : 7;
567 /* On Bifrost, some system values are preloaded in
568 * registers R55-R62 by the thread dispatcher prior to
569 * the start of shader execution. This is a bitfield
570 * with one entry for each register saying which
571 * registers need to be preloaded. Right now, the known
572 * values are:
573 *
574 * Vertex/compute:
575 * - R55 : gl_LocalInvocationID.xy
576 * - R56 : gl_LocalInvocationID.z + unknown in high 16 bits
577 * - R57 : gl_WorkGroupID.x
578 * - R58 : gl_WorkGroupID.y
579 * - R59 : gl_WorkGroupID.z
580 * - R60 : gl_GlobalInvocationID.x
581 * - R61 : gl_GlobalInvocationID.y/gl_VertexID (without base)
582 * - R62 : gl_GlobalInvocationID.z/gl_InstanceID (without base)
583 *
584 * Fragment:
585 * - R55 : unknown, never seen (but the bit for this is
586 * always set?)
587 * - R56 : unknown (bit always unset)
588 * - R57 : gl_PrimitiveID
589 * - R58 : gl_FrontFacing in low bit, potentially other stuff
590 * - R59 : u16 fragment coordinates (used to compute
591 * gl_FragCoord.xy, together with sample positions)
592 * - R60 : gl_SampleMask (used in epilog, so pretty
593 * much always used, but the bit is always 0 -- is
594 * this just always pushed?)
595 * - R61 : gl_SampleMaskIn and gl_SampleID, used by
596 * varying interpolation.
597 * - R62 : unknown (bit always unset).
598 */
599 u32 preload_regs : 8;
600 /* In units of 8 bytes or 64 bits, since the
601 * uniform/const port loads 64 bits at a time.
602 */
603 u32 uniform_count : 7;
604 u32 unk4 : 10; // = 2
605 } bifrost2;
606 struct {
607 u32 unknown2_7;
608 } midgard2;
609 };
610
611 /* zero on bifrost */
612 u32 unknown2_8;
613
614 /* Blending information for the older non-MRT Midgard HW. Check for
615 * MALI_HAS_BLEND_SHADER to decide how to interpret.
616 */
617
618 union midgard_blend blend;
619 } __attribute__((packed));
620
621 /* This only concerns hardware jobs */
622
623 /* Possible values for job_descriptor_size */
624
625 #define MALI_JOB_32 0
626 #define MALI_JOB_64 1
627
628 struct mali_job_descriptor_header {
629 u32 exception_status;
630 u32 first_incomplete_task;
631 u64 fault_pointer;
632 u8 job_descriptor_size : 1;
633 enum mali_job_type job_type : 7;
634 u8 job_barrier : 1;
635 u8 unknown_flags : 7;
636 u16 job_index;
637 u16 job_dependency_index_1;
638 u16 job_dependency_index_2;
639
640 union {
641 u64 next_job_64;
642 u32 next_job_32;
643 };
644 } __attribute__((packed));
645
646 /* These concern exception_status */
647
648 /* Access type causing a fault, paralleling AS_FAULTSTATUS_* entries in the
649 * kernel */
650
651 enum mali_exception_access {
652 /* Atomic in the kernel for MMU, but that doesn't make sense for a job
653 * fault so it's just unused */
654 MALI_EXCEPTION_ACCESS_NONE = 0,
655
656 MALI_EXCEPTION_ACCESS_EXECUTE = 1,
657 MALI_EXCEPTION_ACCESS_READ = 2,
658 MALI_EXCEPTION_ACCESS_WRITE = 3
659 };
660
661 struct mali_payload_set_value {
662 u64 out;
663 u64 unknown;
664 } __attribute__((packed));
665
666 /* Special attributes have a fixed index */
667 #define MALI_SPECIAL_ATTRIBUTE_BASE 16
668 #define MALI_VERTEX_ID (MALI_SPECIAL_ATTRIBUTE_BASE + 0)
669 #define MALI_INSTANCE_ID (MALI_SPECIAL_ATTRIBUTE_BASE + 1)
670
671 /*
672 * Mali Attributes
673 *
674 * This structure lets the attribute unit compute the address of an attribute
675 * given the vertex and instance ID. Unfortunately, the way this works is
676 * rather complicated when instancing is enabled.
677 *
678 * To explain this, first we need to explain how compute and vertex threads are
679 * dispatched. This is a guess (although a pretty firm guess!) since the
680 * details are mostly hidden from the driver, except for attribute instancing.
681 * When a quad is dispatched, it receives a single, linear index. However, we
682 * need to translate that index into a (vertex id, instance id) pair, or a
683 * (local id x, local id y, local id z) triple for compute shaders (although
684 * vertex shaders and compute shaders are handled almost identically).
685 * Focusing on vertex shaders, one option would be to do:
686 *
687 * vertex_id = linear_id % num_vertices
688 * instance_id = linear_id / num_vertices
689 *
690 * but this involves a costly division and modulus by an arbitrary number.
691 * Instead, we could pad num_vertices. We dispatch padded_num_vertices *
692 * num_instances threads instead of num_vertices * num_instances, which results
693 * in some "extra" threads with vertex_id >= num_vertices, which we have to
694 * discard. The more we pad num_vertices, the more "wasted" threads we
695 * dispatch, but the division is potentially easier.
696 *
697 * One straightforward choice is to pad num_vertices to the next power of two,
698 * which means that the division and modulus are just simple bit shifts and
699 * masking. But the actual algorithm is a bit more complicated. The thread
700 * dispatcher has special support for dividing by 3, 5, 7, and 9, in addition
701 * to dividing by a power of two. This is possibly using the technique
702 * described in patent US20170010862A1. As a result, padded_num_vertices can be
703 * 1, 3, 5, 7, or 9 times a power of two. This results in less wasted threads,
704 * since we need less padding.
705 *
706 * padded_num_vertices is picked by the hardware. The driver just specifies the
707 * actual number of vertices. At least for Mali G71, the first few cases are
708 * given by:
709 *
710 * num_vertices | padded_num_vertices
711 * 3 | 4
712 * 4-7 | 8
713 * 8-11 | 12 (3 * 4)
714 * 12-15 | 16
715 * 16-19 | 20 (5 * 4)
716 *
717 * Note that padded_num_vertices is a multiple of four (presumably because
718 * threads are dispatched in groups of 4). Also, padded_num_vertices is always
719 * at least one more than num_vertices, which seems like a quirk of the
720 * hardware. For larger num_vertices, the hardware uses the following
721 * algorithm: using the binary representation of num_vertices, we look at the
722 * most significant set bit as well as the following 3 bits. Let n be the
723 * number of bits after those 4 bits. Then we set padded_num_vertices according
724 * to the following table:
725 *
726 * high bits | padded_num_vertices
727 * 1000 | 9 * 2^n
728 * 1001 | 5 * 2^(n+1)
729 * 101x | 3 * 2^(n+2)
730 * 110x | 7 * 2^(n+1)
731 * 111x | 2^(n+4)
732 *
733 * For example, if num_vertices = 70 is passed to glDraw(), its binary
734 * representation is 1000110, so n = 3 and the high bits are 1000, and
735 * therefore padded_num_vertices = 9 * 2^3 = 72.
736 *
737 * The attribute unit works in terms of the original linear_id. if
738 * num_instances = 1, then they are the same, and everything is simple.
739 * However, with instancing things get more complicated. There are four
740 * possible modes, two of them we can group together:
741 *
742 * 1. Use the linear_id directly. Only used when there is no instancing.
743 *
744 * 2. Use the linear_id modulo a constant. This is used for per-vertex
745 * attributes with instancing enabled by making the constant equal
746 * padded_num_vertices. Because the modulus is always padded_num_vertices, this
747 * mode only supports a modulus that is a power of 2 times 1, 3, 5, 7, or 9.
748 * The shift field specifies the power of two, while the extra_flags field
749 * specifies the odd number. If shift = n and extra_flags = m, then the modulus
750 * is (2m + 1) * 2^n. As an example, if num_vertices = 70, then as computed
751 * above, padded_num_vertices = 9 * 2^3, so we should set extra_flags = 4 and
752 * shift = 3. Note that we must exactly follow the hardware algorithm used to
753 * get padded_num_vertices in order to correctly implement per-vertex
754 * attributes.
755 *
756 * 3. Divide the linear_id by a constant. In order to correctly implement
757 * instance divisors, we have to divide linear_id by padded_num_vertices times
758 * to user-specified divisor. So first we compute padded_num_vertices, again
759 * following the exact same algorithm that the hardware uses, then multiply it
760 * by the GL-level divisor to get the hardware-level divisor. This case is
761 * further divided into two more cases. If the hardware-level divisor is a
762 * power of two, then we just need to shift. The shift amount is specified by
763 * the shift field, so that the hardware-level divisor is just 2^shift.
764 *
765 * If it isn't a power of two, then we have to divide by an arbitrary integer.
766 * For that, we use the well-known technique of multiplying by an approximation
767 * of the inverse. The driver must compute the magic multiplier and shift
768 * amount, and then the hardware does the multiplication and shift. The
769 * hardware and driver also use the "round-down" optimization as described in
770 * http://ridiculousfish.com/files/faster_unsigned_division_by_constants.pdf.
771 * The hardware further assumes the multiplier is between 2^31 and 2^32, so the
772 * high bit is implicitly set to 1 even though it is set to 0 by the driver --
773 * presumably this simplifies the hardware multiplier a little. The hardware
774 * first multiplies linear_id by the multiplier and takes the high 32 bits,
775 * then applies the round-down correction if extra_flags = 1, then finally
776 * shifts right by the shift field.
777 *
778 * There are some differences between ridiculousfish's algorithm and the Mali
779 * hardware algorithm, which means that the reference code from ridiculousfish
780 * doesn't always produce the right constants. Mali does not use the pre-shift
781 * optimization, since that would make a hardware implementation slower (it
782 * would have to always do the pre-shift, multiply, and post-shift operations).
783 * It also forces the multplier to be at least 2^31, which means that the
784 * exponent is entirely fixed, so there is no trial-and-error. Altogether,
785 * given the divisor d, the algorithm the driver must follow is:
786 *
787 * 1. Set shift = floor(log2(d)).
788 * 2. Compute m = ceil(2^(shift + 32) / d) and e = 2^(shift + 32) % d.
789 * 3. If e <= 2^shift, then we need to use the round-down algorithm. Set
790 * magic_divisor = m - 1 and extra_flags = 1.
791 * 4. Otherwise, set magic_divisor = m and extra_flags = 0.
792 *
793 * Unrelated to instancing/actual attributes, images (the OpenCL kind) are
794 * implemented as special attributes, denoted by MALI_ATTR_IMAGE. For images,
795 * let shift=extra_flags=0. Stride is set to the image format's bytes-per-pixel
796 * (*NOT the row stride*). Size is set to the size of the image itself.
797 *
798 * Special internal varyings (including gl_FrontFacing) could be seen as
799 * IMAGE/INTERNAL as well as LINEAR, setting all fields set to zero and using a
800 * special elements pseudo-pointer.
801 */
802
803 enum mali_attr_mode {
804 MALI_ATTR_UNUSED = 0,
805 MALI_ATTR_LINEAR = 1,
806 MALI_ATTR_POT_DIVIDE = 2,
807 MALI_ATTR_MODULO = 3,
808 MALI_ATTR_NPOT_DIVIDE = 4,
809 MALI_ATTR_IMAGE = 5,
810 MALI_ATTR_INTERNAL = 6
811 };
812
813 /* Pseudo-address for gl_FrontFacing, used with INTERNAL. Same addres is used
814 * for gl_FragCoord with IMAGE, needing a coordinate flip. Who knows. */
815
816 #define MALI_VARYING_FRAG_COORD (0x25)
817 #define MALI_VARYING_FRONT_FACING (0x26)
818
819 /* This magic "pseudo-address" is used as `elements` to implement
820 * gl_PointCoord. When read from a fragment shader, it generates a point
821 * coordinate per the OpenGL ES 2.0 specification. Flipped coordinate spaces
822 * require an affine transformation in the shader. */
823
824 #define MALI_VARYING_POINT_COORD (0x61)
825
826 /* Used for comparison to check if an address is special. Mostly a guess, but
827 * it doesn't really matter. */
828
829 #define MALI_VARYING_SPECIAL (0x100)
830
831 union mali_attr {
832 /* This is used for actual attributes. */
833 struct {
834 /* The bottom 3 bits are the mode */
835 mali_ptr elements : 64 - 8;
836 u32 shift : 5;
837 u32 extra_flags : 3;
838 u32 stride;
839 u32 size;
840 };
841 /* The entry after an NPOT_DIVIDE entry has this format. It stores
842 * extra information that wouldn't fit in a normal entry.
843 */
844 struct {
845 u32 unk; /* = 0x20 */
846 u32 magic_divisor;
847 u32 zero;
848 /* This is the original, GL-level divisor. */
849 u32 divisor;
850 };
851 } __attribute__((packed));
852
853 struct mali_attr_meta {
854 /* Vertex buffer index */
855 u8 index;
856
857 unsigned unknown1 : 2;
858 unsigned swizzle : 12;
859 enum mali_format format : 8;
860
861 /* Always observed to be zero at the moment */
862 unsigned unknown3 : 2;
863
864 /* When packing multiple attributes in a buffer, offset addresses by
865 * this value. Obscurely, this is signed. */
866 int32_t src_offset;
867 } __attribute__((packed));
868
869 enum mali_fbd_type {
870 MALI_SFBD = 0,
871 MALI_MFBD = 1,
872 };
873
874 #define FBD_TYPE (1)
875 #define FBD_MASK (~0x3f)
876
877 /* ORed into an MFBD address to specify the fbx section is included */
878 #define MALI_MFBD_TAG_EXTRA (0x2)
879
880 struct mali_uniform_buffer_meta {
881 /* This is actually the size minus 1 (MALI_POSITIVE), in units of 16
882 * bytes. This gives a maximum of 2^14 bytes, which just so happens to
883 * be the GL minimum-maximum for GL_MAX_UNIFORM_BLOCK_SIZE.
884 */
885 u64 size : 10;
886
887 /* This is missing the bottom 2 bits and top 8 bits. The top 8 bits
888 * should be 0 for userspace pointers, according to
889 * https://lwn.net/Articles/718895/. By reusing these bits, we can make
890 * each entry in the table only 64 bits.
891 */
892 mali_ptr ptr : 64 - 10;
893 };
894
895 /* On Bifrost, these fields are the same between the vertex and tiler payloads.
896 * They also seem to be the same between Bifrost and Midgard. They're shared in
897 * fused payloads.
898 */
899
900 /* Applies to unknown_draw */
901
902 #define MALI_DRAW_INDEXED_UINT8 (0x10)
903 #define MALI_DRAW_INDEXED_UINT16 (0x20)
904 #define MALI_DRAW_INDEXED_UINT32 (0x30)
905 #define MALI_DRAW_INDEXED_SIZE (0x30)
906 #define MALI_DRAW_INDEXED_SHIFT (4)
907
908 #define MALI_DRAW_VARYING_SIZE (0x100)
909 #define MALI_DRAW_PRIMITIVE_RESTART_FIXED_INDEX (0x10000)
910
911 struct mali_vertex_tiler_prefix {
912 /* This is a dynamic bitfield containing the following things in this order:
913 *
914 * - gl_WorkGroupSize.x
915 * - gl_WorkGroupSize.y
916 * - gl_WorkGroupSize.z
917 * - gl_NumWorkGroups.x
918 * - gl_NumWorkGroups.y
919 * - gl_NumWorkGroups.z
920 *
921 * The number of bits allocated for each number is based on the *_shift
922 * fields below. For example, workgroups_y_shift gives the bit that
923 * gl_NumWorkGroups.y starts at, and workgroups_z_shift gives the bit
924 * that gl_NumWorkGroups.z starts at (and therefore one after the bit
925 * that gl_NumWorkGroups.y ends at). The actual value for each gl_*
926 * value is one more than the stored value, since if any of the values
927 * are zero, then there would be no invocations (and hence no job). If
928 * there were 0 bits allocated to a given field, then it must be zero,
929 * and hence the real value is one.
930 *
931 * Vertex jobs reuse the same job dispatch mechanism as compute jobs,
932 * effectively doing glDispatchCompute(1, vertex_count, instance_count)
933 * where vertex count is the number of vertices.
934 */
935 u32 invocation_count;
936
937 u32 size_y_shift : 5;
938 u32 size_z_shift : 5;
939 u32 workgroups_x_shift : 6;
940 u32 workgroups_y_shift : 6;
941 u32 workgroups_z_shift : 6;
942 /* This is max(workgroups_x_shift, 2) in all the cases I've seen. */
943 u32 workgroups_x_shift_2 : 4;
944
945 u32 draw_mode : 4;
946 u32 unknown_draw : 22;
947
948 /* This is the the same as workgroups_x_shift_2 in compute shaders, but
949 * always 5 for vertex jobs and 6 for tiler jobs. I suspect this has
950 * something to do with how many quads get put in the same execution
951 * engine, which is a balance (you don't want to starve the engine, but
952 * you also want to distribute work evenly).
953 */
954 u32 workgroups_x_shift_3 : 6;
955
956
957 /* Negative of min_index. This is used to compute
958 * the unbiased index in tiler/fragment shader runs.
959 *
960 * The hardware adds offset_bias_correction in each run,
961 * so that absent an index bias, the first vertex processed is
962 * genuinely the first vertex (0). But with an index bias,
963 * the first vertex process is numbered the same as the bias.
964 *
965 * To represent this more conviniently:
966 * unbiased_index = lower_bound_index +
967 * index_bias +
968 * offset_bias_correction
969 *
970 * This is done since the hardware doesn't accept a index_bias
971 * and this allows it to recover the unbiased index.
972 */
973 int32_t offset_bias_correction;
974 u32 zero1;
975
976 /* Like many other strictly nonzero quantities, index_count is
977 * subtracted by one. For an indexed cube, this is equal to 35 = 6
978 * faces * 2 triangles/per face * 3 vertices/per triangle - 1. That is,
979 * for an indexed draw, index_count is the number of actual vertices
980 * rendered whereas invocation_count is the number of unique vertices
981 * rendered (the number of times the vertex shader must be invoked).
982 * For non-indexed draws, this is just equal to invocation_count. */
983
984 u32 index_count;
985
986 /* No hidden structure; literally just a pointer to an array of uint
987 * indices (width depends on flags). Thanks, guys, for not making my
988 * life insane for once! NULL for non-indexed draws. */
989
990 u64 indices;
991 } __attribute__((packed));
992
993 /* Point size / line width can either be specified as a 32-bit float (for
994 * constant size) or as a [machine word size]-bit GPU pointer (for varying size). If a pointer
995 * is selected, by setting the appropriate MALI_DRAW_VARYING_SIZE bit in the tiler
996 * payload, the contents of varying_pointer will be intepreted as an array of
997 * fp16 sizes, one for each vertex. gl_PointSize is therefore implemented by
998 * creating a special MALI_R16F varying writing to varying_pointer. */
999
1000 union midgard_primitive_size {
1001 float constant;
1002 u64 pointer;
1003 };
1004
1005 struct bifrost_vertex_only {
1006 u32 unk2; /* =0x2 */
1007
1008 u32 zero0;
1009
1010 u64 zero1;
1011 } __attribute__((packed));
1012
1013 struct bifrost_tiler_heap_meta {
1014 u32 zero;
1015 u32 heap_size;
1016 /* note: these are just guesses! */
1017 mali_ptr tiler_heap_start;
1018 mali_ptr tiler_heap_free;
1019 mali_ptr tiler_heap_end;
1020
1021 /* hierarchy weights? but they're still 0 after the job has run... */
1022 u32 zeros[12];
1023 } __attribute__((packed));
1024
1025 struct bifrost_tiler_meta {
1026 u64 zero0;
1027 u16 hierarchy_mask;
1028 u16 flags;
1029 u16 width;
1030 u16 height;
1031 u64 zero1;
1032 mali_ptr tiler_heap_meta;
1033 /* TODO what is this used for? */
1034 u64 zeros[20];
1035 } __attribute__((packed));
1036
1037 struct bifrost_tiler_only {
1038 /* 0x20 */
1039 union midgard_primitive_size primitive_size;
1040
1041 mali_ptr tiler_meta;
1042
1043 u64 zero1, zero2, zero3, zero4, zero5, zero6;
1044
1045 u32 gl_enables;
1046 u32 zero7;
1047 u64 zero8;
1048 } __attribute__((packed));
1049
1050 struct bifrost_scratchpad {
1051 u32 zero;
1052 u32 flags; // = 0x1f
1053 /* This is a pointer to a CPU-inaccessible buffer, 16 pages, allocated
1054 * during startup. It seems to serve the same purpose as the
1055 * gpu_scratchpad in the SFBD for Midgard, although it's slightly
1056 * larger.
1057 */
1058 mali_ptr gpu_scratchpad;
1059 } __attribute__((packed));
1060
1061 struct mali_vertex_tiler_postfix {
1062 /* Zero for vertex jobs. Pointer to the position (gl_Position) varying
1063 * output from the vertex shader for tiler jobs.
1064 */
1065
1066 u64 position_varying;
1067
1068 /* An array of mali_uniform_buffer_meta's. The size is given by the
1069 * shader_meta.
1070 */
1071 u64 uniform_buffers;
1072
1073 /* This is a pointer to an array of pointers to the texture
1074 * descriptors, number of pointers bounded by number of textures. The
1075 * indirection is needed to accomodate varying numbers and sizes of
1076 * texture descriptors */
1077 u64 texture_trampoline;
1078
1079 /* For OpenGL, from what I've seen, this is intimately connected to
1080 * texture_meta. cwabbott says this is not the case under Vulkan, hence
1081 * why this field is seperate (Midgard is Vulkan capable). Pointer to
1082 * array of sampler descriptors (which are uniform in size) */
1083 u64 sampler_descriptor;
1084
1085 u64 uniforms;
1086 u64 shader;
1087 u64 attributes; /* struct attribute_buffer[] */
1088 u64 attribute_meta; /* attribute_meta[] */
1089 u64 varyings; /* struct attr */
1090 u64 varying_meta; /* pointer */
1091 u64 viewport;
1092 u64 occlusion_counter; /* A single bit as far as I can tell */
1093
1094 /* Note: on Bifrost, this isn't actually the FBD. It points to
1095 * bifrost_scratchpad instead. However, it does point to the same thing
1096 * in vertex and tiler jobs.
1097 */
1098 mali_ptr framebuffer;
1099 } __attribute__((packed));
1100
1101 struct midgard_payload_vertex_tiler {
1102 struct mali_vertex_tiler_prefix prefix;
1103
1104 u16 gl_enables; // 0x5
1105
1106 /* Both zero for non-instanced draws. For instanced draws, a
1107 * decomposition of padded_num_vertices. See the comments about the
1108 * corresponding fields in mali_attr for context. */
1109
1110 unsigned instance_shift : 5;
1111 unsigned instance_odd : 3;
1112
1113 u8 zero4;
1114
1115 /* Offset for first vertex in buffer */
1116 u32 offset_start;
1117
1118 u64 zero5;
1119
1120 struct mali_vertex_tiler_postfix postfix;
1121
1122 union midgard_primitive_size primitive_size;
1123 } __attribute__((packed));
1124
1125 struct bifrost_payload_vertex {
1126 struct mali_vertex_tiler_prefix prefix;
1127 struct bifrost_vertex_only vertex;
1128 struct mali_vertex_tiler_postfix postfix;
1129 } __attribute__((packed));
1130
1131 struct bifrost_payload_tiler {
1132 struct mali_vertex_tiler_prefix prefix;
1133 struct bifrost_tiler_only tiler;
1134 struct mali_vertex_tiler_postfix postfix;
1135 } __attribute__((packed));
1136
1137 struct bifrost_payload_fused {
1138 struct mali_vertex_tiler_prefix prefix;
1139 struct bifrost_tiler_only tiler;
1140 struct mali_vertex_tiler_postfix tiler_postfix;
1141 u64 padding; /* zero */
1142 struct bifrost_vertex_only vertex;
1143 struct mali_vertex_tiler_postfix vertex_postfix;
1144 } __attribute__((packed));
1145
1146 /* Purposeful off-by-one in width, height fields. For example, a (64, 64)
1147 * texture is stored as (63, 63) in these fields. This adjusts for that.
1148 * There's an identical pattern in the framebuffer descriptor. Even vertex
1149 * count fields work this way, hence the generic name -- integral fields that
1150 * are strictly positive generally need this adjustment. */
1151
1152 #define MALI_POSITIVE(dim) (dim - 1)
1153
1154 /* Opposite of MALI_POSITIVE, found in the depth_units field */
1155
1156 #define MALI_NEGATIVE(dim) (dim + 1)
1157
1158 /* Used with wrapping. Incomplete (this is a 4-bit field...) */
1159
1160 enum mali_wrap_mode {
1161 MALI_WRAP_REPEAT = 0x8,
1162 MALI_WRAP_CLAMP_TO_EDGE = 0x9,
1163 MALI_WRAP_CLAMP_TO_BORDER = 0xB,
1164 MALI_WRAP_MIRRORED_REPEAT = 0xC
1165 };
1166
1167 /* Shared across both command stream and Midgard, and even with Bifrost */
1168
1169 enum mali_texture_type {
1170 MALI_TEX_CUBE = 0x0,
1171 MALI_TEX_1D = 0x1,
1172 MALI_TEX_2D = 0x2,
1173 MALI_TEX_3D = 0x3
1174 };
1175
1176 /* 8192x8192 */
1177 #define MAX_MIP_LEVELS (13)
1178
1179 /* Cubemap bloats everything up */
1180 #define MAX_CUBE_FACES (6)
1181
1182 /* For each pointer, there is an address and optionally also a stride */
1183 #define MAX_ELEMENTS (2)
1184
1185 /* It's not known why there are 4-bits allocated -- this enum is almost
1186 * certainly incomplete */
1187
1188 enum mali_texture_layout {
1189 /* For a Z/S texture, this is linear */
1190 MALI_TEXTURE_TILED = 0x1,
1191
1192 /* Z/S textures cannot be tiled */
1193 MALI_TEXTURE_LINEAR = 0x2,
1194
1195 /* 16x16 sparse */
1196 MALI_TEXTURE_AFBC = 0xC
1197 };
1198
1199 /* Corresponds to the type passed to glTexImage2D and so forth */
1200
1201 struct mali_texture_format {
1202 unsigned swizzle : 12;
1203 enum mali_format format : 8;
1204
1205 unsigned srgb : 1;
1206 unsigned unknown1 : 1;
1207
1208 enum mali_texture_type type : 2;
1209 enum mali_texture_layout layout : 4;
1210
1211 /* Always set */
1212 unsigned unknown2 : 1;
1213
1214 /* Set to allow packing an explicit stride */
1215 unsigned manual_stride : 1;
1216
1217 unsigned zero : 2;
1218 } __attribute__((packed));
1219
1220 struct mali_texture_descriptor {
1221 uint16_t width;
1222 uint16_t height;
1223 uint16_t depth;
1224 uint16_t array_size;
1225
1226 struct mali_texture_format format;
1227
1228 uint16_t unknown3;
1229
1230 /* One for non-mipmapped, zero for mipmapped */
1231 uint8_t unknown3A;
1232
1233 /* Zero for non-mipmapped, (number of levels - 1) for mipmapped */
1234 uint8_t levels;
1235
1236 /* Swizzling is a single 32-bit word, broken up here for convenience.
1237 * Here, swizzling refers to the ES 3.0 texture parameters for channel
1238 * level swizzling, not the internal pixel-level swizzling which is
1239 * below OpenGL's reach */
1240
1241 unsigned swizzle : 12;
1242 unsigned swizzle_zero : 20;
1243
1244 uint32_t unknown5;
1245 uint32_t unknown6;
1246 uint32_t unknown7;
1247
1248 mali_ptr payload[MAX_MIP_LEVELS * MAX_CUBE_FACES * MAX_ELEMENTS];
1249 } __attribute__((packed));
1250
1251 /* filter_mode */
1252
1253 #define MALI_SAMP_MAG_NEAREST (1 << 0)
1254 #define MALI_SAMP_MIN_NEAREST (1 << 1)
1255
1256 /* TODO: What do these bits mean individually? Only seen set together */
1257
1258 #define MALI_SAMP_MIP_LINEAR_1 (1 << 3)
1259 #define MALI_SAMP_MIP_LINEAR_2 (1 << 4)
1260
1261 /* Flag in filter_mode, corresponding to OpenCL's NORMALIZED_COORDS_TRUE
1262 * sampler_t flag. For typical OpenGL textures, this is always set. */
1263
1264 #define MALI_SAMP_NORM_COORDS (1 << 5)
1265
1266 /* Used for lod encoding. Thanks @urjaman for pointing out these routines can
1267 * be cleaned up a lot. */
1268
1269 #define DECODE_FIXED_16(x) ((float) (x / 256.0))
1270
1271 static inline uint16_t
1272 FIXED_16(float x)
1273 {
1274 /* Clamp inputs, accounting for float error */
1275 float max_lod = (32.0 - (1.0 / 512.0));
1276
1277 x = ((x > max_lod) ? max_lod : ((x < 0.0) ? 0.0 : x));
1278
1279 return (int) (x * 256.0);
1280 }
1281
1282 struct mali_sampler_descriptor {
1283 uint16_t filter_mode;
1284
1285 /* Fixed point. Upper 8-bits is before the decimal point, although it
1286 * caps [0-31]. Lower 8-bits is after the decimal point: int(round(x *
1287 * 256)) */
1288
1289 uint16_t lod_bias;
1290 uint16_t min_lod;
1291 uint16_t max_lod;
1292
1293 /* All one word in reality, but packed a bit */
1294
1295 enum mali_wrap_mode wrap_s : 4;
1296 enum mali_wrap_mode wrap_t : 4;
1297 enum mali_wrap_mode wrap_r : 4;
1298 enum mali_alt_func compare_func : 3;
1299
1300 /* No effect on 2D textures. For cubemaps, set for ES3 and clear for
1301 * ES2, controlling seamless cubemapping */
1302 unsigned seamless_cube_map : 1;
1303
1304 unsigned zero : 16;
1305
1306 uint32_t zero2;
1307 float border_color[4];
1308 } __attribute__((packed));
1309
1310 /* viewport0/viewport1 form the arguments to glViewport. viewport1 is
1311 * modified by MALI_POSITIVE; viewport0 is as-is.
1312 */
1313
1314 struct mali_viewport {
1315 /* XY clipping planes */
1316 float clip_minx;
1317 float clip_miny;
1318 float clip_maxx;
1319 float clip_maxy;
1320
1321 /* Depth clipping planes */
1322 float clip_minz;
1323 float clip_maxz;
1324
1325 u16 viewport0[2];
1326 u16 viewport1[2];
1327 } __attribute__((packed));
1328
1329 /* From presentations, 16x16 tiles externally. Use shift for fast computation
1330 * of tile numbers. */
1331
1332 #define MALI_TILE_SHIFT 4
1333 #define MALI_TILE_LENGTH (1 << MALI_TILE_SHIFT)
1334
1335 /* Tile coordinates are stored as a compact u32, as only 12 bits are needed to
1336 * each component. Notice that this provides a theoretical upper bound of (1 <<
1337 * 12) = 4096 tiles in each direction, addressing a maximum framebuffer of size
1338 * 65536x65536. Multiplying that together, times another four given that Mali
1339 * framebuffers are 32-bit ARGB8888, means that this upper bound would take 16
1340 * gigabytes of RAM just to store the uncompressed framebuffer itself, let
1341 * alone rendering in real-time to such a buffer.
1342 *
1343 * Nice job, guys.*/
1344
1345 /* From mali_kbase_10969_workaround.c */
1346 #define MALI_X_COORD_MASK 0x00000FFF
1347 #define MALI_Y_COORD_MASK 0x0FFF0000
1348
1349 /* Extract parts of a tile coordinate */
1350
1351 #define MALI_TILE_COORD_X(coord) ((coord) & MALI_X_COORD_MASK)
1352 #define MALI_TILE_COORD_Y(coord) (((coord) & MALI_Y_COORD_MASK) >> 16)
1353
1354 /* Helpers to generate tile coordinates based on the boundary coordinates in
1355 * screen space. So, with the bounds (0, 0) to (128, 128) for the screen, these
1356 * functions would convert it to the bounding tiles (0, 0) to (7, 7).
1357 * Intentional "off-by-one"; finding the tile number is a form of fencepost
1358 * problem. */
1359
1360 #define MALI_MAKE_TILE_COORDS(X, Y) ((X) | ((Y) << 16))
1361 #define MALI_BOUND_TO_TILE(B, bias) ((B - bias) >> MALI_TILE_SHIFT)
1362 #define MALI_COORDINATE_TO_TILE(W, H, bias) MALI_MAKE_TILE_COORDS(MALI_BOUND_TO_TILE(W, bias), MALI_BOUND_TO_TILE(H, bias))
1363 #define MALI_COORDINATE_TO_TILE_MIN(W, H) MALI_COORDINATE_TO_TILE(W, H, 0)
1364 #define MALI_COORDINATE_TO_TILE_MAX(W, H) MALI_COORDINATE_TO_TILE(W, H, 1)
1365
1366 struct mali_payload_fragment {
1367 u32 min_tile_coord;
1368 u32 max_tile_coord;
1369 mali_ptr framebuffer;
1370 } __attribute__((packed));
1371
1372 /* Single Framebuffer Descriptor */
1373
1374 /* Flags apply to format. With just MSAA_A and MSAA_B, the framebuffer is
1375 * configured for 4x. With MSAA_8, it is configured for 8x. */
1376
1377 #define MALI_SFBD_FORMAT_MSAA_8 (1 << 3)
1378 #define MALI_SFBD_FORMAT_MSAA_A (1 << 4)
1379 #define MALI_SFBD_FORMAT_MSAA_B (1 << 4)
1380 #define MALI_SFBD_FORMAT_SRGB (1 << 5)
1381
1382 /* Fast/slow based on whether all three buffers are cleared at once */
1383
1384 #define MALI_CLEAR_FAST (1 << 18)
1385 #define MALI_CLEAR_SLOW (1 << 28)
1386 #define MALI_CLEAR_SLOW_STENCIL (1 << 31)
1387
1388 /* Configures hierarchical tiling on Midgard for both SFBD/MFBD (embedded
1389 * within the larget framebuffer descriptor). Analogous to
1390 * bifrost_tiler_heap_meta and bifrost_tiler_meta*/
1391
1392 /* See pan_tiler.c for derivation */
1393 #define MALI_HIERARCHY_MASK ((1 << 9) - 1)
1394
1395 /* Flag disabling the tiler for clear-only jobs */
1396 #define MALI_TILER_DISABLED (1 << 12)
1397
1398 struct midgard_tiler_descriptor {
1399 /* Size of the entire polygon list; see pan_tiler.c for the
1400 * computation. It's based on hierarchical tiling */
1401
1402 u32 polygon_list_size;
1403
1404 /* Name known from the replay workaround in the kernel. What exactly is
1405 * flagged here is less known. We do that (tiler_hierarchy_mask & 0x1ff)
1406 * specifies a mask of hierarchy weights, which explains some of the
1407 * performance mysteries around setting it. We also see the bottom bit
1408 * of tiler_flags set in the kernel, but no comment why.
1409 *
1410 * hierarchy_mask can have the TILER_DISABLED flag */
1411
1412 u16 hierarchy_mask;
1413 u16 flags;
1414
1415 /* See mali_tiler.c for an explanation */
1416 mali_ptr polygon_list;
1417 mali_ptr polygon_list_body;
1418
1419 /* Names based on we see symmetry with replay jobs which name these
1420 * explicitly */
1421
1422 mali_ptr heap_start; /* tiler heap_free_address */
1423 mali_ptr heap_end;
1424
1425 /* Hierarchy weights. We know these are weights based on the kernel,
1426 * but I've never seen them be anything other than zero */
1427 u32 weights[8];
1428 };
1429
1430 enum mali_block_format {
1431 MALI_BLOCK_TILED = 0x0,
1432 MALI_BLOCK_UNKNOWN = 0x1,
1433 MALI_BLOCK_LINEAR = 0x2,
1434 MALI_BLOCK_AFBC = 0x3,
1435 };
1436
1437 struct mali_sfbd_format {
1438 /* 0x1 */
1439 unsigned unk1 : 6;
1440
1441 /* mali_channel_swizzle */
1442 unsigned swizzle : 12;
1443
1444 /* MALI_POSITIVE */
1445 unsigned nr_channels : 2;
1446
1447 /* 0x4 */
1448 unsigned unk2 : 6;
1449
1450 enum mali_block_format block : 2;
1451
1452 /* 0xb */
1453 unsigned unk3 : 4;
1454 };
1455
1456 struct mali_single_framebuffer {
1457 u32 unknown1;
1458 u32 unknown2;
1459 u64 unknown_address_0;
1460 u64 zero1;
1461 u64 zero0;
1462
1463 struct mali_sfbd_format format;
1464
1465 u32 clear_flags;
1466 u32 zero2;
1467
1468 /* Purposeful off-by-one in these fields should be accounted for by the
1469 * MALI_DIMENSION macro */
1470
1471 u16 width;
1472 u16 height;
1473
1474 u32 zero3[4];
1475 mali_ptr checksum;
1476 u32 checksum_stride;
1477 u32 zero5;
1478
1479 /* By default, the framebuffer is upside down from OpenGL's
1480 * perspective. Set framebuffer to the end and negate the stride to
1481 * flip in the Y direction */
1482
1483 mali_ptr framebuffer;
1484 int32_t stride;
1485
1486 u32 zero4;
1487
1488 /* Depth and stencil buffers are interleaved, it appears, as they are
1489 * set to the same address in captures. Both fields set to zero if the
1490 * buffer is not being cleared. Depending on GL_ENABLE magic, you might
1491 * get a zero enable despite the buffer being present; that still is
1492 * disabled. */
1493
1494 mali_ptr depth_buffer; // not SAME_VA
1495 u32 depth_stride_zero : 4;
1496 u32 depth_stride : 28;
1497 u32 zero7;
1498
1499 mali_ptr stencil_buffer; // not SAME_VA
1500 u32 stencil_stride_zero : 4;
1501 u32 stencil_stride : 28;
1502 u32 zero8;
1503
1504 u32 clear_color_1; // RGBA8888 from glClear, actually used by hardware
1505 u32 clear_color_2; // always equal, but unclear function?
1506 u32 clear_color_3; // always equal, but unclear function?
1507 u32 clear_color_4; // always equal, but unclear function?
1508
1509 /* Set to zero if not cleared */
1510
1511 float clear_depth_1; // float32, ditto
1512 float clear_depth_2; // float32, ditto
1513 float clear_depth_3; // float32, ditto
1514 float clear_depth_4; // float32, ditto
1515
1516 u32 clear_stencil; // Exactly as it appears in OpenGL
1517
1518 u32 zero6[7];
1519
1520 struct midgard_tiler_descriptor tiler;
1521
1522 /* More below this, maybe */
1523 } __attribute__((packed));
1524
1525 /* On Midgard, this "framebuffer descriptor" is used for the framebuffer field
1526 * of compute jobs. Superficially resembles a single framebuffer descriptor */
1527
1528 struct mali_compute_fbd {
1529 u32 unknown1[8];
1530 } __attribute__((packed));
1531
1532 /* Format bits for the render target flags */
1533
1534 #define MALI_MFBD_FORMAT_MSAA (1 << 1)
1535 #define MALI_MFBD_FORMAT_SRGB (1 << 2)
1536
1537 struct mali_rt_format {
1538 unsigned unk1 : 32;
1539 unsigned unk2 : 3;
1540
1541 unsigned nr_channels : 2; /* MALI_POSITIVE */
1542
1543 unsigned unk3 : 5;
1544 enum mali_block_format block : 2;
1545 unsigned flags : 4;
1546
1547 unsigned swizzle : 12;
1548
1549 unsigned zero : 3;
1550
1551 /* Disables MFBD preload. When this bit is set, the render target will
1552 * be cleared every frame. When this bit is clear, the hardware will
1553 * automatically wallpaper the render target back from main memory.
1554 * Unfortunately, MFBD preload is very broken on Midgard, so in
1555 * practice, this is a chicken bit that should always be set.
1556 * Discovered by accident, as all good chicken bits are. */
1557
1558 unsigned no_preload : 1;
1559 } __attribute__((packed));
1560
1561 struct bifrost_render_target {
1562 struct mali_rt_format format;
1563
1564 u64 zero1;
1565
1566 struct {
1567 /* Stuff related to ARM Framebuffer Compression. When AFBC is enabled,
1568 * there is an extra metadata buffer that contains 16 bytes per tile.
1569 * The framebuffer needs to be the same size as before, since we don't
1570 * know ahead of time how much space it will take up. The
1571 * framebuffer_stride is set to 0, since the data isn't stored linearly
1572 * anymore.
1573 *
1574 * When AFBC is disabled, these fields are zero.
1575 */
1576
1577 mali_ptr metadata;
1578 u32 stride; // stride in units of tiles
1579 u32 unk; // = 0x20000
1580 } afbc;
1581
1582 mali_ptr framebuffer;
1583
1584 u32 zero2 : 4;
1585 u32 framebuffer_stride : 28; // in units of bytes
1586 u32 zero3;
1587
1588 u32 clear_color_1; // RGBA8888 from glClear, actually used by hardware
1589 u32 clear_color_2; // always equal, but unclear function?
1590 u32 clear_color_3; // always equal, but unclear function?
1591 u32 clear_color_4; // always equal, but unclear function?
1592 } __attribute__((packed));
1593
1594 /* An optional part of bifrost_framebuffer. It comes between the main structure
1595 * and the array of render targets. It must be included if any of these are
1596 * enabled:
1597 *
1598 * - Transaction Elimination
1599 * - Depth/stencil
1600 * - TODO: Anything else?
1601 */
1602
1603 /* Flags field: note, these are guesses */
1604
1605 #define MALI_EXTRA_PRESENT (0x400)
1606 #define MALI_EXTRA_AFBC (0x20)
1607 #define MALI_EXTRA_AFBC_ZS (0x10)
1608 #define MALI_EXTRA_ZS (0x4)
1609
1610 struct bifrost_fb_extra {
1611 mali_ptr checksum;
1612 /* Each tile has an 8 byte checksum, so the stride is "width in tiles * 8" */
1613 u32 checksum_stride;
1614
1615 u32 flags;
1616
1617 union {
1618 /* Note: AFBC is only allowed for 24/8 combined depth/stencil. */
1619 struct {
1620 mali_ptr depth_stencil_afbc_metadata;
1621 u32 depth_stencil_afbc_stride; // in units of tiles
1622 u32 zero1;
1623
1624 mali_ptr depth_stencil;
1625
1626 u64 padding;
1627 } ds_afbc;
1628
1629 struct {
1630 /* Depth becomes depth/stencil in case of combined D/S */
1631 mali_ptr depth;
1632 u32 depth_stride_zero : 4;
1633 u32 depth_stride : 28;
1634 u32 zero1;
1635
1636 mali_ptr stencil;
1637 u32 stencil_stride_zero : 4;
1638 u32 stencil_stride : 28;
1639 u32 zero2;
1640 } ds_linear;
1641 };
1642
1643
1644 u64 zero3, zero4;
1645 } __attribute__((packed));
1646
1647 /* Flags for mfbd_flags */
1648
1649 /* Enables writing depth results back to main memory (rather than keeping them
1650 * on-chip in the tile buffer and then discarding) */
1651
1652 #define MALI_MFBD_DEPTH_WRITE (1 << 10)
1653
1654 /* The MFBD contains the extra bifrost_fb_extra section */
1655
1656 #define MALI_MFBD_EXTRA (1 << 13)
1657
1658 struct bifrost_framebuffer {
1659 u32 unk0; // = 0x10
1660
1661 u32 unknown2; // = 0x1f, same as SFBD
1662 mali_ptr scratchpad;
1663
1664 /* 0x10 */
1665 mali_ptr sample_locations;
1666 mali_ptr unknown1;
1667 /* 0x20 */
1668 u16 width1, height1;
1669 u32 zero3;
1670 u16 width2, height2;
1671 u32 unk1 : 19; // = 0x01000
1672 u32 rt_count_1 : 2; // off-by-one (use MALI_POSITIVE)
1673 u32 unk2 : 3; // = 0
1674 u32 rt_count_2 : 3; // no off-by-one
1675 u32 zero4 : 5;
1676 /* 0x30 */
1677 u32 clear_stencil : 8;
1678 u32 mfbd_flags : 24; // = 0x100
1679 float clear_depth;
1680
1681 struct midgard_tiler_descriptor tiler;
1682
1683 /* optional: struct bifrost_fb_extra extra */
1684 /* struct bifrost_render_target rts[] */
1685 } __attribute__((packed));
1686
1687 #endif /* __PANFROST_JOB_H__ */