radeon: make radeon_texture_image a subclass of swrast_texture_image
authorBrian Paul <brianp@vmware.com>
Sat, 17 Sep 2011 20:50:48 +0000 (14:50 -0600)
committerBrian Paul <brianp@vmware.com>
Sat, 17 Sep 2011 20:57:40 +0000 (14:57 -0600)
src/mesa/drivers/dri/radeon/radeon_common_context.h
src/mesa/drivers/dri/radeon/radeon_mipmap_tree.c
src/mesa/drivers/dri/radeon/radeon_tex_copy.c
src/mesa/drivers/dri/radeon/radeon_tex_getimage.c
src/mesa/drivers/dri/radeon/radeon_texture.c

index 3895ab8c4d8a9b66365ebb384467011454e70a11..ef39913b24ad02d216d631cb0495dc829f03a3e8 100644 (file)
@@ -13,6 +13,7 @@
 #include "radeon_drm.h"
 #include "dri_util.h"
 #include "tnl/t_vertex.h"
+#include "swrast/s_context.h"
 
 struct radeon_context;
 
@@ -174,8 +175,13 @@ struct radeon_hw_state {
 /* Texture related */
 typedef struct _radeon_texture_image radeon_texture_image;
 
+
+/**
+ * This is a subclass of swrast_texture_image since we use swrast
+ * for software fallback rendering.
+ */
 struct _radeon_texture_image {
-       struct gl_texture_image base;
+       struct swrast_texture_image base;
 
        /**
         * If mt != 0, the image is stored in hardware format in the
index 03d9b2643678b7220767450e10d0188ae9989c5e..f1febd36ef098a3d32d33237ea8397e7a9e92743 100644 (file)
@@ -448,9 +448,9 @@ static void migrate_image_to_miptree(radeon_mipmap_tree *mt,
 
        assert(image->mt != mt);
        assert(dstlvl->valid);
-       assert(dstlvl->width == image->base.Width);
-       assert(dstlvl->height == image->base.Height);
-       assert(dstlvl->depth == image->base.Depth);
+       assert(dstlvl->width == image->base.Base.Width);
+       assert(dstlvl->height == image->base.Base.Height);
+       assert(dstlvl->depth == image->base.Base.Depth);
 
        radeon_print(RADEON_TEXTURE, RADEON_VERBOSE,
                        "%s miptree %p, image %p, face %d, level %d.\n",
@@ -464,7 +464,7 @@ static void migrate_image_to_miptree(radeon_mipmap_tree *mt,
                 * In fact, that memcpy() could be done by the hardware in many
                 * cases, provided that we have a proper memory manager.
                 */
-               assert(mt->mesaFormat == image->base.TexFormat);
+               assert(mt->mesaFormat == image->base.Base.TexFormat);
 
                radeon_mipmap_level *srclvl = &image->mt->levels[image->mtlevel];
 
@@ -480,27 +480,27 @@ static void migrate_image_to_miptree(radeon_mipmap_tree *mt,
                radeon_bo_unmap(image->mt->bo);
 
                radeon_miptree_unreference(&image->mt);
-       } else if (image->base.Data) {
+       } else if (image->base.Base.Data) {
                /* This condition should be removed, it's here to workaround
                 * a segfault when mapping textures during software fallbacks.
                 */
                radeon_print(RADEON_FALLBACKS, RADEON_IMPORTANT,
                                "%s Trying to map texture in sowftware fallback.\n",
                                __func__);
-               const uint32_t srcrowstride = _mesa_format_row_stride(image->base.TexFormat, image->base.Width);
-               uint32_t rows = image->base.Height * image->base.Depth;
+               const uint32_t srcrowstride = _mesa_format_row_stride(image->base.Base.TexFormat, image->base.Base.Width);
+               uint32_t rows = image->base.Base.Height * image->base.Base.Depth;
 
-               if (_mesa_is_format_compressed(image->base.TexFormat)) {
+               if (_mesa_is_format_compressed(image->base.Base.TexFormat)) {
                        uint32_t blockWidth, blockHeight;
-                       _mesa_get_format_block_size(image->base.TexFormat, &blockWidth, &blockHeight);
+                       _mesa_get_format_block_size(image->base.Base.TexFormat, &blockWidth, &blockHeight);
                        rows = (rows + blockHeight - 1) / blockHeight;
                }
 
-               copy_rows(dest, dstlvl->rowstride, image->base.Data, srcrowstride,
+               copy_rows(dest, dstlvl->rowstride, image->base.Base.Data, srcrowstride,
                                  rows, srcrowstride);
 
-               _mesa_free_texmemory(image->base.Data);
-               image->base.Data = 0;
+               _mesa_free_texmemory(image->base.Base.Data);
+               image->base.Base.Data = 0;
        }
 
        radeon_bo_unmap(mt->bo);
index 94ff3c4a727ed3f6fcf17164d6dc73de39912f13..47b4180cf8ec64b5df5b38e8f6403c265d412d37 100644 (file)
@@ -59,7 +59,7 @@ do_copy_texsubimage(struct gl_context *ctx,
         return GL_FALSE;
     }
 
-    if (_mesa_get_format_bits(timg->base.TexFormat, GL_DEPTH_BITS) > 0) {
+    if (_mesa_get_format_bits(timg->base.Base.TexFormat, GL_DEPTH_BITS) > 0) {
         if (ctx->ReadBuffer->_DepthBuffer && ctx->ReadBuffer->_DepthBuffer->Wrapped) {
             rrb = radeon_renderbuffer(ctx->ReadBuffer->_DepthBuffer->Wrapped);
         } else {
@@ -83,8 +83,8 @@ do_copy_texsubimage(struct gl_context *ctx,
     assert(rrb->bo);
     assert(timg->mt);
     assert(timg->mt->bo);
-    assert(timg->base.Width >= dstx + width);
-    assert(timg->base.Height >= dsty + height);
+    assert(timg->base.Base.Width >= dstx + width);
+    assert(timg->base.Base.Height >= dsty + height);
 
     intptr_t src_offset = rrb->draw_offset;
     intptr_t dst_offset = radeon_miptree_image_offset(timg->mt, _mesa_tex_target_to_face(target), level);
@@ -100,9 +100,9 @@ do_copy_texsubimage(struct gl_context *ctx,
     }
 
     src_mesaformat = rrb->base.Format;
-    dst_mesaformat = timg->base.TexFormat;
+    dst_mesaformat = timg->base.Base.TexFormat;
     src_width = rrb->base.Width;
-    dst_width = timg->base.Width;
+    dst_width = timg->base.Base.Width;
     src_bpp = _mesa_get_format_bytes(src_mesaformat);
     dst_bpp = _mesa_get_format_bytes(dst_mesaformat);
     if (!radeon->vtbl.check_blit(dst_mesaformat)) {
@@ -136,7 +136,7 @@ do_copy_texsubimage(struct gl_context *ctx,
                              src_width, rrb->base.Height, x, y,
                              timg->mt->bo, dst_offset, dst_mesaformat,
                              timg->mt->levels[level].rowstride / dst_bpp,
-                             dst_width, timg->base.Height,
+                             dst_width, timg->base.Base.Height,
                              dstx, dsty, width, height, flip_y);
 }
 
index 4a73089ce199853902c7a0b23db91b29b972bb2b..6e9772e2f1ae9af2e124a555e64ea696818b95ea 100644 (file)
@@ -64,7 +64,7 @@ radeon_get_tex_image(struct gl_context * ctx, GLenum target, GLint level,
         radeon_teximage_map(image, GL_FALSE);
     } else {
         /* Image hasn't been uploaded to a miptree yet */
-        assert(image->base.Data);
+        assert(image->base.Base.Data);
     }
 
     if (compressed) {
index 182f444f27790f6434ee98e61abe33d52af45ff5..bb276299497f33dece574c5f8863f6d7e134345a 100644 (file)
@@ -83,13 +83,18 @@ struct gl_texture_image *radeonNewTextureImage(struct gl_context *ctx)
        return CALLOC(sizeof(radeon_texture_image));
 }
 
+
+/**
+ * Delete a texture image object.
+ */
 static void
-radeonDeleteTextureImage(struct gl_context * ctx, struct gl_texture_image *img)
+radeonDeleteTextureImage(struct gl_context *ctx, struct gl_texture_image *img)
 {
-   /* nothing special (yet) for radeon_texture_image */
-   _mesa_delete_texture_image(ctx, img);
+       /* nothing special (yet) for radeon_texture_image */
+       _mesa_delete_texture_image(ctx, img);
 }
 
+
 /**
  * Free memory associated with this texture image.
  */
@@ -99,7 +104,7 @@ void radeonFreeTextureImageBuffer(struct gl_context *ctx, struct gl_texture_imag
 
        if (image->mt) {
                radeon_miptree_unreference(&image->mt);
-               assert(!image->base.Data);
+               assert(!image->base.Base.Data);
        } else {
                _mesa_free_texture_image_data(ctx, timage);
        }
@@ -127,8 +132,8 @@ static void teximage_set_map_data(radeon_texture_image *image)
 
        lvl = &image->mt->levels[image->mtlevel];
 
-       image->base.Data = image->mt->bo->ptr + lvl->faces[image->mtface].offset;
-       image->base.RowStride = lvl->rowstride / _mesa_get_format_bytes(image->base.TexFormat);
+       image->base.Base.Data = image->mt->bo->ptr + lvl->faces[image->mtface].offset;
+       image->base.Base.RowStride = lvl->rowstride / _mesa_get_format_bytes(image->base.Base.TexFormat);
 }
 
 
@@ -142,7 +147,7 @@ void radeon_teximage_map(radeon_texture_image *image, GLboolean write_enable)
                        __func__, image,
                        write_enable ? "true": "false");
        if (image->mt) {
-               assert(!image->base.Data);
+               assert(!image->base.Base.Data);
 
                radeon_bo_map(image->mt->bo, write_enable);
                teximage_set_map_data(image);
@@ -156,9 +161,9 @@ void radeon_teximage_unmap(radeon_texture_image *image)
                        "%s(img %p)\n",
                        __func__, image);
        if (image->mt) {
-               assert(image->base.Data);
+               assert(image->base.Base.Data);
 
-               image->base.Data = 0;
+               image->base.Base.Data = 0;
                radeon_bo_unmap(image->mt->bo);
        }
 }
@@ -169,7 +174,7 @@ static void map_override(struct gl_context *ctx, radeonTexObj *t)
 
        radeon_bo_map(t->bo, GL_FALSE);
 
-       img->base.Data = t->bo->ptr;
+       img->base.Base.Data = t->bo->ptr;
 }
 
 static void unmap_override(struct gl_context *ctx, radeonTexObj *t)
@@ -178,7 +183,7 @@ static void unmap_override(struct gl_context *ctx, radeonTexObj *t)
 
        radeon_bo_unmap(t->bo);
 
-       img->base.Data = NULL;
+       img->base.Base.Data = NULL;
 }
 
 /**
@@ -1158,7 +1163,7 @@ void radeon_image_target_texture_2d(struct gl_context *ctx, GLenum target,
        radeon_bo_ref(image->bo);
        t->mt->bo = image->bo;
 
-       if (!radeon_miptree_matches_image(t->mt, &radeonImage->base,
+       if (!radeon_miptree_matches_image(t->mt, &radeonImage->base.Base,
                                          radeonImage->mtface, 0))
                fprintf(stderr, "miptree doesn't match image\n");
 }