srl and srai
[riscv-tests.git] / isa / rv32ui / ori.S
1 #*****************************************************************************
2 # ori.S
3 #-----------------------------------------------------------------------------
4 #
5 # Test ori instruction.
6 #
7
8 #include "riscv_test.h"
9 #include "test_macros.h"
10
11 RVTEST_RV32U
12 RVTEST_CODE_BEGIN
13
14 #-------------------------------------------------------------
15 # Logical tests
16 #-------------------------------------------------------------
17
18 TEST_IMM_OP( 2, ori, 0xffffff0f, 0xff00ff00, 0xf0f );
19 TEST_IMM_OP( 3, ori, 0x0ff00ff0, 0x0ff00ff0, 0x0f0 );
20 TEST_IMM_OP( 4, ori, 0x00ff07ff, 0x00ff00ff, 0x70f );
21 TEST_IMM_OP( 5, ori, 0xf00ff0ff, 0xf00ff00f, 0x0f0 );
22
23 #-------------------------------------------------------------
24 # Source/Destination tests
25 #-------------------------------------------------------------
26
27 TEST_IMM_SRC1_EQ_DEST( 6, ori, 0xff00fff0, 0xff00ff00, 0x0f0 );
28
29 #-------------------------------------------------------------
30 # Bypassing tests
31 #-------------------------------------------------------------
32
33 TEST_IMM_DEST_BYPASS( 7, 0, ori, 0x0ff00ff0, 0x0ff00ff0, 0x0f0 );
34 TEST_IMM_DEST_BYPASS( 8, 1, ori, 0x00ff07ff, 0x00ff00ff, 0x70f );
35 TEST_IMM_DEST_BYPASS( 9, 2, ori, 0xf00ff0ff, 0xf00ff00f, 0x0f0 );
36
37 TEST_IMM_SRC1_BYPASS( 10, 0, ori, 0x0ff00ff0, 0x0ff00ff0, 0x0f0 );
38 TEST_IMM_SRC1_BYPASS( 11, 1, ori, 0xffffffff, 0x00ff00ff, 0xf0f );
39 TEST_IMM_SRC1_BYPASS( 12, 2, ori, 0xf00ff0ff, 0xf00ff00f, 0x0f0 );
40
41 TEST_IMM_ZEROSRC1( 13, ori, 0x0f0, 0x0f0 );
42 TEST_IMM_ZERODEST( 14, ori, 0x00ff00ff, 0x70f );
43
44 TEST_PASSFAIL
45
46 RVTEST_CODE_END
47
48 .data
49 RVTEST_DATA_BEGIN
50
51 TEST_DATA
52
53 RVTEST_DATA_END