374b271c378406971f6522430ff31d7f384e5cc1
[riscv-tests.git] / isa / rv64uv / movz.S
1 #*****************************************************************************
2 # movz.S
3 #-----------------------------------------------------------------------------
4 #
5 # Test movz instruction in a vf block.
6 #
7
8 #include "riscv_test.h"
9 #include "test_macros.h"
10
11 RVTEST_RV64UV
12 RVTEST_CODE_BEGIN
13
14 vsetcfg 4,0
15 li a6,2048
16 vsetvl a6,a6
17
18 lui a0,%hi(vtcode)
19 vf %lo(vtcode)(a0)
20 la a7,dest
21 vsd vx3,a7
22 fence
23
24 li a1,0
25 li a2,-1
26 loop:
27 ld a0,0(a7)
28 slti a4,a1,10
29 slli a4,a4,63
30 srai a4,a4,63
31 xori a4,a4,-1
32 and a5,a2,a4
33 addi x28,a1,2
34 bne a0,a5,fail
35 addi a7,a7,8
36 addi a1,a1,1
37 bne a1,a6,loop
38 j pass
39
40 vtcode:
41 utidx x1
42 slti x2,x1,10
43 li x1,-1
44 li x3,0
45 movz x3,x2,x1
46 stop
47
48 TEST_PASSFAIL
49
50 RVTEST_CODE_END
51
52 .data
53 RVTEST_DATA_BEGIN
54
55 TEST_DATA
56
57 dest:
58 .skip 16384
59
60 RVTEST_DATA_END