35f02bd57c35e956623e8df7a88e001591cc9e1f
1 """core of the python-based POWER9 simulator
3 this is part of a cycle-accurate POWER9 simulator. its primary purpose is
4 not speed, it is for both learning and educational purposes, as well as
5 a method of verifying the HDL.
8 from functools
import wraps
9 from soc
.decoder
.orderedset
import OrderedSet
10 from soc
.decoder
.selectable_int
import (FieldSelectableInt
, SelectableInt
,
12 from soc
.decoder
.power_enums
import (spr_dict
, spr_byname
, XER_bits
,
14 from soc
.decoder
.helpers
import exts
, trunc_div
, trunc_rem
15 from soc
.consts
import PI
, MSR
17 from collections
import namedtuple
21 instruction_info
= namedtuple('instruction_info',
22 'func read_regs uninit_regs write_regs ' + \
23 'special_regs op_fields form asmregs')
33 def swap_order(x
, nbytes
):
34 x
= x
.to_bytes(nbytes
, byteorder
='little')
35 x
= int.from_bytes(x
, byteorder
='big', signed
=False)
39 def create_args(reglist
, extra
=None):
51 def __init__(self
, row_bytes
=8, initial_mem
=None):
53 self
.bytes_per_word
= row_bytes
54 self
.word_log2
= math
.ceil(math
.log2(row_bytes
))
55 print ("Sim-Mem", initial_mem
, self
.bytes_per_word
, self
.word_log2
)
59 # different types of memory data structures recognised (for convenience)
60 if isinstance(initial_mem
, list):
61 initial_mem
= (0, initial_mem
)
62 if isinstance(initial_mem
, tuple):
63 startaddr
, mem
= initial_mem
65 for i
, val
in enumerate(mem
):
66 initial_mem
[startaddr
+ row_bytes
*i
] = (val
, row_bytes
)
68 for addr
, (val
, width
) in initial_mem
.items():
69 #val = swap_order(val, width)
70 self
.st(addr
, val
, width
, swap
=False)
72 def _get_shifter_mask(self
, wid
, remainder
):
73 shifter
= ((self
.bytes_per_word
- wid
) - remainder
) * \
75 # XXX https://bugs.libre-soc.org/show_bug.cgi?id=377
77 shifter
= remainder
* 8
78 mask
= (1 << (wid
* 8)) - 1
79 print ("width,rem,shift,mask", wid
, remainder
, hex(shifter
), hex(mask
))
82 # TODO: Implement ld/st of lesser width
83 def ld(self
, address
, width
=8, swap
=True, check_in_mem
=False):
84 print("ld from addr 0x{:x} width {:d}".format(address
, width
))
85 remainder
= address
& (self
.bytes_per_word
- 1)
86 address
= address
>> self
.word_log2
87 assert remainder
& (width
- 1) == 0, "Unaligned access unsupported!"
88 if address
in self
.mem
:
89 val
= self
.mem
[address
]
94 print("mem @ 0x{:x} rem {:d} : 0x{:x}".format(address
, remainder
, val
))
96 if width
!= self
.bytes_per_word
:
97 shifter
, mask
= self
._get
_shifter
_mask
(width
, remainder
)
98 print ("masking", hex(val
), hex(mask
<<shifter
), shifter
)
99 val
= val
& (mask
<< shifter
)
102 val
= swap_order(val
, width
)
103 print("Read 0x{:x} from addr 0x{:x}".format(val
, address
))
106 def st(self
, addr
, v
, width
=8, swap
=True):
108 remainder
= addr
& (self
.bytes_per_word
- 1)
109 addr
= addr
>> self
.word_log2
110 print("Writing 0x{:x} to ST 0x{:x} memaddr 0x{:x}/{:x}".format(v
,
111 staddr
, addr
, remainder
, swap
))
112 assert remainder
& (width
- 1) == 0, "Unaligned access unsupported!"
114 v
= swap_order(v
, width
)
115 if width
!= self
.bytes_per_word
:
120 shifter
, mask
= self
._get
_shifter
_mask
(width
, remainder
)
121 val
&= ~
(mask
<< shifter
)
126 print("mem @ 0x{:x}: 0x{:x}".format(addr
, self
.mem
[addr
]))
128 def __call__(self
, addr
, sz
):
129 val
= self
.ld(addr
.value
, sz
)
130 print ("memread", addr
, sz
, val
)
131 return SelectableInt(val
, sz
*8)
133 def memassign(self
, addr
, sz
, val
):
134 print ("memassign", addr
, sz
, val
)
135 self
.st(addr
.value
, val
.value
, sz
)
139 def __init__(self
, decoder
, regfile
):
143 self
[i
] = SelectableInt(regfile
[i
], 64)
145 def __call__(self
, ridx
):
148 def set_form(self
, form
):
151 def getz(self
, rnum
):
152 #rnum = rnum.value # only SelectableInt allowed
153 print("GPR getzero", rnum
)
155 return SelectableInt(0, 64)
158 def _get_regnum(self
, attr
):
159 getform
= self
.sd
.sigforms
[self
.form
]
160 rnum
= getattr(getform
, attr
)
163 def ___getitem__(self
, attr
):
164 print("GPR getitem", attr
)
165 rnum
= self
._get
_regnum
(attr
)
166 return self
.regfile
[rnum
]
169 for i
in range(0, len(self
), 8):
172 s
.append("%08x" % self
[i
+j
].value
)
174 print("reg", "%2d" % i
, s
)
177 def __init__(self
, pc_init
=0):
178 self
.CIA
= SelectableInt(pc_init
, 64)
179 self
.NIA
= self
.CIA
+ SelectableInt(4, 64)
181 def update(self
, namespace
):
182 self
.CIA
= namespace
['NIA'].narrow(64)
183 self
.NIA
= self
.CIA
+ SelectableInt(4, 64)
184 namespace
['CIA'] = self
.CIA
185 namespace
['NIA'] = self
.NIA
189 def __init__(self
, dec2
, initial_sprs
={}):
192 for key
, v
in initial_sprs
.items():
193 if isinstance(key
, SelectableInt
):
195 key
= special_sprs
.get(key
, key
)
196 if isinstance(key
, int):
199 info
= spr_byname
[key
]
200 if not isinstance(v
, SelectableInt
):
201 v
= SelectableInt(v
, info
.length
)
204 def __getitem__(self
, key
):
205 print ("get spr", key
)
206 print ("dict", self
.items())
207 # if key in special_sprs get the special spr, otherwise return key
208 if isinstance(key
, SelectableInt
):
210 if isinstance(key
, int):
211 key
= spr_dict
[key
].SPR
212 key
= special_sprs
.get(key
, key
)
214 res
= dict.__getitem
__(self
, key
)
216 if isinstance(key
, int):
219 info
= spr_byname
[key
]
220 dict.__setitem
__(self
, key
, SelectableInt(0, info
.length
))
221 res
= dict.__getitem
__(self
, key
)
222 print ("spr returning", key
, res
)
225 def __setitem__(self
, key
, value
):
226 if isinstance(key
, SelectableInt
):
228 if isinstance(key
, int):
229 key
= spr_dict
[key
].SPR
230 print ("spr key", key
)
231 key
= special_sprs
.get(key
, key
)
232 print ("setting spr", key
, value
)
233 dict.__setitem
__(self
, key
, value
)
235 def __call__(self
, ridx
):
240 # decoder2 - an instance of power_decoder2
241 # regfile - a list of initial values for the registers
242 # initial_{etc} - initial values for SPRs, Condition Register, Mem, MSR
243 # respect_pc - tracks the program counter. requires initial_insns
244 def __init__(self
, decoder2
, regfile
, initial_sprs
=None, initial_cr
=0,
245 initial_mem
=None, initial_msr
=0,
246 initial_insns
=None, respect_pc
=False,
250 self
.respect_pc
= respect_pc
251 if initial_sprs
is None:
253 if initial_mem
is None:
255 if initial_insns
is None:
257 assert self
.respect_pc
== False, "instructions required to honor pc"
259 print ("ISACaller insns", respect_pc
, initial_insns
, disassembly
)
261 # "fake program counter" mode (for unit testing)
265 if isinstance(initial_mem
, tuple):
266 self
.fake_pc
= initial_mem
[0]
267 disasm_start
= self
.fake_pc
269 disasm_start
= initial_pc
271 # disassembly: we need this for now (not given from the decoder)
272 self
.disassembly
= {}
274 for i
, code
in enumerate(disassembly
):
275 self
.disassembly
[i
*4 + disasm_start
] = code
277 # set up registers, instruction memory, data memory, PC, SPRs, MSR
278 self
.gpr
= GPR(decoder2
, regfile
)
279 self
.mem
= Mem(row_bytes
=8, initial_mem
=initial_mem
)
280 self
.imem
= Mem(row_bytes
=4, initial_mem
=initial_insns
)
282 self
.spr
= SPR(decoder2
, initial_sprs
)
283 self
.msr
= SelectableInt(initial_msr
, 64) # underlying reg
286 # FPR (same as GPR except for FP nums)
287 # 4.2.2 p124 FPSCR (definitely "separate" - not in SPR)
288 # note that mffs, mcrfs, mtfsf "manage" this FPSCR
289 # 2.3.1 CR (and sub-fields CR0..CR6 - CR0 SO comes from XER.SO)
290 # note that mfocrf, mfcr, mtcr, mtocrf, mcrxrx "manage" CRs
292 # 2.3.2 LR (actually SPR #8) -- Done
293 # 2.3.3 CTR (actually SPR #9) -- Done
294 # 2.3.4 TAR (actually SPR #815)
295 # 3.2.2 p45 XER (actually SPR #1) -- Done
296 # 3.2.3 p46 p232 VRSAVE (actually SPR #256)
298 # create CR then allow portions of it to be "selectable" (below)
299 self
._cr
= SelectableInt(initial_cr
, 64) # underlying reg
300 self
.cr
= FieldSelectableInt(self
._cr
, list(range(32,64)))
302 # "undefined", just set to variable-bit-width int (use exts "max")
303 self
.undefined
= SelectableInt(0, 256) # TODO, not hard-code 256!
306 self
.namespace
.update(self
.spr
)
307 self
.namespace
.update({'GPR': self
.gpr
,
310 'memassign': self
.memassign
,
315 'undefined': self
.undefined
,
316 'mode_is_64bit': True,
320 # update pc to requested start point
321 self
.set_pc(initial_pc
)
323 # field-selectable versions of Condition Register TODO check bitranges?
326 bits
= tuple(range(i
*4, (i
+1)*4))# errr... maybe?
327 _cr
= FieldSelectableInt(self
.cr
, bits
)
329 self
.namespace
["CR%d" % i
] = _cr
331 self
.decoder
= decoder2
.dec
334 def TRAP(self
, trap_addr
=0x700):
335 print ("TRAP:", hex(trap_addr
))
336 # store CIA(+4?) in SRR0, set NIA to 0x700
337 # store MSR in SRR1, set MSR to um errr something, have to check spec
338 self
.spr
['SRR0'] = self
.pc
.CIA
339 self
.spr
['SRR1'] = self
.namespace
['MSR']
340 self
.trap_nia
= SelectableInt(trap_addr
, 64)
341 self
.namespace
['MSR'][63-PI
.TRAP
] = 1 # bit 45, "this is a trap"
343 def memassign(self
, ea
, sz
, val
):
344 self
.mem
.memassign(ea
, sz
, val
)
346 def prep_namespace(self
, formname
, op_fields
):
347 # TODO: get field names from form in decoder*1* (not decoder2)
348 # decoder2 is hand-created, and decoder1.sigform is auto-generated
350 # then "yield" fields only from op_fields rather than hard-coded
352 fields
= self
.decoder
.sigforms
[formname
]
353 for name
in op_fields
:
355 sig
= getattr(fields
, name
.upper())
357 sig
= getattr(fields
, name
)
359 if name
in ['BF', 'BFA']:
360 self
.namespace
[name
] = val
362 self
.namespace
[name
] = SelectableInt(val
, sig
.width
)
364 self
.namespace
['XER'] = self
.spr
['XER']
365 self
.namespace
['CA'] = self
.spr
['XER'][XER_bits
['CA']].value
366 self
.namespace
['CA32'] = self
.spr
['XER'][XER_bits
['CA32']].value
368 def handle_carry_(self
, inputs
, outputs
, already_done
):
369 inv_a
= yield self
.dec2
.e
.do
.invert_a
371 inputs
[0] = ~inputs
[0]
373 imm_ok
= yield self
.dec2
.e
.do
.imm_data
.ok
375 imm
= yield self
.dec2
.e
.do
.imm_data
.data
376 inputs
.append(SelectableInt(imm
, 64))
377 assert len(outputs
) >= 1
378 print ("outputs", repr(outputs
))
379 if isinstance(outputs
, list) or isinstance(outputs
, tuple):
385 print ("gt input", x
, output
)
389 cy
= 1 if any(gts
) else 0
390 if not (1 & already_done
):
391 self
.spr
['XER'][XER_bits
['CA']] = cy
393 print ("inputs", inputs
)
397 print ("input", x
, output
)
398 gt
= (x
[32:64] > output
[32:64]) == SelectableInt(1, 1)
400 cy32
= 1 if any(gts
) else 0
401 if not (2 & already_done
):
402 self
.spr
['XER'][XER_bits
['CA32']] = cy32
404 def handle_overflow(self
, inputs
, outputs
, div_overflow
):
405 inv_a
= yield self
.dec2
.e
.do
.invert_a
407 inputs
[0] = ~inputs
[0]
409 imm_ok
= yield self
.dec2
.e
.do
.imm_data
.ok
411 imm
= yield self
.dec2
.e
.do
.imm_data
.data
412 inputs
.append(SelectableInt(imm
, 64))
413 assert len(outputs
) >= 1
414 print ("handle_overflow", inputs
, outputs
, div_overflow
)
415 if len(inputs
) < 2 and div_overflow
!= 1:
418 # div overflow is different: it's returned by the pseudo-code
419 # because it's more complex than can be done by analysing the output
420 if div_overflow
== 1:
422 # arithmetic overflow can be done by analysing the input and output
423 elif len(inputs
) >= 2:
427 input_sgn
= [exts(x
.value
, x
.bits
) < 0 for x
in inputs
]
428 output_sgn
= exts(output
.value
, output
.bits
) < 0
429 ov
= 1 if input_sgn
[0] == input_sgn
[1] and \
430 output_sgn
!= input_sgn
[0] else 0
433 input32_sgn
= [exts(x
.value
, 32) < 0 for x
in inputs
]
434 output32_sgn
= exts(output
.value
, 32) < 0
435 ov32
= 1 if input32_sgn
[0] == input32_sgn
[1] and \
436 output32_sgn
!= input32_sgn
[0] else 0
438 self
.spr
['XER'][XER_bits
['OV']] = ov
439 self
.spr
['XER'][XER_bits
['OV32']] = ov32
440 so
= self
.spr
['XER'][XER_bits
['SO']]
442 self
.spr
['XER'][XER_bits
['SO']] = so
444 def handle_comparison(self
, outputs
):
446 out
= exts(out
.value
, out
.bits
)
447 zero
= SelectableInt(out
== 0, 1)
448 positive
= SelectableInt(out
> 0, 1)
449 negative
= SelectableInt(out
< 0, 1)
450 SO
= self
.spr
['XER'][XER_bits
['SO']]
451 cr_field
= selectconcat(negative
, positive
, zero
, SO
)
452 self
.crl
[0].eq(cr_field
)
454 def set_pc(self
, pc_val
):
455 self
.namespace
['NIA'] = SelectableInt(pc_val
, 64)
456 self
.pc
.update(self
.namespace
)
459 """set up one instruction
462 pc
= self
.pc
.CIA
.value
466 ins
= self
.imem
.ld(pc
, 4, False, True)
468 raise KeyError("no instruction at 0x%x" % pc
)
469 print("setup: 0x%x 0x%x %s" % (pc
, ins
& 0xffffffff, bin(ins
)))
470 print ("CIA NIA", self
.respect_pc
, self
.pc
.CIA
.value
, self
.pc
.NIA
.value
)
472 yield self
.dec2
.dec
.raw_opcode_in
.eq(ins
& 0xffffffff)
473 yield self
.dec2
.dec
.bigendian
.eq(0) # little / big?
475 def execute_one(self
):
476 """execute one instruction
478 # get the disassembly code for this instruction
479 code
= self
.disassembly
[self
._pc
]
480 print("sim-execute", hex(self
._pc
), code
)
481 opname
= code
.split(' ')[0]
482 yield from self
.call(opname
)
484 if not self
.respect_pc
:
486 print ("execute one, CIA NIA", self
.pc
.CIA
.value
, self
.pc
.NIA
.value
)
488 def get_assembly_name(self
):
489 # TODO, asmregs is from the spec, e.g. add RT,RA,RB
490 # see http://bugs.libre-riscv.org/show_bug.cgi?id=282
491 asmcode
= yield self
.dec2
.dec
.op
.asmcode
492 asmop
= insns
.get(asmcode
, None)
494 # sigh reconstruct the assembly instruction name
495 ov_en
= yield self
.dec2
.e
.do
.oe
.oe
496 ov_ok
= yield self
.dec2
.e
.do
.oe
.ok
499 lk
= yield self
.dec2
.e
.do
.lk
502 int_op
= yield self
.dec2
.dec
.op
.internal_op
503 print ("int_op", int_op
)
504 if int_op
in [InternalOp
.OP_B
.value
, InternalOp
.OP_BC
.value
]:
505 AA
= yield self
.dec2
.dec
.fields
.FormI
.AA
[0:-1]
509 if int_op
== InternalOp
.OP_MFCR
.value
:
510 dec_insn
= yield self
.dec2
.e
.do
.insn
511 if dec_insn
& (1<<20) != 0: # sigh
515 # XXX TODO: for whatever weird reason this doesn't work
516 # https://bugs.libre-soc.org/show_bug.cgi?id=390
517 if int_op
== InternalOp
.OP_MTCRF
.value
:
518 dec_insn
= yield self
.dec2
.e
.do
.insn
519 if dec_insn
& (1<<20) != 0: # sigh
525 def call(self
, name
):
526 # TODO, asmregs is from the spec, e.g. add RT,RA,RB
527 # see http://bugs.libre-riscv.org/show_bug.cgi?id=282
528 asmop
= yield from self
.get_assembly_name()
529 print ("call", name
, asmop
)
530 if name
not in ['mtcrf', 'mtocrf']:
531 assert name
== asmop
, "name %s != %s" % (name
, asmop
)
533 info
= self
.instrs
[name
]
534 yield from self
.prep_namespace(info
.form
, info
.op_fields
)
536 # preserve order of register names
537 input_names
= create_args(list(info
.read_regs
) + list(info
.uninit_regs
))
540 # main registers (RT, RA ...)
542 for name
in input_names
:
543 regnum
= yield getattr(self
.decoder
, name
)
545 self
.namespace
[regname
] = regnum
546 print('reading reg %d' % regnum
)
547 inputs
.append(self
.gpr(regnum
))
549 # "special" registers
550 for special
in info
.special_regs
:
551 if special
in special_sprs
:
552 inputs
.append(self
.spr
[special
])
554 inputs
.append(self
.namespace
[special
])
556 # clear trap (trap) NIA
560 results
= info
.func(self
, *inputs
)
563 # "inject" decorator takes namespace from function locals: we need to
564 # overwrite NIA being overwritten (sigh)
565 if self
.trap_nia
is not None:
566 self
.namespace
['NIA'] = self
.trap_nia
568 print ("after func", self
.namespace
['CIA'], self
.namespace
['NIA'])
570 # detect if CA/CA32 already in outputs (sra*, basically)
573 output_names
= create_args(info
.write_regs
)
574 for name
in output_names
:
580 print ("carry already done?", bin(already_done
))
581 carry_en
= yield self
.dec2
.e
.do
.output_carry
583 yield from self
.handle_carry_(inputs
, results
, already_done
)
585 # detect if overflow was in return result
588 for name
, output
in zip(output_names
, results
):
589 if name
== 'overflow':
592 ov_en
= yield self
.dec2
.e
.do
.oe
.oe
593 ov_ok
= yield self
.dec2
.e
.do
.oe
.ok
594 print ("internal overflow", overflow
)
596 yield from self
.handle_overflow(inputs
, results
, overflow
)
598 rc_en
= yield self
.dec2
.e
.do
.rc
.data
600 self
.handle_comparison(results
)
602 # any modified return results?
604 for name
, output
in zip(output_names
, results
):
605 if name
== 'overflow': # ignore, done already (above)
607 if isinstance(output
, int):
608 output
= SelectableInt(output
, 256)
609 if name
in ['CA', 'CA32']:
611 print ("writing %s to XER" % name
, output
)
612 self
.spr
['XER'][XER_bits
[name
]] = output
.value
614 print ("NOT writing %s to XER" % name
, output
)
615 elif name
in info
.special_regs
:
616 print('writing special %s' % name
, output
, special_sprs
)
617 if name
in special_sprs
:
618 self
.spr
[name
] = output
620 self
.namespace
[name
].eq(output
)
622 print ('msr written', hex(self
.msr
.value
))
624 regnum
= yield getattr(self
.decoder
, name
)
625 print('writing reg %d %s' % (regnum
, str(output
)))
627 output
= SelectableInt(output
.value
, 64)
628 self
.gpr
[regnum
] = output
630 print ("end of call", self
.namespace
['CIA'], self
.namespace
['NIA'])
631 # UPDATE program counter
632 self
.pc
.update(self
.namespace
)
636 """Decorator factory.
638 this decorator will "inject" variables into the function's namespace,
639 from the *dictionary* in self.namespace. it therefore becomes possible
640 to make it look like a whole stack of variables which would otherwise
641 need "self." inserted in front of them (*and* for those variables to be
642 added to the instance) "appear" in the function.
644 "self.namespace['SI']" for example becomes accessible as just "SI" but
645 *only* inside the function, when decorated.
647 def variable_injector(func
):
649 def decorator(*args
, **kwargs
):
651 func_globals
= func
.__globals
__ # Python 2.6+
652 except AttributeError:
653 func_globals
= func
.func_globals
# Earlier versions.
655 context
= args
[0].namespace
# variables to be injected
656 saved_values
= func_globals
.copy() # Shallow copy of dict.
657 func_globals
.update(context
)
658 result
= func(*args
, **kwargs
)
659 print ("globals after", func_globals
['CIA'], func_globals
['NIA'])
660 print ("args[0]", args
[0].namespace
['CIA'],
661 args
[0].namespace
['NIA'])
662 args
[0].namespace
= func_globals
663 #exec (func.__code__, func_globals)
666 # func_globals = saved_values # Undo changes.
672 return variable_injector