Add ability to specify initial state for SPRs
[soc.git] / src / soc / decoder / isa / caller.py
1 from functools import wraps
2 from soc.decoder.orderedset import OrderedSet
3 from soc.decoder.selectable_int import (FieldSelectableInt, SelectableInt,
4 selectconcat)
5 from soc.decoder.power_enums import spr_dict, XER_bits
6 from soc.decoder.helpers import exts
7 from collections import namedtuple
8 import math
9
10 instruction_info = namedtuple('instruction_info',
11 'func read_regs uninit_regs write_regs ' + \
12 'special_regs op_fields form asmregs')
13
14 special_sprs = {
15 'LR': 8,
16 'CTR': 9,
17 'TAR': 815,
18 'XER': 1,
19 'VRSAVE': 256}
20
21
22 def create_args(reglist, extra=None):
23 args = OrderedSet()
24 for reg in reglist:
25 args.add(reg)
26 args = list(args)
27 if extra:
28 args = [extra] + args
29 return args
30
31
32 class Mem:
33
34 def __init__(self, bytes_per_word=8):
35 self.mem = {}
36 self.bytes_per_word = bytes_per_word
37 self.word_log2 = math.ceil(math.log2(bytes_per_word))
38
39 def _get_shifter_mask(self, width, remainder):
40 shifter = ((self.bytes_per_word - width) - remainder) * \
41 8 # bits per byte
42 mask = (1 << (width * 8)) - 1
43 return shifter, mask
44
45 # TODO: Implement ld/st of lesser width
46 def ld(self, address, width=8):
47 remainder = address & (self.bytes_per_word - 1)
48 address = address >> self.word_log2
49 assert remainder & (width - 1) == 0, "Unaligned access unsupported!"
50 if address in self.mem:
51 val = self.mem[address]
52 else:
53 val = 0
54
55 if width != self.bytes_per_word:
56 shifter, mask = self._get_shifter_mask(width, remainder)
57 val = val & (mask << shifter)
58 val >>= shifter
59 print("Read {:x} from addr {:x}".format(val, address))
60 return val
61
62 def st(self, address, value, width=8):
63 remainder = address & (self.bytes_per_word - 1)
64 address = address >> self.word_log2
65 assert remainder & (width - 1) == 0, "Unaligned access unsupported!"
66 print("Writing {:x} to addr {:x}".format(value, address))
67 if width != self.bytes_per_word:
68 if address in self.mem:
69 val = self.mem[address]
70 else:
71 val = 0
72 shifter, mask = self._get_shifter_mask(width, remainder)
73 val &= ~(mask << shifter)
74 val |= value << shifter
75 self.mem[address] = val
76 else:
77 self.mem[address] = value
78
79 def __call__(self, addr, sz):
80 val = self.ld(addr.value, sz)
81 print ("memread", addr, sz, val)
82 return SelectableInt(val, sz*8)
83
84 def memassign(self, addr, sz, val):
85 print ("memassign", addr, sz, val)
86 self.st(addr.value, val.value, sz)
87
88
89 class GPR(dict):
90 def __init__(self, decoder, regfile):
91 dict.__init__(self)
92 self.sd = decoder
93 for i in range(32):
94 self[i] = SelectableInt(regfile[i], 64)
95
96 def __call__(self, ridx):
97 return self[ridx]
98
99 def set_form(self, form):
100 self.form = form
101
102 def getz(self, rnum):
103 #rnum = rnum.value # only SelectableInt allowed
104 print("GPR getzero", rnum)
105 if rnum == 0:
106 return SelectableInt(0, 64)
107 return self[rnum]
108
109 def _get_regnum(self, attr):
110 getform = self.sd.sigforms[self.form]
111 rnum = getattr(getform, attr)
112 return rnum
113
114 def ___getitem__(self, attr):
115 print("GPR getitem", attr)
116 rnum = self._get_regnum(attr)
117 return self.regfile[rnum]
118
119 def dump(self):
120 for i in range(0, len(self), 8):
121 s = []
122 for j in range(8):
123 s.append("%08x" % self[i+j].value)
124 s = ' '.join(s)
125 print("reg", "%2d" % i, s)
126
127 class PC:
128 def __init__(self, pc_init=0):
129 self.CIA = SelectableInt(pc_init, 64)
130 self.NIA = self.CIA + SelectableInt(4, 64)
131
132 def update(self, namespace):
133 self.CIA = namespace['NIA'].narrow(64)
134 self.NIA = self.CIA + SelectableInt(4, 64)
135 namespace['CIA'] = self.CIA
136 namespace['NIA'] = self.NIA
137
138
139 class SPR(dict):
140 def __init__(self, dec2, initial_sprs={}):
141 self.sd = dec2
142 dict.__init__(self)
143 self.update(initial_sprs)
144
145 def __getitem__(self, key):
146 # if key in special_sprs get the special spr, otherwise return key
147 if isinstance(key, SelectableInt):
148 key = key.value
149 key = special_sprs.get(key, key)
150 if key in self:
151 return dict.__getitem__(self, key)
152 else:
153 info = spr_dict[key]
154 return SelectableInt(0, info.length)
155
156 def __setitem__(self, key, value):
157 if isinstance(key, SelectableInt):
158 key = key.value
159 key = special_sprs.get(key, key)
160 dict.__setitem__(self, key, value)
161
162 def __call__(self, ridx):
163 return self[ridx]
164
165
166
167 class ISACaller:
168 # decoder2 - an instance of power_decoder2
169 # regfile - a list of initial values for the registers
170 def __init__(self, decoder2, regfile, initial_sprs={}):
171 self.gpr = GPR(decoder2, regfile)
172 self.mem = Mem()
173 self.pc = PC()
174 self.spr = SPR(decoder2, initial_sprs)
175 # TODO, needed here:
176 # FPR (same as GPR except for FP nums)
177 # 4.2.2 p124 FPSCR (definitely "separate" - not in SPR)
178 # note that mffs, mcrfs, mtfsf "manage" this FPSCR
179 # 2.3.1 CR (and sub-fields CR0..CR6 - CR0 SO comes from XER.SO)
180 # note that mfocrf, mfcr, mtcr, mtocrf, mcrxrx "manage" CRs
181 # 2.3.2 LR (actually SPR #8)
182 # 2.3.3 CTR (actually SPR #9)
183 # 2.3.4 TAR (actually SPR #815)
184 # 3.2.2 p45 XER (actually SPR #0)
185 # 3.2.3 p46 p232 VRSAVE (actually SPR #256)
186
187 # create CR then allow portions of it to be "selectable" (below)
188 self._cr = SelectableInt(0, 64) # underlying reg
189 self.cr = FieldSelectableInt(self._cr, list(range(32,64)))
190
191 # "undefined", just set to variable-bit-width int (use exts "max")
192 self.undefined = SelectableInt(0, 256) # TODO, not hard-code 256!
193
194 self.namespace = {'GPR': self.gpr,
195 'MEM': self.mem,
196 'SPR': self.spr,
197 'memassign': self.memassign,
198 'NIA': self.pc.NIA,
199 'CIA': self.pc.CIA,
200 'CR': self.cr,
201 'undefined': self.undefined,
202 'mode_is_64bit': True,
203 'SO': XER_bits['SO']
204 }
205
206 # field-selectable versions of Condition Register TODO check bitranges?
207 self.crl = []
208 for i in range(8):
209 bits = tuple(range(i*4, (i+1)*4))# errr... maybe?
210 _cr = FieldSelectableInt(self.cr, bits)
211 self.crl.append(_cr)
212 self.namespace["CR%d" % i] = _cr
213
214 self.decoder = decoder2.dec
215 self.dec2 = decoder2
216
217 def memassign(self, ea, sz, val):
218 self.mem.memassign(ea, sz, val)
219
220 def prep_namespace(self, formname, op_fields):
221 # TODO: get field names from form in decoder*1* (not decoder2)
222 # decoder2 is hand-created, and decoder1.sigform is auto-generated
223 # from spec
224 # then "yield" fields only from op_fields rather than hard-coded
225 # list, here.
226 fields = self.decoder.sigforms[formname]
227 for name in op_fields:
228 if name == 'spr':
229 sig = getattr(fields, name.upper())
230 else:
231 sig = getattr(fields, name)
232 val = yield sig
233 if name == 'BF':
234 self.namespace[name] = val
235 else:
236 self.namespace[name] = SelectableInt(val, sig.width)
237
238 self.namespace['XER'] = self.spr['XER']
239 self.namespace['CA'] = self.spr['XER'][XER_bits['CA']].value
240
241 def handle_carry(self, inputs, outputs):
242 inv_a = yield self.dec2.invert_a
243 if inv_a:
244 inputs[0] = ~inputs[0]
245 assert len(outputs) >= 1
246 output = outputs[0]
247 gts = [(x > output) == SelectableInt(1, 1) for x in inputs]
248 print(gts)
249 if all(gts):
250 return True
251 return False
252
253 def handle_comparison(self, outputs):
254 out = outputs[0]
255 out = exts(out.value, out.bits)
256 zero = SelectableInt(out == 0, 1)
257 positive = SelectableInt(out > 0, 1)
258 negative = SelectableInt(out < 0, 1)
259 SO = SelectableInt(0, 1)
260 cr_field = selectconcat(negative, positive, zero, SO)
261 self.crl[0].eq(cr_field)
262
263
264 def call(self, name):
265 # TODO, asmregs is from the spec, e.g. add RT,RA,RB
266 # see http://bugs.libre-riscv.org/show_bug.cgi?id=282
267 info = self.instrs[name]
268 yield from self.prep_namespace(info.form, info.op_fields)
269
270 # preserve order of register names
271 input_names = create_args(list(info.read_regs) + list(info.uninit_regs))
272 print(input_names)
273
274 # main registers (RT, RA ...)
275 inputs = []
276 for name in input_names:
277 regnum = yield getattr(self.decoder, name)
278 regname = "_" + name
279 self.namespace[regname] = regnum
280 print('reading reg %d' % regnum)
281 inputs.append(self.gpr(regnum))
282
283 # "special" registers
284 for special in info.special_regs:
285 if special in special_sprs:
286 inputs.append(self.spr[special])
287 else:
288 inputs.append(self.namespace[special])
289
290 print(inputs)
291 results = info.func(self, *inputs)
292 print(results)
293
294 carry_en = yield self.dec2.e.rc.data
295 if carry_en:
296 cy = self.handle_carry(inputs, results)
297
298 self.handle_comparison(results)
299
300 # any modified return results?
301 if info.write_regs:
302 output_names = create_args(info.write_regs)
303 for name, output in zip(output_names, results):
304 if name in info.special_regs:
305 print('writing special %s' % name, output)
306 if name in special_sprs:
307 self.spr[name] = output
308 else:
309 self.namespace[name].eq(output)
310 else:
311 regnum = yield getattr(self.decoder, name)
312 print('writing reg %d' % regnum)
313 if output.bits > 64:
314 output = SelectableInt(output.value, 64)
315 self.gpr[regnum] = output
316
317 # update program counter
318 self.pc.update(self.namespace)
319
320
321 def inject():
322 """ Decorator factory. """
323 def variable_injector(func):
324 @wraps(func)
325 def decorator(*args, **kwargs):
326 try:
327 func_globals = func.__globals__ # Python 2.6+
328 except AttributeError:
329 func_globals = func.func_globals # Earlier versions.
330
331 context = args[0].namespace
332 saved_values = func_globals.copy() # Shallow copy of dict.
333 func_globals.update(context)
334 result = func(*args, **kwargs)
335 args[0].namespace = func_globals
336 #exec (func.__code__, func_globals)
337
338 #finally:
339 # func_globals = saved_values # Undo changes.
340
341 return result
342
343 return decorator
344
345 return variable_injector
346